intel-gtt.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <asm/smp.h>
  24. #include "agp.h"
  25. #include "intel-agp.h"
  26. #include <linux/intel-gtt.h>
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_DMAR).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_DMAR
  35. #define USE_PCI_DMA_API 1
  36. #else
  37. #define USE_PCI_DMA_API 0
  38. #endif
  39. /* Max amount of stolen space, anything above will be returned to Linux */
  40. int intel_max_stolen = 32 * 1024 * 1024;
  41. static const struct aper_size_info_fixed intel_i810_sizes[] =
  42. {
  43. {64, 16384, 4},
  44. /* The 32M mode still requires a 64k gatt */
  45. {32, 8192, 4}
  46. };
  47. #define AGP_DCACHE_MEMORY 1
  48. #define AGP_PHYS_MEMORY 2
  49. #define INTEL_AGP_CACHED_MEMORY 3
  50. static struct gatt_mask intel_i810_masks[] =
  51. {
  52. {.mask = I810_PTE_VALID, .type = 0},
  53. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  54. {.mask = I810_PTE_VALID, .type = 0},
  55. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  56. .type = INTEL_AGP_CACHED_MEMORY}
  57. };
  58. #define INTEL_AGP_UNCACHED_MEMORY 0
  59. #define INTEL_AGP_CACHED_MEMORY_LLC 1
  60. #define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
  61. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
  62. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
  63. struct intel_gtt_driver {
  64. unsigned int gen : 8;
  65. unsigned int is_g33 : 1;
  66. unsigned int is_pineview : 1;
  67. unsigned int is_ironlake : 1;
  68. unsigned int dma_mask_size : 8;
  69. /* Chipset specific GTT setup */
  70. int (*setup)(void);
  71. /* This should undo anything done in ->setup() save the unmapping
  72. * of the mmio register file, that's done in the generic code. */
  73. void (*cleanup)(void);
  74. void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
  75. /* Flags is a more or less chipset specific opaque value.
  76. * For chipsets that need to support old ums (non-gem) code, this
  77. * needs to be identical to the various supported agp memory types! */
  78. bool (*check_flags)(unsigned int flags);
  79. void (*chipset_flush)(void);
  80. };
  81. static struct _intel_private {
  82. struct intel_gtt base;
  83. const struct intel_gtt_driver *driver;
  84. struct pci_dev *pcidev; /* device one */
  85. struct pci_dev *bridge_dev;
  86. u8 __iomem *registers;
  87. phys_addr_t gtt_bus_addr;
  88. phys_addr_t gma_bus_addr;
  89. u32 PGETBL_save;
  90. u32 __iomem *gtt; /* I915G */
  91. int num_dcache_entries;
  92. union {
  93. void __iomem *i9xx_flush_page;
  94. void *i8xx_flush_page;
  95. };
  96. struct page *i8xx_page;
  97. struct resource ifp_resource;
  98. int resource_valid;
  99. struct page *scratch_page;
  100. dma_addr_t scratch_page_dma;
  101. } intel_private;
  102. #define INTEL_GTT_GEN intel_private.driver->gen
  103. #define IS_G33 intel_private.driver->is_g33
  104. #define IS_PINEVIEW intel_private.driver->is_pineview
  105. #define IS_IRONLAKE intel_private.driver->is_ironlake
  106. static void intel_agp_free_sglist(struct agp_memory *mem)
  107. {
  108. struct sg_table st;
  109. st.sgl = mem->sg_list;
  110. st.orig_nents = st.nents = mem->page_count;
  111. sg_free_table(&st);
  112. mem->sg_list = NULL;
  113. mem->num_sg = 0;
  114. }
  115. static int intel_agp_map_memory(struct agp_memory *mem)
  116. {
  117. struct sg_table st;
  118. struct scatterlist *sg;
  119. int i;
  120. if (mem->sg_list)
  121. return 0; /* already mapped (for e.g. resume */
  122. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  123. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  124. goto err;
  125. mem->sg_list = sg = st.sgl;
  126. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  127. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  128. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  129. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  130. if (unlikely(!mem->num_sg))
  131. goto err;
  132. return 0;
  133. err:
  134. sg_free_table(&st);
  135. return -ENOMEM;
  136. }
  137. static void intel_agp_unmap_memory(struct agp_memory *mem)
  138. {
  139. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  140. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  141. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  142. intel_agp_free_sglist(mem);
  143. }
  144. static int intel_i810_fetch_size(void)
  145. {
  146. u32 smram_miscc;
  147. struct aper_size_info_fixed *values;
  148. pci_read_config_dword(intel_private.bridge_dev,
  149. I810_SMRAM_MISCC, &smram_miscc);
  150. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  151. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  152. dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
  153. return 0;
  154. }
  155. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  156. agp_bridge->current_size = (void *) (values + 1);
  157. agp_bridge->aperture_size_idx = 1;
  158. return values[1].size;
  159. } else {
  160. agp_bridge->current_size = (void *) (values);
  161. agp_bridge->aperture_size_idx = 0;
  162. return values[0].size;
  163. }
  164. return 0;
  165. }
  166. static int intel_i810_configure(void)
  167. {
  168. struct aper_size_info_fixed *current_size;
  169. u32 temp;
  170. int i;
  171. current_size = A_SIZE_FIX(agp_bridge->current_size);
  172. if (!intel_private.registers) {
  173. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  174. temp &= 0xfff80000;
  175. intel_private.registers = ioremap(temp, 128 * 4096);
  176. if (!intel_private.registers) {
  177. dev_err(&intel_private.pcidev->dev,
  178. "can't remap memory\n");
  179. return -ENOMEM;
  180. }
  181. }
  182. if ((readl(intel_private.registers+I810_DRAM_CTL)
  183. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  184. /* This will need to be dynamically assigned */
  185. dev_info(&intel_private.pcidev->dev,
  186. "detected 4MB dedicated video ram\n");
  187. intel_private.num_dcache_entries = 1024;
  188. }
  189. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  190. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  191. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  192. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  193. if (agp_bridge->driver->needs_scratch_page) {
  194. for (i = 0; i < current_size->num_entries; i++) {
  195. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  196. }
  197. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  198. }
  199. global_cache_flush();
  200. return 0;
  201. }
  202. static void intel_i810_cleanup(void)
  203. {
  204. writel(0, intel_private.registers+I810_PGETBL_CTL);
  205. readl(intel_private.registers); /* PCI Posting. */
  206. iounmap(intel_private.registers);
  207. }
  208. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  209. {
  210. return;
  211. }
  212. /* Exists to support ARGB cursors */
  213. static struct page *i8xx_alloc_pages(void)
  214. {
  215. struct page *page;
  216. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  217. if (page == NULL)
  218. return NULL;
  219. if (set_pages_uc(page, 4) < 0) {
  220. set_pages_wb(page, 4);
  221. __free_pages(page, 2);
  222. return NULL;
  223. }
  224. get_page(page);
  225. atomic_inc(&agp_bridge->current_memory_agp);
  226. return page;
  227. }
  228. static void i8xx_destroy_pages(struct page *page)
  229. {
  230. if (page == NULL)
  231. return;
  232. set_pages_wb(page, 4);
  233. put_page(page);
  234. __free_pages(page, 2);
  235. atomic_dec(&agp_bridge->current_memory_agp);
  236. }
  237. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  238. int type)
  239. {
  240. int i, j, num_entries;
  241. void *temp;
  242. int ret = -EINVAL;
  243. int mask_type;
  244. if (mem->page_count == 0)
  245. goto out;
  246. temp = agp_bridge->current_size;
  247. num_entries = A_SIZE_FIX(temp)->num_entries;
  248. if ((pg_start + mem->page_count) > num_entries)
  249. goto out_err;
  250. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  251. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  252. ret = -EBUSY;
  253. goto out_err;
  254. }
  255. }
  256. if (type != mem->type)
  257. goto out_err;
  258. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  259. switch (mask_type) {
  260. case AGP_DCACHE_MEMORY:
  261. if (!mem->is_flushed)
  262. global_cache_flush();
  263. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  264. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  265. intel_private.registers+I810_PTE_BASE+(i*4));
  266. }
  267. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  268. break;
  269. case AGP_PHYS_MEMORY:
  270. case AGP_NORMAL_MEMORY:
  271. if (!mem->is_flushed)
  272. global_cache_flush();
  273. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  274. writel(agp_bridge->driver->mask_memory(agp_bridge,
  275. page_to_phys(mem->pages[i]), mask_type),
  276. intel_private.registers+I810_PTE_BASE+(j*4));
  277. }
  278. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  279. break;
  280. default:
  281. goto out_err;
  282. }
  283. out:
  284. ret = 0;
  285. out_err:
  286. mem->is_flushed = true;
  287. return ret;
  288. }
  289. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  290. int type)
  291. {
  292. int i;
  293. if (mem->page_count == 0)
  294. return 0;
  295. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  296. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  297. }
  298. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  299. return 0;
  300. }
  301. /*
  302. * The i810/i830 requires a physical address to program its mouse
  303. * pointer into hardware.
  304. * However the Xserver still writes to it through the agp aperture.
  305. */
  306. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  307. {
  308. struct agp_memory *new;
  309. struct page *page;
  310. switch (pg_count) {
  311. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  312. break;
  313. case 4:
  314. /* kludge to get 4 physical pages for ARGB cursor */
  315. page = i8xx_alloc_pages();
  316. break;
  317. default:
  318. return NULL;
  319. }
  320. if (page == NULL)
  321. return NULL;
  322. new = agp_create_memory(pg_count);
  323. if (new == NULL)
  324. return NULL;
  325. new->pages[0] = page;
  326. if (pg_count == 4) {
  327. /* kludge to get 4 physical pages for ARGB cursor */
  328. new->pages[1] = new->pages[0] + 1;
  329. new->pages[2] = new->pages[1] + 1;
  330. new->pages[3] = new->pages[2] + 1;
  331. }
  332. new->page_count = pg_count;
  333. new->num_scratch_pages = pg_count;
  334. new->type = AGP_PHYS_MEMORY;
  335. new->physical = page_to_phys(new->pages[0]);
  336. return new;
  337. }
  338. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  339. {
  340. struct agp_memory *new;
  341. if (type == AGP_DCACHE_MEMORY) {
  342. if (pg_count != intel_private.num_dcache_entries)
  343. return NULL;
  344. new = agp_create_memory(1);
  345. if (new == NULL)
  346. return NULL;
  347. new->type = AGP_DCACHE_MEMORY;
  348. new->page_count = pg_count;
  349. new->num_scratch_pages = 0;
  350. agp_free_page_array(new);
  351. return new;
  352. }
  353. if (type == AGP_PHYS_MEMORY)
  354. return alloc_agpphysmem_i8xx(pg_count, type);
  355. return NULL;
  356. }
  357. static void intel_i810_free_by_type(struct agp_memory *curr)
  358. {
  359. agp_free_key(curr->key);
  360. if (curr->type == AGP_PHYS_MEMORY) {
  361. if (curr->page_count == 4)
  362. i8xx_destroy_pages(curr->pages[0]);
  363. else {
  364. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  365. AGP_PAGE_DESTROY_UNMAP);
  366. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  367. AGP_PAGE_DESTROY_FREE);
  368. }
  369. agp_free_page_array(curr);
  370. }
  371. kfree(curr);
  372. }
  373. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  374. dma_addr_t addr, int type)
  375. {
  376. /* Type checking must be done elsewhere */
  377. return addr | bridge->driver->masks[type].mask;
  378. }
  379. static int intel_gtt_setup_scratch_page(void)
  380. {
  381. struct page *page;
  382. dma_addr_t dma_addr;
  383. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  384. if (page == NULL)
  385. return -ENOMEM;
  386. get_page(page);
  387. set_pages_uc(page, 1);
  388. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
  389. dma_addr = pci_map_page(intel_private.pcidev, page, 0,
  390. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  391. if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
  392. return -EINVAL;
  393. intel_private.scratch_page_dma = dma_addr;
  394. } else
  395. intel_private.scratch_page_dma = page_to_phys(page);
  396. intel_private.scratch_page = page;
  397. return 0;
  398. }
  399. static const struct aper_size_info_fixed const intel_fake_agp_sizes[] = {
  400. {128, 32768, 5},
  401. /* The 64M mode still requires a 128k gatt */
  402. {64, 16384, 5},
  403. {256, 65536, 6},
  404. {512, 131072, 7},
  405. };
  406. static unsigned int intel_gtt_stolen_entries(void)
  407. {
  408. u16 gmch_ctrl;
  409. u8 rdct;
  410. int local = 0;
  411. static const int ddt[4] = { 0, 16, 32, 64 };
  412. unsigned int overhead_entries, stolen_entries;
  413. unsigned int stolen_size = 0;
  414. pci_read_config_word(intel_private.bridge_dev,
  415. I830_GMCH_CTRL, &gmch_ctrl);
  416. if (INTEL_GTT_GEN > 4 || IS_PINEVIEW)
  417. overhead_entries = 0;
  418. else
  419. overhead_entries = intel_private.base.gtt_mappable_entries
  420. / 1024;
  421. overhead_entries += 1; /* BIOS popup */
  422. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  423. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  424. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  425. case I830_GMCH_GMS_STOLEN_512:
  426. stolen_size = KB(512);
  427. break;
  428. case I830_GMCH_GMS_STOLEN_1024:
  429. stolen_size = MB(1);
  430. break;
  431. case I830_GMCH_GMS_STOLEN_8192:
  432. stolen_size = MB(8);
  433. break;
  434. case I830_GMCH_GMS_LOCAL:
  435. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  436. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  437. MB(ddt[I830_RDRAM_DDT(rdct)]);
  438. local = 1;
  439. break;
  440. default:
  441. stolen_size = 0;
  442. break;
  443. }
  444. } else if (INTEL_GTT_GEN == 6) {
  445. /*
  446. * SandyBridge has new memory control reg at 0x50.w
  447. */
  448. u16 snb_gmch_ctl;
  449. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  450. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  451. case SNB_GMCH_GMS_STOLEN_32M:
  452. stolen_size = MB(32);
  453. break;
  454. case SNB_GMCH_GMS_STOLEN_64M:
  455. stolen_size = MB(64);
  456. break;
  457. case SNB_GMCH_GMS_STOLEN_96M:
  458. stolen_size = MB(96);
  459. break;
  460. case SNB_GMCH_GMS_STOLEN_128M:
  461. stolen_size = MB(128);
  462. break;
  463. case SNB_GMCH_GMS_STOLEN_160M:
  464. stolen_size = MB(160);
  465. break;
  466. case SNB_GMCH_GMS_STOLEN_192M:
  467. stolen_size = MB(192);
  468. break;
  469. case SNB_GMCH_GMS_STOLEN_224M:
  470. stolen_size = MB(224);
  471. break;
  472. case SNB_GMCH_GMS_STOLEN_256M:
  473. stolen_size = MB(256);
  474. break;
  475. case SNB_GMCH_GMS_STOLEN_288M:
  476. stolen_size = MB(288);
  477. break;
  478. case SNB_GMCH_GMS_STOLEN_320M:
  479. stolen_size = MB(320);
  480. break;
  481. case SNB_GMCH_GMS_STOLEN_352M:
  482. stolen_size = MB(352);
  483. break;
  484. case SNB_GMCH_GMS_STOLEN_384M:
  485. stolen_size = MB(384);
  486. break;
  487. case SNB_GMCH_GMS_STOLEN_416M:
  488. stolen_size = MB(416);
  489. break;
  490. case SNB_GMCH_GMS_STOLEN_448M:
  491. stolen_size = MB(448);
  492. break;
  493. case SNB_GMCH_GMS_STOLEN_480M:
  494. stolen_size = MB(480);
  495. break;
  496. case SNB_GMCH_GMS_STOLEN_512M:
  497. stolen_size = MB(512);
  498. break;
  499. }
  500. } else {
  501. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  502. case I855_GMCH_GMS_STOLEN_1M:
  503. stolen_size = MB(1);
  504. break;
  505. case I855_GMCH_GMS_STOLEN_4M:
  506. stolen_size = MB(4);
  507. break;
  508. case I855_GMCH_GMS_STOLEN_8M:
  509. stolen_size = MB(8);
  510. break;
  511. case I855_GMCH_GMS_STOLEN_16M:
  512. stolen_size = MB(16);
  513. break;
  514. case I855_GMCH_GMS_STOLEN_32M:
  515. stolen_size = MB(32);
  516. break;
  517. case I915_GMCH_GMS_STOLEN_48M:
  518. stolen_size = MB(48);
  519. break;
  520. case I915_GMCH_GMS_STOLEN_64M:
  521. stolen_size = MB(64);
  522. break;
  523. case G33_GMCH_GMS_STOLEN_128M:
  524. stolen_size = MB(128);
  525. break;
  526. case G33_GMCH_GMS_STOLEN_256M:
  527. stolen_size = MB(256);
  528. break;
  529. case INTEL_GMCH_GMS_STOLEN_96M:
  530. stolen_size = MB(96);
  531. break;
  532. case INTEL_GMCH_GMS_STOLEN_160M:
  533. stolen_size = MB(160);
  534. break;
  535. case INTEL_GMCH_GMS_STOLEN_224M:
  536. stolen_size = MB(224);
  537. break;
  538. case INTEL_GMCH_GMS_STOLEN_352M:
  539. stolen_size = MB(352);
  540. break;
  541. default:
  542. stolen_size = 0;
  543. break;
  544. }
  545. }
  546. if (!local && stolen_size > intel_max_stolen) {
  547. dev_info(&intel_private.bridge_dev->dev,
  548. "detected %dK stolen memory, trimming to %dK\n",
  549. stolen_size / KB(1), intel_max_stolen / KB(1));
  550. stolen_size = intel_max_stolen;
  551. } else if (stolen_size > 0) {
  552. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  553. stolen_size / KB(1), local ? "local" : "stolen");
  554. } else {
  555. dev_info(&intel_private.bridge_dev->dev,
  556. "no pre-allocated video memory detected\n");
  557. stolen_size = 0;
  558. }
  559. stolen_entries = stolen_size/KB(4) - overhead_entries;
  560. return stolen_entries;
  561. }
  562. static void i965_adjust_pgetbl_size(unsigned int size_flag)
  563. {
  564. u32 pgetbl_ctl, pgetbl_ctl2;
  565. /* ensure that ppgtt is disabled */
  566. pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
  567. pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
  568. writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
  569. /* write the new ggtt size */
  570. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  571. pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
  572. pgetbl_ctl |= size_flag;
  573. writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
  574. }
  575. static unsigned int i965_gtt_total_entries(void)
  576. {
  577. int size;
  578. u32 pgetbl_ctl;
  579. u16 gmch_ctl;
  580. pci_read_config_word(intel_private.bridge_dev,
  581. I830_GMCH_CTRL, &gmch_ctl);
  582. if (INTEL_GTT_GEN == 5) {
  583. switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
  584. case G4x_GMCH_SIZE_1M:
  585. case G4x_GMCH_SIZE_VT_1M:
  586. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
  587. break;
  588. case G4x_GMCH_SIZE_VT_1_5M:
  589. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
  590. break;
  591. case G4x_GMCH_SIZE_2M:
  592. case G4x_GMCH_SIZE_VT_2M:
  593. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
  594. break;
  595. }
  596. }
  597. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  598. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  599. case I965_PGETBL_SIZE_128KB:
  600. size = KB(128);
  601. break;
  602. case I965_PGETBL_SIZE_256KB:
  603. size = KB(256);
  604. break;
  605. case I965_PGETBL_SIZE_512KB:
  606. size = KB(512);
  607. break;
  608. /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
  609. case I965_PGETBL_SIZE_1MB:
  610. size = KB(1024);
  611. break;
  612. case I965_PGETBL_SIZE_2MB:
  613. size = KB(2048);
  614. break;
  615. case I965_PGETBL_SIZE_1_5MB:
  616. size = KB(1024 + 512);
  617. break;
  618. default:
  619. dev_info(&intel_private.pcidev->dev,
  620. "unknown page table size, assuming 512KB\n");
  621. size = KB(512);
  622. }
  623. return size/4;
  624. }
  625. static unsigned int intel_gtt_total_entries(void)
  626. {
  627. int size;
  628. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
  629. return i965_gtt_total_entries();
  630. else if (INTEL_GTT_GEN == 6) {
  631. u16 snb_gmch_ctl;
  632. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  633. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  634. default:
  635. case SNB_GTT_SIZE_0M:
  636. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  637. size = MB(0);
  638. break;
  639. case SNB_GTT_SIZE_1M:
  640. size = MB(1);
  641. break;
  642. case SNB_GTT_SIZE_2M:
  643. size = MB(2);
  644. break;
  645. }
  646. return size/4;
  647. } else {
  648. /* On previous hardware, the GTT size was just what was
  649. * required to map the aperture.
  650. */
  651. return intel_private.base.gtt_mappable_entries;
  652. }
  653. }
  654. static unsigned int intel_gtt_mappable_entries(void)
  655. {
  656. unsigned int aperture_size;
  657. if (INTEL_GTT_GEN == 2) {
  658. u16 gmch_ctrl;
  659. pci_read_config_word(intel_private.bridge_dev,
  660. I830_GMCH_CTRL, &gmch_ctrl);
  661. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  662. aperture_size = MB(64);
  663. else
  664. aperture_size = MB(128);
  665. } else {
  666. /* 9xx supports large sizes, just look at the length */
  667. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  668. }
  669. return aperture_size >> PAGE_SHIFT;
  670. }
  671. static void intel_gtt_teardown_scratch_page(void)
  672. {
  673. set_pages_wb(intel_private.scratch_page, 1);
  674. pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
  675. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  676. put_page(intel_private.scratch_page);
  677. __free_page(intel_private.scratch_page);
  678. }
  679. static void intel_gtt_cleanup(void)
  680. {
  681. intel_private.driver->cleanup();
  682. iounmap(intel_private.gtt);
  683. iounmap(intel_private.registers);
  684. intel_gtt_teardown_scratch_page();
  685. }
  686. static int intel_gtt_init(void)
  687. {
  688. u32 gtt_map_size;
  689. int ret;
  690. ret = intel_private.driver->setup();
  691. if (ret != 0)
  692. return ret;
  693. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  694. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  695. /* save the PGETBL reg for resume */
  696. intel_private.PGETBL_save =
  697. readl(intel_private.registers+I810_PGETBL_CTL)
  698. & ~I810_PGETBL_ENABLED;
  699. dev_info(&intel_private.bridge_dev->dev,
  700. "detected gtt size: %dK total, %dK mappable\n",
  701. intel_private.base.gtt_total_entries * 4,
  702. intel_private.base.gtt_mappable_entries * 4);
  703. gtt_map_size = intel_private.base.gtt_total_entries * 4;
  704. intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
  705. gtt_map_size);
  706. if (!intel_private.gtt) {
  707. intel_private.driver->cleanup();
  708. iounmap(intel_private.registers);
  709. return -ENOMEM;
  710. }
  711. global_cache_flush(); /* FIXME: ? */
  712. /* we have to call this as early as possible after the MMIO base address is known */
  713. intel_private.base.gtt_stolen_entries = intel_gtt_stolen_entries();
  714. if (intel_private.base.gtt_stolen_entries == 0) {
  715. intel_private.driver->cleanup();
  716. iounmap(intel_private.registers);
  717. iounmap(intel_private.gtt);
  718. return -ENOMEM;
  719. }
  720. ret = intel_gtt_setup_scratch_page();
  721. if (ret != 0) {
  722. intel_gtt_cleanup();
  723. return ret;
  724. }
  725. return 0;
  726. }
  727. static int intel_fake_agp_fetch_size(void)
  728. {
  729. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  730. unsigned int aper_size;
  731. int i;
  732. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  733. / MB(1);
  734. for (i = 0; i < num_sizes; i++) {
  735. if (aper_size == intel_fake_agp_sizes[i].size) {
  736. agp_bridge->current_size =
  737. (void *) (intel_fake_agp_sizes + i);
  738. return aper_size;
  739. }
  740. }
  741. return 0;
  742. }
  743. static void i830_cleanup(void)
  744. {
  745. kunmap(intel_private.i8xx_page);
  746. intel_private.i8xx_flush_page = NULL;
  747. __free_page(intel_private.i8xx_page);
  748. intel_private.i8xx_page = NULL;
  749. }
  750. static void intel_i830_setup_flush(void)
  751. {
  752. /* return if we've already set the flush mechanism up */
  753. if (intel_private.i8xx_page)
  754. return;
  755. intel_private.i8xx_page = alloc_page(GFP_KERNEL);
  756. if (!intel_private.i8xx_page)
  757. return;
  758. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  759. if (!intel_private.i8xx_flush_page)
  760. i830_cleanup();
  761. }
  762. /* The chipset_flush interface needs to get data that has already been
  763. * flushed out of the CPU all the way out to main memory, because the GPU
  764. * doesn't snoop those buffers.
  765. *
  766. * The 8xx series doesn't have the same lovely interface for flushing the
  767. * chipset write buffers that the later chips do. According to the 865
  768. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  769. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  770. * that it'll push whatever was in there out. It appears to work.
  771. */
  772. static void i830_chipset_flush(void)
  773. {
  774. unsigned int *pg = intel_private.i8xx_flush_page;
  775. memset(pg, 0, 1024);
  776. if (cpu_has_clflush)
  777. clflush_cache_range(pg, 1024);
  778. else if (wbinvd_on_all_cpus() != 0)
  779. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  780. }
  781. static void i830_write_entry(dma_addr_t addr, unsigned int entry,
  782. unsigned int flags)
  783. {
  784. u32 pte_flags = I810_PTE_VALID;
  785. switch (flags) {
  786. case AGP_DCACHE_MEMORY:
  787. pte_flags |= I810_PTE_LOCAL;
  788. break;
  789. case AGP_USER_CACHED_MEMORY:
  790. pte_flags |= I830_PTE_SYSTEM_CACHED;
  791. break;
  792. }
  793. writel(addr | pte_flags, intel_private.gtt + entry);
  794. }
  795. static bool intel_enable_gtt(void)
  796. {
  797. u32 gma_addr;
  798. u16 gmch_ctrl;
  799. u8 __iomem *reg;
  800. if (INTEL_GTT_GEN == 2)
  801. pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
  802. &gma_addr);
  803. else
  804. pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
  805. &gma_addr);
  806. intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
  807. if (INTEL_GTT_GEN >= 6)
  808. return true;
  809. pci_read_config_word(intel_private.bridge_dev,
  810. I830_GMCH_CTRL, &gmch_ctrl);
  811. gmch_ctrl |= I830_GMCH_ENABLED;
  812. pci_write_config_word(intel_private.bridge_dev,
  813. I830_GMCH_CTRL, gmch_ctrl);
  814. pci_read_config_word(intel_private.bridge_dev,
  815. I830_GMCH_CTRL, &gmch_ctrl);
  816. if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
  817. dev_err(&intel_private.pcidev->dev,
  818. "failed to enable the GTT: GMCH_CTRL=%x\n",
  819. gmch_ctrl);
  820. return false;
  821. }
  822. reg = intel_private.registers+I810_PGETBL_CTL;
  823. writel(intel_private.PGETBL_save|I810_PGETBL_ENABLED, reg);
  824. if ((readl(reg) & I810_PGETBL_ENABLED) == 0) {
  825. dev_err(&intel_private.pcidev->dev,
  826. "failed to enable the GTT: PGETBL=%x [expected %x|1]\n",
  827. readl(reg), intel_private.PGETBL_save);
  828. return false;
  829. }
  830. return true;
  831. }
  832. static int i830_setup(void)
  833. {
  834. u32 reg_addr;
  835. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  836. reg_addr &= 0xfff80000;
  837. intel_private.registers = ioremap(reg_addr, KB(64));
  838. if (!intel_private.registers)
  839. return -ENOMEM;
  840. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  841. intel_i830_setup_flush();
  842. return 0;
  843. }
  844. static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
  845. {
  846. agp_bridge->gatt_table_real = NULL;
  847. agp_bridge->gatt_table = NULL;
  848. agp_bridge->gatt_bus_addr = 0;
  849. return 0;
  850. }
  851. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  852. {
  853. return 0;
  854. }
  855. static int intel_fake_agp_configure(void)
  856. {
  857. int i;
  858. if (!intel_enable_gtt())
  859. return -EIO;
  860. agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
  861. for (i = intel_private.base.gtt_stolen_entries;
  862. i < intel_private.base.gtt_total_entries; i++) {
  863. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  864. i, 0);
  865. }
  866. readl(intel_private.gtt+i-1); /* PCI Posting. */
  867. global_cache_flush();
  868. return 0;
  869. }
  870. static bool i830_check_flags(unsigned int flags)
  871. {
  872. switch (flags) {
  873. case 0:
  874. case AGP_PHYS_MEMORY:
  875. case AGP_USER_CACHED_MEMORY:
  876. case AGP_USER_MEMORY:
  877. return true;
  878. }
  879. return false;
  880. }
  881. static void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
  882. unsigned int sg_len,
  883. unsigned int pg_start,
  884. unsigned int flags)
  885. {
  886. struct scatterlist *sg;
  887. unsigned int len, m;
  888. int i, j;
  889. j = pg_start;
  890. /* sg may merge pages, but we have to separate
  891. * per-page addr for GTT */
  892. for_each_sg(sg_list, sg, sg_len, i) {
  893. len = sg_dma_len(sg) >> PAGE_SHIFT;
  894. for (m = 0; m < len; m++) {
  895. dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  896. intel_private.driver->write_entry(addr,
  897. j, flags);
  898. j++;
  899. }
  900. }
  901. readl(intel_private.gtt+j-1);
  902. }
  903. static int intel_fake_agp_insert_entries(struct agp_memory *mem,
  904. off_t pg_start, int type)
  905. {
  906. int i, j;
  907. int ret = -EINVAL;
  908. if (mem->page_count == 0)
  909. goto out;
  910. if (pg_start < intel_private.base.gtt_stolen_entries) {
  911. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  912. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  913. pg_start, intel_private.base.gtt_stolen_entries);
  914. dev_info(&intel_private.pcidev->dev,
  915. "trying to insert into local/stolen memory\n");
  916. goto out_err;
  917. }
  918. if ((pg_start + mem->page_count) > intel_private.base.gtt_total_entries)
  919. goto out_err;
  920. if (type != mem->type)
  921. goto out_err;
  922. if (!intel_private.driver->check_flags(type))
  923. goto out_err;
  924. if (!mem->is_flushed)
  925. global_cache_flush();
  926. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
  927. ret = intel_agp_map_memory(mem);
  928. if (ret != 0)
  929. return ret;
  930. intel_gtt_insert_sg_entries(mem->sg_list, mem->num_sg,
  931. pg_start, type);
  932. } else {
  933. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  934. dma_addr_t addr = page_to_phys(mem->pages[i]);
  935. intel_private.driver->write_entry(addr,
  936. j, type);
  937. }
  938. readl(intel_private.gtt+j-1);
  939. }
  940. out:
  941. ret = 0;
  942. out_err:
  943. mem->is_flushed = true;
  944. return ret;
  945. }
  946. static int intel_fake_agp_remove_entries(struct agp_memory *mem,
  947. off_t pg_start, int type)
  948. {
  949. int i;
  950. if (mem->page_count == 0)
  951. return 0;
  952. if (pg_start < intel_private.base.gtt_stolen_entries) {
  953. dev_info(&intel_private.pcidev->dev,
  954. "trying to disable local/stolen memory\n");
  955. return -EINVAL;
  956. }
  957. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2)
  958. intel_agp_unmap_memory(mem);
  959. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  960. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  961. i, 0);
  962. }
  963. readl(intel_private.gtt+i-1);
  964. return 0;
  965. }
  966. static void intel_fake_agp_chipset_flush(struct agp_bridge_data *bridge)
  967. {
  968. intel_private.driver->chipset_flush();
  969. }
  970. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  971. int type)
  972. {
  973. if (type == AGP_PHYS_MEMORY)
  974. return alloc_agpphysmem_i8xx(pg_count, type);
  975. /* always return NULL for other allocation types for now */
  976. return NULL;
  977. }
  978. static int intel_alloc_chipset_flush_resource(void)
  979. {
  980. int ret;
  981. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  982. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  983. pcibios_align_resource, intel_private.bridge_dev);
  984. return ret;
  985. }
  986. static void intel_i915_setup_chipset_flush(void)
  987. {
  988. int ret;
  989. u32 temp;
  990. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  991. if (!(temp & 0x1)) {
  992. intel_alloc_chipset_flush_resource();
  993. intel_private.resource_valid = 1;
  994. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  995. } else {
  996. temp &= ~1;
  997. intel_private.resource_valid = 1;
  998. intel_private.ifp_resource.start = temp;
  999. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  1000. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  1001. /* some BIOSes reserve this area in a pnp some don't */
  1002. if (ret)
  1003. intel_private.resource_valid = 0;
  1004. }
  1005. }
  1006. static void intel_i965_g33_setup_chipset_flush(void)
  1007. {
  1008. u32 temp_hi, temp_lo;
  1009. int ret;
  1010. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  1011. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  1012. if (!(temp_lo & 0x1)) {
  1013. intel_alloc_chipset_flush_resource();
  1014. intel_private.resource_valid = 1;
  1015. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  1016. upper_32_bits(intel_private.ifp_resource.start));
  1017. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  1018. } else {
  1019. u64 l64;
  1020. temp_lo &= ~0x1;
  1021. l64 = ((u64)temp_hi << 32) | temp_lo;
  1022. intel_private.resource_valid = 1;
  1023. intel_private.ifp_resource.start = l64;
  1024. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  1025. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  1026. /* some BIOSes reserve this area in a pnp some don't */
  1027. if (ret)
  1028. intel_private.resource_valid = 0;
  1029. }
  1030. }
  1031. static void intel_i9xx_setup_flush(void)
  1032. {
  1033. /* return if already configured */
  1034. if (intel_private.ifp_resource.start)
  1035. return;
  1036. if (INTEL_GTT_GEN == 6)
  1037. return;
  1038. /* setup a resource for this object */
  1039. intel_private.ifp_resource.name = "Intel Flush Page";
  1040. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  1041. /* Setup chipset flush for 915 */
  1042. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  1043. intel_i965_g33_setup_chipset_flush();
  1044. } else {
  1045. intel_i915_setup_chipset_flush();
  1046. }
  1047. if (intel_private.ifp_resource.start)
  1048. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  1049. if (!intel_private.i9xx_flush_page)
  1050. dev_err(&intel_private.pcidev->dev,
  1051. "can't ioremap flush page - no chipset flushing\n");
  1052. }
  1053. static void i9xx_cleanup(void)
  1054. {
  1055. if (intel_private.i9xx_flush_page)
  1056. iounmap(intel_private.i9xx_flush_page);
  1057. if (intel_private.resource_valid)
  1058. release_resource(&intel_private.ifp_resource);
  1059. intel_private.ifp_resource.start = 0;
  1060. intel_private.resource_valid = 0;
  1061. }
  1062. static void i9xx_chipset_flush(void)
  1063. {
  1064. if (intel_private.i9xx_flush_page)
  1065. writel(1, intel_private.i9xx_flush_page);
  1066. }
  1067. static void i965_write_entry(dma_addr_t addr, unsigned int entry,
  1068. unsigned int flags)
  1069. {
  1070. /* Shift high bits down */
  1071. addr |= (addr >> 28) & 0xf0;
  1072. writel(addr | I810_PTE_VALID, intel_private.gtt + entry);
  1073. }
  1074. static bool gen6_check_flags(unsigned int flags)
  1075. {
  1076. return true;
  1077. }
  1078. static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
  1079. unsigned int flags)
  1080. {
  1081. unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
  1082. unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
  1083. u32 pte_flags;
  1084. if (type_mask == AGP_USER_UNCACHED_MEMORY)
  1085. pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
  1086. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
  1087. pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
  1088. if (gfdt)
  1089. pte_flags |= GEN6_PTE_GFDT;
  1090. } else { /* set 'normal'/'cached' to LLC by default */
  1091. pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
  1092. if (gfdt)
  1093. pte_flags |= GEN6_PTE_GFDT;
  1094. }
  1095. /* gen6 has bit11-4 for physical addr bit39-32 */
  1096. addr |= (addr >> 28) & 0xff0;
  1097. writel(addr | pte_flags, intel_private.gtt + entry);
  1098. }
  1099. static void gen6_cleanup(void)
  1100. {
  1101. }
  1102. static int i9xx_setup(void)
  1103. {
  1104. u32 reg_addr;
  1105. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
  1106. reg_addr &= 0xfff80000;
  1107. intel_private.registers = ioremap(reg_addr, 128 * 4096);
  1108. if (!intel_private.registers)
  1109. return -ENOMEM;
  1110. if (INTEL_GTT_GEN == 3) {
  1111. u32 gtt_addr;
  1112. pci_read_config_dword(intel_private.pcidev,
  1113. I915_PTEADDR, &gtt_addr);
  1114. intel_private.gtt_bus_addr = gtt_addr;
  1115. } else {
  1116. u32 gtt_offset;
  1117. switch (INTEL_GTT_GEN) {
  1118. case 5:
  1119. case 6:
  1120. gtt_offset = MB(2);
  1121. break;
  1122. case 4:
  1123. default:
  1124. gtt_offset = KB(512);
  1125. break;
  1126. }
  1127. intel_private.gtt_bus_addr = reg_addr + gtt_offset;
  1128. }
  1129. intel_i9xx_setup_flush();
  1130. return 0;
  1131. }
  1132. static const struct agp_bridge_driver intel_810_driver = {
  1133. .owner = THIS_MODULE,
  1134. .aperture_sizes = intel_i810_sizes,
  1135. .size_type = FIXED_APER_SIZE,
  1136. .num_aperture_sizes = 2,
  1137. .needs_scratch_page = true,
  1138. .configure = intel_i810_configure,
  1139. .fetch_size = intel_i810_fetch_size,
  1140. .cleanup = intel_i810_cleanup,
  1141. .mask_memory = intel_i810_mask_memory,
  1142. .masks = intel_i810_masks,
  1143. .agp_enable = intel_fake_agp_enable,
  1144. .cache_flush = global_cache_flush,
  1145. .create_gatt_table = agp_generic_create_gatt_table,
  1146. .free_gatt_table = agp_generic_free_gatt_table,
  1147. .insert_memory = intel_i810_insert_entries,
  1148. .remove_memory = intel_i810_remove_entries,
  1149. .alloc_by_type = intel_i810_alloc_by_type,
  1150. .free_by_type = intel_i810_free_by_type,
  1151. .agp_alloc_page = agp_generic_alloc_page,
  1152. .agp_alloc_pages = agp_generic_alloc_pages,
  1153. .agp_destroy_page = agp_generic_destroy_page,
  1154. .agp_destroy_pages = agp_generic_destroy_pages,
  1155. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1156. };
  1157. static const struct agp_bridge_driver intel_fake_agp_driver = {
  1158. .owner = THIS_MODULE,
  1159. .size_type = FIXED_APER_SIZE,
  1160. .aperture_sizes = intel_fake_agp_sizes,
  1161. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1162. .configure = intel_fake_agp_configure,
  1163. .fetch_size = intel_fake_agp_fetch_size,
  1164. .cleanup = intel_gtt_cleanup,
  1165. .agp_enable = intel_fake_agp_enable,
  1166. .cache_flush = global_cache_flush,
  1167. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1168. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1169. .insert_memory = intel_fake_agp_insert_entries,
  1170. .remove_memory = intel_fake_agp_remove_entries,
  1171. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1172. .free_by_type = intel_i810_free_by_type,
  1173. .agp_alloc_page = agp_generic_alloc_page,
  1174. .agp_alloc_pages = agp_generic_alloc_pages,
  1175. .agp_destroy_page = agp_generic_destroy_page,
  1176. .agp_destroy_pages = agp_generic_destroy_pages,
  1177. .chipset_flush = intel_fake_agp_chipset_flush,
  1178. };
  1179. static const struct intel_gtt_driver i81x_gtt_driver = {
  1180. .gen = 1,
  1181. .dma_mask_size = 32,
  1182. };
  1183. static const struct intel_gtt_driver i8xx_gtt_driver = {
  1184. .gen = 2,
  1185. .setup = i830_setup,
  1186. .cleanup = i830_cleanup,
  1187. .write_entry = i830_write_entry,
  1188. .dma_mask_size = 32,
  1189. .check_flags = i830_check_flags,
  1190. .chipset_flush = i830_chipset_flush,
  1191. };
  1192. static const struct intel_gtt_driver i915_gtt_driver = {
  1193. .gen = 3,
  1194. .setup = i9xx_setup,
  1195. .cleanup = i9xx_cleanup,
  1196. /* i945 is the last gpu to need phys mem (for overlay and cursors). */
  1197. .write_entry = i830_write_entry,
  1198. .dma_mask_size = 32,
  1199. .check_flags = i830_check_flags,
  1200. .chipset_flush = i9xx_chipset_flush,
  1201. };
  1202. static const struct intel_gtt_driver g33_gtt_driver = {
  1203. .gen = 3,
  1204. .is_g33 = 1,
  1205. .setup = i9xx_setup,
  1206. .cleanup = i9xx_cleanup,
  1207. .write_entry = i965_write_entry,
  1208. .dma_mask_size = 36,
  1209. .check_flags = i830_check_flags,
  1210. .chipset_flush = i9xx_chipset_flush,
  1211. };
  1212. static const struct intel_gtt_driver pineview_gtt_driver = {
  1213. .gen = 3,
  1214. .is_pineview = 1, .is_g33 = 1,
  1215. .setup = i9xx_setup,
  1216. .cleanup = i9xx_cleanup,
  1217. .write_entry = i965_write_entry,
  1218. .dma_mask_size = 36,
  1219. .check_flags = i830_check_flags,
  1220. .chipset_flush = i9xx_chipset_flush,
  1221. };
  1222. static const struct intel_gtt_driver i965_gtt_driver = {
  1223. .gen = 4,
  1224. .setup = i9xx_setup,
  1225. .cleanup = i9xx_cleanup,
  1226. .write_entry = i965_write_entry,
  1227. .dma_mask_size = 36,
  1228. .check_flags = i830_check_flags,
  1229. .chipset_flush = i9xx_chipset_flush,
  1230. };
  1231. static const struct intel_gtt_driver g4x_gtt_driver = {
  1232. .gen = 5,
  1233. .setup = i9xx_setup,
  1234. .cleanup = i9xx_cleanup,
  1235. .write_entry = i965_write_entry,
  1236. .dma_mask_size = 36,
  1237. .check_flags = i830_check_flags,
  1238. .chipset_flush = i9xx_chipset_flush,
  1239. };
  1240. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1241. .gen = 5,
  1242. .is_ironlake = 1,
  1243. .setup = i9xx_setup,
  1244. .cleanup = i9xx_cleanup,
  1245. .write_entry = i965_write_entry,
  1246. .dma_mask_size = 36,
  1247. .check_flags = i830_check_flags,
  1248. .chipset_flush = i9xx_chipset_flush,
  1249. };
  1250. static const struct intel_gtt_driver sandybridge_gtt_driver = {
  1251. .gen = 6,
  1252. .setup = i9xx_setup,
  1253. .cleanup = gen6_cleanup,
  1254. .write_entry = gen6_write_entry,
  1255. .dma_mask_size = 40,
  1256. .check_flags = gen6_check_flags,
  1257. .chipset_flush = i9xx_chipset_flush,
  1258. };
  1259. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1260. * driver and gmch_driver must be non-null, and find_gmch will determine
  1261. * which one should be used if a gmch_chip_id is present.
  1262. */
  1263. static const struct intel_gtt_driver_description {
  1264. unsigned int gmch_chip_id;
  1265. char *name;
  1266. const struct agp_bridge_driver *gmch_driver;
  1267. const struct intel_gtt_driver *gtt_driver;
  1268. } intel_gtt_chipsets[] = {
  1269. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver,
  1270. &i81x_gtt_driver},
  1271. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver,
  1272. &i81x_gtt_driver},
  1273. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver,
  1274. &i81x_gtt_driver},
  1275. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver,
  1276. &i81x_gtt_driver},
  1277. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1278. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1279. { PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
  1280. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1281. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1282. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1283. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1284. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1285. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1286. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1287. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1288. &intel_fake_agp_driver, &i915_gtt_driver },
  1289. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1290. &intel_fake_agp_driver, &i915_gtt_driver },
  1291. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1292. &intel_fake_agp_driver, &i915_gtt_driver },
  1293. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1294. &intel_fake_agp_driver, &i915_gtt_driver },
  1295. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1296. &intel_fake_agp_driver, &i915_gtt_driver },
  1297. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1298. &intel_fake_agp_driver, &i915_gtt_driver },
  1299. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1300. &intel_fake_agp_driver, &i965_gtt_driver },
  1301. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1302. &intel_fake_agp_driver, &i965_gtt_driver },
  1303. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1304. &intel_fake_agp_driver, &i965_gtt_driver },
  1305. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1306. &intel_fake_agp_driver, &i965_gtt_driver },
  1307. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1308. &intel_fake_agp_driver, &i965_gtt_driver },
  1309. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1310. &intel_fake_agp_driver, &i965_gtt_driver },
  1311. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1312. &intel_fake_agp_driver, &g33_gtt_driver },
  1313. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1314. &intel_fake_agp_driver, &g33_gtt_driver },
  1315. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1316. &intel_fake_agp_driver, &g33_gtt_driver },
  1317. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1318. &intel_fake_agp_driver, &pineview_gtt_driver },
  1319. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1320. &intel_fake_agp_driver, &pineview_gtt_driver },
  1321. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1322. &intel_fake_agp_driver, &g4x_gtt_driver },
  1323. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1324. &intel_fake_agp_driver, &g4x_gtt_driver },
  1325. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1326. &intel_fake_agp_driver, &g4x_gtt_driver },
  1327. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1328. &intel_fake_agp_driver, &g4x_gtt_driver },
  1329. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1330. &intel_fake_agp_driver, &g4x_gtt_driver },
  1331. { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
  1332. &intel_fake_agp_driver, &g4x_gtt_driver },
  1333. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1334. &intel_fake_agp_driver, &g4x_gtt_driver },
  1335. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1336. "HD Graphics", &intel_fake_agp_driver, &ironlake_gtt_driver },
  1337. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1338. "HD Graphics", &intel_fake_agp_driver, &ironlake_gtt_driver },
  1339. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1340. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1341. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1342. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1343. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1344. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1345. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1346. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1347. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1348. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1349. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1350. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1351. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1352. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1353. { 0, NULL, NULL }
  1354. };
  1355. static int find_gmch(u16 device)
  1356. {
  1357. struct pci_dev *gmch_device;
  1358. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1359. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1360. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1361. device, gmch_device);
  1362. }
  1363. if (!gmch_device)
  1364. return 0;
  1365. intel_private.pcidev = gmch_device;
  1366. return 1;
  1367. }
  1368. int intel_gmch_probe(struct pci_dev *pdev,
  1369. struct agp_bridge_data *bridge)
  1370. {
  1371. int i, mask;
  1372. bridge->driver = NULL;
  1373. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1374. if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1375. bridge->driver =
  1376. intel_gtt_chipsets[i].gmch_driver;
  1377. intel_private.driver =
  1378. intel_gtt_chipsets[i].gtt_driver;
  1379. break;
  1380. }
  1381. }
  1382. if (!bridge->driver)
  1383. return 0;
  1384. bridge->dev_private_data = &intel_private;
  1385. bridge->dev = pdev;
  1386. intel_private.bridge_dev = pci_dev_get(pdev);
  1387. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1388. mask = intel_private.driver->dma_mask_size;
  1389. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1390. dev_err(&intel_private.pcidev->dev,
  1391. "set gfx device dma mask %d-bit failed!\n", mask);
  1392. else
  1393. pci_set_consistent_dma_mask(intel_private.pcidev,
  1394. DMA_BIT_MASK(mask));
  1395. if (bridge->driver == &intel_810_driver)
  1396. return 1;
  1397. if (intel_gtt_init() != 0)
  1398. return 0;
  1399. return 1;
  1400. }
  1401. EXPORT_SYMBOL(intel_gmch_probe);
  1402. struct intel_gtt *intel_gtt_get(void)
  1403. {
  1404. return &intel_private.base;
  1405. }
  1406. EXPORT_SYMBOL(intel_gtt_get);
  1407. void intel_gmch_remove(struct pci_dev *pdev)
  1408. {
  1409. if (intel_private.pcidev)
  1410. pci_dev_put(intel_private.pcidev);
  1411. if (intel_private.bridge_dev)
  1412. pci_dev_put(intel_private.bridge_dev);
  1413. }
  1414. EXPORT_SYMBOL(intel_gmch_remove);
  1415. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1416. MODULE_LICENSE("GPL and additional rights");