omap-serial.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607
  1. /*
  2. * Driver for OMAP-UART controller.
  3. * Based on drivers/serial/8250.c
  4. *
  5. * Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Authors:
  8. * Govindraj R <govindraj.raja@ti.com>
  9. * Thara Gopinath <thara@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * Note: This driver is made separate from 8250 driver as we cannot
  17. * over load 8250 driver with omap platform specific configuration for
  18. * features like DMA, it makes easier to implement features like DMA and
  19. * hardware flow control and software flow control configuration with
  20. * this driver as required for the omap-platform.
  21. */
  22. #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/serial_reg.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/io.h>
  35. #include <linux/clk.h>
  36. #include <linux/serial_core.h>
  37. #include <linux/irq.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/of.h>
  40. #include <linux/gpio.h>
  41. #include <plat/omap-serial.h>
  42. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  43. #define OMAP_UART_REV_42 0x0402
  44. #define OMAP_UART_REV_46 0x0406
  45. #define OMAP_UART_REV_52 0x0502
  46. #define OMAP_UART_REV_63 0x0603
  47. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
  48. /* SCR register bitmasks */
  49. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  50. /* FCR register bitmasks */
  51. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  52. #define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
  53. /* MVR register bitmasks */
  54. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  55. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  56. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  57. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  58. #define OMAP_UART_MVR_MAJ_MASK 0x700
  59. #define OMAP_UART_MVR_MAJ_SHIFT 8
  60. #define OMAP_UART_MVR_MIN_MASK 0x3f
  61. struct uart_omap_port {
  62. struct uart_port port;
  63. struct uart_omap_dma uart_dma;
  64. struct device *dev;
  65. unsigned char ier;
  66. unsigned char lcr;
  67. unsigned char mcr;
  68. unsigned char fcr;
  69. unsigned char efr;
  70. unsigned char dll;
  71. unsigned char dlh;
  72. unsigned char mdr1;
  73. unsigned char scr;
  74. int use_dma;
  75. /*
  76. * Some bits in registers are cleared on a read, so they must
  77. * be saved whenever the register is read but the bits will not
  78. * be immediately processed.
  79. */
  80. unsigned int lsr_break_flag;
  81. unsigned char msr_saved_flags;
  82. char name[20];
  83. unsigned long port_activity;
  84. u32 context_loss_cnt;
  85. u32 errata;
  86. u8 wakeups_enabled;
  87. unsigned int irq_pending:1;
  88. int DTR_gpio;
  89. int DTR_inverted;
  90. int DTR_active;
  91. struct pm_qos_request pm_qos_request;
  92. u32 latency;
  93. u32 calc_latency;
  94. struct work_struct qos_work;
  95. };
  96. #define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
  97. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  98. /* Forward declaration of functions */
  99. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  100. static struct workqueue_struct *serial_omap_uart_wq;
  101. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  102. {
  103. offset <<= up->port.regshift;
  104. return readw(up->port.membase + offset);
  105. }
  106. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  107. {
  108. offset <<= up->port.regshift;
  109. writew(value, up->port.membase + offset);
  110. }
  111. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  112. {
  113. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  114. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  115. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  116. serial_out(up, UART_FCR, 0);
  117. }
  118. static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
  119. {
  120. struct omap_uart_port_info *pdata = up->dev->platform_data;
  121. if (!pdata->get_context_loss_count)
  122. return 0;
  123. return pdata->get_context_loss_count(up->dev);
  124. }
  125. static void serial_omap_set_forceidle(struct uart_omap_port *up)
  126. {
  127. struct omap_uart_port_info *pdata = up->dev->platform_data;
  128. if (pdata->set_forceidle)
  129. pdata->set_forceidle(up->dev);
  130. }
  131. static void serial_omap_set_noidle(struct uart_omap_port *up)
  132. {
  133. struct omap_uart_port_info *pdata = up->dev->platform_data;
  134. if (pdata->set_noidle)
  135. pdata->set_noidle(up->dev);
  136. }
  137. static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
  138. {
  139. struct omap_uart_port_info *pdata = up->dev->platform_data;
  140. if (pdata->enable_wakeup)
  141. pdata->enable_wakeup(up->dev, enable);
  142. }
  143. /*
  144. * serial_omap_get_divisor - calculate divisor value
  145. * @port: uart port info
  146. * @baud: baudrate for which divisor needs to be calculated.
  147. *
  148. * We have written our own function to get the divisor so as to support
  149. * 13x mode. 3Mbps Baudrate as an different divisor.
  150. * Reference OMAP TRM Chapter 17:
  151. * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
  152. * referring to oversampling - divisor value
  153. * baudrate 460,800 to 3,686,400 all have divisor 13
  154. * except 3,000,000 which has divisor value 16
  155. */
  156. static unsigned int
  157. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  158. {
  159. unsigned int divisor;
  160. if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
  161. divisor = 13;
  162. else
  163. divisor = 16;
  164. return port->uartclk/(baud * divisor);
  165. }
  166. static void serial_omap_enable_ms(struct uart_port *port)
  167. {
  168. struct uart_omap_port *up = to_uart_omap_port(port);
  169. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  170. pm_runtime_get_sync(up->dev);
  171. up->ier |= UART_IER_MSI;
  172. serial_out(up, UART_IER, up->ier);
  173. pm_runtime_mark_last_busy(up->dev);
  174. pm_runtime_put_autosuspend(up->dev);
  175. }
  176. static void serial_omap_stop_tx(struct uart_port *port)
  177. {
  178. struct uart_omap_port *up = to_uart_omap_port(port);
  179. pm_runtime_get_sync(up->dev);
  180. if (up->ier & UART_IER_THRI) {
  181. up->ier &= ~UART_IER_THRI;
  182. serial_out(up, UART_IER, up->ier);
  183. }
  184. serial_omap_set_forceidle(up);
  185. pm_runtime_mark_last_busy(up->dev);
  186. pm_runtime_put_autosuspend(up->dev);
  187. }
  188. static void serial_omap_stop_rx(struct uart_port *port)
  189. {
  190. struct uart_omap_port *up = to_uart_omap_port(port);
  191. pm_runtime_get_sync(up->dev);
  192. up->ier &= ~UART_IER_RLSI;
  193. up->port.read_status_mask &= ~UART_LSR_DR;
  194. serial_out(up, UART_IER, up->ier);
  195. pm_runtime_mark_last_busy(up->dev);
  196. pm_runtime_put_autosuspend(up->dev);
  197. }
  198. static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
  199. {
  200. struct circ_buf *xmit = &up->port.state->xmit;
  201. int count;
  202. if (!(lsr & UART_LSR_THRE))
  203. return;
  204. if (up->port.x_char) {
  205. serial_out(up, UART_TX, up->port.x_char);
  206. up->port.icount.tx++;
  207. up->port.x_char = 0;
  208. return;
  209. }
  210. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  211. serial_omap_stop_tx(&up->port);
  212. return;
  213. }
  214. count = up->port.fifosize / 4;
  215. do {
  216. serial_out(up, UART_TX, xmit->buf[xmit->tail]);
  217. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  218. up->port.icount.tx++;
  219. if (uart_circ_empty(xmit))
  220. break;
  221. } while (--count > 0);
  222. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
  223. spin_unlock(&up->port.lock);
  224. uart_write_wakeup(&up->port);
  225. spin_lock(&up->port.lock);
  226. }
  227. if (uart_circ_empty(xmit))
  228. serial_omap_stop_tx(&up->port);
  229. }
  230. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  231. {
  232. if (!(up->ier & UART_IER_THRI)) {
  233. up->ier |= UART_IER_THRI;
  234. serial_out(up, UART_IER, up->ier);
  235. }
  236. }
  237. static void serial_omap_start_tx(struct uart_port *port)
  238. {
  239. struct uart_omap_port *up = to_uart_omap_port(port);
  240. pm_runtime_get_sync(up->dev);
  241. serial_omap_enable_ier_thri(up);
  242. serial_omap_set_noidle(up);
  243. pm_runtime_mark_last_busy(up->dev);
  244. pm_runtime_put_autosuspend(up->dev);
  245. }
  246. static unsigned int check_modem_status(struct uart_omap_port *up)
  247. {
  248. unsigned int status;
  249. status = serial_in(up, UART_MSR);
  250. status |= up->msr_saved_flags;
  251. up->msr_saved_flags = 0;
  252. if ((status & UART_MSR_ANY_DELTA) == 0)
  253. return status;
  254. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  255. up->port.state != NULL) {
  256. if (status & UART_MSR_TERI)
  257. up->port.icount.rng++;
  258. if (status & UART_MSR_DDSR)
  259. up->port.icount.dsr++;
  260. if (status & UART_MSR_DDCD)
  261. uart_handle_dcd_change
  262. (&up->port, status & UART_MSR_DCD);
  263. if (status & UART_MSR_DCTS)
  264. uart_handle_cts_change
  265. (&up->port, status & UART_MSR_CTS);
  266. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  267. }
  268. return status;
  269. }
  270. static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
  271. {
  272. unsigned int flag;
  273. up->port.icount.rx++;
  274. flag = TTY_NORMAL;
  275. if (lsr & UART_LSR_BI) {
  276. flag = TTY_BREAK;
  277. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  278. up->port.icount.brk++;
  279. /*
  280. * We do the SysRQ and SAK checking
  281. * here because otherwise the break
  282. * may get masked by ignore_status_mask
  283. * or read_status_mask.
  284. */
  285. if (uart_handle_break(&up->port))
  286. return;
  287. }
  288. if (lsr & UART_LSR_PE) {
  289. flag = TTY_PARITY;
  290. up->port.icount.parity++;
  291. }
  292. if (lsr & UART_LSR_FE) {
  293. flag = TTY_FRAME;
  294. up->port.icount.frame++;
  295. }
  296. if (lsr & UART_LSR_OE)
  297. up->port.icount.overrun++;
  298. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  299. if (up->port.line == up->port.cons->index) {
  300. /* Recover the break flag from console xmit */
  301. lsr |= up->lsr_break_flag;
  302. }
  303. #endif
  304. uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
  305. }
  306. static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
  307. {
  308. unsigned char ch = 0;
  309. unsigned int flag;
  310. if (!(lsr & UART_LSR_DR))
  311. return;
  312. ch = serial_in(up, UART_RX);
  313. flag = TTY_NORMAL;
  314. up->port.icount.rx++;
  315. if (uart_handle_sysrq_char(&up->port, ch))
  316. return;
  317. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  318. }
  319. /**
  320. * serial_omap_irq() - This handles the interrupt from one port
  321. * @irq: uart port irq number
  322. * @dev_id: uart port info
  323. */
  324. static irqreturn_t serial_omap_irq(int irq, void *dev_id)
  325. {
  326. struct uart_omap_port *up = dev_id;
  327. struct tty_struct *tty = up->port.state->port.tty;
  328. unsigned int iir, lsr;
  329. unsigned int type;
  330. irqreturn_t ret = IRQ_NONE;
  331. int max_count = 256;
  332. spin_lock(&up->port.lock);
  333. pm_runtime_get_sync(up->dev);
  334. do {
  335. iir = serial_in(up, UART_IIR);
  336. if (iir & UART_IIR_NO_INT)
  337. break;
  338. ret = IRQ_HANDLED;
  339. lsr = serial_in(up, UART_LSR);
  340. /* extract IRQ type from IIR register */
  341. type = iir & 0x3e;
  342. switch (type) {
  343. case UART_IIR_MSI:
  344. check_modem_status(up);
  345. break;
  346. case UART_IIR_THRI:
  347. transmit_chars(up, lsr);
  348. break;
  349. case UART_IIR_RX_TIMEOUT:
  350. /* FALLTHROUGH */
  351. case UART_IIR_RDI:
  352. serial_omap_rdi(up, lsr);
  353. break;
  354. case UART_IIR_RLSI:
  355. serial_omap_rlsi(up, lsr);
  356. break;
  357. case UART_IIR_CTS_RTS_DSR:
  358. /* simply try again */
  359. break;
  360. case UART_IIR_XOFF:
  361. /* FALLTHROUGH */
  362. default:
  363. break;
  364. }
  365. } while (!(iir & UART_IIR_NO_INT) && max_count--);
  366. spin_unlock(&up->port.lock);
  367. tty_flip_buffer_push(tty);
  368. pm_runtime_mark_last_busy(up->dev);
  369. pm_runtime_put_autosuspend(up->dev);
  370. up->port_activity = jiffies;
  371. return ret;
  372. }
  373. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  374. {
  375. struct uart_omap_port *up = to_uart_omap_port(port);
  376. unsigned long flags = 0;
  377. unsigned int ret = 0;
  378. pm_runtime_get_sync(up->dev);
  379. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  380. spin_lock_irqsave(&up->port.lock, flags);
  381. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  382. spin_unlock_irqrestore(&up->port.lock, flags);
  383. pm_runtime_mark_last_busy(up->dev);
  384. pm_runtime_put_autosuspend(up->dev);
  385. return ret;
  386. }
  387. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  388. {
  389. struct uart_omap_port *up = to_uart_omap_port(port);
  390. unsigned int status;
  391. unsigned int ret = 0;
  392. pm_runtime_get_sync(up->dev);
  393. status = check_modem_status(up);
  394. pm_runtime_mark_last_busy(up->dev);
  395. pm_runtime_put_autosuspend(up->dev);
  396. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  397. if (status & UART_MSR_DCD)
  398. ret |= TIOCM_CAR;
  399. if (status & UART_MSR_RI)
  400. ret |= TIOCM_RNG;
  401. if (status & UART_MSR_DSR)
  402. ret |= TIOCM_DSR;
  403. if (status & UART_MSR_CTS)
  404. ret |= TIOCM_CTS;
  405. return ret;
  406. }
  407. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  408. {
  409. struct uart_omap_port *up = to_uart_omap_port(port);
  410. unsigned char mcr = 0;
  411. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  412. if (mctrl & TIOCM_RTS)
  413. mcr |= UART_MCR_RTS;
  414. if (mctrl & TIOCM_DTR)
  415. mcr |= UART_MCR_DTR;
  416. if (mctrl & TIOCM_OUT1)
  417. mcr |= UART_MCR_OUT1;
  418. if (mctrl & TIOCM_OUT2)
  419. mcr |= UART_MCR_OUT2;
  420. if (mctrl & TIOCM_LOOP)
  421. mcr |= UART_MCR_LOOP;
  422. pm_runtime_get_sync(up->dev);
  423. up->mcr = serial_in(up, UART_MCR);
  424. up->mcr |= mcr;
  425. serial_out(up, UART_MCR, up->mcr);
  426. pm_runtime_mark_last_busy(up->dev);
  427. pm_runtime_put_autosuspend(up->dev);
  428. if (gpio_is_valid(up->DTR_gpio) &&
  429. !!(mctrl & TIOCM_DTR) != up->DTR_active) {
  430. up->DTR_active = !up->DTR_active;
  431. if (gpio_cansleep(up->DTR_gpio))
  432. schedule_work(&up->qos_work);
  433. else
  434. gpio_set_value(up->DTR_gpio,
  435. up->DTR_active != up->DTR_inverted);
  436. }
  437. }
  438. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  439. {
  440. struct uart_omap_port *up = to_uart_omap_port(port);
  441. unsigned long flags = 0;
  442. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  443. pm_runtime_get_sync(up->dev);
  444. spin_lock_irqsave(&up->port.lock, flags);
  445. if (break_state == -1)
  446. up->lcr |= UART_LCR_SBC;
  447. else
  448. up->lcr &= ~UART_LCR_SBC;
  449. serial_out(up, UART_LCR, up->lcr);
  450. spin_unlock_irqrestore(&up->port.lock, flags);
  451. pm_runtime_mark_last_busy(up->dev);
  452. pm_runtime_put_autosuspend(up->dev);
  453. }
  454. static int serial_omap_startup(struct uart_port *port)
  455. {
  456. struct uart_omap_port *up = to_uart_omap_port(port);
  457. unsigned long flags = 0;
  458. int retval;
  459. /*
  460. * Allocate the IRQ
  461. */
  462. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  463. up->name, up);
  464. if (retval)
  465. return retval;
  466. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  467. pm_runtime_get_sync(up->dev);
  468. /*
  469. * Clear the FIFO buffers and disable them.
  470. * (they will be reenabled in set_termios())
  471. */
  472. serial_omap_clear_fifos(up);
  473. /* For Hardware flow control */
  474. serial_out(up, UART_MCR, UART_MCR_RTS);
  475. /*
  476. * Clear the interrupt registers.
  477. */
  478. (void) serial_in(up, UART_LSR);
  479. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  480. (void) serial_in(up, UART_RX);
  481. (void) serial_in(up, UART_IIR);
  482. (void) serial_in(up, UART_MSR);
  483. /*
  484. * Now, initialize the UART
  485. */
  486. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  487. spin_lock_irqsave(&up->port.lock, flags);
  488. /*
  489. * Most PC uarts need OUT2 raised to enable interrupts.
  490. */
  491. up->port.mctrl |= TIOCM_OUT2;
  492. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  493. spin_unlock_irqrestore(&up->port.lock, flags);
  494. up->msr_saved_flags = 0;
  495. /*
  496. * Finally, enable interrupts. Note: Modem status interrupts
  497. * are set via set_termios(), which will be occurring imminently
  498. * anyway, so we don't enable them here.
  499. */
  500. up->ier = UART_IER_RLSI | UART_IER_RDI;
  501. serial_out(up, UART_IER, up->ier);
  502. /* Enable module level wake up */
  503. serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
  504. pm_runtime_mark_last_busy(up->dev);
  505. pm_runtime_put_autosuspend(up->dev);
  506. up->port_activity = jiffies;
  507. return 0;
  508. }
  509. static void serial_omap_shutdown(struct uart_port *port)
  510. {
  511. struct uart_omap_port *up = to_uart_omap_port(port);
  512. unsigned long flags = 0;
  513. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  514. pm_runtime_get_sync(up->dev);
  515. /*
  516. * Disable interrupts from this port
  517. */
  518. up->ier = 0;
  519. serial_out(up, UART_IER, 0);
  520. spin_lock_irqsave(&up->port.lock, flags);
  521. up->port.mctrl &= ~TIOCM_OUT2;
  522. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  523. spin_unlock_irqrestore(&up->port.lock, flags);
  524. /*
  525. * Disable break condition and FIFOs
  526. */
  527. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  528. serial_omap_clear_fifos(up);
  529. /*
  530. * Read data port to reset things, and then free the irq
  531. */
  532. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  533. (void) serial_in(up, UART_RX);
  534. pm_runtime_mark_last_busy(up->dev);
  535. pm_runtime_put_autosuspend(up->dev);
  536. free_irq(up->port.irq, up);
  537. }
  538. static inline void
  539. serial_omap_configure_xonxoff
  540. (struct uart_omap_port *up, struct ktermios *termios)
  541. {
  542. up->lcr = serial_in(up, UART_LCR);
  543. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  544. up->efr = serial_in(up, UART_EFR);
  545. serial_out(up, UART_EFR, up->efr & ~UART_EFR_ECB);
  546. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  547. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  548. /* clear SW control mode bits */
  549. up->efr &= OMAP_UART_SW_CLR;
  550. /*
  551. * IXON Flag:
  552. * Flow control for OMAP.TX
  553. * OMAP.RX should listen for XON/XOFF
  554. */
  555. if (termios->c_iflag & IXON)
  556. up->efr |= OMAP_UART_SW_RX;
  557. /*
  558. * IXOFF Flag:
  559. * Flow control for OMAP.RX
  560. * OMAP.TX should send XON/XOFF
  561. */
  562. if (termios->c_iflag & IXOFF)
  563. up->efr |= OMAP_UART_SW_TX;
  564. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  565. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  566. up->mcr = serial_in(up, UART_MCR);
  567. /*
  568. * IXANY Flag:
  569. * Enable any character to restart output.
  570. * Operation resumes after receiving any
  571. * character after recognition of the XOFF character
  572. */
  573. if (termios->c_iflag & IXANY)
  574. up->mcr |= UART_MCR_XONANY;
  575. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  576. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  577. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  578. /* Enable special char function UARTi.EFR_REG[5] and
  579. * load the new software flow control mode IXON or IXOFF
  580. * and restore the UARTi.EFR_REG[4] ENHANCED_EN value.
  581. */
  582. serial_out(up, UART_EFR, up->efr | UART_EFR_SCD);
  583. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  584. serial_out(up, UART_MCR, up->mcr & ~UART_MCR_TCRTLR);
  585. serial_out(up, UART_LCR, up->lcr);
  586. }
  587. static void serial_omap_uart_qos_work(struct work_struct *work)
  588. {
  589. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  590. qos_work);
  591. pm_qos_update_request(&up->pm_qos_request, up->latency);
  592. if (gpio_is_valid(up->DTR_gpio))
  593. gpio_set_value_cansleep(up->DTR_gpio,
  594. up->DTR_active != up->DTR_inverted);
  595. }
  596. static void
  597. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  598. struct ktermios *old)
  599. {
  600. struct uart_omap_port *up = to_uart_omap_port(port);
  601. unsigned char cval = 0;
  602. unsigned char efr = 0;
  603. unsigned long flags = 0;
  604. unsigned int baud, quot;
  605. switch (termios->c_cflag & CSIZE) {
  606. case CS5:
  607. cval = UART_LCR_WLEN5;
  608. break;
  609. case CS6:
  610. cval = UART_LCR_WLEN6;
  611. break;
  612. case CS7:
  613. cval = UART_LCR_WLEN7;
  614. break;
  615. default:
  616. case CS8:
  617. cval = UART_LCR_WLEN8;
  618. break;
  619. }
  620. if (termios->c_cflag & CSTOPB)
  621. cval |= UART_LCR_STOP;
  622. if (termios->c_cflag & PARENB)
  623. cval |= UART_LCR_PARITY;
  624. if (!(termios->c_cflag & PARODD))
  625. cval |= UART_LCR_EPAR;
  626. /*
  627. * Ask the core to calculate the divisor for us.
  628. */
  629. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  630. quot = serial_omap_get_divisor(port, baud);
  631. /* calculate wakeup latency constraint */
  632. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  633. up->latency = up->calc_latency;
  634. schedule_work(&up->qos_work);
  635. up->dll = quot & 0xff;
  636. up->dlh = quot >> 8;
  637. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  638. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  639. UART_FCR_ENABLE_FIFO;
  640. /*
  641. * Ok, we're now changing the port state. Do it with
  642. * interrupts disabled.
  643. */
  644. pm_runtime_get_sync(up->dev);
  645. spin_lock_irqsave(&up->port.lock, flags);
  646. /*
  647. * Update the per-port timeout.
  648. */
  649. uart_update_timeout(port, termios->c_cflag, baud);
  650. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  651. if (termios->c_iflag & INPCK)
  652. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  653. if (termios->c_iflag & (BRKINT | PARMRK))
  654. up->port.read_status_mask |= UART_LSR_BI;
  655. /*
  656. * Characters to ignore
  657. */
  658. up->port.ignore_status_mask = 0;
  659. if (termios->c_iflag & IGNPAR)
  660. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  661. if (termios->c_iflag & IGNBRK) {
  662. up->port.ignore_status_mask |= UART_LSR_BI;
  663. /*
  664. * If we're ignoring parity and break indicators,
  665. * ignore overruns too (for real raw support).
  666. */
  667. if (termios->c_iflag & IGNPAR)
  668. up->port.ignore_status_mask |= UART_LSR_OE;
  669. }
  670. /*
  671. * ignore all characters if CREAD is not set
  672. */
  673. if ((termios->c_cflag & CREAD) == 0)
  674. up->port.ignore_status_mask |= UART_LSR_DR;
  675. /*
  676. * Modem status interrupts
  677. */
  678. up->ier &= ~UART_IER_MSI;
  679. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  680. up->ier |= UART_IER_MSI;
  681. serial_out(up, UART_IER, up->ier);
  682. serial_out(up, UART_LCR, cval); /* reset DLAB */
  683. up->lcr = cval;
  684. up->scr = OMAP_UART_SCR_TX_EMPTY;
  685. /* FIFOs and DMA Settings */
  686. /* FCR can be changed only when the
  687. * baud clock is not running
  688. * DLL_REG and DLH_REG set to 0.
  689. */
  690. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  691. serial_out(up, UART_DLL, 0);
  692. serial_out(up, UART_DLM, 0);
  693. serial_out(up, UART_LCR, 0);
  694. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  695. up->efr = serial_in(up, UART_EFR);
  696. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  697. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  698. up->mcr = serial_in(up, UART_MCR);
  699. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  700. /* FIFO ENABLE, DMA MODE */
  701. up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
  702. /* Set receive FIFO threshold to 16 characters and
  703. * transmit FIFO threshold to 16 spaces
  704. */
  705. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  706. up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
  707. up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
  708. UART_FCR_ENABLE_FIFO;
  709. serial_out(up, UART_FCR, up->fcr);
  710. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  711. serial_out(up, UART_OMAP_SCR, up->scr);
  712. serial_out(up, UART_EFR, up->efr);
  713. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  714. serial_out(up, UART_MCR, up->mcr);
  715. /* Protocol, Baud Rate, and Interrupt Settings */
  716. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  717. serial_omap_mdr1_errataset(up, up->mdr1);
  718. else
  719. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  720. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  721. up->efr = serial_in(up, UART_EFR);
  722. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  723. serial_out(up, UART_LCR, 0);
  724. serial_out(up, UART_IER, 0);
  725. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  726. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  727. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  728. serial_out(up, UART_LCR, 0);
  729. serial_out(up, UART_IER, up->ier);
  730. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  731. serial_out(up, UART_EFR, up->efr);
  732. serial_out(up, UART_LCR, cval);
  733. if (baud > 230400 && baud != 3000000)
  734. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  735. else
  736. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  737. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  738. serial_omap_mdr1_errataset(up, up->mdr1);
  739. else
  740. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  741. /* Hardware Flow Control Configuration */
  742. if (termios->c_cflag & CRTSCTS) {
  743. efr |= (UART_EFR_CTS | UART_EFR_RTS);
  744. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  745. up->mcr = serial_in(up, UART_MCR);
  746. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  747. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  748. up->efr = serial_in(up, UART_EFR);
  749. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  750. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  751. serial_out(up, UART_EFR, efr); /* Enable AUTORTS and AUTOCTS */
  752. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  753. serial_out(up, UART_MCR, up->mcr | UART_MCR_RTS);
  754. serial_out(up, UART_LCR, cval);
  755. }
  756. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  757. /* Software Flow Control Configuration */
  758. serial_omap_configure_xonxoff(up, termios);
  759. spin_unlock_irqrestore(&up->port.lock, flags);
  760. pm_runtime_mark_last_busy(up->dev);
  761. pm_runtime_put_autosuspend(up->dev);
  762. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  763. }
  764. static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
  765. {
  766. struct uart_omap_port *up = to_uart_omap_port(port);
  767. serial_omap_enable_wakeup(up, state);
  768. return 0;
  769. }
  770. static void
  771. serial_omap_pm(struct uart_port *port, unsigned int state,
  772. unsigned int oldstate)
  773. {
  774. struct uart_omap_port *up = to_uart_omap_port(port);
  775. unsigned char efr;
  776. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  777. pm_runtime_get_sync(up->dev);
  778. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  779. efr = serial_in(up, UART_EFR);
  780. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  781. serial_out(up, UART_LCR, 0);
  782. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  783. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  784. serial_out(up, UART_EFR, efr);
  785. serial_out(up, UART_LCR, 0);
  786. if (!device_may_wakeup(up->dev)) {
  787. if (!state)
  788. pm_runtime_forbid(up->dev);
  789. else
  790. pm_runtime_allow(up->dev);
  791. }
  792. pm_runtime_mark_last_busy(up->dev);
  793. pm_runtime_put_autosuspend(up->dev);
  794. }
  795. static void serial_omap_release_port(struct uart_port *port)
  796. {
  797. dev_dbg(port->dev, "serial_omap_release_port+\n");
  798. }
  799. static int serial_omap_request_port(struct uart_port *port)
  800. {
  801. dev_dbg(port->dev, "serial_omap_request_port+\n");
  802. return 0;
  803. }
  804. static void serial_omap_config_port(struct uart_port *port, int flags)
  805. {
  806. struct uart_omap_port *up = to_uart_omap_port(port);
  807. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  808. up->port.line);
  809. up->port.type = PORT_OMAP;
  810. }
  811. static int
  812. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  813. {
  814. /* we don't want the core code to modify any port params */
  815. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  816. return -EINVAL;
  817. }
  818. static const char *
  819. serial_omap_type(struct uart_port *port)
  820. {
  821. struct uart_omap_port *up = to_uart_omap_port(port);
  822. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  823. return up->name;
  824. }
  825. #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  826. static inline void wait_for_xmitr(struct uart_omap_port *up)
  827. {
  828. unsigned int status, tmout = 10000;
  829. /* Wait up to 10ms for the character(s) to be sent. */
  830. do {
  831. status = serial_in(up, UART_LSR);
  832. if (status & UART_LSR_BI)
  833. up->lsr_break_flag = UART_LSR_BI;
  834. if (--tmout == 0)
  835. break;
  836. udelay(1);
  837. } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
  838. /* Wait up to 1s for flow control if necessary */
  839. if (up->port.flags & UPF_CONS_FLOW) {
  840. tmout = 1000000;
  841. for (tmout = 1000000; tmout; tmout--) {
  842. unsigned int msr = serial_in(up, UART_MSR);
  843. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  844. if (msr & UART_MSR_CTS)
  845. break;
  846. udelay(1);
  847. }
  848. }
  849. }
  850. #ifdef CONFIG_CONSOLE_POLL
  851. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  852. {
  853. struct uart_omap_port *up = to_uart_omap_port(port);
  854. pm_runtime_get_sync(up->dev);
  855. wait_for_xmitr(up);
  856. serial_out(up, UART_TX, ch);
  857. pm_runtime_mark_last_busy(up->dev);
  858. pm_runtime_put_autosuspend(up->dev);
  859. }
  860. static int serial_omap_poll_get_char(struct uart_port *port)
  861. {
  862. struct uart_omap_port *up = to_uart_omap_port(port);
  863. unsigned int status;
  864. pm_runtime_get_sync(up->dev);
  865. status = serial_in(up, UART_LSR);
  866. if (!(status & UART_LSR_DR)) {
  867. status = NO_POLL_CHAR;
  868. goto out;
  869. }
  870. status = serial_in(up, UART_RX);
  871. out:
  872. pm_runtime_mark_last_busy(up->dev);
  873. pm_runtime_put_autosuspend(up->dev);
  874. return status;
  875. }
  876. #endif /* CONFIG_CONSOLE_POLL */
  877. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  878. static struct uart_omap_port *serial_omap_console_ports[4];
  879. static struct uart_driver serial_omap_reg;
  880. static void serial_omap_console_putchar(struct uart_port *port, int ch)
  881. {
  882. struct uart_omap_port *up = to_uart_omap_port(port);
  883. wait_for_xmitr(up);
  884. serial_out(up, UART_TX, ch);
  885. }
  886. static void
  887. serial_omap_console_write(struct console *co, const char *s,
  888. unsigned int count)
  889. {
  890. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  891. unsigned long flags;
  892. unsigned int ier;
  893. int locked = 1;
  894. pm_runtime_get_sync(up->dev);
  895. local_irq_save(flags);
  896. if (up->port.sysrq)
  897. locked = 0;
  898. else if (oops_in_progress)
  899. locked = spin_trylock(&up->port.lock);
  900. else
  901. spin_lock(&up->port.lock);
  902. /*
  903. * First save the IER then disable the interrupts
  904. */
  905. ier = serial_in(up, UART_IER);
  906. serial_out(up, UART_IER, 0);
  907. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  908. /*
  909. * Finally, wait for transmitter to become empty
  910. * and restore the IER
  911. */
  912. wait_for_xmitr(up);
  913. serial_out(up, UART_IER, ier);
  914. /*
  915. * The receive handling will happen properly because the
  916. * receive ready bit will still be set; it is not cleared
  917. * on read. However, modem control will not, we must
  918. * call it if we have saved something in the saved flags
  919. * while processing with interrupts off.
  920. */
  921. if (up->msr_saved_flags)
  922. check_modem_status(up);
  923. pm_runtime_mark_last_busy(up->dev);
  924. pm_runtime_put_autosuspend(up->dev);
  925. if (locked)
  926. spin_unlock(&up->port.lock);
  927. local_irq_restore(flags);
  928. }
  929. static int __init
  930. serial_omap_console_setup(struct console *co, char *options)
  931. {
  932. struct uart_omap_port *up;
  933. int baud = 115200;
  934. int bits = 8;
  935. int parity = 'n';
  936. int flow = 'n';
  937. if (serial_omap_console_ports[co->index] == NULL)
  938. return -ENODEV;
  939. up = serial_omap_console_ports[co->index];
  940. if (options)
  941. uart_parse_options(options, &baud, &parity, &bits, &flow);
  942. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  943. }
  944. static struct console serial_omap_console = {
  945. .name = OMAP_SERIAL_NAME,
  946. .write = serial_omap_console_write,
  947. .device = uart_console_device,
  948. .setup = serial_omap_console_setup,
  949. .flags = CON_PRINTBUFFER,
  950. .index = -1,
  951. .data = &serial_omap_reg,
  952. };
  953. static void serial_omap_add_console_port(struct uart_omap_port *up)
  954. {
  955. serial_omap_console_ports[up->port.line] = up;
  956. }
  957. #define OMAP_CONSOLE (&serial_omap_console)
  958. #else
  959. #define OMAP_CONSOLE NULL
  960. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  961. {}
  962. #endif
  963. static struct uart_ops serial_omap_pops = {
  964. .tx_empty = serial_omap_tx_empty,
  965. .set_mctrl = serial_omap_set_mctrl,
  966. .get_mctrl = serial_omap_get_mctrl,
  967. .stop_tx = serial_omap_stop_tx,
  968. .start_tx = serial_omap_start_tx,
  969. .stop_rx = serial_omap_stop_rx,
  970. .enable_ms = serial_omap_enable_ms,
  971. .break_ctl = serial_omap_break_ctl,
  972. .startup = serial_omap_startup,
  973. .shutdown = serial_omap_shutdown,
  974. .set_termios = serial_omap_set_termios,
  975. .pm = serial_omap_pm,
  976. .set_wake = serial_omap_set_wake,
  977. .type = serial_omap_type,
  978. .release_port = serial_omap_release_port,
  979. .request_port = serial_omap_request_port,
  980. .config_port = serial_omap_config_port,
  981. .verify_port = serial_omap_verify_port,
  982. #ifdef CONFIG_CONSOLE_POLL
  983. .poll_put_char = serial_omap_poll_put_char,
  984. .poll_get_char = serial_omap_poll_get_char,
  985. #endif
  986. };
  987. static struct uart_driver serial_omap_reg = {
  988. .owner = THIS_MODULE,
  989. .driver_name = "OMAP-SERIAL",
  990. .dev_name = OMAP_SERIAL_NAME,
  991. .nr = OMAP_MAX_HSUART_PORTS,
  992. .cons = OMAP_CONSOLE,
  993. };
  994. #ifdef CONFIG_PM_SLEEP
  995. static int serial_omap_suspend(struct device *dev)
  996. {
  997. struct uart_omap_port *up = dev_get_drvdata(dev);
  998. if (up) {
  999. uart_suspend_port(&serial_omap_reg, &up->port);
  1000. flush_work_sync(&up->qos_work);
  1001. }
  1002. return 0;
  1003. }
  1004. static int serial_omap_resume(struct device *dev)
  1005. {
  1006. struct uart_omap_port *up = dev_get_drvdata(dev);
  1007. if (up)
  1008. uart_resume_port(&serial_omap_reg, &up->port);
  1009. return 0;
  1010. }
  1011. #endif
  1012. static void __devinit omap_serial_fill_features_erratas(struct uart_omap_port *up)
  1013. {
  1014. u32 mvr, scheme;
  1015. u16 revision, major, minor;
  1016. mvr = serial_in(up, UART_OMAP_MVER);
  1017. /* Check revision register scheme */
  1018. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  1019. switch (scheme) {
  1020. case 0: /* Legacy Scheme: OMAP2/3 */
  1021. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  1022. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  1023. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  1024. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  1025. break;
  1026. case 1:
  1027. /* New Scheme: OMAP4+ */
  1028. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  1029. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  1030. OMAP_UART_MVR_MAJ_SHIFT;
  1031. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  1032. break;
  1033. default:
  1034. dev_warn(up->dev,
  1035. "Unknown %s revision, defaulting to highest\n",
  1036. up->name);
  1037. /* highest possible revision */
  1038. major = 0xff;
  1039. minor = 0xff;
  1040. }
  1041. /* normalize revision for the driver */
  1042. revision = UART_BUILD_REVISION(major, minor);
  1043. switch (revision) {
  1044. case OMAP_UART_REV_46:
  1045. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1046. UART_ERRATA_i291_DMA_FORCEIDLE);
  1047. break;
  1048. case OMAP_UART_REV_52:
  1049. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1050. UART_ERRATA_i291_DMA_FORCEIDLE);
  1051. break;
  1052. case OMAP_UART_REV_63:
  1053. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1054. break;
  1055. default:
  1056. break;
  1057. }
  1058. }
  1059. static __devinit struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1060. {
  1061. struct omap_uart_port_info *omap_up_info;
  1062. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1063. if (!omap_up_info)
  1064. return NULL; /* out of memory */
  1065. of_property_read_u32(dev->of_node, "clock-frequency",
  1066. &omap_up_info->uartclk);
  1067. return omap_up_info;
  1068. }
  1069. static int __devinit serial_omap_probe(struct platform_device *pdev)
  1070. {
  1071. struct uart_omap_port *up;
  1072. struct resource *mem, *irq;
  1073. struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
  1074. int ret;
  1075. if (pdev->dev.of_node)
  1076. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1077. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1078. if (!mem) {
  1079. dev_err(&pdev->dev, "no mem resource?\n");
  1080. return -ENODEV;
  1081. }
  1082. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1083. if (!irq) {
  1084. dev_err(&pdev->dev, "no irq resource?\n");
  1085. return -ENODEV;
  1086. }
  1087. if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
  1088. pdev->dev.driver->name)) {
  1089. dev_err(&pdev->dev, "memory region already claimed\n");
  1090. return -EBUSY;
  1091. }
  1092. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1093. omap_up_info->DTR_present) {
  1094. ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
  1095. if (ret < 0)
  1096. return ret;
  1097. ret = gpio_direction_output(omap_up_info->DTR_gpio,
  1098. omap_up_info->DTR_inverted);
  1099. if (ret < 0)
  1100. return ret;
  1101. }
  1102. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1103. if (!up)
  1104. return -ENOMEM;
  1105. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1106. omap_up_info->DTR_present) {
  1107. up->DTR_gpio = omap_up_info->DTR_gpio;
  1108. up->DTR_inverted = omap_up_info->DTR_inverted;
  1109. } else
  1110. up->DTR_gpio = -EINVAL;
  1111. up->DTR_active = 0;
  1112. up->dev = &pdev->dev;
  1113. up->port.dev = &pdev->dev;
  1114. up->port.type = PORT_OMAP;
  1115. up->port.iotype = UPIO_MEM;
  1116. up->port.irq = irq->start;
  1117. up->port.regshift = 2;
  1118. up->port.fifosize = 64;
  1119. up->port.ops = &serial_omap_pops;
  1120. if (pdev->dev.of_node)
  1121. up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
  1122. else
  1123. up->port.line = pdev->id;
  1124. if (up->port.line < 0) {
  1125. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1126. up->port.line);
  1127. ret = -ENODEV;
  1128. goto err_port_line;
  1129. }
  1130. sprintf(up->name, "OMAP UART%d", up->port.line);
  1131. up->port.mapbase = mem->start;
  1132. up->port.membase = devm_ioremap(&pdev->dev, mem->start,
  1133. resource_size(mem));
  1134. if (!up->port.membase) {
  1135. dev_err(&pdev->dev, "can't ioremap UART\n");
  1136. ret = -ENOMEM;
  1137. goto err_ioremap;
  1138. }
  1139. up->port.flags = omap_up_info->flags;
  1140. up->port.uartclk = omap_up_info->uartclk;
  1141. if (!up->port.uartclk) {
  1142. up->port.uartclk = DEFAULT_CLK_SPEED;
  1143. dev_warn(&pdev->dev, "No clock speed specified: using default:"
  1144. "%d\n", DEFAULT_CLK_SPEED);
  1145. }
  1146. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1147. up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1148. pm_qos_add_request(&up->pm_qos_request,
  1149. PM_QOS_CPU_DMA_LATENCY, up->latency);
  1150. serial_omap_uart_wq = create_singlethread_workqueue(up->name);
  1151. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1152. platform_set_drvdata(pdev, up);
  1153. pm_runtime_enable(&pdev->dev);
  1154. pm_runtime_use_autosuspend(&pdev->dev);
  1155. pm_runtime_set_autosuspend_delay(&pdev->dev,
  1156. omap_up_info->autosuspend_timeout);
  1157. pm_runtime_irq_safe(&pdev->dev);
  1158. pm_runtime_get_sync(&pdev->dev);
  1159. omap_serial_fill_features_erratas(up);
  1160. ui[up->port.line] = up;
  1161. serial_omap_add_console_port(up);
  1162. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1163. if (ret != 0)
  1164. goto err_add_port;
  1165. pm_runtime_mark_last_busy(up->dev);
  1166. pm_runtime_put_autosuspend(up->dev);
  1167. return 0;
  1168. err_add_port:
  1169. pm_runtime_put(&pdev->dev);
  1170. pm_runtime_disable(&pdev->dev);
  1171. err_ioremap:
  1172. err_port_line:
  1173. dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
  1174. pdev->id, __func__, ret);
  1175. return ret;
  1176. }
  1177. static int __devexit serial_omap_remove(struct platform_device *dev)
  1178. {
  1179. struct uart_omap_port *up = platform_get_drvdata(dev);
  1180. pm_runtime_put_sync(up->dev);
  1181. pm_runtime_disable(up->dev);
  1182. uart_remove_one_port(&serial_omap_reg, &up->port);
  1183. pm_qos_remove_request(&up->pm_qos_request);
  1184. return 0;
  1185. }
  1186. /*
  1187. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1188. * The access to uart register after MDR1 Access
  1189. * causes UART to corrupt data.
  1190. *
  1191. * Need a delay =
  1192. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1193. * give 10 times as much
  1194. */
  1195. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1196. {
  1197. u8 timeout = 255;
  1198. serial_out(up, UART_OMAP_MDR1, mdr1);
  1199. udelay(2);
  1200. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1201. UART_FCR_CLEAR_RCVR);
  1202. /*
  1203. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1204. * TX_FIFO_E bit is 1.
  1205. */
  1206. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1207. (UART_LSR_THRE | UART_LSR_DR))) {
  1208. timeout--;
  1209. if (!timeout) {
  1210. /* Should *never* happen. we warn and carry on */
  1211. dev_crit(up->dev, "Errata i202: timedout %x\n",
  1212. serial_in(up, UART_LSR));
  1213. break;
  1214. }
  1215. udelay(1);
  1216. }
  1217. }
  1218. #ifdef CONFIG_PM_RUNTIME
  1219. static void serial_omap_restore_context(struct uart_omap_port *up)
  1220. {
  1221. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1222. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1223. else
  1224. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1225. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1226. serial_out(up, UART_EFR, UART_EFR_ECB);
  1227. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1228. serial_out(up, UART_IER, 0x0);
  1229. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1230. serial_out(up, UART_DLL, up->dll);
  1231. serial_out(up, UART_DLM, up->dlh);
  1232. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1233. serial_out(up, UART_IER, up->ier);
  1234. serial_out(up, UART_FCR, up->fcr);
  1235. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1236. serial_out(up, UART_MCR, up->mcr);
  1237. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1238. serial_out(up, UART_OMAP_SCR, up->scr);
  1239. serial_out(up, UART_EFR, up->efr);
  1240. serial_out(up, UART_LCR, up->lcr);
  1241. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1242. serial_omap_mdr1_errataset(up, up->mdr1);
  1243. else
  1244. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1245. }
  1246. static int serial_omap_runtime_suspend(struct device *dev)
  1247. {
  1248. struct uart_omap_port *up = dev_get_drvdata(dev);
  1249. struct omap_uart_port_info *pdata = dev->platform_data;
  1250. if (!up)
  1251. return -EINVAL;
  1252. if (!pdata)
  1253. return 0;
  1254. up->context_loss_cnt = serial_omap_get_context_loss_count(up);
  1255. if (device_may_wakeup(dev)) {
  1256. if (!up->wakeups_enabled) {
  1257. serial_omap_enable_wakeup(up, true);
  1258. up->wakeups_enabled = true;
  1259. }
  1260. } else {
  1261. if (up->wakeups_enabled) {
  1262. serial_omap_enable_wakeup(up, false);
  1263. up->wakeups_enabled = false;
  1264. }
  1265. }
  1266. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1267. schedule_work(&up->qos_work);
  1268. return 0;
  1269. }
  1270. static int serial_omap_runtime_resume(struct device *dev)
  1271. {
  1272. struct uart_omap_port *up = dev_get_drvdata(dev);
  1273. struct omap_uart_port_info *pdata = dev->platform_data;
  1274. if (up && pdata) {
  1275. u32 loss_cnt = serial_omap_get_context_loss_count(up);
  1276. if (up->context_loss_cnt != loss_cnt)
  1277. serial_omap_restore_context(up);
  1278. up->latency = up->calc_latency;
  1279. schedule_work(&up->qos_work);
  1280. }
  1281. return 0;
  1282. }
  1283. #endif
  1284. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1285. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1286. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1287. serial_omap_runtime_resume, NULL)
  1288. };
  1289. #if defined(CONFIG_OF)
  1290. static const struct of_device_id omap_serial_of_match[] = {
  1291. { .compatible = "ti,omap2-uart" },
  1292. { .compatible = "ti,omap3-uart" },
  1293. { .compatible = "ti,omap4-uart" },
  1294. {},
  1295. };
  1296. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1297. #endif
  1298. static struct platform_driver serial_omap_driver = {
  1299. .probe = serial_omap_probe,
  1300. .remove = __devexit_p(serial_omap_remove),
  1301. .driver = {
  1302. .name = DRIVER_NAME,
  1303. .pm = &serial_omap_dev_pm_ops,
  1304. .of_match_table = of_match_ptr(omap_serial_of_match),
  1305. },
  1306. };
  1307. static int __init serial_omap_init(void)
  1308. {
  1309. int ret;
  1310. ret = uart_register_driver(&serial_omap_reg);
  1311. if (ret != 0)
  1312. return ret;
  1313. ret = platform_driver_register(&serial_omap_driver);
  1314. if (ret != 0)
  1315. uart_unregister_driver(&serial_omap_reg);
  1316. return ret;
  1317. }
  1318. static void __exit serial_omap_exit(void)
  1319. {
  1320. platform_driver_unregister(&serial_omap_driver);
  1321. uart_unregister_driver(&serial_omap_reg);
  1322. }
  1323. module_init(serial_omap_init);
  1324. module_exit(serial_omap_exit);
  1325. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1326. MODULE_LICENSE("GPL");
  1327. MODULE_AUTHOR("Texas Instruments Inc");