davinci-i2s.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540
  1. /*
  2. * ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor
  3. *
  4. * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
  5. * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/module.h>
  13. #include <linux/device.h>
  14. #include <linux/delay.h>
  15. #include <linux/io.h>
  16. #include <linux/clk.h>
  17. #include <sound/core.h>
  18. #include <sound/pcm.h>
  19. #include <sound/pcm_params.h>
  20. #include <sound/initval.h>
  21. #include <sound/soc.h>
  22. #include "davinci-pcm.h"
  23. #define DAVINCI_MCBSP_DRR_REG 0x00
  24. #define DAVINCI_MCBSP_DXR_REG 0x04
  25. #define DAVINCI_MCBSP_SPCR_REG 0x08
  26. #define DAVINCI_MCBSP_RCR_REG 0x0c
  27. #define DAVINCI_MCBSP_XCR_REG 0x10
  28. #define DAVINCI_MCBSP_SRGR_REG 0x14
  29. #define DAVINCI_MCBSP_PCR_REG 0x24
  30. #define DAVINCI_MCBSP_SPCR_RRST (1 << 0)
  31. #define DAVINCI_MCBSP_SPCR_RINTM(v) ((v) << 4)
  32. #define DAVINCI_MCBSP_SPCR_XRST (1 << 16)
  33. #define DAVINCI_MCBSP_SPCR_XINTM(v) ((v) << 20)
  34. #define DAVINCI_MCBSP_SPCR_GRST (1 << 22)
  35. #define DAVINCI_MCBSP_SPCR_FRST (1 << 23)
  36. #define DAVINCI_MCBSP_SPCR_FREE (1 << 25)
  37. #define DAVINCI_MCBSP_RCR_RWDLEN1(v) ((v) << 5)
  38. #define DAVINCI_MCBSP_RCR_RFRLEN1(v) ((v) << 8)
  39. #define DAVINCI_MCBSP_RCR_RDATDLY(v) ((v) << 16)
  40. #define DAVINCI_MCBSP_RCR_RWDLEN2(v) ((v) << 21)
  41. #define DAVINCI_MCBSP_XCR_XWDLEN1(v) ((v) << 5)
  42. #define DAVINCI_MCBSP_XCR_XFRLEN1(v) ((v) << 8)
  43. #define DAVINCI_MCBSP_XCR_XDATDLY(v) ((v) << 16)
  44. #define DAVINCI_MCBSP_XCR_XFIG (1 << 18)
  45. #define DAVINCI_MCBSP_XCR_XWDLEN2(v) ((v) << 21)
  46. #define DAVINCI_MCBSP_SRGR_FWID(v) ((v) << 8)
  47. #define DAVINCI_MCBSP_SRGR_FPER(v) ((v) << 16)
  48. #define DAVINCI_MCBSP_SRGR_FSGM (1 << 28)
  49. #define DAVINCI_MCBSP_PCR_CLKRP (1 << 0)
  50. #define DAVINCI_MCBSP_PCR_CLKXP (1 << 1)
  51. #define DAVINCI_MCBSP_PCR_FSRP (1 << 2)
  52. #define DAVINCI_MCBSP_PCR_FSXP (1 << 3)
  53. #define DAVINCI_MCBSP_PCR_SCLKME (1 << 7)
  54. #define DAVINCI_MCBSP_PCR_CLKRM (1 << 8)
  55. #define DAVINCI_MCBSP_PCR_CLKXM (1 << 9)
  56. #define DAVINCI_MCBSP_PCR_FSRM (1 << 10)
  57. #define DAVINCI_MCBSP_PCR_FSXM (1 << 11)
  58. #define MOD_REG_BIT(val, mask, set) do { \
  59. if (set) { \
  60. val |= mask; \
  61. } else { \
  62. val &= ~mask; \
  63. } \
  64. } while (0)
  65. enum {
  66. DAVINCI_MCBSP_WORD_8 = 0,
  67. DAVINCI_MCBSP_WORD_12,
  68. DAVINCI_MCBSP_WORD_16,
  69. DAVINCI_MCBSP_WORD_20,
  70. DAVINCI_MCBSP_WORD_24,
  71. DAVINCI_MCBSP_WORD_32,
  72. };
  73. static struct davinci_pcm_dma_params davinci_i2s_pcm_out = {
  74. .name = "I2S PCM Stereo out",
  75. };
  76. static struct davinci_pcm_dma_params davinci_i2s_pcm_in = {
  77. .name = "I2S PCM Stereo in",
  78. };
  79. struct davinci_mcbsp_dev {
  80. void __iomem *base;
  81. struct clk *clk;
  82. struct davinci_pcm_dma_params *dma_params[2];
  83. };
  84. static inline void davinci_mcbsp_write_reg(struct davinci_mcbsp_dev *dev,
  85. int reg, u32 val)
  86. {
  87. __raw_writel(val, dev->base + reg);
  88. }
  89. static inline u32 davinci_mcbsp_read_reg(struct davinci_mcbsp_dev *dev, int reg)
  90. {
  91. return __raw_readl(dev->base + reg);
  92. }
  93. static void davinci_mcbsp_start(struct snd_pcm_substream *substream)
  94. {
  95. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  96. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  97. struct snd_soc_device *socdev = rtd->socdev;
  98. struct snd_soc_platform *platform = socdev->card->platform;
  99. u32 w;
  100. int ret;
  101. /* Start the sample generator and enable transmitter/receiver */
  102. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  103. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_GRST, 1);
  104. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  105. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  106. /* Stop the DMA to avoid data loss */
  107. /* while the transmitter is out of reset to handle XSYNCERR */
  108. if (platform->pcm_ops->trigger) {
  109. ret = platform->pcm_ops->trigger(substream,
  110. SNDRV_PCM_TRIGGER_STOP);
  111. if (ret < 0)
  112. printk(KERN_DEBUG "Playback DMA stop failed\n");
  113. }
  114. /* Enable the transmitter */
  115. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  116. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_XRST, 1);
  117. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  118. /* wait for any unexpected frame sync error to occur */
  119. udelay(100);
  120. /* Disable the transmitter to clear any outstanding XSYNCERR */
  121. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  122. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_XRST, 0);
  123. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  124. /* Restart the DMA */
  125. if (platform->pcm_ops->trigger) {
  126. ret = platform->pcm_ops->trigger(substream,
  127. SNDRV_PCM_TRIGGER_START);
  128. if (ret < 0)
  129. printk(KERN_DEBUG "Playback DMA start failed\n");
  130. }
  131. /* Enable the transmitter */
  132. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  133. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_XRST, 1);
  134. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  135. } else {
  136. /* Enable the reciever */
  137. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  138. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_RRST, 1);
  139. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  140. }
  141. /* Start frame sync */
  142. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  143. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_FRST, 1);
  144. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  145. }
  146. static void davinci_mcbsp_stop(struct snd_pcm_substream *substream)
  147. {
  148. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  149. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  150. u32 w;
  151. /* Reset transmitter/receiver and sample rate/frame sync generators */
  152. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  153. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_GRST |
  154. DAVINCI_MCBSP_SPCR_FRST, 0);
  155. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  156. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_XRST, 0);
  157. else
  158. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_RRST, 0);
  159. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  160. }
  161. static int davinci_i2s_startup(struct snd_pcm_substream *substream,
  162. struct snd_soc_dai *dai)
  163. {
  164. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  165. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  166. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  167. cpu_dai->dma_data = dev->dma_params[substream->stream];
  168. return 0;
  169. }
  170. #define DEFAULT_BITPERSAMPLE 16
  171. static int davinci_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  172. unsigned int fmt)
  173. {
  174. struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
  175. unsigned int pcr;
  176. unsigned int srgr;
  177. unsigned int rcr;
  178. unsigned int xcr;
  179. srgr = DAVINCI_MCBSP_SRGR_FSGM |
  180. DAVINCI_MCBSP_SRGR_FPER(DEFAULT_BITPERSAMPLE * 2 - 1) |
  181. DAVINCI_MCBSP_SRGR_FWID(DEFAULT_BITPERSAMPLE - 1);
  182. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  183. case SND_SOC_DAIFMT_CBS_CFS:
  184. /* cpu is master */
  185. pcr = DAVINCI_MCBSP_PCR_FSXM |
  186. DAVINCI_MCBSP_PCR_FSRM |
  187. DAVINCI_MCBSP_PCR_CLKXM |
  188. DAVINCI_MCBSP_PCR_CLKRM;
  189. break;
  190. case SND_SOC_DAIFMT_CBM_CFS:
  191. /* McBSP CLKR pin is the input for the Sample Rate Generator.
  192. * McBSP FSR and FSX are driven by the Sample Rate Generator. */
  193. pcr = DAVINCI_MCBSP_PCR_SCLKME |
  194. DAVINCI_MCBSP_PCR_FSXM |
  195. DAVINCI_MCBSP_PCR_FSRM;
  196. break;
  197. case SND_SOC_DAIFMT_CBM_CFM:
  198. /* codec is master */
  199. pcr = 0;
  200. break;
  201. default:
  202. printk(KERN_ERR "%s:bad master\n", __func__);
  203. return -EINVAL;
  204. }
  205. rcr = DAVINCI_MCBSP_RCR_RFRLEN1(1);
  206. xcr = DAVINCI_MCBSP_XCR_XFIG | DAVINCI_MCBSP_XCR_XFRLEN1(1);
  207. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  208. case SND_SOC_DAIFMT_DSP_B:
  209. break;
  210. case SND_SOC_DAIFMT_I2S:
  211. /* Davinci doesn't support TRUE I2S, but some codecs will have
  212. * the left and right channels contiguous. This allows
  213. * dsp_a mode to be used with an inverted normal frame clk.
  214. * If your codec is master and does not have contiguous
  215. * channels, then you will have sound on only one channel.
  216. * Try using a different mode, or codec as slave.
  217. *
  218. * The TLV320AIC33 is an example of a codec where this works.
  219. * It has a variable bit clock frequency allowing it to have
  220. * valid data on every bit clock.
  221. *
  222. * The TLV320AIC23 is an example of a codec where this does not
  223. * work. It has a fixed bit clock frequency with progressively
  224. * more empty bit clock slots between channels as the sample
  225. * rate is lowered.
  226. */
  227. fmt ^= SND_SOC_DAIFMT_NB_IF;
  228. case SND_SOC_DAIFMT_DSP_A:
  229. rcr |= DAVINCI_MCBSP_RCR_RDATDLY(1);
  230. xcr |= DAVINCI_MCBSP_XCR_XDATDLY(1);
  231. break;
  232. default:
  233. printk(KERN_ERR "%s:bad format\n", __func__);
  234. return -EINVAL;
  235. }
  236. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  237. case SND_SOC_DAIFMT_NB_NF:
  238. /* CLKRP Receive clock polarity,
  239. * 1 - sampled on rising edge of CLKR
  240. * valid on rising edge
  241. * CLKXP Transmit clock polarity,
  242. * 1 - clocked on falling edge of CLKX
  243. * valid on rising edge
  244. * FSRP Receive frame sync pol, 0 - active high
  245. * FSXP Transmit frame sync pol, 0 - active high
  246. */
  247. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP);
  248. break;
  249. case SND_SOC_DAIFMT_IB_IF:
  250. /* CLKRP Receive clock polarity,
  251. * 0 - sampled on falling edge of CLKR
  252. * valid on falling edge
  253. * CLKXP Transmit clock polarity,
  254. * 0 - clocked on rising edge of CLKX
  255. * valid on falling edge
  256. * FSRP Receive frame sync pol, 1 - active low
  257. * FSXP Transmit frame sync pol, 1 - active low
  258. */
  259. pcr |= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  260. break;
  261. case SND_SOC_DAIFMT_NB_IF:
  262. /* CLKRP Receive clock polarity,
  263. * 1 - sampled on rising edge of CLKR
  264. * valid on rising edge
  265. * CLKXP Transmit clock polarity,
  266. * 1 - clocked on falling edge of CLKX
  267. * valid on rising edge
  268. * FSRP Receive frame sync pol, 1 - active low
  269. * FSXP Transmit frame sync pol, 1 - active low
  270. */
  271. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP |
  272. DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  273. break;
  274. case SND_SOC_DAIFMT_IB_NF:
  275. /* CLKRP Receive clock polarity,
  276. * 0 - sampled on falling edge of CLKR
  277. * valid on falling edge
  278. * CLKXP Transmit clock polarity,
  279. * 0 - clocked on rising edge of CLKX
  280. * valid on falling edge
  281. * FSRP Receive frame sync pol, 0 - active high
  282. * FSXP Transmit frame sync pol, 0 - active high
  283. */
  284. break;
  285. default:
  286. return -EINVAL;
  287. }
  288. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
  289. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, pcr);
  290. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, rcr);
  291. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, xcr);
  292. return 0;
  293. }
  294. static int davinci_i2s_hw_params(struct snd_pcm_substream *substream,
  295. struct snd_pcm_hw_params *params,
  296. struct snd_soc_dai *dai)
  297. {
  298. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  299. struct davinci_pcm_dma_params *dma_params = rtd->dai->cpu_dai->dma_data;
  300. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  301. struct snd_interval *i = NULL;
  302. int mcbsp_word_length;
  303. u32 w;
  304. /* general line settings */
  305. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  306. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  307. w |= DAVINCI_MCBSP_SPCR_RINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  308. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  309. } else {
  310. w |= DAVINCI_MCBSP_SPCR_XINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  311. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  312. }
  313. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_SAMPLE_BITS);
  314. w = DAVINCI_MCBSP_SRGR_FSGM;
  315. MOD_REG_BIT(w, DAVINCI_MCBSP_SRGR_FWID(snd_interval_value(i) - 1), 1);
  316. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_FRAME_BITS);
  317. MOD_REG_BIT(w, DAVINCI_MCBSP_SRGR_FPER(snd_interval_value(i) - 1), 1);
  318. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, w);
  319. /* Determine xfer data type */
  320. switch (params_format(params)) {
  321. case SNDRV_PCM_FORMAT_S8:
  322. dma_params->data_type = 1;
  323. mcbsp_word_length = DAVINCI_MCBSP_WORD_8;
  324. break;
  325. case SNDRV_PCM_FORMAT_S16_LE:
  326. dma_params->data_type = 2;
  327. mcbsp_word_length = DAVINCI_MCBSP_WORD_16;
  328. break;
  329. case SNDRV_PCM_FORMAT_S32_LE:
  330. dma_params->data_type = 4;
  331. mcbsp_word_length = DAVINCI_MCBSP_WORD_32;
  332. break;
  333. default:
  334. printk(KERN_WARNING "davinci-i2s: unsupported PCM format\n");
  335. return -EINVAL;
  336. }
  337. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  338. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_RCR_REG);
  339. MOD_REG_BIT(w, DAVINCI_MCBSP_RCR_RWDLEN1(mcbsp_word_length) |
  340. DAVINCI_MCBSP_RCR_RWDLEN2(mcbsp_word_length), 1);
  341. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, w);
  342. } else {
  343. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_XCR_REG);
  344. MOD_REG_BIT(w, DAVINCI_MCBSP_XCR_XWDLEN1(mcbsp_word_length) |
  345. DAVINCI_MCBSP_XCR_XWDLEN2(mcbsp_word_length), 1);
  346. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, w);
  347. }
  348. return 0;
  349. }
  350. static int davinci_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  351. struct snd_soc_dai *dai)
  352. {
  353. int ret = 0;
  354. switch (cmd) {
  355. case SNDRV_PCM_TRIGGER_START:
  356. case SNDRV_PCM_TRIGGER_RESUME:
  357. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  358. davinci_mcbsp_start(substream);
  359. break;
  360. case SNDRV_PCM_TRIGGER_STOP:
  361. case SNDRV_PCM_TRIGGER_SUSPEND:
  362. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  363. davinci_mcbsp_stop(substream);
  364. break;
  365. default:
  366. ret = -EINVAL;
  367. }
  368. return ret;
  369. }
  370. static int davinci_i2s_probe(struct platform_device *pdev,
  371. struct snd_soc_dai *dai)
  372. {
  373. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  374. struct snd_soc_card *card = socdev->card;
  375. struct snd_soc_dai *cpu_dai = card->dai_link[pdev->id].cpu_dai;
  376. struct davinci_mcbsp_dev *dev;
  377. struct resource *mem, *ioarea;
  378. struct evm_snd_platform_data *pdata;
  379. int ret;
  380. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  381. if (!mem) {
  382. dev_err(&pdev->dev, "no mem resource?\n");
  383. return -ENODEV;
  384. }
  385. ioarea = request_mem_region(mem->start, (mem->end - mem->start) + 1,
  386. pdev->name);
  387. if (!ioarea) {
  388. dev_err(&pdev->dev, "McBSP region already claimed\n");
  389. return -EBUSY;
  390. }
  391. dev = kzalloc(sizeof(struct davinci_mcbsp_dev), GFP_KERNEL);
  392. if (!dev) {
  393. ret = -ENOMEM;
  394. goto err_release_region;
  395. }
  396. cpu_dai->private_data = dev;
  397. dev->clk = clk_get(&pdev->dev, "McBSPCLK");
  398. if (IS_ERR(dev->clk)) {
  399. ret = -ENODEV;
  400. goto err_free_mem;
  401. }
  402. clk_enable(dev->clk);
  403. dev->base = (void __iomem *)IO_ADDRESS(mem->start);
  404. pdata = pdev->dev.platform_data;
  405. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK] = &davinci_i2s_pcm_out;
  406. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK]->channel = pdata->tx_dma_ch;
  407. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK]->dma_addr =
  408. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DXR_REG);
  409. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE] = &davinci_i2s_pcm_in;
  410. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE]->channel = pdata->rx_dma_ch;
  411. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE]->dma_addr =
  412. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DRR_REG);
  413. return 0;
  414. err_free_mem:
  415. kfree(dev);
  416. err_release_region:
  417. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  418. return ret;
  419. }
  420. static void davinci_i2s_remove(struct platform_device *pdev,
  421. struct snd_soc_dai *dai)
  422. {
  423. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  424. struct snd_soc_card *card = socdev->card;
  425. struct snd_soc_dai *cpu_dai = card->dai_link[pdev->id].cpu_dai;
  426. struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
  427. struct resource *mem;
  428. clk_disable(dev->clk);
  429. clk_put(dev->clk);
  430. dev->clk = NULL;
  431. kfree(dev);
  432. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  433. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  434. }
  435. #define DAVINCI_I2S_RATES SNDRV_PCM_RATE_8000_96000
  436. struct snd_soc_dai davinci_i2s_dai = {
  437. .name = "davinci-i2s",
  438. .id = 0,
  439. .probe = davinci_i2s_probe,
  440. .remove = davinci_i2s_remove,
  441. .playback = {
  442. .channels_min = 2,
  443. .channels_max = 2,
  444. .rates = DAVINCI_I2S_RATES,
  445. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  446. .capture = {
  447. .channels_min = 2,
  448. .channels_max = 2,
  449. .rates = DAVINCI_I2S_RATES,
  450. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  451. .ops = {
  452. .startup = davinci_i2s_startup,
  453. .trigger = davinci_i2s_trigger,
  454. .hw_params = davinci_i2s_hw_params,
  455. .set_fmt = davinci_i2s_set_dai_fmt,
  456. },
  457. };
  458. EXPORT_SYMBOL_GPL(davinci_i2s_dai);
  459. static int __init davinci_i2s_init(void)
  460. {
  461. return snd_soc_register_dai(&davinci_i2s_dai);
  462. }
  463. module_init(davinci_i2s_init);
  464. static void __exit davinci_i2s_exit(void)
  465. {
  466. snd_soc_unregister_dai(&davinci_i2s_dai);
  467. }
  468. module_exit(davinci_i2s_exit);
  469. MODULE_AUTHOR("Vladimir Barinov");
  470. MODULE_DESCRIPTION("TI DAVINCI I2S (McBSP) SoC Interface");
  471. MODULE_LICENSE("GPL");