wm8990.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660
  1. /*
  2. * wm8990.c -- WM8990 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008 Wolfson Microelectronics PLC.
  5. * Author: Liam Girdwood
  6. * lg@opensource.wolfsonmicro.com or linux@wolfsonmicro.com
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/pm.h>
  19. #include <linux/i2c.h>
  20. #include <linux/platform_device.h>
  21. #include <sound/core.h>
  22. #include <sound/pcm.h>
  23. #include <sound/pcm_params.h>
  24. #include <sound/soc.h>
  25. #include <sound/soc-dapm.h>
  26. #include <sound/initval.h>
  27. #include <sound/tlv.h>
  28. #include <asm/div64.h>
  29. #include "wm8990.h"
  30. #define WM8990_VERSION "0.2"
  31. /* codec private data */
  32. struct wm8990_priv {
  33. unsigned int sysclk;
  34. unsigned int pcmclk;
  35. };
  36. /*
  37. * wm8990 register cache. Note that register 0 is not included in the
  38. * cache.
  39. */
  40. static const u16 wm8990_reg[] = {
  41. 0x8990, /* R0 - Reset */
  42. 0x0000, /* R1 - Power Management (1) */
  43. 0x6000, /* R2 - Power Management (2) */
  44. 0x0000, /* R3 - Power Management (3) */
  45. 0x4050, /* R4 - Audio Interface (1) */
  46. 0x4000, /* R5 - Audio Interface (2) */
  47. 0x01C8, /* R6 - Clocking (1) */
  48. 0x0000, /* R7 - Clocking (2) */
  49. 0x0040, /* R8 - Audio Interface (3) */
  50. 0x0040, /* R9 - Audio Interface (4) */
  51. 0x0004, /* R10 - DAC CTRL */
  52. 0x00C0, /* R11 - Left DAC Digital Volume */
  53. 0x00C0, /* R12 - Right DAC Digital Volume */
  54. 0x0000, /* R13 - Digital Side Tone */
  55. 0x0100, /* R14 - ADC CTRL */
  56. 0x00C0, /* R15 - Left ADC Digital Volume */
  57. 0x00C0, /* R16 - Right ADC Digital Volume */
  58. 0x0000, /* R17 */
  59. 0x0000, /* R18 - GPIO CTRL 1 */
  60. 0x1000, /* R19 - GPIO1 & GPIO2 */
  61. 0x1010, /* R20 - GPIO3 & GPIO4 */
  62. 0x1010, /* R21 - GPIO5 & GPIO6 */
  63. 0x8000, /* R22 - GPIOCTRL 2 */
  64. 0x0800, /* R23 - GPIO_POL */
  65. 0x008B, /* R24 - Left Line Input 1&2 Volume */
  66. 0x008B, /* R25 - Left Line Input 3&4 Volume */
  67. 0x008B, /* R26 - Right Line Input 1&2 Volume */
  68. 0x008B, /* R27 - Right Line Input 3&4 Volume */
  69. 0x0000, /* R28 - Left Output Volume */
  70. 0x0000, /* R29 - Right Output Volume */
  71. 0x0066, /* R30 - Line Outputs Volume */
  72. 0x0022, /* R31 - Out3/4 Volume */
  73. 0x0079, /* R32 - Left OPGA Volume */
  74. 0x0079, /* R33 - Right OPGA Volume */
  75. 0x0003, /* R34 - Speaker Volume */
  76. 0x0003, /* R35 - ClassD1 */
  77. 0x0000, /* R36 */
  78. 0x0100, /* R37 - ClassD3 */
  79. 0x0079, /* R38 - ClassD4 */
  80. 0x0000, /* R39 - Input Mixer1 */
  81. 0x0000, /* R40 - Input Mixer2 */
  82. 0x0000, /* R41 - Input Mixer3 */
  83. 0x0000, /* R42 - Input Mixer4 */
  84. 0x0000, /* R43 - Input Mixer5 */
  85. 0x0000, /* R44 - Input Mixer6 */
  86. 0x0000, /* R45 - Output Mixer1 */
  87. 0x0000, /* R46 - Output Mixer2 */
  88. 0x0000, /* R47 - Output Mixer3 */
  89. 0x0000, /* R48 - Output Mixer4 */
  90. 0x0000, /* R49 - Output Mixer5 */
  91. 0x0000, /* R50 - Output Mixer6 */
  92. 0x0180, /* R51 - Out3/4 Mixer */
  93. 0x0000, /* R52 - Line Mixer1 */
  94. 0x0000, /* R53 - Line Mixer2 */
  95. 0x0000, /* R54 - Speaker Mixer */
  96. 0x0000, /* R55 - Additional Control */
  97. 0x0000, /* R56 - AntiPOP1 */
  98. 0x0000, /* R57 - AntiPOP2 */
  99. 0x0000, /* R58 - MICBIAS */
  100. 0x0000, /* R59 */
  101. 0x0008, /* R60 - PLL1 */
  102. 0x0031, /* R61 - PLL2 */
  103. 0x0026, /* R62 - PLL3 */
  104. 0x0000, /* R63 - Driver internal */
  105. };
  106. /*
  107. * read wm8990 register cache
  108. */
  109. static inline unsigned int wm8990_read_reg_cache(struct snd_soc_codec *codec,
  110. unsigned int reg)
  111. {
  112. u16 *cache = codec->reg_cache;
  113. BUG_ON(reg > (ARRAY_SIZE(wm8990_reg)) - 1);
  114. return cache[reg];
  115. }
  116. /*
  117. * write wm8990 register cache
  118. */
  119. static inline void wm8990_write_reg_cache(struct snd_soc_codec *codec,
  120. unsigned int reg, unsigned int value)
  121. {
  122. u16 *cache = codec->reg_cache;
  123. /* Reset register and reserved registers are uncached */
  124. if (reg == 0 || reg > ARRAY_SIZE(wm8990_reg) - 1)
  125. return;
  126. cache[reg] = value;
  127. }
  128. /*
  129. * write to the wm8990 register space
  130. */
  131. static int wm8990_write(struct snd_soc_codec *codec, unsigned int reg,
  132. unsigned int value)
  133. {
  134. u8 data[3];
  135. data[0] = reg & 0xFF;
  136. data[1] = (value >> 8) & 0xFF;
  137. data[2] = value & 0xFF;
  138. wm8990_write_reg_cache(codec, reg, value);
  139. if (codec->hw_write(codec->control_data, data, 3) == 2)
  140. return 0;
  141. else
  142. return -EIO;
  143. }
  144. #define wm8990_reset(c) wm8990_write(c, WM8990_RESET, 0)
  145. static const DECLARE_TLV_DB_LINEAR(rec_mix_tlv, -1500, 600);
  146. static const DECLARE_TLV_DB_LINEAR(in_pga_tlv, -1650, 3000);
  147. static const DECLARE_TLV_DB_LINEAR(out_mix_tlv, 0, -2100);
  148. static const DECLARE_TLV_DB_LINEAR(out_pga_tlv, -7300, 600);
  149. static const DECLARE_TLV_DB_LINEAR(out_omix_tlv, -600, 0);
  150. static const DECLARE_TLV_DB_LINEAR(out_dac_tlv, -7163, 0);
  151. static const DECLARE_TLV_DB_LINEAR(in_adc_tlv, -7163, 1763);
  152. static const DECLARE_TLV_DB_LINEAR(out_sidetone_tlv, -3600, 0);
  153. static int wm899x_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
  154. struct snd_ctl_elem_value *ucontrol)
  155. {
  156. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  157. int reg = kcontrol->private_value & 0xff;
  158. int ret;
  159. u16 val;
  160. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  161. if (ret < 0)
  162. return ret;
  163. /* now hit the volume update bits (always bit 8) */
  164. val = wm8990_read_reg_cache(codec, reg);
  165. return wm8990_write(codec, reg, val | 0x0100);
  166. }
  167. #define SOC_WM899X_OUTPGA_SINGLE_R_TLV(xname, reg, shift, max, invert,\
  168. tlv_array) {\
  169. .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  170. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  171. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  172. .tlv.p = (tlv_array), \
  173. .info = snd_soc_info_volsw, \
  174. .get = snd_soc_get_volsw, .put = wm899x_outpga_put_volsw_vu, \
  175. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  176. static const char *wm8990_digital_sidetone[] =
  177. {"None", "Left ADC", "Right ADC", "Reserved"};
  178. static const struct soc_enum wm8990_left_digital_sidetone_enum =
  179. SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
  180. WM8990_ADC_TO_DACL_SHIFT,
  181. WM8990_ADC_TO_DACL_MASK,
  182. wm8990_digital_sidetone);
  183. static const struct soc_enum wm8990_right_digital_sidetone_enum =
  184. SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
  185. WM8990_ADC_TO_DACR_SHIFT,
  186. WM8990_ADC_TO_DACR_MASK,
  187. wm8990_digital_sidetone);
  188. static const char *wm8990_adcmode[] =
  189. {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
  190. static const struct soc_enum wm8990_right_adcmode_enum =
  191. SOC_ENUM_SINGLE(WM8990_ADC_CTRL,
  192. WM8990_ADC_HPF_CUT_SHIFT,
  193. WM8990_ADC_HPF_CUT_MASK,
  194. wm8990_adcmode);
  195. static const struct snd_kcontrol_new wm8990_snd_controls[] = {
  196. /* INMIXL */
  197. SOC_SINGLE("LIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L12MNBST_BIT, 1, 0),
  198. SOC_SINGLE("LIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L34MNBST_BIT, 1, 0),
  199. /* INMIXR */
  200. SOC_SINGLE("RIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R12MNBST_BIT, 1, 0),
  201. SOC_SINGLE("RIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R34MNBST_BIT, 1, 0),
  202. /* LOMIX */
  203. SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER3,
  204. WM8990_LLI3LOVOL_SHIFT, WM8990_LLI3LOVOL_MASK, 1, out_mix_tlv),
  205. SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  206. WM8990_LR12LOVOL_SHIFT, WM8990_LR12LOVOL_MASK, 1, out_mix_tlv),
  207. SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  208. WM8990_LL12LOVOL_SHIFT, WM8990_LL12LOVOL_MASK, 1, out_mix_tlv),
  209. SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER5,
  210. WM8990_LRI3LOVOL_SHIFT, WM8990_LRI3LOVOL_MASK, 1, out_mix_tlv),
  211. SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  212. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  213. SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  214. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  215. /* ROMIX */
  216. SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER4,
  217. WM8990_RRI3ROVOL_SHIFT, WM8990_RRI3ROVOL_MASK, 1, out_mix_tlv),
  218. SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  219. WM8990_RL12ROVOL_SHIFT, WM8990_RL12ROVOL_MASK, 1, out_mix_tlv),
  220. SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  221. WM8990_RR12ROVOL_SHIFT, WM8990_RR12ROVOL_MASK, 1, out_mix_tlv),
  222. SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER6,
  223. WM8990_RLI3ROVOL_SHIFT, WM8990_RLI3ROVOL_MASK, 1, out_mix_tlv),
  224. SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  225. WM8990_RLBROVOL_SHIFT, WM8990_RLBROVOL_MASK, 1, out_mix_tlv),
  226. SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  227. WM8990_RRBROVOL_SHIFT, WM8990_RRBROVOL_MASK, 1, out_mix_tlv),
  228. /* LOUT */
  229. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8990_LEFT_OUTPUT_VOLUME,
  230. WM8990_LOUTVOL_SHIFT, WM8990_LOUTVOL_MASK, 0, out_pga_tlv),
  231. SOC_SINGLE("LOUT ZC", WM8990_LEFT_OUTPUT_VOLUME, WM8990_LOZC_BIT, 1, 0),
  232. /* ROUT */
  233. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8990_RIGHT_OUTPUT_VOLUME,
  234. WM8990_ROUTVOL_SHIFT, WM8990_ROUTVOL_MASK, 0, out_pga_tlv),
  235. SOC_SINGLE("ROUT ZC", WM8990_RIGHT_OUTPUT_VOLUME, WM8990_ROZC_BIT, 1, 0),
  236. /* LOPGA */
  237. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8990_LEFT_OPGA_VOLUME,
  238. WM8990_LOPGAVOL_SHIFT, WM8990_LOPGAVOL_MASK, 0, out_pga_tlv),
  239. SOC_SINGLE("LOPGA ZC Switch", WM8990_LEFT_OPGA_VOLUME,
  240. WM8990_LOPGAZC_BIT, 1, 0),
  241. /* ROPGA */
  242. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8990_RIGHT_OPGA_VOLUME,
  243. WM8990_ROPGAVOL_SHIFT, WM8990_ROPGAVOL_MASK, 0, out_pga_tlv),
  244. SOC_SINGLE("ROPGA ZC Switch", WM8990_RIGHT_OPGA_VOLUME,
  245. WM8990_ROPGAZC_BIT, 1, 0),
  246. SOC_SINGLE("LON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  247. WM8990_LONMUTE_BIT, 1, 0),
  248. SOC_SINGLE("LOP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  249. WM8990_LOPMUTE_BIT, 1, 0),
  250. SOC_SINGLE("LOP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  251. WM8990_LOATTN_BIT, 1, 0),
  252. SOC_SINGLE("RON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  253. WM8990_RONMUTE_BIT, 1, 0),
  254. SOC_SINGLE("ROP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  255. WM8990_ROPMUTE_BIT, 1, 0),
  256. SOC_SINGLE("ROP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  257. WM8990_ROATTN_BIT, 1, 0),
  258. SOC_SINGLE("OUT3 Mute Switch", WM8990_OUT3_4_VOLUME,
  259. WM8990_OUT3MUTE_BIT, 1, 0),
  260. SOC_SINGLE("OUT3 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  261. WM8990_OUT3ATTN_BIT, 1, 0),
  262. SOC_SINGLE("OUT4 Mute Switch", WM8990_OUT3_4_VOLUME,
  263. WM8990_OUT4MUTE_BIT, 1, 0),
  264. SOC_SINGLE("OUT4 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  265. WM8990_OUT4ATTN_BIT, 1, 0),
  266. SOC_SINGLE("Speaker Mode Switch", WM8990_CLASSD1,
  267. WM8990_CDMODE_BIT, 1, 0),
  268. SOC_SINGLE("Speaker Output Attenuation Volume", WM8990_SPEAKER_VOLUME,
  269. WM8990_SPKATTN_SHIFT, WM8990_SPKATTN_MASK, 0),
  270. SOC_SINGLE("Speaker DC Boost Volume", WM8990_CLASSD3,
  271. WM8990_DCGAIN_SHIFT, WM8990_DCGAIN_MASK, 0),
  272. SOC_SINGLE("Speaker AC Boost Volume", WM8990_CLASSD3,
  273. WM8990_ACGAIN_SHIFT, WM8990_ACGAIN_MASK, 0),
  274. SOC_SINGLE_TLV("Speaker Volume", WM8990_CLASSD4,
  275. WM8990_SPKVOL_SHIFT, WM8990_SPKVOL_MASK, 0, out_pga_tlv),
  276. SOC_SINGLE("Speaker ZC Switch", WM8990_CLASSD4,
  277. WM8990_SPKZC_SHIFT, WM8990_SPKZC_MASK, 0),
  278. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
  279. WM8990_LEFT_DAC_DIGITAL_VOLUME,
  280. WM8990_DACL_VOL_SHIFT,
  281. WM8990_DACL_VOL_MASK,
  282. 0,
  283. out_dac_tlv),
  284. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
  285. WM8990_RIGHT_DAC_DIGITAL_VOLUME,
  286. WM8990_DACR_VOL_SHIFT,
  287. WM8990_DACR_VOL_MASK,
  288. 0,
  289. out_dac_tlv),
  290. SOC_ENUM("Left Digital Sidetone", wm8990_left_digital_sidetone_enum),
  291. SOC_ENUM("Right Digital Sidetone", wm8990_right_digital_sidetone_enum),
  292. SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  293. WM8990_ADCL_DAC_SVOL_SHIFT, WM8990_ADCL_DAC_SVOL_MASK, 0,
  294. out_sidetone_tlv),
  295. SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  296. WM8990_ADCR_DAC_SVOL_SHIFT, WM8990_ADCR_DAC_SVOL_MASK, 0,
  297. out_sidetone_tlv),
  298. SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8990_ADC_CTRL,
  299. WM8990_ADC_HPF_ENA_BIT, 1, 0),
  300. SOC_ENUM("ADC HPF Mode", wm8990_right_adcmode_enum),
  301. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
  302. WM8990_LEFT_ADC_DIGITAL_VOLUME,
  303. WM8990_ADCL_VOL_SHIFT,
  304. WM8990_ADCL_VOL_MASK,
  305. 0,
  306. in_adc_tlv),
  307. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
  308. WM8990_RIGHT_ADC_DIGITAL_VOLUME,
  309. WM8990_ADCR_VOL_SHIFT,
  310. WM8990_ADCR_VOL_MASK,
  311. 0,
  312. in_adc_tlv),
  313. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
  314. WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  315. WM8990_LIN12VOL_SHIFT,
  316. WM8990_LIN12VOL_MASK,
  317. 0,
  318. in_pga_tlv),
  319. SOC_SINGLE("LIN12 ZC Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  320. WM8990_LI12ZC_BIT, 1, 0),
  321. SOC_SINGLE("LIN12 Mute Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  322. WM8990_LI12MUTE_BIT, 1, 0),
  323. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
  324. WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  325. WM8990_LIN34VOL_SHIFT,
  326. WM8990_LIN34VOL_MASK,
  327. 0,
  328. in_pga_tlv),
  329. SOC_SINGLE("LIN34 ZC Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  330. WM8990_LI34ZC_BIT, 1, 0),
  331. SOC_SINGLE("LIN34 Mute Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  332. WM8990_LI34MUTE_BIT, 1, 0),
  333. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
  334. WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  335. WM8990_RIN12VOL_SHIFT,
  336. WM8990_RIN12VOL_MASK,
  337. 0,
  338. in_pga_tlv),
  339. SOC_SINGLE("RIN12 ZC Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  340. WM8990_RI12ZC_BIT, 1, 0),
  341. SOC_SINGLE("RIN12 Mute Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  342. WM8990_RI12MUTE_BIT, 1, 0),
  343. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
  344. WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  345. WM8990_RIN34VOL_SHIFT,
  346. WM8990_RIN34VOL_MASK,
  347. 0,
  348. in_pga_tlv),
  349. SOC_SINGLE("RIN34 ZC Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  350. WM8990_RI34ZC_BIT, 1, 0),
  351. SOC_SINGLE("RIN34 Mute Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  352. WM8990_RI34MUTE_BIT, 1, 0),
  353. };
  354. /* add non dapm controls */
  355. static int wm8990_add_controls(struct snd_soc_codec *codec)
  356. {
  357. int err, i;
  358. for (i = 0; i < ARRAY_SIZE(wm8990_snd_controls); i++) {
  359. err = snd_ctl_add(codec->card,
  360. snd_soc_cnew(&wm8990_snd_controls[i], codec,
  361. NULL));
  362. if (err < 0)
  363. return err;
  364. }
  365. return 0;
  366. }
  367. /*
  368. * _DAPM_ Controls
  369. */
  370. static int inmixer_event(struct snd_soc_dapm_widget *w,
  371. struct snd_kcontrol *kcontrol, int event)
  372. {
  373. u16 reg, fakepower;
  374. reg = wm8990_read_reg_cache(w->codec, WM8990_POWER_MANAGEMENT_2);
  375. fakepower = wm8990_read_reg_cache(w->codec, WM8990_INTDRIVBITS);
  376. if (fakepower & ((1 << WM8990_INMIXL_PWR_BIT) |
  377. (1 << WM8990_AINLMUX_PWR_BIT))) {
  378. reg |= WM8990_AINL_ENA;
  379. } else {
  380. reg &= ~WM8990_AINL_ENA;
  381. }
  382. if (fakepower & ((1 << WM8990_INMIXR_PWR_BIT) |
  383. (1 << WM8990_AINRMUX_PWR_BIT))) {
  384. reg |= WM8990_AINR_ENA;
  385. } else {
  386. reg &= ~WM8990_AINL_ENA;
  387. }
  388. wm8990_write(w->codec, WM8990_POWER_MANAGEMENT_2, reg);
  389. return 0;
  390. }
  391. static int outmixer_event(struct snd_soc_dapm_widget *w,
  392. struct snd_kcontrol *kcontrol, int event)
  393. {
  394. u32 reg_shift = kcontrol->private_value & 0xfff;
  395. int ret = 0;
  396. u16 reg;
  397. switch (reg_shift) {
  398. case WM8990_SPEAKER_MIXER | (WM8990_LDSPK_BIT << 8) :
  399. reg = wm8990_read_reg_cache(w->codec, WM8990_OUTPUT_MIXER1);
  400. if (reg & WM8990_LDLO) {
  401. printk(KERN_WARNING
  402. "Cannot set as Output Mixer 1 LDLO Set\n");
  403. ret = -1;
  404. }
  405. break;
  406. case WM8990_SPEAKER_MIXER | (WM8990_RDSPK_BIT << 8):
  407. reg = wm8990_read_reg_cache(w->codec, WM8990_OUTPUT_MIXER2);
  408. if (reg & WM8990_RDRO) {
  409. printk(KERN_WARNING
  410. "Cannot set as Output Mixer 2 RDRO Set\n");
  411. ret = -1;
  412. }
  413. break;
  414. case WM8990_OUTPUT_MIXER1 | (WM8990_LDLO_BIT << 8):
  415. reg = wm8990_read_reg_cache(w->codec, WM8990_SPEAKER_MIXER);
  416. if (reg & WM8990_LDSPK) {
  417. printk(KERN_WARNING
  418. "Cannot set as Speaker Mixer LDSPK Set\n");
  419. ret = -1;
  420. }
  421. break;
  422. case WM8990_OUTPUT_MIXER2 | (WM8990_RDRO_BIT << 8):
  423. reg = wm8990_read_reg_cache(w->codec, WM8990_SPEAKER_MIXER);
  424. if (reg & WM8990_RDSPK) {
  425. printk(KERN_WARNING
  426. "Cannot set as Speaker Mixer RDSPK Set\n");
  427. ret = -1;
  428. }
  429. break;
  430. }
  431. return ret;
  432. }
  433. /* INMIX dB values */
  434. static const unsigned int in_mix_tlv[] = {
  435. TLV_DB_RANGE_HEAD(1),
  436. 0, 7, TLV_DB_LINEAR_ITEM(-1200, 600),
  437. };
  438. /* Left In PGA Connections */
  439. static const struct snd_kcontrol_new wm8990_dapm_lin12_pga_controls[] = {
  440. SOC_DAPM_SINGLE("LIN1 Switch", WM8990_INPUT_MIXER2, WM8990_LMN1_BIT, 1, 0),
  441. SOC_DAPM_SINGLE("LIN2 Switch", WM8990_INPUT_MIXER2, WM8990_LMP2_BIT, 1, 0),
  442. };
  443. static const struct snd_kcontrol_new wm8990_dapm_lin34_pga_controls[] = {
  444. SOC_DAPM_SINGLE("LIN3 Switch", WM8990_INPUT_MIXER2, WM8990_LMN3_BIT, 1, 0),
  445. SOC_DAPM_SINGLE("LIN4 Switch", WM8990_INPUT_MIXER2, WM8990_LMP4_BIT, 1, 0),
  446. };
  447. /* Right In PGA Connections */
  448. static const struct snd_kcontrol_new wm8990_dapm_rin12_pga_controls[] = {
  449. SOC_DAPM_SINGLE("RIN1 Switch", WM8990_INPUT_MIXER2, WM8990_RMN1_BIT, 1, 0),
  450. SOC_DAPM_SINGLE("RIN2 Switch", WM8990_INPUT_MIXER2, WM8990_RMP2_BIT, 1, 0),
  451. };
  452. static const struct snd_kcontrol_new wm8990_dapm_rin34_pga_controls[] = {
  453. SOC_DAPM_SINGLE("RIN3 Switch", WM8990_INPUT_MIXER2, WM8990_RMN3_BIT, 1, 0),
  454. SOC_DAPM_SINGLE("RIN4 Switch", WM8990_INPUT_MIXER2, WM8990_RMP4_BIT, 1, 0),
  455. };
  456. /* INMIXL */
  457. static const struct snd_kcontrol_new wm8990_dapm_inmixl_controls[] = {
  458. SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8990_INPUT_MIXER3,
  459. WM8990_LDBVOL_SHIFT, WM8990_LDBVOL_MASK, 0, in_mix_tlv),
  460. SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8990_INPUT_MIXER5, WM8990_LI2BVOL_SHIFT,
  461. 7, 0, in_mix_tlv),
  462. SOC_DAPM_SINGLE("LINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  463. 1, 0),
  464. SOC_DAPM_SINGLE("LINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  465. 1, 0),
  466. };
  467. /* INMIXR */
  468. static const struct snd_kcontrol_new wm8990_dapm_inmixr_controls[] = {
  469. SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8990_INPUT_MIXER4,
  470. WM8990_RDBVOL_SHIFT, WM8990_RDBVOL_MASK, 0, in_mix_tlv),
  471. SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8990_INPUT_MIXER6, WM8990_RI2BVOL_SHIFT,
  472. 7, 0, in_mix_tlv),
  473. SOC_DAPM_SINGLE("RINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  474. 1, 0),
  475. SOC_DAPM_SINGLE("RINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  476. 1, 0),
  477. };
  478. /* AINLMUX */
  479. static const char *wm8990_ainlmux[] =
  480. {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
  481. static const struct soc_enum wm8990_ainlmux_enum =
  482. SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINLMODE_SHIFT,
  483. ARRAY_SIZE(wm8990_ainlmux), wm8990_ainlmux);
  484. static const struct snd_kcontrol_new wm8990_dapm_ainlmux_controls =
  485. SOC_DAPM_ENUM("Route", wm8990_ainlmux_enum);
  486. /* DIFFINL */
  487. /* AINRMUX */
  488. static const char *wm8990_ainrmux[] =
  489. {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
  490. static const struct soc_enum wm8990_ainrmux_enum =
  491. SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINRMODE_SHIFT,
  492. ARRAY_SIZE(wm8990_ainrmux), wm8990_ainrmux);
  493. static const struct snd_kcontrol_new wm8990_dapm_ainrmux_controls =
  494. SOC_DAPM_ENUM("Route", wm8990_ainrmux_enum);
  495. /* RXVOICE */
  496. static const struct snd_kcontrol_new wm8990_dapm_rxvoice_controls[] = {
  497. SOC_DAPM_SINGLE_TLV("LIN4/RXN", WM8990_INPUT_MIXER5, WM8990_LR4BVOL_SHIFT,
  498. WM8990_LR4BVOL_MASK, 0, in_mix_tlv),
  499. SOC_DAPM_SINGLE_TLV("RIN4/RXP", WM8990_INPUT_MIXER6, WM8990_RL4BVOL_SHIFT,
  500. WM8990_RL4BVOL_MASK, 0, in_mix_tlv),
  501. };
  502. /* LOMIX */
  503. static const struct snd_kcontrol_new wm8990_dapm_lomix_controls[] = {
  504. SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  505. WM8990_LRBLO_BIT, 1, 0),
  506. SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  507. WM8990_LLBLO_BIT, 1, 0),
  508. SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  509. WM8990_LRI3LO_BIT, 1, 0),
  510. SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  511. WM8990_LLI3LO_BIT, 1, 0),
  512. SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  513. WM8990_LR12LO_BIT, 1, 0),
  514. SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  515. WM8990_LL12LO_BIT, 1, 0),
  516. SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8990_OUTPUT_MIXER1,
  517. WM8990_LDLO_BIT, 1, 0),
  518. };
  519. /* ROMIX */
  520. static const struct snd_kcontrol_new wm8990_dapm_romix_controls[] = {
  521. SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  522. WM8990_RLBRO_BIT, 1, 0),
  523. SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  524. WM8990_RRBRO_BIT, 1, 0),
  525. SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  526. WM8990_RLI3RO_BIT, 1, 0),
  527. SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  528. WM8990_RRI3RO_BIT, 1, 0),
  529. SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  530. WM8990_RL12RO_BIT, 1, 0),
  531. SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  532. WM8990_RR12RO_BIT, 1, 0),
  533. SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8990_OUTPUT_MIXER2,
  534. WM8990_RDRO_BIT, 1, 0),
  535. };
  536. /* LONMIX */
  537. static const struct snd_kcontrol_new wm8990_dapm_lonmix_controls[] = {
  538. SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  539. WM8990_LLOPGALON_BIT, 1, 0),
  540. SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER1,
  541. WM8990_LROPGALON_BIT, 1, 0),
  542. SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8990_LINE_MIXER1,
  543. WM8990_LOPLON_BIT, 1, 0),
  544. };
  545. /* LOPMIX */
  546. static const struct snd_kcontrol_new wm8990_dapm_lopmix_controls[] = {
  547. SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER1,
  548. WM8990_LR12LOP_BIT, 1, 0),
  549. SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER1,
  550. WM8990_LL12LOP_BIT, 1, 0),
  551. SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  552. WM8990_LLOPGALOP_BIT, 1, 0),
  553. };
  554. /* RONMIX */
  555. static const struct snd_kcontrol_new wm8990_dapm_ronmix_controls[] = {
  556. SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  557. WM8990_RROPGARON_BIT, 1, 0),
  558. SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER2,
  559. WM8990_RLOPGARON_BIT, 1, 0),
  560. SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8990_LINE_MIXER2,
  561. WM8990_ROPRON_BIT, 1, 0),
  562. };
  563. /* ROPMIX */
  564. static const struct snd_kcontrol_new wm8990_dapm_ropmix_controls[] = {
  565. SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER2,
  566. WM8990_RL12ROP_BIT, 1, 0),
  567. SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER2,
  568. WM8990_RR12ROP_BIT, 1, 0),
  569. SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  570. WM8990_RROPGAROP_BIT, 1, 0),
  571. };
  572. /* OUT3MIX */
  573. static const struct snd_kcontrol_new wm8990_dapm_out3mix_controls[] = {
  574. SOC_DAPM_SINGLE("OUT3MIX LIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  575. WM8990_LI4O3_BIT, 1, 0),
  576. SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8990_OUT3_4_MIXER,
  577. WM8990_LPGAO3_BIT, 1, 0),
  578. };
  579. /* OUT4MIX */
  580. static const struct snd_kcontrol_new wm8990_dapm_out4mix_controls[] = {
  581. SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8990_OUT3_4_MIXER,
  582. WM8990_RPGAO4_BIT, 1, 0),
  583. SOC_DAPM_SINGLE("OUT4MIX RIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  584. WM8990_RI4O4_BIT, 1, 0),
  585. };
  586. /* SPKMIX */
  587. static const struct snd_kcontrol_new wm8990_dapm_spkmix_controls[] = {
  588. SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  589. WM8990_LI2SPK_BIT, 1, 0),
  590. SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8990_SPEAKER_MIXER,
  591. WM8990_LB2SPK_BIT, 1, 0),
  592. SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  593. WM8990_LOPGASPK_BIT, 1, 0),
  594. SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8990_SPEAKER_MIXER,
  595. WM8990_LDSPK_BIT, 1, 0),
  596. SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8990_SPEAKER_MIXER,
  597. WM8990_RDSPK_BIT, 1, 0),
  598. SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  599. WM8990_ROPGASPK_BIT, 1, 0),
  600. SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8990_SPEAKER_MIXER,
  601. WM8990_RL12ROP_BIT, 1, 0),
  602. SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  603. WM8990_RI2SPK_BIT, 1, 0),
  604. };
  605. static const struct snd_soc_dapm_widget wm8990_dapm_widgets[] = {
  606. /* Input Side */
  607. /* Input Lines */
  608. SND_SOC_DAPM_INPUT("LIN1"),
  609. SND_SOC_DAPM_INPUT("LIN2"),
  610. SND_SOC_DAPM_INPUT("LIN3"),
  611. SND_SOC_DAPM_INPUT("LIN4/RXN"),
  612. SND_SOC_DAPM_INPUT("RIN3"),
  613. SND_SOC_DAPM_INPUT("RIN4/RXP"),
  614. SND_SOC_DAPM_INPUT("RIN1"),
  615. SND_SOC_DAPM_INPUT("RIN2"),
  616. SND_SOC_DAPM_INPUT("Internal ADC Source"),
  617. /* DACs */
  618. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8990_POWER_MANAGEMENT_2,
  619. WM8990_ADCL_ENA_BIT, 0),
  620. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8990_POWER_MANAGEMENT_2,
  621. WM8990_ADCR_ENA_BIT, 0),
  622. /* Input PGAs */
  623. SND_SOC_DAPM_MIXER("LIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN12_ENA_BIT,
  624. 0, &wm8990_dapm_lin12_pga_controls[0],
  625. ARRAY_SIZE(wm8990_dapm_lin12_pga_controls)),
  626. SND_SOC_DAPM_MIXER("LIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN34_ENA_BIT,
  627. 0, &wm8990_dapm_lin34_pga_controls[0],
  628. ARRAY_SIZE(wm8990_dapm_lin34_pga_controls)),
  629. SND_SOC_DAPM_MIXER("RIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN12_ENA_BIT,
  630. 0, &wm8990_dapm_rin12_pga_controls[0],
  631. ARRAY_SIZE(wm8990_dapm_rin12_pga_controls)),
  632. SND_SOC_DAPM_MIXER("RIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN34_ENA_BIT,
  633. 0, &wm8990_dapm_rin34_pga_controls[0],
  634. ARRAY_SIZE(wm8990_dapm_rin34_pga_controls)),
  635. /* INMIXL */
  636. SND_SOC_DAPM_MIXER_E("INMIXL", WM8990_INTDRIVBITS, WM8990_INMIXL_PWR_BIT, 0,
  637. &wm8990_dapm_inmixl_controls[0],
  638. ARRAY_SIZE(wm8990_dapm_inmixl_controls),
  639. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  640. /* AINLMUX */
  641. SND_SOC_DAPM_MUX_E("AILNMUX", WM8990_INTDRIVBITS, WM8990_AINLMUX_PWR_BIT, 0,
  642. &wm8990_dapm_ainlmux_controls, inmixer_event,
  643. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  644. /* INMIXR */
  645. SND_SOC_DAPM_MIXER_E("INMIXR", WM8990_INTDRIVBITS, WM8990_INMIXR_PWR_BIT, 0,
  646. &wm8990_dapm_inmixr_controls[0],
  647. ARRAY_SIZE(wm8990_dapm_inmixr_controls),
  648. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  649. /* AINRMUX */
  650. SND_SOC_DAPM_MUX_E("AIRNMUX", WM8990_INTDRIVBITS, WM8990_AINRMUX_PWR_BIT, 0,
  651. &wm8990_dapm_ainrmux_controls, inmixer_event,
  652. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  653. /* Output Side */
  654. /* DACs */
  655. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8990_POWER_MANAGEMENT_3,
  656. WM8990_DACL_ENA_BIT, 0),
  657. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8990_POWER_MANAGEMENT_3,
  658. WM8990_DACR_ENA_BIT, 0),
  659. /* LOMIX */
  660. SND_SOC_DAPM_MIXER_E("LOMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOMIX_ENA_BIT,
  661. 0, &wm8990_dapm_lomix_controls[0],
  662. ARRAY_SIZE(wm8990_dapm_lomix_controls),
  663. outmixer_event, SND_SOC_DAPM_PRE_REG),
  664. /* LONMIX */
  665. SND_SOC_DAPM_MIXER("LONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LON_ENA_BIT, 0,
  666. &wm8990_dapm_lonmix_controls[0],
  667. ARRAY_SIZE(wm8990_dapm_lonmix_controls)),
  668. /* LOPMIX */
  669. SND_SOC_DAPM_MIXER("LOPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOP_ENA_BIT, 0,
  670. &wm8990_dapm_lopmix_controls[0],
  671. ARRAY_SIZE(wm8990_dapm_lopmix_controls)),
  672. /* OUT3MIX */
  673. SND_SOC_DAPM_MIXER("OUT3MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT3_ENA_BIT, 0,
  674. &wm8990_dapm_out3mix_controls[0],
  675. ARRAY_SIZE(wm8990_dapm_out3mix_controls)),
  676. /* SPKMIX */
  677. SND_SOC_DAPM_MIXER_E("SPKMIX", WM8990_POWER_MANAGEMENT_1, WM8990_SPK_ENA_BIT, 0,
  678. &wm8990_dapm_spkmix_controls[0],
  679. ARRAY_SIZE(wm8990_dapm_spkmix_controls), outmixer_event,
  680. SND_SOC_DAPM_PRE_REG),
  681. /* OUT4MIX */
  682. SND_SOC_DAPM_MIXER("OUT4MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT4_ENA_BIT, 0,
  683. &wm8990_dapm_out4mix_controls[0],
  684. ARRAY_SIZE(wm8990_dapm_out4mix_controls)),
  685. /* ROPMIX */
  686. SND_SOC_DAPM_MIXER("ROPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROP_ENA_BIT, 0,
  687. &wm8990_dapm_ropmix_controls[0],
  688. ARRAY_SIZE(wm8990_dapm_ropmix_controls)),
  689. /* RONMIX */
  690. SND_SOC_DAPM_MIXER("RONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_RON_ENA_BIT, 0,
  691. &wm8990_dapm_ronmix_controls[0],
  692. ARRAY_SIZE(wm8990_dapm_ronmix_controls)),
  693. /* ROMIX */
  694. SND_SOC_DAPM_MIXER_E("ROMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROMIX_ENA_BIT,
  695. 0, &wm8990_dapm_romix_controls[0],
  696. ARRAY_SIZE(wm8990_dapm_romix_controls),
  697. outmixer_event, SND_SOC_DAPM_PRE_REG),
  698. /* LOUT PGA */
  699. SND_SOC_DAPM_PGA("LOUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_LOUT_ENA_BIT, 0,
  700. NULL, 0),
  701. /* ROUT PGA */
  702. SND_SOC_DAPM_PGA("ROUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_ROUT_ENA_BIT, 0,
  703. NULL, 0),
  704. /* LOPGA */
  705. SND_SOC_DAPM_PGA("LOPGA", WM8990_POWER_MANAGEMENT_3, WM8990_LOPGA_ENA_BIT, 0,
  706. NULL, 0),
  707. /* ROPGA */
  708. SND_SOC_DAPM_PGA("ROPGA", WM8990_POWER_MANAGEMENT_3, WM8990_ROPGA_ENA_BIT, 0,
  709. NULL, 0),
  710. /* MICBIAS */
  711. SND_SOC_DAPM_MICBIAS("MICBIAS", WM8990_POWER_MANAGEMENT_1,
  712. WM8990_MICBIAS_ENA_BIT, 0),
  713. SND_SOC_DAPM_OUTPUT("LON"),
  714. SND_SOC_DAPM_OUTPUT("LOP"),
  715. SND_SOC_DAPM_OUTPUT("OUT3"),
  716. SND_SOC_DAPM_OUTPUT("LOUT"),
  717. SND_SOC_DAPM_OUTPUT("SPKN"),
  718. SND_SOC_DAPM_OUTPUT("SPKP"),
  719. SND_SOC_DAPM_OUTPUT("ROUT"),
  720. SND_SOC_DAPM_OUTPUT("OUT4"),
  721. SND_SOC_DAPM_OUTPUT("ROP"),
  722. SND_SOC_DAPM_OUTPUT("RON"),
  723. SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
  724. };
  725. static const struct snd_soc_dapm_route audio_map[] = {
  726. /* Make DACs turn on when playing even if not mixed into any outputs */
  727. {"Internal DAC Sink", NULL, "Left DAC"},
  728. {"Internal DAC Sink", NULL, "Right DAC"},
  729. /* Make ADCs turn on when recording even if not mixed from any inputs */
  730. {"Left ADC", NULL, "Internal ADC Source"},
  731. {"Right ADC", NULL, "Internal ADC Source"},
  732. /* Input Side */
  733. /* LIN12 PGA */
  734. {"LIN12 PGA", "LIN1 Switch", "LIN1"},
  735. {"LIN12 PGA", "LIN2 Switch", "LIN2"},
  736. /* LIN34 PGA */
  737. {"LIN34 PGA", "LIN3 Switch", "LIN3"},
  738. {"LIN34 PGA", "LIN4 Switch", "LIN4"},
  739. /* INMIXL */
  740. {"INMIXL", "Record Left Volume", "LOMIX"},
  741. {"INMIXL", "LIN2 Volume", "LIN2"},
  742. {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
  743. {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
  744. /* AILNMUX */
  745. {"AILNMUX", "INMIXL Mix", "INMIXL"},
  746. {"AILNMUX", "DIFFINL Mix", "LIN12PGA"},
  747. {"AILNMUX", "DIFFINL Mix", "LIN34PGA"},
  748. {"AILNMUX", "RXVOICE Mix", "LIN4/RXN"},
  749. {"AILNMUX", "RXVOICE Mix", "RIN4/RXP"},
  750. /* ADC */
  751. {"Left ADC", NULL, "AILNMUX"},
  752. /* RIN12 PGA */
  753. {"RIN12 PGA", "RIN1 Switch", "RIN1"},
  754. {"RIN12 PGA", "RIN2 Switch", "RIN2"},
  755. /* RIN34 PGA */
  756. {"RIN34 PGA", "RIN3 Switch", "RIN3"},
  757. {"RIN34 PGA", "RIN4 Switch", "RIN4"},
  758. /* INMIXL */
  759. {"INMIXR", "Record Right Volume", "ROMIX"},
  760. {"INMIXR", "RIN2 Volume", "RIN2"},
  761. {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
  762. {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
  763. /* AIRNMUX */
  764. {"AIRNMUX", "INMIXR Mix", "INMIXR"},
  765. {"AIRNMUX", "DIFFINR Mix", "RIN12PGA"},
  766. {"AIRNMUX", "DIFFINR Mix", "RIN34PGA"},
  767. {"AIRNMUX", "RXVOICE Mix", "RIN4/RXN"},
  768. {"AIRNMUX", "RXVOICE Mix", "RIN4/RXP"},
  769. /* ADC */
  770. {"Right ADC", NULL, "AIRNMUX"},
  771. /* LOMIX */
  772. {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
  773. {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
  774. {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  775. {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  776. {"LOMIX", "LOMIX Right ADC Bypass Switch", "AINRMUX"},
  777. {"LOMIX", "LOMIX Left ADC Bypass Switch", "AINLMUX"},
  778. {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
  779. /* ROMIX */
  780. {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
  781. {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
  782. {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  783. {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  784. {"ROMIX", "ROMIX Right ADC Bypass Switch", "AINRMUX"},
  785. {"ROMIX", "ROMIX Left ADC Bypass Switch", "AINLMUX"},
  786. {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
  787. /* SPKMIX */
  788. {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
  789. {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
  790. {"SPKMIX", "SPKMIX LADC Bypass Switch", "AINLMUX"},
  791. {"SPKMIX", "SPKMIX RADC Bypass Switch", "AINRMUX"},
  792. {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
  793. {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
  794. {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
  795. {"SPKMIX", "SPKMIX Left DAC Switch", "Left DAC"},
  796. /* LONMIX */
  797. {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
  798. {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
  799. {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
  800. /* LOPMIX */
  801. {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  802. {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  803. {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
  804. /* OUT3MIX */
  805. {"OUT3MIX", "OUT3MIX LIN4/RXP Bypass Switch", "LIN4/RXP"},
  806. {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
  807. /* OUT4MIX */
  808. {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
  809. {"OUT4MIX", "OUT4MIX RIN4/RXP Bypass Switch", "RIN4/RXP"},
  810. /* RONMIX */
  811. {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
  812. {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
  813. {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
  814. /* ROPMIX */
  815. {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  816. {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  817. {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
  818. /* Out Mixer PGAs */
  819. {"LOPGA", NULL, "LOMIX"},
  820. {"ROPGA", NULL, "ROMIX"},
  821. {"LOUT PGA", NULL, "LOMIX"},
  822. {"ROUT PGA", NULL, "ROMIX"},
  823. /* Output Pins */
  824. {"LON", NULL, "LONMIX"},
  825. {"LOP", NULL, "LOPMIX"},
  826. {"OUT", NULL, "OUT3MIX"},
  827. {"LOUT", NULL, "LOUT PGA"},
  828. {"SPKN", NULL, "SPKMIX"},
  829. {"ROUT", NULL, "ROUT PGA"},
  830. {"OUT4", NULL, "OUT4MIX"},
  831. {"ROP", NULL, "ROPMIX"},
  832. {"RON", NULL, "RONMIX"},
  833. };
  834. static int wm8990_add_widgets(struct snd_soc_codec *codec)
  835. {
  836. snd_soc_dapm_new_controls(codec, wm8990_dapm_widgets,
  837. ARRAY_SIZE(wm8990_dapm_widgets));
  838. /* set up the WM8990 audio map */
  839. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  840. snd_soc_dapm_new_widgets(codec);
  841. return 0;
  842. }
  843. /* PLL divisors */
  844. struct _pll_div {
  845. u32 div2;
  846. u32 n;
  847. u32 k;
  848. };
  849. /* The size in bits of the pll divide multiplied by 10
  850. * to allow rounding later */
  851. #define FIXED_PLL_SIZE ((1 << 16) * 10)
  852. static void pll_factors(struct _pll_div *pll_div, unsigned int target,
  853. unsigned int source)
  854. {
  855. u64 Kpart;
  856. unsigned int K, Ndiv, Nmod;
  857. Ndiv = target / source;
  858. if (Ndiv < 6) {
  859. source >>= 1;
  860. pll_div->div2 = 1;
  861. Ndiv = target / source;
  862. } else
  863. pll_div->div2 = 0;
  864. if ((Ndiv < 6) || (Ndiv > 12))
  865. printk(KERN_WARNING
  866. "WM8990 N value outwith recommended range! N = %d\n", Ndiv);
  867. pll_div->n = Ndiv;
  868. Nmod = target % source;
  869. Kpart = FIXED_PLL_SIZE * (long long)Nmod;
  870. do_div(Kpart, source);
  871. K = Kpart & 0xFFFFFFFF;
  872. /* Check if we need to round */
  873. if ((K % 10) >= 5)
  874. K += 5;
  875. /* Move down to proper range now rounding is done */
  876. K /= 10;
  877. pll_div->k = K;
  878. }
  879. static int wm8990_set_dai_pll(struct snd_soc_dai *codec_dai,
  880. int pll_id, unsigned int freq_in, unsigned int freq_out)
  881. {
  882. u16 reg;
  883. struct snd_soc_codec *codec = codec_dai->codec;
  884. struct _pll_div pll_div;
  885. if (freq_in && freq_out) {
  886. pll_factors(&pll_div, freq_out * 4, freq_in);
  887. /* Turn on PLL */
  888. reg = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_2);
  889. reg |= WM8990_PLL_ENA;
  890. wm8990_write(codec, WM8990_POWER_MANAGEMENT_2, reg);
  891. /* sysclk comes from PLL */
  892. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2);
  893. wm8990_write(codec, WM8990_CLOCKING_2, reg | WM8990_SYSCLK_SRC);
  894. /* set up N , fractional mode and pre-divisor if neccessary */
  895. wm8990_write(codec, WM8990_PLL1, pll_div.n | WM8990_SDM |
  896. (pll_div.div2?WM8990_PRESCALE:0));
  897. wm8990_write(codec, WM8990_PLL2, (u8)(pll_div.k>>8));
  898. wm8990_write(codec, WM8990_PLL3, (u8)(pll_div.k & 0xFF));
  899. } else {
  900. /* Turn on PLL */
  901. reg = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_2);
  902. reg &= ~WM8990_PLL_ENA;
  903. wm8990_write(codec, WM8990_POWER_MANAGEMENT_2, reg);
  904. }
  905. return 0;
  906. }
  907. /*
  908. * Clock after PLL and dividers
  909. */
  910. static int wm8990_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  911. int clk_id, unsigned int freq, int dir)
  912. {
  913. struct snd_soc_codec *codec = codec_dai->codec;
  914. struct wm8990_priv *wm8990 = codec->private_data;
  915. wm8990->sysclk = freq;
  916. return 0;
  917. }
  918. /*
  919. * Set's ADC and Voice DAC format.
  920. */
  921. static int wm8990_set_dai_fmt(struct snd_soc_dai *codec_dai,
  922. unsigned int fmt)
  923. {
  924. struct snd_soc_codec *codec = codec_dai->codec;
  925. u16 audio1, audio3;
  926. audio1 = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_1);
  927. audio3 = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_3);
  928. /* set master/slave audio interface */
  929. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  930. case SND_SOC_DAIFMT_CBS_CFS:
  931. audio3 &= ~WM8990_AIF_MSTR1;
  932. break;
  933. case SND_SOC_DAIFMT_CBM_CFM:
  934. audio3 |= WM8990_AIF_MSTR1;
  935. break;
  936. default:
  937. return -EINVAL;
  938. }
  939. audio1 &= ~WM8990_AIF_FMT_MASK;
  940. /* interface format */
  941. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  942. case SND_SOC_DAIFMT_I2S:
  943. audio1 |= WM8990_AIF_TMF_I2S;
  944. audio1 &= ~WM8990_AIF_LRCLK_INV;
  945. break;
  946. case SND_SOC_DAIFMT_RIGHT_J:
  947. audio1 |= WM8990_AIF_TMF_RIGHTJ;
  948. audio1 &= ~WM8990_AIF_LRCLK_INV;
  949. break;
  950. case SND_SOC_DAIFMT_LEFT_J:
  951. audio1 |= WM8990_AIF_TMF_LEFTJ;
  952. audio1 &= ~WM8990_AIF_LRCLK_INV;
  953. break;
  954. case SND_SOC_DAIFMT_DSP_A:
  955. audio1 |= WM8990_AIF_TMF_DSP;
  956. audio1 &= ~WM8990_AIF_LRCLK_INV;
  957. break;
  958. case SND_SOC_DAIFMT_DSP_B:
  959. audio1 |= WM8990_AIF_TMF_DSP | WM8990_AIF_LRCLK_INV;
  960. break;
  961. default:
  962. return -EINVAL;
  963. }
  964. wm8990_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  965. wm8990_write(codec, WM8990_AUDIO_INTERFACE_3, audio3);
  966. return 0;
  967. }
  968. static int wm8990_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  969. int div_id, int div)
  970. {
  971. struct snd_soc_codec *codec = codec_dai->codec;
  972. u16 reg;
  973. switch (div_id) {
  974. case WM8990_MCLK_DIV:
  975. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2) &
  976. ~WM8990_MCLK_DIV_MASK;
  977. wm8990_write(codec, WM8990_CLOCKING_2, reg | div);
  978. break;
  979. case WM8990_DACCLK_DIV:
  980. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2) &
  981. ~WM8990_DAC_CLKDIV_MASK;
  982. wm8990_write(codec, WM8990_CLOCKING_2, reg | div);
  983. break;
  984. case WM8990_ADCCLK_DIV:
  985. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2) &
  986. ~WM8990_ADC_CLKDIV_MASK;
  987. wm8990_write(codec, WM8990_CLOCKING_2, reg | div);
  988. break;
  989. case WM8990_BCLK_DIV:
  990. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_1) &
  991. ~WM8990_BCLK_DIV_MASK;
  992. wm8990_write(codec, WM8990_CLOCKING_1, reg | div);
  993. break;
  994. default:
  995. return -EINVAL;
  996. }
  997. return 0;
  998. }
  999. /*
  1000. * Set PCM DAI bit size and sample rate.
  1001. */
  1002. static int wm8990_hw_params(struct snd_pcm_substream *substream,
  1003. struct snd_pcm_hw_params *params,
  1004. struct snd_soc_dai *dai)
  1005. {
  1006. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1007. struct snd_soc_device *socdev = rtd->socdev;
  1008. struct snd_soc_codec *codec = socdev->codec;
  1009. u16 audio1 = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_1);
  1010. audio1 &= ~WM8990_AIF_WL_MASK;
  1011. /* bit size */
  1012. switch (params_format(params)) {
  1013. case SNDRV_PCM_FORMAT_S16_LE:
  1014. break;
  1015. case SNDRV_PCM_FORMAT_S20_3LE:
  1016. audio1 |= WM8990_AIF_WL_20BITS;
  1017. break;
  1018. case SNDRV_PCM_FORMAT_S24_LE:
  1019. audio1 |= WM8990_AIF_WL_24BITS;
  1020. break;
  1021. case SNDRV_PCM_FORMAT_S32_LE:
  1022. audio1 |= WM8990_AIF_WL_32BITS;
  1023. break;
  1024. }
  1025. wm8990_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  1026. return 0;
  1027. }
  1028. static int wm8990_mute(struct snd_soc_dai *dai, int mute)
  1029. {
  1030. struct snd_soc_codec *codec = dai->codec;
  1031. u16 val;
  1032. val = wm8990_read_reg_cache(codec, WM8990_DAC_CTRL) & ~WM8990_DAC_MUTE;
  1033. if (mute)
  1034. wm8990_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
  1035. else
  1036. wm8990_write(codec, WM8990_DAC_CTRL, val);
  1037. return 0;
  1038. }
  1039. static int wm8990_set_bias_level(struct snd_soc_codec *codec,
  1040. enum snd_soc_bias_level level)
  1041. {
  1042. u16 val;
  1043. switch (level) {
  1044. case SND_SOC_BIAS_ON:
  1045. break;
  1046. case SND_SOC_BIAS_PREPARE:
  1047. /* VMID=2*50k */
  1048. val = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_1) &
  1049. ~WM8990_VMID_MODE_MASK;
  1050. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, val | 0x2);
  1051. break;
  1052. case SND_SOC_BIAS_STANDBY:
  1053. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  1054. /* Enable all output discharge bits */
  1055. wm8990_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  1056. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  1057. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  1058. WM8990_DIS_ROUT);
  1059. /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
  1060. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1061. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1062. WM8990_VMIDTOG);
  1063. /* Delay to allow output caps to discharge */
  1064. msleep(msecs_to_jiffies(300));
  1065. /* Disable VMIDTOG */
  1066. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1067. WM8990_BUFDCOPEN | WM8990_POBCTRL);
  1068. /* disable all output discharge bits */
  1069. wm8990_write(codec, WM8990_ANTIPOP1, 0);
  1070. /* Enable outputs */
  1071. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1b00);
  1072. msleep(msecs_to_jiffies(50));
  1073. /* Enable VMID at 2x50k */
  1074. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f02);
  1075. msleep(msecs_to_jiffies(100));
  1076. /* Enable VREF */
  1077. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  1078. msleep(msecs_to_jiffies(600));
  1079. /* Enable BUFIOEN */
  1080. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1081. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1082. WM8990_BUFIOEN);
  1083. /* Disable outputs */
  1084. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x3);
  1085. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1086. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_BUFIOEN);
  1087. /* Enable workaround for ADC clocking issue. */
  1088. wm8990_write(codec, WM8990_EXT_ACCESS_ENA, 0x2);
  1089. wm8990_write(codec, WM8990_EXT_CTL1, 0xa003);
  1090. wm8990_write(codec, WM8990_EXT_ACCESS_ENA, 0);
  1091. }
  1092. /* VMID=2*250k */
  1093. val = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_1) &
  1094. ~WM8990_VMID_MODE_MASK;
  1095. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, val | 0x4);
  1096. break;
  1097. case SND_SOC_BIAS_OFF:
  1098. /* Enable POBCTRL and SOFT_ST */
  1099. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1100. WM8990_POBCTRL | WM8990_BUFIOEN);
  1101. /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
  1102. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1103. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1104. WM8990_BUFIOEN);
  1105. /* mute DAC */
  1106. val = wm8990_read_reg_cache(codec, WM8990_DAC_CTRL);
  1107. wm8990_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
  1108. /* Enable any disabled outputs */
  1109. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  1110. /* Disable VMID */
  1111. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f01);
  1112. msleep(msecs_to_jiffies(300));
  1113. /* Enable all output discharge bits */
  1114. wm8990_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  1115. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  1116. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  1117. WM8990_DIS_ROUT);
  1118. /* Disable VREF */
  1119. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x0);
  1120. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1121. wm8990_write(codec, WM8990_ANTIPOP2, 0x0);
  1122. break;
  1123. }
  1124. codec->bias_level = level;
  1125. return 0;
  1126. }
  1127. #define WM8990_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
  1128. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_44100 | \
  1129. SNDRV_PCM_RATE_48000)
  1130. #define WM8990_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1131. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1132. /*
  1133. * The WM8990 supports 2 different and mutually exclusive DAI
  1134. * configurations.
  1135. *
  1136. * 1. ADC/DAC on Primary Interface
  1137. * 2. ADC on Primary Interface/DAC on secondary
  1138. */
  1139. struct snd_soc_dai wm8990_dai = {
  1140. /* ADC/DAC on primary */
  1141. .name = "WM8990 ADC/DAC Primary",
  1142. .id = 1,
  1143. .playback = {
  1144. .stream_name = "Playback",
  1145. .channels_min = 1,
  1146. .channels_max = 2,
  1147. .rates = WM8990_RATES,
  1148. .formats = WM8990_FORMATS,},
  1149. .capture = {
  1150. .stream_name = "Capture",
  1151. .channels_min = 1,
  1152. .channels_max = 2,
  1153. .rates = WM8990_RATES,
  1154. .formats = WM8990_FORMATS,},
  1155. .ops = {
  1156. .hw_params = wm8990_hw_params,
  1157. .digital_mute = wm8990_mute,
  1158. .set_fmt = wm8990_set_dai_fmt,
  1159. .set_clkdiv = wm8990_set_dai_clkdiv,
  1160. .set_pll = wm8990_set_dai_pll,
  1161. .set_sysclk = wm8990_set_dai_sysclk,
  1162. },
  1163. };
  1164. EXPORT_SYMBOL_GPL(wm8990_dai);
  1165. static int wm8990_suspend(struct platform_device *pdev, pm_message_t state)
  1166. {
  1167. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1168. struct snd_soc_codec *codec = socdev->codec;
  1169. /* we only need to suspend if we are a valid card */
  1170. if (!codec->card)
  1171. return 0;
  1172. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1173. return 0;
  1174. }
  1175. static int wm8990_resume(struct platform_device *pdev)
  1176. {
  1177. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1178. struct snd_soc_codec *codec = socdev->codec;
  1179. int i;
  1180. u8 data[2];
  1181. u16 *cache = codec->reg_cache;
  1182. /* we only need to resume if we are a valid card */
  1183. if (!codec->card)
  1184. return 0;
  1185. /* Sync reg_cache with the hardware */
  1186. for (i = 0; i < ARRAY_SIZE(wm8990_reg); i++) {
  1187. if (i + 1 == WM8990_RESET)
  1188. continue;
  1189. data[0] = ((i + 1) << 1) | ((cache[i] >> 8) & 0x0001);
  1190. data[1] = cache[i] & 0x00ff;
  1191. codec->hw_write(codec->control_data, data, 2);
  1192. }
  1193. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1194. return 0;
  1195. }
  1196. /*
  1197. * initialise the WM8990 driver
  1198. * register the mixer and dsp interfaces with the kernel
  1199. */
  1200. static int wm8990_init(struct snd_soc_device *socdev)
  1201. {
  1202. struct snd_soc_codec *codec = socdev->codec;
  1203. u16 reg;
  1204. int ret = 0;
  1205. codec->name = "WM8990";
  1206. codec->owner = THIS_MODULE;
  1207. codec->read = wm8990_read_reg_cache;
  1208. codec->write = wm8990_write;
  1209. codec->set_bias_level = wm8990_set_bias_level;
  1210. codec->dai = &wm8990_dai;
  1211. codec->num_dai = 2;
  1212. codec->reg_cache_size = ARRAY_SIZE(wm8990_reg);
  1213. codec->reg_cache = kmemdup(wm8990_reg, sizeof(wm8990_reg), GFP_KERNEL);
  1214. if (codec->reg_cache == NULL)
  1215. return -ENOMEM;
  1216. wm8990_reset(codec);
  1217. /* register pcms */
  1218. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  1219. if (ret < 0) {
  1220. printk(KERN_ERR "wm8990: failed to create pcms\n");
  1221. goto pcm_err;
  1222. }
  1223. /* charge output caps */
  1224. codec->bias_level = SND_SOC_BIAS_OFF;
  1225. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1226. reg = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_4);
  1227. wm8990_write(codec, WM8990_AUDIO_INTERFACE_4, reg | WM8990_ALRCGPIO1);
  1228. reg = wm8990_read_reg_cache(codec, WM8990_GPIO1_GPIO2) &
  1229. ~WM8990_GPIO1_SEL_MASK;
  1230. wm8990_write(codec, WM8990_GPIO1_GPIO2, reg | 1);
  1231. reg = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_2);
  1232. wm8990_write(codec, WM8990_POWER_MANAGEMENT_2, reg | WM8990_OPCLK_ENA);
  1233. wm8990_write(codec, WM8990_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1234. wm8990_write(codec, WM8990_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1235. wm8990_add_controls(codec);
  1236. wm8990_add_widgets(codec);
  1237. ret = snd_soc_init_card(socdev);
  1238. if (ret < 0) {
  1239. printk(KERN_ERR "wm8990: failed to register card\n");
  1240. goto card_err;
  1241. }
  1242. return ret;
  1243. card_err:
  1244. snd_soc_free_pcms(socdev);
  1245. snd_soc_dapm_free(socdev);
  1246. pcm_err:
  1247. kfree(codec->reg_cache);
  1248. return ret;
  1249. }
  1250. /* If the i2c layer weren't so broken, we could pass this kind of data
  1251. around */
  1252. static struct snd_soc_device *wm8990_socdev;
  1253. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1254. /*
  1255. * WM891 2 wire address is determined by GPIO5
  1256. * state during powerup.
  1257. * low = 0x34
  1258. * high = 0x36
  1259. */
  1260. static int wm8990_i2c_probe(struct i2c_client *i2c,
  1261. const struct i2c_device_id *id)
  1262. {
  1263. struct snd_soc_device *socdev = wm8990_socdev;
  1264. struct snd_soc_codec *codec = socdev->codec;
  1265. int ret;
  1266. i2c_set_clientdata(i2c, codec);
  1267. codec->control_data = i2c;
  1268. ret = wm8990_init(socdev);
  1269. if (ret < 0)
  1270. pr_err("failed to initialise WM8990\n");
  1271. return ret;
  1272. }
  1273. static int wm8990_i2c_remove(struct i2c_client *client)
  1274. {
  1275. struct snd_soc_codec *codec = i2c_get_clientdata(client);
  1276. kfree(codec->reg_cache);
  1277. return 0;
  1278. }
  1279. static const struct i2c_device_id wm8990_i2c_id[] = {
  1280. { "wm8990", 0 },
  1281. { }
  1282. };
  1283. MODULE_DEVICE_TABLE(i2c, wm8990_i2c_id);
  1284. static struct i2c_driver wm8990_i2c_driver = {
  1285. .driver = {
  1286. .name = "WM8990 I2C Codec",
  1287. .owner = THIS_MODULE,
  1288. },
  1289. .probe = wm8990_i2c_probe,
  1290. .remove = wm8990_i2c_remove,
  1291. .id_table = wm8990_i2c_id,
  1292. };
  1293. static int wm8990_add_i2c_device(struct platform_device *pdev,
  1294. const struct wm8990_setup_data *setup)
  1295. {
  1296. struct i2c_board_info info;
  1297. struct i2c_adapter *adapter;
  1298. struct i2c_client *client;
  1299. int ret;
  1300. ret = i2c_add_driver(&wm8990_i2c_driver);
  1301. if (ret != 0) {
  1302. dev_err(&pdev->dev, "can't add i2c driver\n");
  1303. return ret;
  1304. }
  1305. memset(&info, 0, sizeof(struct i2c_board_info));
  1306. info.addr = setup->i2c_address;
  1307. strlcpy(info.type, "wm8990", I2C_NAME_SIZE);
  1308. adapter = i2c_get_adapter(setup->i2c_bus);
  1309. if (!adapter) {
  1310. dev_err(&pdev->dev, "can't get i2c adapter %d\n",
  1311. setup->i2c_bus);
  1312. goto err_driver;
  1313. }
  1314. client = i2c_new_device(adapter, &info);
  1315. i2c_put_adapter(adapter);
  1316. if (!client) {
  1317. dev_err(&pdev->dev, "can't add i2c device at 0x%x\n",
  1318. (unsigned int)info.addr);
  1319. goto err_driver;
  1320. }
  1321. return 0;
  1322. err_driver:
  1323. i2c_del_driver(&wm8990_i2c_driver);
  1324. return -ENODEV;
  1325. }
  1326. #endif
  1327. static int wm8990_probe(struct platform_device *pdev)
  1328. {
  1329. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1330. struct wm8990_setup_data *setup;
  1331. struct snd_soc_codec *codec;
  1332. struct wm8990_priv *wm8990;
  1333. int ret;
  1334. pr_info("WM8990 Audio Codec %s\n", WM8990_VERSION);
  1335. setup = socdev->codec_data;
  1336. codec = kzalloc(sizeof(struct snd_soc_codec), GFP_KERNEL);
  1337. if (codec == NULL)
  1338. return -ENOMEM;
  1339. wm8990 = kzalloc(sizeof(struct wm8990_priv), GFP_KERNEL);
  1340. if (wm8990 == NULL) {
  1341. kfree(codec);
  1342. return -ENOMEM;
  1343. }
  1344. codec->private_data = wm8990;
  1345. socdev->codec = codec;
  1346. mutex_init(&codec->mutex);
  1347. INIT_LIST_HEAD(&codec->dapm_widgets);
  1348. INIT_LIST_HEAD(&codec->dapm_paths);
  1349. wm8990_socdev = socdev;
  1350. ret = -ENODEV;
  1351. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1352. if (setup->i2c_address) {
  1353. codec->hw_write = (hw_write_t)i2c_master_send;
  1354. ret = wm8990_add_i2c_device(pdev, setup);
  1355. }
  1356. #endif
  1357. if (ret != 0) {
  1358. kfree(codec->private_data);
  1359. kfree(codec);
  1360. }
  1361. return ret;
  1362. }
  1363. /* power down chip */
  1364. static int wm8990_remove(struct platform_device *pdev)
  1365. {
  1366. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1367. struct snd_soc_codec *codec = socdev->codec;
  1368. if (codec->control_data)
  1369. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1370. snd_soc_free_pcms(socdev);
  1371. snd_soc_dapm_free(socdev);
  1372. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1373. i2c_unregister_device(codec->control_data);
  1374. i2c_del_driver(&wm8990_i2c_driver);
  1375. #endif
  1376. kfree(codec->private_data);
  1377. kfree(codec);
  1378. return 0;
  1379. }
  1380. struct snd_soc_codec_device soc_codec_dev_wm8990 = {
  1381. .probe = wm8990_probe,
  1382. .remove = wm8990_remove,
  1383. .suspend = wm8990_suspend,
  1384. .resume = wm8990_resume,
  1385. };
  1386. EXPORT_SYMBOL_GPL(soc_codec_dev_wm8990);
  1387. static int __init wm8990_modinit(void)
  1388. {
  1389. return snd_soc_register_dai(&wm8990_dai);
  1390. }
  1391. module_init(wm8990_modinit);
  1392. static void __exit wm8990_exit(void)
  1393. {
  1394. snd_soc_unregister_dai(&wm8990_dai);
  1395. }
  1396. module_exit(wm8990_exit);
  1397. MODULE_DESCRIPTION("ASoC WM8990 driver");
  1398. MODULE_AUTHOR("Liam Girdwood");
  1399. MODULE_LICENSE("GPL");