wm8900.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493
  1. /*
  2. * wm8900.c -- WM8900 ALSA Soc Audio driver
  3. *
  4. * Copyright 2007, 2008 Wolfson Microelectronics PLC.
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * TODO:
  13. * - Tristating.
  14. * - TDM.
  15. * - Jack detect.
  16. * - FLL source configuration, currently only MCLK is supported.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/pm.h>
  24. #include <linux/i2c.h>
  25. #include <linux/platform_device.h>
  26. #include <sound/core.h>
  27. #include <sound/pcm.h>
  28. #include <sound/pcm_params.h>
  29. #include <sound/soc.h>
  30. #include <sound/soc-dapm.h>
  31. #include <sound/initval.h>
  32. #include <sound/tlv.h>
  33. #include "wm8900.h"
  34. /* WM8900 register space */
  35. #define WM8900_REG_RESET 0x0
  36. #define WM8900_REG_ID 0x0
  37. #define WM8900_REG_POWER1 0x1
  38. #define WM8900_REG_POWER2 0x2
  39. #define WM8900_REG_POWER3 0x3
  40. #define WM8900_REG_AUDIO1 0x4
  41. #define WM8900_REG_AUDIO2 0x5
  42. #define WM8900_REG_CLOCKING1 0x6
  43. #define WM8900_REG_CLOCKING2 0x7
  44. #define WM8900_REG_AUDIO3 0x8
  45. #define WM8900_REG_AUDIO4 0x9
  46. #define WM8900_REG_DACCTRL 0xa
  47. #define WM8900_REG_LDAC_DV 0xb
  48. #define WM8900_REG_RDAC_DV 0xc
  49. #define WM8900_REG_SIDETONE 0xd
  50. #define WM8900_REG_ADCCTRL 0xe
  51. #define WM8900_REG_LADC_DV 0xf
  52. #define WM8900_REG_RADC_DV 0x10
  53. #define WM8900_REG_GPIO 0x12
  54. #define WM8900_REG_INCTL 0x15
  55. #define WM8900_REG_LINVOL 0x16
  56. #define WM8900_REG_RINVOL 0x17
  57. #define WM8900_REG_INBOOSTMIX1 0x18
  58. #define WM8900_REG_INBOOSTMIX2 0x19
  59. #define WM8900_REG_ADCPATH 0x1a
  60. #define WM8900_REG_AUXBOOST 0x1b
  61. #define WM8900_REG_ADDCTL 0x1e
  62. #define WM8900_REG_FLLCTL1 0x24
  63. #define WM8900_REG_FLLCTL2 0x25
  64. #define WM8900_REG_FLLCTL3 0x26
  65. #define WM8900_REG_FLLCTL4 0x27
  66. #define WM8900_REG_FLLCTL5 0x28
  67. #define WM8900_REG_FLLCTL6 0x29
  68. #define WM8900_REG_LOUTMIXCTL1 0x2c
  69. #define WM8900_REG_ROUTMIXCTL1 0x2d
  70. #define WM8900_REG_BYPASS1 0x2e
  71. #define WM8900_REG_BYPASS2 0x2f
  72. #define WM8900_REG_AUXOUT_CTL 0x30
  73. #define WM8900_REG_LOUT1CTL 0x33
  74. #define WM8900_REG_ROUT1CTL 0x34
  75. #define WM8900_REG_LOUT2CTL 0x35
  76. #define WM8900_REG_ROUT2CTL 0x36
  77. #define WM8900_REG_HPCTL1 0x3a
  78. #define WM8900_REG_OUTBIASCTL 0x73
  79. #define WM8900_MAXREG 0x80
  80. #define WM8900_REG_ADDCTL_OUT1_DIS 0x80
  81. #define WM8900_REG_ADDCTL_OUT2_DIS 0x40
  82. #define WM8900_REG_ADDCTL_VMID_DIS 0x20
  83. #define WM8900_REG_ADDCTL_BIAS_SRC 0x10
  84. #define WM8900_REG_ADDCTL_VMID_SOFTST 0x04
  85. #define WM8900_REG_ADDCTL_TEMP_SD 0x02
  86. #define WM8900_REG_GPIO_TEMP_ENA 0x2
  87. #define WM8900_REG_POWER1_STARTUP_BIAS_ENA 0x0100
  88. #define WM8900_REG_POWER1_BIAS_ENA 0x0008
  89. #define WM8900_REG_POWER1_VMID_BUF_ENA 0x0004
  90. #define WM8900_REG_POWER1_FLL_ENA 0x0040
  91. #define WM8900_REG_POWER2_SYSCLK_ENA 0x8000
  92. #define WM8900_REG_POWER2_ADCL_ENA 0x0002
  93. #define WM8900_REG_POWER2_ADCR_ENA 0x0001
  94. #define WM8900_REG_POWER3_DACL_ENA 0x0002
  95. #define WM8900_REG_POWER3_DACR_ENA 0x0001
  96. #define WM8900_REG_AUDIO1_AIF_FMT_MASK 0x0018
  97. #define WM8900_REG_AUDIO1_LRCLK_INV 0x0080
  98. #define WM8900_REG_AUDIO1_BCLK_INV 0x0100
  99. #define WM8900_REG_CLOCKING1_BCLK_DIR 0x1
  100. #define WM8900_REG_CLOCKING1_MCLK_SRC 0x100
  101. #define WM8900_REG_CLOCKING1_BCLK_MASK (~0x01e)
  102. #define WM8900_REG_CLOCKING1_OPCLK_MASK (~0x7000)
  103. #define WM8900_REG_CLOCKING2_ADC_CLKDIV 0xe0
  104. #define WM8900_REG_CLOCKING2_DAC_CLKDIV 0x1c
  105. #define WM8900_REG_DACCTRL_MUTE 0x004
  106. #define WM8900_REG_DACCTRL_AIF_LRCLKRATE 0x400
  107. #define WM8900_REG_AUDIO3_ADCLRC_DIR 0x0800
  108. #define WM8900_REG_AUDIO4_DACLRC_DIR 0x0800
  109. #define WM8900_REG_FLLCTL1_OSC_ENA 0x100
  110. #define WM8900_REG_FLLCTL6_FLL_SLOW_LOCK_REF 0x100
  111. #define WM8900_REG_HPCTL1_HP_IPSTAGE_ENA 0x80
  112. #define WM8900_REG_HPCTL1_HP_OPSTAGE_ENA 0x40
  113. #define WM8900_REG_HPCTL1_HP_CLAMP_IP 0x20
  114. #define WM8900_REG_HPCTL1_HP_CLAMP_OP 0x10
  115. #define WM8900_REG_HPCTL1_HP_SHORT 0x08
  116. #define WM8900_REG_HPCTL1_HP_SHORT2 0x04
  117. #define WM8900_LRC_MASK 0xfc00
  118. struct snd_soc_codec_device soc_codec_dev_wm8900;
  119. struct wm8900_priv {
  120. struct snd_soc_codec codec;
  121. u16 reg_cache[WM8900_MAXREG];
  122. u32 fll_in; /* FLL input frequency */
  123. u32 fll_out; /* FLL output frequency */
  124. };
  125. /*
  126. * wm8900 register cache. We can't read the entire register space and we
  127. * have slow control buses so we cache the registers.
  128. */
  129. static const u16 wm8900_reg_defaults[WM8900_MAXREG] = {
  130. 0x8900, 0x0000,
  131. 0xc000, 0x0000,
  132. 0x4050, 0x4000,
  133. 0x0008, 0x0000,
  134. 0x0040, 0x0040,
  135. 0x1004, 0x00c0,
  136. 0x00c0, 0x0000,
  137. 0x0100, 0x00c0,
  138. 0x00c0, 0x0000,
  139. 0xb001, 0x0000,
  140. 0x0000, 0x0044,
  141. 0x004c, 0x004c,
  142. 0x0044, 0x0044,
  143. 0x0000, 0x0044,
  144. 0x0000, 0x0000,
  145. 0x0002, 0x0000,
  146. 0x0000, 0x0000,
  147. 0x0000, 0x0000,
  148. 0x0008, 0x0000,
  149. 0x0000, 0x0008,
  150. 0x0097, 0x0100,
  151. 0x0000, 0x0000,
  152. 0x0050, 0x0050,
  153. 0x0055, 0x0055,
  154. 0x0055, 0x0000,
  155. 0x0000, 0x0079,
  156. 0x0079, 0x0079,
  157. 0x0079, 0x0000,
  158. /* Remaining registers all zero */
  159. };
  160. /*
  161. * read wm8900 register cache
  162. */
  163. static inline unsigned int wm8900_read_reg_cache(struct snd_soc_codec *codec,
  164. unsigned int reg)
  165. {
  166. u16 *cache = codec->reg_cache;
  167. BUG_ON(reg >= WM8900_MAXREG);
  168. if (reg == WM8900_REG_ID)
  169. return 0;
  170. return cache[reg];
  171. }
  172. /*
  173. * write wm8900 register cache
  174. */
  175. static inline void wm8900_write_reg_cache(struct snd_soc_codec *codec,
  176. u16 reg, unsigned int value)
  177. {
  178. u16 *cache = codec->reg_cache;
  179. BUG_ON(reg >= WM8900_MAXREG);
  180. cache[reg] = value;
  181. }
  182. /*
  183. * write to the WM8900 register space
  184. */
  185. static int wm8900_write(struct snd_soc_codec *codec, unsigned int reg,
  186. unsigned int value)
  187. {
  188. u8 data[3];
  189. if (value == wm8900_read_reg_cache(codec, reg))
  190. return 0;
  191. /* data is
  192. * D15..D9 WM8900 register offset
  193. * D8...D0 register data
  194. */
  195. data[0] = reg;
  196. data[1] = value >> 8;
  197. data[2] = value & 0x00ff;
  198. wm8900_write_reg_cache(codec, reg, value);
  199. if (codec->hw_write(codec->control_data, data, 3) == 3)
  200. return 0;
  201. else
  202. return -EIO;
  203. }
  204. /*
  205. * Read from the wm8900.
  206. */
  207. static unsigned int wm8900_chip_read(struct snd_soc_codec *codec, u8 reg)
  208. {
  209. struct i2c_msg xfer[2];
  210. u16 data;
  211. int ret;
  212. struct i2c_client *client = codec->control_data;
  213. BUG_ON(reg != WM8900_REG_ID && reg != WM8900_REG_POWER1);
  214. /* Write register */
  215. xfer[0].addr = client->addr;
  216. xfer[0].flags = 0;
  217. xfer[0].len = 1;
  218. xfer[0].buf = &reg;
  219. /* Read data */
  220. xfer[1].addr = client->addr;
  221. xfer[1].flags = I2C_M_RD;
  222. xfer[1].len = 2;
  223. xfer[1].buf = (u8 *)&data;
  224. ret = i2c_transfer(client->adapter, xfer, 2);
  225. if (ret != 2) {
  226. printk(KERN_CRIT "i2c_transfer returned %d\n", ret);
  227. return 0;
  228. }
  229. return (data >> 8) | ((data & 0xff) << 8);
  230. }
  231. /*
  232. * Read from the WM8900 register space. Most registers can't be read
  233. * and are therefore supplied from cache.
  234. */
  235. static unsigned int wm8900_read(struct snd_soc_codec *codec, unsigned int reg)
  236. {
  237. switch (reg) {
  238. case WM8900_REG_ID:
  239. return wm8900_chip_read(codec, reg);
  240. default:
  241. return wm8900_read_reg_cache(codec, reg);
  242. }
  243. }
  244. static void wm8900_reset(struct snd_soc_codec *codec)
  245. {
  246. wm8900_write(codec, WM8900_REG_RESET, 0);
  247. memcpy(codec->reg_cache, wm8900_reg_defaults,
  248. sizeof(codec->reg_cache));
  249. }
  250. static int wm8900_hp_event(struct snd_soc_dapm_widget *w,
  251. struct snd_kcontrol *kcontrol, int event)
  252. {
  253. struct snd_soc_codec *codec = w->codec;
  254. u16 hpctl1 = wm8900_read(codec, WM8900_REG_HPCTL1);
  255. switch (event) {
  256. case SND_SOC_DAPM_PRE_PMU:
  257. /* Clamp headphone outputs */
  258. hpctl1 = WM8900_REG_HPCTL1_HP_CLAMP_IP |
  259. WM8900_REG_HPCTL1_HP_CLAMP_OP;
  260. wm8900_write(codec, WM8900_REG_HPCTL1, hpctl1);
  261. break;
  262. case SND_SOC_DAPM_POST_PMU:
  263. /* Enable the input stage */
  264. hpctl1 &= ~WM8900_REG_HPCTL1_HP_CLAMP_IP;
  265. hpctl1 |= WM8900_REG_HPCTL1_HP_SHORT |
  266. WM8900_REG_HPCTL1_HP_SHORT2 |
  267. WM8900_REG_HPCTL1_HP_IPSTAGE_ENA;
  268. wm8900_write(codec, WM8900_REG_HPCTL1, hpctl1);
  269. msleep(400);
  270. /* Enable the output stage */
  271. hpctl1 &= ~WM8900_REG_HPCTL1_HP_CLAMP_OP;
  272. hpctl1 |= WM8900_REG_HPCTL1_HP_OPSTAGE_ENA;
  273. wm8900_write(codec, WM8900_REG_HPCTL1, hpctl1);
  274. /* Remove the shorts */
  275. hpctl1 &= ~WM8900_REG_HPCTL1_HP_SHORT2;
  276. wm8900_write(codec, WM8900_REG_HPCTL1, hpctl1);
  277. hpctl1 &= ~WM8900_REG_HPCTL1_HP_SHORT;
  278. wm8900_write(codec, WM8900_REG_HPCTL1, hpctl1);
  279. break;
  280. case SND_SOC_DAPM_PRE_PMD:
  281. /* Short the output */
  282. hpctl1 |= WM8900_REG_HPCTL1_HP_SHORT;
  283. wm8900_write(codec, WM8900_REG_HPCTL1, hpctl1);
  284. /* Disable the output stage */
  285. hpctl1 &= ~WM8900_REG_HPCTL1_HP_OPSTAGE_ENA;
  286. wm8900_write(codec, WM8900_REG_HPCTL1, hpctl1);
  287. /* Clamp the outputs and power down input */
  288. hpctl1 |= WM8900_REG_HPCTL1_HP_CLAMP_IP |
  289. WM8900_REG_HPCTL1_HP_CLAMP_OP;
  290. hpctl1 &= ~WM8900_REG_HPCTL1_HP_IPSTAGE_ENA;
  291. wm8900_write(codec, WM8900_REG_HPCTL1, hpctl1);
  292. break;
  293. case SND_SOC_DAPM_POST_PMD:
  294. /* Disable everything */
  295. wm8900_write(codec, WM8900_REG_HPCTL1, 0);
  296. break;
  297. default:
  298. BUG();
  299. }
  300. return 0;
  301. }
  302. static const DECLARE_TLV_DB_SCALE(out_pga_tlv, -5700, 100, 0);
  303. static const DECLARE_TLV_DB_SCALE(out_mix_tlv, -1500, 300, 0);
  304. static const DECLARE_TLV_DB_SCALE(in_boost_tlv, -1200, 600, 0);
  305. static const DECLARE_TLV_DB_SCALE(in_pga_tlv, -1200, 100, 0);
  306. static const DECLARE_TLV_DB_SCALE(dac_boost_tlv, 0, 600, 0);
  307. static const DECLARE_TLV_DB_SCALE(dac_tlv, -7200, 75, 1);
  308. static const DECLARE_TLV_DB_SCALE(adc_svol_tlv, -3600, 300, 0);
  309. static const DECLARE_TLV_DB_SCALE(adc_tlv, -7200, 75, 1);
  310. static const char *mic_bias_level_txt[] = { "0.9*AVDD", "0.65*AVDD" };
  311. static const struct soc_enum mic_bias_level =
  312. SOC_ENUM_SINGLE(WM8900_REG_INCTL, 8, 2, mic_bias_level_txt);
  313. static const char *dac_mute_rate_txt[] = { "Fast", "Slow" };
  314. static const struct soc_enum dac_mute_rate =
  315. SOC_ENUM_SINGLE(WM8900_REG_DACCTRL, 7, 2, dac_mute_rate_txt);
  316. static const char *dac_deemphasis_txt[] = {
  317. "Disabled", "32kHz", "44.1kHz", "48kHz"
  318. };
  319. static const struct soc_enum dac_deemphasis =
  320. SOC_ENUM_SINGLE(WM8900_REG_DACCTRL, 4, 4, dac_deemphasis_txt);
  321. static const char *adc_hpf_cut_txt[] = {
  322. "Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"
  323. };
  324. static const struct soc_enum adc_hpf_cut =
  325. SOC_ENUM_SINGLE(WM8900_REG_ADCCTRL, 5, 4, adc_hpf_cut_txt);
  326. static const char *lr_txt[] = {
  327. "Left", "Right"
  328. };
  329. static const struct soc_enum aifl_src =
  330. SOC_ENUM_SINGLE(WM8900_REG_AUDIO1, 15, 2, lr_txt);
  331. static const struct soc_enum aifr_src =
  332. SOC_ENUM_SINGLE(WM8900_REG_AUDIO1, 14, 2, lr_txt);
  333. static const struct soc_enum dacl_src =
  334. SOC_ENUM_SINGLE(WM8900_REG_AUDIO2, 15, 2, lr_txt);
  335. static const struct soc_enum dacr_src =
  336. SOC_ENUM_SINGLE(WM8900_REG_AUDIO2, 14, 2, lr_txt);
  337. static const char *sidetone_txt[] = {
  338. "Disabled", "Left ADC", "Right ADC"
  339. };
  340. static const struct soc_enum dacl_sidetone =
  341. SOC_ENUM_SINGLE(WM8900_REG_SIDETONE, 2, 3, sidetone_txt);
  342. static const struct soc_enum dacr_sidetone =
  343. SOC_ENUM_SINGLE(WM8900_REG_SIDETONE, 0, 3, sidetone_txt);
  344. static const struct snd_kcontrol_new wm8900_snd_controls[] = {
  345. SOC_ENUM("Mic Bias Level", mic_bias_level),
  346. SOC_SINGLE_TLV("Left Input PGA Volume", WM8900_REG_LINVOL, 0, 31, 0,
  347. in_pga_tlv),
  348. SOC_SINGLE("Left Input PGA Switch", WM8900_REG_LINVOL, 6, 1, 1),
  349. SOC_SINGLE("Left Input PGA ZC Switch", WM8900_REG_LINVOL, 7, 1, 0),
  350. SOC_SINGLE_TLV("Right Input PGA Volume", WM8900_REG_RINVOL, 0, 31, 0,
  351. in_pga_tlv),
  352. SOC_SINGLE("Right Input PGA Switch", WM8900_REG_RINVOL, 6, 1, 1),
  353. SOC_SINGLE("Right Input PGA ZC Switch", WM8900_REG_RINVOL, 7, 1, 0),
  354. SOC_SINGLE("DAC Soft Mute Switch", WM8900_REG_DACCTRL, 6, 1, 1),
  355. SOC_ENUM("DAC Mute Rate", dac_mute_rate),
  356. SOC_SINGLE("DAC Mono Switch", WM8900_REG_DACCTRL, 9, 1, 0),
  357. SOC_ENUM("DAC Deemphasis", dac_deemphasis),
  358. SOC_SINGLE("DAC Sloping Stopband Filter Switch", WM8900_REG_DACCTRL, 8, 1, 0),
  359. SOC_SINGLE("DAC Sigma-Delta Modulator Clock Switch", WM8900_REG_DACCTRL,
  360. 12, 1, 0),
  361. SOC_SINGLE("ADC HPF Switch", WM8900_REG_ADCCTRL, 8, 1, 0),
  362. SOC_ENUM("ADC HPF Cut-Off", adc_hpf_cut),
  363. SOC_DOUBLE("ADC Invert Switch", WM8900_REG_ADCCTRL, 1, 0, 1, 0),
  364. SOC_SINGLE_TLV("Left ADC Sidetone Volume", WM8900_REG_SIDETONE, 9, 12, 0,
  365. adc_svol_tlv),
  366. SOC_SINGLE_TLV("Right ADC Sidetone Volume", WM8900_REG_SIDETONE, 5, 12, 0,
  367. adc_svol_tlv),
  368. SOC_ENUM("Left Digital Audio Source", aifl_src),
  369. SOC_ENUM("Right Digital Audio Source", aifr_src),
  370. SOC_SINGLE_TLV("DAC Input Boost Volume", WM8900_REG_AUDIO2, 10, 4, 0,
  371. dac_boost_tlv),
  372. SOC_ENUM("Left DAC Source", dacl_src),
  373. SOC_ENUM("Right DAC Source", dacr_src),
  374. SOC_ENUM("Left DAC Sidetone", dacl_sidetone),
  375. SOC_ENUM("Right DAC Sidetone", dacr_sidetone),
  376. SOC_DOUBLE("DAC Invert Switch", WM8900_REG_DACCTRL, 1, 0, 1, 0),
  377. SOC_DOUBLE_R_TLV("Digital Playback Volume",
  378. WM8900_REG_LDAC_DV, WM8900_REG_RDAC_DV,
  379. 1, 96, 0, dac_tlv),
  380. SOC_DOUBLE_R_TLV("Digital Capture Volume",
  381. WM8900_REG_LADC_DV, WM8900_REG_RADC_DV, 1, 119, 0, adc_tlv),
  382. SOC_SINGLE_TLV("LINPUT3 Bypass Volume", WM8900_REG_LOUTMIXCTL1, 4, 7, 0,
  383. out_mix_tlv),
  384. SOC_SINGLE_TLV("RINPUT3 Bypass Volume", WM8900_REG_ROUTMIXCTL1, 4, 7, 0,
  385. out_mix_tlv),
  386. SOC_SINGLE_TLV("Left AUX Bypass Volume", WM8900_REG_AUXOUT_CTL, 4, 7, 0,
  387. out_mix_tlv),
  388. SOC_SINGLE_TLV("Right AUX Bypass Volume", WM8900_REG_AUXOUT_CTL, 0, 7, 0,
  389. out_mix_tlv),
  390. SOC_SINGLE_TLV("LeftIn to RightOut Mixer Volume", WM8900_REG_BYPASS1, 0, 7, 0,
  391. out_mix_tlv),
  392. SOC_SINGLE_TLV("LeftIn to LeftOut Mixer Volume", WM8900_REG_BYPASS1, 4, 7, 0,
  393. out_mix_tlv),
  394. SOC_SINGLE_TLV("RightIn to LeftOut Mixer Volume", WM8900_REG_BYPASS2, 0, 7, 0,
  395. out_mix_tlv),
  396. SOC_SINGLE_TLV("RightIn to RightOut Mixer Volume", WM8900_REG_BYPASS2, 4, 7, 0,
  397. out_mix_tlv),
  398. SOC_SINGLE_TLV("IN2L Boost Volume", WM8900_REG_INBOOSTMIX1, 0, 3, 0,
  399. in_boost_tlv),
  400. SOC_SINGLE_TLV("IN3L Boost Volume", WM8900_REG_INBOOSTMIX1, 4, 3, 0,
  401. in_boost_tlv),
  402. SOC_SINGLE_TLV("IN2R Boost Volume", WM8900_REG_INBOOSTMIX2, 0, 3, 0,
  403. in_boost_tlv),
  404. SOC_SINGLE_TLV("IN3R Boost Volume", WM8900_REG_INBOOSTMIX2, 4, 3, 0,
  405. in_boost_tlv),
  406. SOC_SINGLE_TLV("Left AUX Boost Volume", WM8900_REG_AUXBOOST, 4, 3, 0,
  407. in_boost_tlv),
  408. SOC_SINGLE_TLV("Right AUX Boost Volume", WM8900_REG_AUXBOOST, 0, 3, 0,
  409. in_boost_tlv),
  410. SOC_DOUBLE_R_TLV("LINEOUT1 Volume", WM8900_REG_LOUT1CTL, WM8900_REG_ROUT1CTL,
  411. 0, 63, 0, out_pga_tlv),
  412. SOC_DOUBLE_R("LINEOUT1 Switch", WM8900_REG_LOUT1CTL, WM8900_REG_ROUT1CTL,
  413. 6, 1, 1),
  414. SOC_DOUBLE_R("LINEOUT1 ZC Switch", WM8900_REG_LOUT1CTL, WM8900_REG_ROUT1CTL,
  415. 7, 1, 0),
  416. SOC_DOUBLE_R_TLV("LINEOUT2 Volume",
  417. WM8900_REG_LOUT2CTL, WM8900_REG_ROUT2CTL,
  418. 0, 63, 0, out_pga_tlv),
  419. SOC_DOUBLE_R("LINEOUT2 Switch",
  420. WM8900_REG_LOUT2CTL, WM8900_REG_ROUT2CTL, 6, 1, 1),
  421. SOC_DOUBLE_R("LINEOUT2 ZC Switch",
  422. WM8900_REG_LOUT2CTL, WM8900_REG_ROUT2CTL, 7, 1, 0),
  423. SOC_SINGLE("LINEOUT2 LP -12dB", WM8900_REG_LOUTMIXCTL1,
  424. 0, 1, 1),
  425. };
  426. /* add non dapm controls */
  427. static int wm8900_add_controls(struct snd_soc_codec *codec)
  428. {
  429. int err, i;
  430. for (i = 0; i < ARRAY_SIZE(wm8900_snd_controls); i++) {
  431. err = snd_ctl_add(codec->card,
  432. snd_soc_cnew(&wm8900_snd_controls[i],
  433. codec, NULL));
  434. if (err < 0)
  435. return err;
  436. }
  437. return 0;
  438. }
  439. static const struct snd_kcontrol_new wm8900_dapm_loutput2_control =
  440. SOC_DAPM_SINGLE("LINEOUT2L Switch", WM8900_REG_POWER3, 6, 1, 0);
  441. static const struct snd_kcontrol_new wm8900_dapm_routput2_control =
  442. SOC_DAPM_SINGLE("LINEOUT2R Switch", WM8900_REG_POWER3, 5, 1, 0);
  443. static const struct snd_kcontrol_new wm8900_loutmix_controls[] = {
  444. SOC_DAPM_SINGLE("LINPUT3 Bypass Switch", WM8900_REG_LOUTMIXCTL1, 7, 1, 0),
  445. SOC_DAPM_SINGLE("AUX Bypass Switch", WM8900_REG_AUXOUT_CTL, 7, 1, 0),
  446. SOC_DAPM_SINGLE("Left Input Mixer Switch", WM8900_REG_BYPASS1, 7, 1, 0),
  447. SOC_DAPM_SINGLE("Right Input Mixer Switch", WM8900_REG_BYPASS2, 3, 1, 0),
  448. SOC_DAPM_SINGLE("DACL Switch", WM8900_REG_LOUTMIXCTL1, 8, 1, 0),
  449. };
  450. static const struct snd_kcontrol_new wm8900_routmix_controls[] = {
  451. SOC_DAPM_SINGLE("RINPUT3 Bypass Switch", WM8900_REG_ROUTMIXCTL1, 7, 1, 0),
  452. SOC_DAPM_SINGLE("AUX Bypass Switch", WM8900_REG_AUXOUT_CTL, 3, 1, 0),
  453. SOC_DAPM_SINGLE("Left Input Mixer Switch", WM8900_REG_BYPASS1, 3, 1, 0),
  454. SOC_DAPM_SINGLE("Right Input Mixer Switch", WM8900_REG_BYPASS2, 7, 1, 0),
  455. SOC_DAPM_SINGLE("DACR Switch", WM8900_REG_ROUTMIXCTL1, 8, 1, 0),
  456. };
  457. static const struct snd_kcontrol_new wm8900_linmix_controls[] = {
  458. SOC_DAPM_SINGLE("LINPUT2 Switch", WM8900_REG_INBOOSTMIX1, 2, 1, 1),
  459. SOC_DAPM_SINGLE("LINPUT3 Switch", WM8900_REG_INBOOSTMIX1, 6, 1, 1),
  460. SOC_DAPM_SINGLE("AUX Switch", WM8900_REG_AUXBOOST, 6, 1, 1),
  461. SOC_DAPM_SINGLE("Input PGA Switch", WM8900_REG_ADCPATH, 6, 1, 0),
  462. };
  463. static const struct snd_kcontrol_new wm8900_rinmix_controls[] = {
  464. SOC_DAPM_SINGLE("RINPUT2 Switch", WM8900_REG_INBOOSTMIX2, 2, 1, 1),
  465. SOC_DAPM_SINGLE("RINPUT3 Switch", WM8900_REG_INBOOSTMIX2, 6, 1, 1),
  466. SOC_DAPM_SINGLE("AUX Switch", WM8900_REG_AUXBOOST, 2, 1, 1),
  467. SOC_DAPM_SINGLE("Input PGA Switch", WM8900_REG_ADCPATH, 2, 1, 0),
  468. };
  469. static const struct snd_kcontrol_new wm8900_linpga_controls[] = {
  470. SOC_DAPM_SINGLE("LINPUT1 Switch", WM8900_REG_INCTL, 6, 1, 0),
  471. SOC_DAPM_SINGLE("LINPUT2 Switch", WM8900_REG_INCTL, 5, 1, 0),
  472. SOC_DAPM_SINGLE("LINPUT3 Switch", WM8900_REG_INCTL, 4, 1, 0),
  473. };
  474. static const struct snd_kcontrol_new wm8900_rinpga_controls[] = {
  475. SOC_DAPM_SINGLE("RINPUT1 Switch", WM8900_REG_INCTL, 2, 1, 0),
  476. SOC_DAPM_SINGLE("RINPUT2 Switch", WM8900_REG_INCTL, 1, 1, 0),
  477. SOC_DAPM_SINGLE("RINPUT3 Switch", WM8900_REG_INCTL, 0, 1, 0),
  478. };
  479. static const char *wm9700_lp_mux[] = { "Disabled", "Enabled" };
  480. static const struct soc_enum wm8900_lineout2_lp_mux =
  481. SOC_ENUM_SINGLE(WM8900_REG_LOUTMIXCTL1, 1, 2, wm9700_lp_mux);
  482. static const struct snd_kcontrol_new wm8900_lineout2_lp =
  483. SOC_DAPM_ENUM("Route", wm8900_lineout2_lp_mux);
  484. static const struct snd_soc_dapm_widget wm8900_dapm_widgets[] = {
  485. /* Externally visible pins */
  486. SND_SOC_DAPM_OUTPUT("LINEOUT1L"),
  487. SND_SOC_DAPM_OUTPUT("LINEOUT1R"),
  488. SND_SOC_DAPM_OUTPUT("LINEOUT2L"),
  489. SND_SOC_DAPM_OUTPUT("LINEOUT2R"),
  490. SND_SOC_DAPM_OUTPUT("HP_L"),
  491. SND_SOC_DAPM_OUTPUT("HP_R"),
  492. SND_SOC_DAPM_INPUT("RINPUT1"),
  493. SND_SOC_DAPM_INPUT("LINPUT1"),
  494. SND_SOC_DAPM_INPUT("RINPUT2"),
  495. SND_SOC_DAPM_INPUT("LINPUT2"),
  496. SND_SOC_DAPM_INPUT("RINPUT3"),
  497. SND_SOC_DAPM_INPUT("LINPUT3"),
  498. SND_SOC_DAPM_INPUT("AUX"),
  499. SND_SOC_DAPM_VMID("VMID"),
  500. /* Input */
  501. SND_SOC_DAPM_MIXER("Left Input PGA", WM8900_REG_POWER2, 3, 0,
  502. wm8900_linpga_controls,
  503. ARRAY_SIZE(wm8900_linpga_controls)),
  504. SND_SOC_DAPM_MIXER("Right Input PGA", WM8900_REG_POWER2, 2, 0,
  505. wm8900_rinpga_controls,
  506. ARRAY_SIZE(wm8900_rinpga_controls)),
  507. SND_SOC_DAPM_MIXER("Left Input Mixer", WM8900_REG_POWER2, 5, 0,
  508. wm8900_linmix_controls,
  509. ARRAY_SIZE(wm8900_linmix_controls)),
  510. SND_SOC_DAPM_MIXER("Right Input Mixer", WM8900_REG_POWER2, 4, 0,
  511. wm8900_rinmix_controls,
  512. ARRAY_SIZE(wm8900_rinmix_controls)),
  513. SND_SOC_DAPM_MICBIAS("Mic Bias", WM8900_REG_POWER1, 4, 0),
  514. SND_SOC_DAPM_ADC("ADCL", "Left HiFi Capture", WM8900_REG_POWER2, 1, 0),
  515. SND_SOC_DAPM_ADC("ADCR", "Right HiFi Capture", WM8900_REG_POWER2, 0, 0),
  516. /* Output */
  517. SND_SOC_DAPM_DAC("DACL", "Left HiFi Playback", WM8900_REG_POWER3, 1, 0),
  518. SND_SOC_DAPM_DAC("DACR", "Right HiFi Playback", WM8900_REG_POWER3, 0, 0),
  519. SND_SOC_DAPM_PGA_E("Headphone Amplifier", WM8900_REG_POWER3, 7, 0, NULL, 0,
  520. wm8900_hp_event,
  521. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  522. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  523. SND_SOC_DAPM_PGA("LINEOUT1L PGA", WM8900_REG_POWER2, 8, 0, NULL, 0),
  524. SND_SOC_DAPM_PGA("LINEOUT1R PGA", WM8900_REG_POWER2, 7, 0, NULL, 0),
  525. SND_SOC_DAPM_MUX("LINEOUT2 LP", SND_SOC_NOPM, 0, 0, &wm8900_lineout2_lp),
  526. SND_SOC_DAPM_PGA("LINEOUT2L PGA", WM8900_REG_POWER3, 6, 0, NULL, 0),
  527. SND_SOC_DAPM_PGA("LINEOUT2R PGA", WM8900_REG_POWER3, 5, 0, NULL, 0),
  528. SND_SOC_DAPM_MIXER("Left Output Mixer", WM8900_REG_POWER3, 3, 0,
  529. wm8900_loutmix_controls,
  530. ARRAY_SIZE(wm8900_loutmix_controls)),
  531. SND_SOC_DAPM_MIXER("Right Output Mixer", WM8900_REG_POWER3, 2, 0,
  532. wm8900_routmix_controls,
  533. ARRAY_SIZE(wm8900_routmix_controls)),
  534. };
  535. /* Target, Path, Source */
  536. static const struct snd_soc_dapm_route audio_map[] = {
  537. /* Inputs */
  538. {"Left Input PGA", "LINPUT1 Switch", "LINPUT1"},
  539. {"Left Input PGA", "LINPUT2 Switch", "LINPUT2"},
  540. {"Left Input PGA", "LINPUT3 Switch", "LINPUT3"},
  541. {"Right Input PGA", "RINPUT1 Switch", "RINPUT1"},
  542. {"Right Input PGA", "RINPUT2 Switch", "RINPUT2"},
  543. {"Right Input PGA", "RINPUT3 Switch", "RINPUT3"},
  544. {"Left Input Mixer", "LINPUT2 Switch", "LINPUT2"},
  545. {"Left Input Mixer", "LINPUT3 Switch", "LINPUT3"},
  546. {"Left Input Mixer", "AUX Switch", "AUX"},
  547. {"Left Input Mixer", "Input PGA Switch", "Left Input PGA"},
  548. {"Right Input Mixer", "RINPUT2 Switch", "RINPUT2"},
  549. {"Right Input Mixer", "RINPUT3 Switch", "RINPUT3"},
  550. {"Right Input Mixer", "AUX Switch", "AUX"},
  551. {"Right Input Mixer", "Input PGA Switch", "Right Input PGA"},
  552. {"ADCL", NULL, "Left Input Mixer"},
  553. {"ADCR", NULL, "Right Input Mixer"},
  554. /* Outputs */
  555. {"LINEOUT1L", NULL, "LINEOUT1L PGA"},
  556. {"LINEOUT1L PGA", NULL, "Left Output Mixer"},
  557. {"LINEOUT1R", NULL, "LINEOUT1R PGA"},
  558. {"LINEOUT1R PGA", NULL, "Right Output Mixer"},
  559. {"LINEOUT2L PGA", NULL, "Left Output Mixer"},
  560. {"LINEOUT2 LP", "Disabled", "LINEOUT2L PGA"},
  561. {"LINEOUT2 LP", "Enabled", "Left Output Mixer"},
  562. {"LINEOUT2L", NULL, "LINEOUT2 LP"},
  563. {"LINEOUT2R PGA", NULL, "Right Output Mixer"},
  564. {"LINEOUT2 LP", "Disabled", "LINEOUT2R PGA"},
  565. {"LINEOUT2 LP", "Enabled", "Right Output Mixer"},
  566. {"LINEOUT2R", NULL, "LINEOUT2 LP"},
  567. {"Left Output Mixer", "LINPUT3 Bypass Switch", "LINPUT3"},
  568. {"Left Output Mixer", "AUX Bypass Switch", "AUX"},
  569. {"Left Output Mixer", "Left Input Mixer Switch", "Left Input Mixer"},
  570. {"Left Output Mixer", "Right Input Mixer Switch", "Right Input Mixer"},
  571. {"Left Output Mixer", "DACL Switch", "DACL"},
  572. {"Right Output Mixer", "RINPUT3 Bypass Switch", "RINPUT3"},
  573. {"Right Output Mixer", "AUX Bypass Switch", "AUX"},
  574. {"Right Output Mixer", "Left Input Mixer Switch", "Left Input Mixer"},
  575. {"Right Output Mixer", "Right Input Mixer Switch", "Right Input Mixer"},
  576. {"Right Output Mixer", "DACR Switch", "DACR"},
  577. /* Note that the headphone output stage needs to be connected
  578. * externally to LINEOUT2 via DC blocking capacitors. Other
  579. * configurations are not supported.
  580. *
  581. * Note also that left and right headphone paths are treated as a
  582. * mono path.
  583. */
  584. {"Headphone Amplifier", NULL, "LINEOUT2 LP"},
  585. {"Headphone Amplifier", NULL, "LINEOUT2 LP"},
  586. {"HP_L", NULL, "Headphone Amplifier"},
  587. {"HP_R", NULL, "Headphone Amplifier"},
  588. };
  589. static int wm8900_add_widgets(struct snd_soc_codec *codec)
  590. {
  591. snd_soc_dapm_new_controls(codec, wm8900_dapm_widgets,
  592. ARRAY_SIZE(wm8900_dapm_widgets));
  593. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  594. snd_soc_dapm_new_widgets(codec);
  595. return 0;
  596. }
  597. static int wm8900_hw_params(struct snd_pcm_substream *substream,
  598. struct snd_pcm_hw_params *params,
  599. struct snd_soc_dai *dai)
  600. {
  601. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  602. struct snd_soc_device *socdev = rtd->socdev;
  603. struct snd_soc_codec *codec = socdev->codec;
  604. u16 reg;
  605. reg = wm8900_read(codec, WM8900_REG_AUDIO1) & ~0x60;
  606. switch (params_format(params)) {
  607. case SNDRV_PCM_FORMAT_S16_LE:
  608. break;
  609. case SNDRV_PCM_FORMAT_S20_3LE:
  610. reg |= 0x20;
  611. break;
  612. case SNDRV_PCM_FORMAT_S24_LE:
  613. reg |= 0x40;
  614. break;
  615. case SNDRV_PCM_FORMAT_S32_LE:
  616. reg |= 0x60;
  617. break;
  618. default:
  619. return -EINVAL;
  620. }
  621. wm8900_write(codec, WM8900_REG_AUDIO1, reg);
  622. return 0;
  623. }
  624. /* FLL divisors */
  625. struct _fll_div {
  626. u16 fll_ratio;
  627. u16 fllclk_div;
  628. u16 fll_slow_lock_ref;
  629. u16 n;
  630. u16 k;
  631. };
  632. /* The size in bits of the FLL divide multiplied by 10
  633. * to allow rounding later */
  634. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  635. static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
  636. unsigned int Fout)
  637. {
  638. u64 Kpart;
  639. unsigned int K, Ndiv, Nmod, target;
  640. unsigned int div;
  641. BUG_ON(!Fout);
  642. /* The FLL must run at 90-100MHz which is then scaled down to
  643. * the output value by FLLCLK_DIV. */
  644. target = Fout;
  645. div = 1;
  646. while (target < 90000000) {
  647. div *= 2;
  648. target *= 2;
  649. }
  650. if (target > 100000000)
  651. printk(KERN_WARNING "wm8900: FLL rate %d out of range, Fref=%d"
  652. " Fout=%d\n", target, Fref, Fout);
  653. if (div > 32) {
  654. printk(KERN_ERR "wm8900: Invalid FLL division rate %u, "
  655. "Fref=%d, Fout=%d, target=%d\n",
  656. div, Fref, Fout, target);
  657. return -EINVAL;
  658. }
  659. fll_div->fllclk_div = div >> 2;
  660. if (Fref < 48000)
  661. fll_div->fll_slow_lock_ref = 1;
  662. else
  663. fll_div->fll_slow_lock_ref = 0;
  664. Ndiv = target / Fref;
  665. if (Fref < 1000000)
  666. fll_div->fll_ratio = 8;
  667. else
  668. fll_div->fll_ratio = 1;
  669. fll_div->n = Ndiv / fll_div->fll_ratio;
  670. Nmod = (target / fll_div->fll_ratio) % Fref;
  671. /* Calculate fractional part - scale up so we can round. */
  672. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  673. do_div(Kpart, Fref);
  674. K = Kpart & 0xFFFFFFFF;
  675. if ((K % 10) >= 5)
  676. K += 5;
  677. /* Move down to proper range now rounding is done */
  678. fll_div->k = K / 10;
  679. BUG_ON(target != Fout * (fll_div->fllclk_div << 2));
  680. BUG_ON(!K && target != Fref * fll_div->fll_ratio * fll_div->n);
  681. return 0;
  682. }
  683. static int wm8900_set_fll(struct snd_soc_codec *codec,
  684. int fll_id, unsigned int freq_in, unsigned int freq_out)
  685. {
  686. struct wm8900_priv *wm8900 = codec->private_data;
  687. struct _fll_div fll_div;
  688. unsigned int reg;
  689. if (wm8900->fll_in == freq_in && wm8900->fll_out == freq_out)
  690. return 0;
  691. /* The digital side should be disabled during any change. */
  692. reg = wm8900_read(codec, WM8900_REG_POWER1);
  693. wm8900_write(codec, WM8900_REG_POWER1,
  694. reg & (~WM8900_REG_POWER1_FLL_ENA));
  695. /* Disable the FLL? */
  696. if (!freq_in || !freq_out) {
  697. reg = wm8900_read(codec, WM8900_REG_CLOCKING1);
  698. wm8900_write(codec, WM8900_REG_CLOCKING1,
  699. reg & (~WM8900_REG_CLOCKING1_MCLK_SRC));
  700. reg = wm8900_read(codec, WM8900_REG_FLLCTL1);
  701. wm8900_write(codec, WM8900_REG_FLLCTL1,
  702. reg & (~WM8900_REG_FLLCTL1_OSC_ENA));
  703. wm8900->fll_in = freq_in;
  704. wm8900->fll_out = freq_out;
  705. return 0;
  706. }
  707. if (fll_factors(&fll_div, freq_in, freq_out) != 0)
  708. goto reenable;
  709. wm8900->fll_in = freq_in;
  710. wm8900->fll_out = freq_out;
  711. /* The osclilator *MUST* be enabled before we enable the
  712. * digital circuit. */
  713. wm8900_write(codec, WM8900_REG_FLLCTL1,
  714. fll_div.fll_ratio | WM8900_REG_FLLCTL1_OSC_ENA);
  715. wm8900_write(codec, WM8900_REG_FLLCTL4, fll_div.n >> 5);
  716. wm8900_write(codec, WM8900_REG_FLLCTL5,
  717. (fll_div.fllclk_div << 6) | (fll_div.n & 0x1f));
  718. if (fll_div.k) {
  719. wm8900_write(codec, WM8900_REG_FLLCTL2,
  720. (fll_div.k >> 8) | 0x100);
  721. wm8900_write(codec, WM8900_REG_FLLCTL3, fll_div.k & 0xff);
  722. } else
  723. wm8900_write(codec, WM8900_REG_FLLCTL2, 0);
  724. if (fll_div.fll_slow_lock_ref)
  725. wm8900_write(codec, WM8900_REG_FLLCTL6,
  726. WM8900_REG_FLLCTL6_FLL_SLOW_LOCK_REF);
  727. else
  728. wm8900_write(codec, WM8900_REG_FLLCTL6, 0);
  729. reg = wm8900_read(codec, WM8900_REG_POWER1);
  730. wm8900_write(codec, WM8900_REG_POWER1,
  731. reg | WM8900_REG_POWER1_FLL_ENA);
  732. reenable:
  733. reg = wm8900_read(codec, WM8900_REG_CLOCKING1);
  734. wm8900_write(codec, WM8900_REG_CLOCKING1,
  735. reg | WM8900_REG_CLOCKING1_MCLK_SRC);
  736. return 0;
  737. }
  738. static int wm8900_set_dai_pll(struct snd_soc_dai *codec_dai,
  739. int pll_id, unsigned int freq_in, unsigned int freq_out)
  740. {
  741. return wm8900_set_fll(codec_dai->codec, pll_id, freq_in, freq_out);
  742. }
  743. static int wm8900_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  744. int div_id, int div)
  745. {
  746. struct snd_soc_codec *codec = codec_dai->codec;
  747. unsigned int reg;
  748. switch (div_id) {
  749. case WM8900_BCLK_DIV:
  750. reg = wm8900_read(codec, WM8900_REG_CLOCKING1);
  751. wm8900_write(codec, WM8900_REG_CLOCKING1,
  752. div | (reg & WM8900_REG_CLOCKING1_BCLK_MASK));
  753. break;
  754. case WM8900_OPCLK_DIV:
  755. reg = wm8900_read(codec, WM8900_REG_CLOCKING1);
  756. wm8900_write(codec, WM8900_REG_CLOCKING1,
  757. div | (reg & WM8900_REG_CLOCKING1_OPCLK_MASK));
  758. break;
  759. case WM8900_DAC_LRCLK:
  760. reg = wm8900_read(codec, WM8900_REG_AUDIO4);
  761. wm8900_write(codec, WM8900_REG_AUDIO4,
  762. div | (reg & WM8900_LRC_MASK));
  763. break;
  764. case WM8900_ADC_LRCLK:
  765. reg = wm8900_read(codec, WM8900_REG_AUDIO3);
  766. wm8900_write(codec, WM8900_REG_AUDIO3,
  767. div | (reg & WM8900_LRC_MASK));
  768. break;
  769. case WM8900_DAC_CLKDIV:
  770. reg = wm8900_read(codec, WM8900_REG_CLOCKING2);
  771. wm8900_write(codec, WM8900_REG_CLOCKING2,
  772. div | (reg & WM8900_REG_CLOCKING2_DAC_CLKDIV));
  773. break;
  774. case WM8900_ADC_CLKDIV:
  775. reg = wm8900_read(codec, WM8900_REG_CLOCKING2);
  776. wm8900_write(codec, WM8900_REG_CLOCKING2,
  777. div | (reg & WM8900_REG_CLOCKING2_ADC_CLKDIV));
  778. break;
  779. case WM8900_LRCLK_MODE:
  780. reg = wm8900_read(codec, WM8900_REG_DACCTRL);
  781. wm8900_write(codec, WM8900_REG_DACCTRL,
  782. div | (reg & WM8900_REG_DACCTRL_AIF_LRCLKRATE));
  783. break;
  784. default:
  785. return -EINVAL;
  786. }
  787. return 0;
  788. }
  789. static int wm8900_set_dai_fmt(struct snd_soc_dai *codec_dai,
  790. unsigned int fmt)
  791. {
  792. struct snd_soc_codec *codec = codec_dai->codec;
  793. unsigned int clocking1, aif1, aif3, aif4;
  794. clocking1 = wm8900_read(codec, WM8900_REG_CLOCKING1);
  795. aif1 = wm8900_read(codec, WM8900_REG_AUDIO1);
  796. aif3 = wm8900_read(codec, WM8900_REG_AUDIO3);
  797. aif4 = wm8900_read(codec, WM8900_REG_AUDIO4);
  798. /* set master/slave audio interface */
  799. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  800. case SND_SOC_DAIFMT_CBS_CFS:
  801. clocking1 &= ~WM8900_REG_CLOCKING1_BCLK_DIR;
  802. aif3 &= ~WM8900_REG_AUDIO3_ADCLRC_DIR;
  803. aif4 &= ~WM8900_REG_AUDIO4_DACLRC_DIR;
  804. break;
  805. case SND_SOC_DAIFMT_CBS_CFM:
  806. clocking1 &= ~WM8900_REG_CLOCKING1_BCLK_DIR;
  807. aif3 |= WM8900_REG_AUDIO3_ADCLRC_DIR;
  808. aif4 |= WM8900_REG_AUDIO4_DACLRC_DIR;
  809. break;
  810. case SND_SOC_DAIFMT_CBM_CFM:
  811. clocking1 |= WM8900_REG_CLOCKING1_BCLK_DIR;
  812. aif3 |= WM8900_REG_AUDIO3_ADCLRC_DIR;
  813. aif4 |= WM8900_REG_AUDIO4_DACLRC_DIR;
  814. break;
  815. case SND_SOC_DAIFMT_CBM_CFS:
  816. clocking1 |= WM8900_REG_CLOCKING1_BCLK_DIR;
  817. aif3 &= ~WM8900_REG_AUDIO3_ADCLRC_DIR;
  818. aif4 &= ~WM8900_REG_AUDIO4_DACLRC_DIR;
  819. break;
  820. default:
  821. return -EINVAL;
  822. }
  823. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  824. case SND_SOC_DAIFMT_DSP_A:
  825. aif1 |= WM8900_REG_AUDIO1_AIF_FMT_MASK;
  826. aif1 &= ~WM8900_REG_AUDIO1_LRCLK_INV;
  827. break;
  828. case SND_SOC_DAIFMT_DSP_B:
  829. aif1 |= WM8900_REG_AUDIO1_AIF_FMT_MASK;
  830. aif1 |= WM8900_REG_AUDIO1_LRCLK_INV;
  831. break;
  832. case SND_SOC_DAIFMT_I2S:
  833. aif1 &= ~WM8900_REG_AUDIO1_AIF_FMT_MASK;
  834. aif1 |= 0x10;
  835. break;
  836. case SND_SOC_DAIFMT_RIGHT_J:
  837. aif1 &= ~WM8900_REG_AUDIO1_AIF_FMT_MASK;
  838. break;
  839. case SND_SOC_DAIFMT_LEFT_J:
  840. aif1 &= ~WM8900_REG_AUDIO1_AIF_FMT_MASK;
  841. aif1 |= 0x8;
  842. break;
  843. default:
  844. return -EINVAL;
  845. }
  846. /* Clock inversion */
  847. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  848. case SND_SOC_DAIFMT_DSP_A:
  849. case SND_SOC_DAIFMT_DSP_B:
  850. /* frame inversion not valid for DSP modes */
  851. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  852. case SND_SOC_DAIFMT_NB_NF:
  853. aif1 &= ~WM8900_REG_AUDIO1_BCLK_INV;
  854. break;
  855. case SND_SOC_DAIFMT_IB_NF:
  856. aif1 |= WM8900_REG_AUDIO1_BCLK_INV;
  857. break;
  858. default:
  859. return -EINVAL;
  860. }
  861. break;
  862. case SND_SOC_DAIFMT_I2S:
  863. case SND_SOC_DAIFMT_RIGHT_J:
  864. case SND_SOC_DAIFMT_LEFT_J:
  865. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  866. case SND_SOC_DAIFMT_NB_NF:
  867. aif1 &= ~WM8900_REG_AUDIO1_BCLK_INV;
  868. aif1 &= ~WM8900_REG_AUDIO1_LRCLK_INV;
  869. break;
  870. case SND_SOC_DAIFMT_IB_IF:
  871. aif1 |= WM8900_REG_AUDIO1_BCLK_INV;
  872. aif1 |= WM8900_REG_AUDIO1_LRCLK_INV;
  873. break;
  874. case SND_SOC_DAIFMT_IB_NF:
  875. aif1 |= WM8900_REG_AUDIO1_BCLK_INV;
  876. aif1 &= ~WM8900_REG_AUDIO1_LRCLK_INV;
  877. break;
  878. case SND_SOC_DAIFMT_NB_IF:
  879. aif1 &= ~WM8900_REG_AUDIO1_BCLK_INV;
  880. aif1 |= WM8900_REG_AUDIO1_LRCLK_INV;
  881. break;
  882. default:
  883. return -EINVAL;
  884. }
  885. break;
  886. default:
  887. return -EINVAL;
  888. }
  889. wm8900_write(codec, WM8900_REG_CLOCKING1, clocking1);
  890. wm8900_write(codec, WM8900_REG_AUDIO1, aif1);
  891. wm8900_write(codec, WM8900_REG_AUDIO3, aif3);
  892. wm8900_write(codec, WM8900_REG_AUDIO4, aif4);
  893. return 0;
  894. }
  895. static int wm8900_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  896. {
  897. struct snd_soc_codec *codec = codec_dai->codec;
  898. u16 reg;
  899. reg = wm8900_read(codec, WM8900_REG_DACCTRL);
  900. if (mute)
  901. reg |= WM8900_REG_DACCTRL_MUTE;
  902. else
  903. reg &= ~WM8900_REG_DACCTRL_MUTE;
  904. wm8900_write(codec, WM8900_REG_DACCTRL, reg);
  905. return 0;
  906. }
  907. #define WM8900_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
  908. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |\
  909. SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000)
  910. #define WM8900_PCM_FORMATS \
  911. (SNDRV_PCM_FORMAT_S16_LE | SNDRV_PCM_FORMAT_S20_3LE | \
  912. SNDRV_PCM_FORMAT_S24_LE)
  913. struct snd_soc_dai wm8900_dai = {
  914. .name = "WM8900 HiFi",
  915. .playback = {
  916. .stream_name = "HiFi Playback",
  917. .channels_min = 1,
  918. .channels_max = 2,
  919. .rates = WM8900_RATES,
  920. .formats = WM8900_PCM_FORMATS,
  921. },
  922. .capture = {
  923. .stream_name = "HiFi Capture",
  924. .channels_min = 1,
  925. .channels_max = 2,
  926. .rates = WM8900_RATES,
  927. .formats = WM8900_PCM_FORMATS,
  928. },
  929. .ops = {
  930. .hw_params = wm8900_hw_params,
  931. .set_clkdiv = wm8900_set_dai_clkdiv,
  932. .set_pll = wm8900_set_dai_pll,
  933. .set_fmt = wm8900_set_dai_fmt,
  934. .digital_mute = wm8900_digital_mute,
  935. },
  936. };
  937. EXPORT_SYMBOL_GPL(wm8900_dai);
  938. static int wm8900_set_bias_level(struct snd_soc_codec *codec,
  939. enum snd_soc_bias_level level)
  940. {
  941. u16 reg;
  942. switch (level) {
  943. case SND_SOC_BIAS_ON:
  944. /* Enable thermal shutdown */
  945. reg = wm8900_read(codec, WM8900_REG_GPIO);
  946. wm8900_write(codec, WM8900_REG_GPIO,
  947. reg | WM8900_REG_GPIO_TEMP_ENA);
  948. reg = wm8900_read(codec, WM8900_REG_ADDCTL);
  949. wm8900_write(codec, WM8900_REG_ADDCTL,
  950. reg | WM8900_REG_ADDCTL_TEMP_SD);
  951. break;
  952. case SND_SOC_BIAS_PREPARE:
  953. break;
  954. case SND_SOC_BIAS_STANDBY:
  955. /* Charge capacitors if initial power up */
  956. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  957. /* STARTUP_BIAS_ENA on */
  958. wm8900_write(codec, WM8900_REG_POWER1,
  959. WM8900_REG_POWER1_STARTUP_BIAS_ENA);
  960. /* Startup bias mode */
  961. wm8900_write(codec, WM8900_REG_ADDCTL,
  962. WM8900_REG_ADDCTL_BIAS_SRC |
  963. WM8900_REG_ADDCTL_VMID_SOFTST);
  964. /* VMID 2x50k */
  965. wm8900_write(codec, WM8900_REG_POWER1,
  966. WM8900_REG_POWER1_STARTUP_BIAS_ENA | 0x1);
  967. /* Allow capacitors to charge */
  968. schedule_timeout_interruptible(msecs_to_jiffies(400));
  969. /* Enable bias */
  970. wm8900_write(codec, WM8900_REG_POWER1,
  971. WM8900_REG_POWER1_STARTUP_BIAS_ENA |
  972. WM8900_REG_POWER1_BIAS_ENA | 0x1);
  973. wm8900_write(codec, WM8900_REG_ADDCTL, 0);
  974. wm8900_write(codec, WM8900_REG_POWER1,
  975. WM8900_REG_POWER1_BIAS_ENA | 0x1);
  976. }
  977. reg = wm8900_read(codec, WM8900_REG_POWER1);
  978. wm8900_write(codec, WM8900_REG_POWER1,
  979. (reg & WM8900_REG_POWER1_FLL_ENA) |
  980. WM8900_REG_POWER1_BIAS_ENA | 0x1);
  981. wm8900_write(codec, WM8900_REG_POWER2,
  982. WM8900_REG_POWER2_SYSCLK_ENA);
  983. wm8900_write(codec, WM8900_REG_POWER3, 0);
  984. break;
  985. case SND_SOC_BIAS_OFF:
  986. /* Startup bias enable */
  987. reg = wm8900_read(codec, WM8900_REG_POWER1);
  988. wm8900_write(codec, WM8900_REG_POWER1,
  989. reg & WM8900_REG_POWER1_STARTUP_BIAS_ENA);
  990. wm8900_write(codec, WM8900_REG_ADDCTL,
  991. WM8900_REG_ADDCTL_BIAS_SRC |
  992. WM8900_REG_ADDCTL_VMID_SOFTST);
  993. /* Discharge caps */
  994. wm8900_write(codec, WM8900_REG_POWER1,
  995. WM8900_REG_POWER1_STARTUP_BIAS_ENA);
  996. schedule_timeout_interruptible(msecs_to_jiffies(500));
  997. /* Remove clamp */
  998. wm8900_write(codec, WM8900_REG_HPCTL1, 0);
  999. /* Power down */
  1000. wm8900_write(codec, WM8900_REG_ADDCTL, 0);
  1001. wm8900_write(codec, WM8900_REG_POWER1, 0);
  1002. wm8900_write(codec, WM8900_REG_POWER2, 0);
  1003. wm8900_write(codec, WM8900_REG_POWER3, 0);
  1004. /* Need to let things settle before stopping the clock
  1005. * to ensure that restart works, see "Stopping the
  1006. * master clock" in the datasheet. */
  1007. schedule_timeout_interruptible(msecs_to_jiffies(1));
  1008. wm8900_write(codec, WM8900_REG_POWER2,
  1009. WM8900_REG_POWER2_SYSCLK_ENA);
  1010. break;
  1011. }
  1012. codec->bias_level = level;
  1013. return 0;
  1014. }
  1015. static int wm8900_suspend(struct platform_device *pdev, pm_message_t state)
  1016. {
  1017. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1018. struct snd_soc_codec *codec = socdev->codec;
  1019. struct wm8900_priv *wm8900 = codec->private_data;
  1020. int fll_out = wm8900->fll_out;
  1021. int fll_in = wm8900->fll_in;
  1022. int ret;
  1023. /* Stop the FLL in an orderly fashion */
  1024. ret = wm8900_set_fll(codec, 0, 0, 0);
  1025. if (ret != 0) {
  1026. dev_err(&pdev->dev, "Failed to stop FLL\n");
  1027. return ret;
  1028. }
  1029. wm8900->fll_out = fll_out;
  1030. wm8900->fll_in = fll_in;
  1031. wm8900_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1032. return 0;
  1033. }
  1034. static int wm8900_resume(struct platform_device *pdev)
  1035. {
  1036. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1037. struct snd_soc_codec *codec = socdev->codec;
  1038. struct wm8900_priv *wm8900 = codec->private_data;
  1039. u16 *cache;
  1040. int i, ret;
  1041. cache = kmemdup(codec->reg_cache, sizeof(wm8900_reg_defaults),
  1042. GFP_KERNEL);
  1043. wm8900_reset(codec);
  1044. wm8900_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1045. /* Restart the FLL? */
  1046. if (wm8900->fll_out) {
  1047. int fll_out = wm8900->fll_out;
  1048. int fll_in = wm8900->fll_in;
  1049. wm8900->fll_in = 0;
  1050. wm8900->fll_out = 0;
  1051. ret = wm8900_set_fll(codec, 0, fll_in, fll_out);
  1052. if (ret != 0) {
  1053. dev_err(&pdev->dev, "Failed to restart FLL\n");
  1054. return ret;
  1055. }
  1056. }
  1057. if (cache) {
  1058. for (i = 0; i < WM8900_MAXREG; i++)
  1059. wm8900_write(codec, i, cache[i]);
  1060. kfree(cache);
  1061. } else
  1062. dev_err(&pdev->dev, "Unable to allocate register cache\n");
  1063. return 0;
  1064. }
  1065. static struct snd_soc_codec *wm8900_codec;
  1066. static int wm8900_i2c_probe(struct i2c_client *i2c,
  1067. const struct i2c_device_id *id)
  1068. {
  1069. struct wm8900_priv *wm8900;
  1070. struct snd_soc_codec *codec;
  1071. unsigned int reg;
  1072. int ret;
  1073. wm8900 = kzalloc(sizeof(struct wm8900_priv), GFP_KERNEL);
  1074. if (wm8900 == NULL)
  1075. return -ENOMEM;
  1076. codec = &wm8900->codec;
  1077. codec->private_data = wm8900;
  1078. codec->reg_cache = &wm8900->reg_cache[0];
  1079. codec->reg_cache_size = WM8900_MAXREG;
  1080. mutex_init(&codec->mutex);
  1081. INIT_LIST_HEAD(&codec->dapm_widgets);
  1082. INIT_LIST_HEAD(&codec->dapm_paths);
  1083. codec->name = "WM8900";
  1084. codec->owner = THIS_MODULE;
  1085. codec->read = wm8900_read;
  1086. codec->write = wm8900_write;
  1087. codec->dai = &wm8900_dai;
  1088. codec->num_dai = 1;
  1089. codec->hw_write = (hw_write_t)i2c_master_send;
  1090. codec->control_data = i2c;
  1091. codec->set_bias_level = wm8900_set_bias_level;
  1092. codec->dev = &i2c->dev;
  1093. reg = wm8900_read(codec, WM8900_REG_ID);
  1094. if (reg != 0x8900) {
  1095. dev_err(&i2c->dev, "Device is not a WM8900 - ID %x\n", reg);
  1096. ret = -ENODEV;
  1097. goto err;
  1098. }
  1099. /* Read back from the chip */
  1100. reg = wm8900_chip_read(codec, WM8900_REG_POWER1);
  1101. reg = (reg >> 12) & 0xf;
  1102. dev_info(&i2c->dev, "WM8900 revision %d\n", reg);
  1103. wm8900_reset(codec);
  1104. /* Turn the chip on */
  1105. wm8900_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1106. /* Latch the volume update bits */
  1107. wm8900_write(codec, WM8900_REG_LINVOL,
  1108. wm8900_read(codec, WM8900_REG_LINVOL) | 0x100);
  1109. wm8900_write(codec, WM8900_REG_RINVOL,
  1110. wm8900_read(codec, WM8900_REG_RINVOL) | 0x100);
  1111. wm8900_write(codec, WM8900_REG_LOUT1CTL,
  1112. wm8900_read(codec, WM8900_REG_LOUT1CTL) | 0x100);
  1113. wm8900_write(codec, WM8900_REG_ROUT1CTL,
  1114. wm8900_read(codec, WM8900_REG_ROUT1CTL) | 0x100);
  1115. wm8900_write(codec, WM8900_REG_LOUT2CTL,
  1116. wm8900_read(codec, WM8900_REG_LOUT2CTL) | 0x100);
  1117. wm8900_write(codec, WM8900_REG_ROUT2CTL,
  1118. wm8900_read(codec, WM8900_REG_ROUT2CTL) | 0x100);
  1119. wm8900_write(codec, WM8900_REG_LDAC_DV,
  1120. wm8900_read(codec, WM8900_REG_LDAC_DV) | 0x100);
  1121. wm8900_write(codec, WM8900_REG_RDAC_DV,
  1122. wm8900_read(codec, WM8900_REG_RDAC_DV) | 0x100);
  1123. wm8900_write(codec, WM8900_REG_LADC_DV,
  1124. wm8900_read(codec, WM8900_REG_LADC_DV) | 0x100);
  1125. wm8900_write(codec, WM8900_REG_RADC_DV,
  1126. wm8900_read(codec, WM8900_REG_RADC_DV) | 0x100);
  1127. /* Set the DAC and mixer output bias */
  1128. wm8900_write(codec, WM8900_REG_OUTBIASCTL, 0x81);
  1129. wm8900_dai.dev = &i2c->dev;
  1130. wm8900_codec = codec;
  1131. ret = snd_soc_register_codec(codec);
  1132. if (ret != 0) {
  1133. dev_err(&i2c->dev, "Failed to register codec: %d\n", ret);
  1134. goto err;
  1135. }
  1136. ret = snd_soc_register_dai(&wm8900_dai);
  1137. if (ret != 0) {
  1138. dev_err(&i2c->dev, "Failed to register DAI: %d\n", ret);
  1139. goto err_codec;
  1140. }
  1141. return ret;
  1142. err_codec:
  1143. snd_soc_unregister_codec(codec);
  1144. err:
  1145. kfree(wm8900);
  1146. wm8900_codec = NULL;
  1147. return ret;
  1148. }
  1149. static int wm8900_i2c_remove(struct i2c_client *client)
  1150. {
  1151. snd_soc_unregister_dai(&wm8900_dai);
  1152. snd_soc_unregister_codec(wm8900_codec);
  1153. wm8900_set_bias_level(wm8900_codec, SND_SOC_BIAS_OFF);
  1154. wm8900_dai.dev = NULL;
  1155. kfree(wm8900_codec->private_data);
  1156. wm8900_codec = NULL;
  1157. return 0;
  1158. }
  1159. static const struct i2c_device_id wm8900_i2c_id[] = {
  1160. { "wm8900", 0 },
  1161. { }
  1162. };
  1163. MODULE_DEVICE_TABLE(i2c, wm8900_i2c_id);
  1164. static struct i2c_driver wm8900_i2c_driver = {
  1165. .driver = {
  1166. .name = "WM8900",
  1167. .owner = THIS_MODULE,
  1168. },
  1169. .probe = wm8900_i2c_probe,
  1170. .remove = wm8900_i2c_remove,
  1171. .id_table = wm8900_i2c_id,
  1172. };
  1173. static int wm8900_probe(struct platform_device *pdev)
  1174. {
  1175. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1176. struct snd_soc_codec *codec;
  1177. int ret = 0;
  1178. if (!wm8900_codec) {
  1179. dev_err(&pdev->dev, "I2C client not yet instantiated\n");
  1180. return -ENODEV;
  1181. }
  1182. codec = wm8900_codec;
  1183. socdev->codec = codec;
  1184. /* Register pcms */
  1185. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  1186. if (ret < 0) {
  1187. dev_err(&pdev->dev, "Failed to register new PCMs\n");
  1188. goto pcm_err;
  1189. }
  1190. wm8900_add_controls(codec);
  1191. wm8900_add_widgets(codec);
  1192. ret = snd_soc_init_card(socdev);
  1193. if (ret < 0) {
  1194. dev_err(&pdev->dev, "Failed to register card\n");
  1195. goto card_err;
  1196. }
  1197. return ret;
  1198. card_err:
  1199. snd_soc_free_pcms(socdev);
  1200. snd_soc_dapm_free(socdev);
  1201. pcm_err:
  1202. return ret;
  1203. }
  1204. /* power down chip */
  1205. static int wm8900_remove(struct platform_device *pdev)
  1206. {
  1207. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1208. snd_soc_free_pcms(socdev);
  1209. snd_soc_dapm_free(socdev);
  1210. return 0;
  1211. }
  1212. struct snd_soc_codec_device soc_codec_dev_wm8900 = {
  1213. .probe = wm8900_probe,
  1214. .remove = wm8900_remove,
  1215. .suspend = wm8900_suspend,
  1216. .resume = wm8900_resume,
  1217. };
  1218. EXPORT_SYMBOL_GPL(soc_codec_dev_wm8900);
  1219. static int __init wm8900_modinit(void)
  1220. {
  1221. return i2c_add_driver(&wm8900_i2c_driver);
  1222. }
  1223. module_init(wm8900_modinit);
  1224. static void __exit wm8900_exit(void)
  1225. {
  1226. i2c_del_driver(&wm8900_i2c_driver);
  1227. }
  1228. module_exit(wm8900_exit);
  1229. MODULE_DESCRIPTION("ASoC WM8900 driver");
  1230. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfonmicro.com>");
  1231. MODULE_LICENSE("GPL");