wm8350.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583
  1. /*
  2. * wm8350.c -- WM8350 ALSA SoC audio driver
  3. *
  4. * Copyright (C) 2007, 2008 Wolfson Microelectronics PLC.
  5. *
  6. * Author: Liam Girdwood <lg@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/pm.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/mfd/wm8350/audio.h>
  19. #include <linux/mfd/wm8350/core.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <sound/core.h>
  22. #include <sound/pcm.h>
  23. #include <sound/pcm_params.h>
  24. #include <sound/soc.h>
  25. #include <sound/soc-dapm.h>
  26. #include <sound/initval.h>
  27. #include <sound/tlv.h>
  28. #include "wm8350.h"
  29. #define WM8350_OUTn_0dB 0x39
  30. #define WM8350_RAMP_NONE 0
  31. #define WM8350_RAMP_UP 1
  32. #define WM8350_RAMP_DOWN 2
  33. /* We only include the analogue supplies here; the digital supplies
  34. * need to be available well before this driver can be probed.
  35. */
  36. static const char *supply_names[] = {
  37. "AVDD",
  38. "HPVDD",
  39. };
  40. struct wm8350_output {
  41. u16 active;
  42. u16 left_vol;
  43. u16 right_vol;
  44. u16 ramp;
  45. u16 mute;
  46. };
  47. struct wm8350_data {
  48. struct snd_soc_codec codec;
  49. struct wm8350_output out1;
  50. struct wm8350_output out2;
  51. struct regulator_bulk_data supplies[ARRAY_SIZE(supply_names)];
  52. };
  53. static unsigned int wm8350_codec_cache_read(struct snd_soc_codec *codec,
  54. unsigned int reg)
  55. {
  56. struct wm8350 *wm8350 = codec->control_data;
  57. return wm8350->reg_cache[reg];
  58. }
  59. static unsigned int wm8350_codec_read(struct snd_soc_codec *codec,
  60. unsigned int reg)
  61. {
  62. struct wm8350 *wm8350 = codec->control_data;
  63. return wm8350_reg_read(wm8350, reg);
  64. }
  65. static int wm8350_codec_write(struct snd_soc_codec *codec, unsigned int reg,
  66. unsigned int value)
  67. {
  68. struct wm8350 *wm8350 = codec->control_data;
  69. return wm8350_reg_write(wm8350, reg, value);
  70. }
  71. /*
  72. * Ramp OUT1 PGA volume to minimise pops at stream startup and shutdown.
  73. */
  74. static inline int wm8350_out1_ramp_step(struct snd_soc_codec *codec)
  75. {
  76. struct wm8350_data *wm8350_data = codec->private_data;
  77. struct wm8350_output *out1 = &wm8350_data->out1;
  78. struct wm8350 *wm8350 = codec->control_data;
  79. int left_complete = 0, right_complete = 0;
  80. u16 reg, val;
  81. /* left channel */
  82. reg = wm8350_reg_read(wm8350, WM8350_LOUT1_VOLUME);
  83. val = (reg & WM8350_OUT1L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  84. if (out1->ramp == WM8350_RAMP_UP) {
  85. /* ramp step up */
  86. if (val < out1->left_vol) {
  87. val++;
  88. reg &= ~WM8350_OUT1L_VOL_MASK;
  89. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME,
  90. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  91. } else
  92. left_complete = 1;
  93. } else if (out1->ramp == WM8350_RAMP_DOWN) {
  94. /* ramp step down */
  95. if (val > 0) {
  96. val--;
  97. reg &= ~WM8350_OUT1L_VOL_MASK;
  98. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME,
  99. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  100. } else
  101. left_complete = 1;
  102. } else
  103. return 1;
  104. /* right channel */
  105. reg = wm8350_reg_read(wm8350, WM8350_ROUT1_VOLUME);
  106. val = (reg & WM8350_OUT1R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  107. if (out1->ramp == WM8350_RAMP_UP) {
  108. /* ramp step up */
  109. if (val < out1->right_vol) {
  110. val++;
  111. reg &= ~WM8350_OUT1R_VOL_MASK;
  112. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME,
  113. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  114. } else
  115. right_complete = 1;
  116. } else if (out1->ramp == WM8350_RAMP_DOWN) {
  117. /* ramp step down */
  118. if (val > 0) {
  119. val--;
  120. reg &= ~WM8350_OUT1R_VOL_MASK;
  121. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME,
  122. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  123. } else
  124. right_complete = 1;
  125. }
  126. /* only hit the update bit if either volume has changed this step */
  127. if (!left_complete || !right_complete)
  128. wm8350_set_bits(wm8350, WM8350_LOUT1_VOLUME, WM8350_OUT1_VU);
  129. return left_complete & right_complete;
  130. }
  131. /*
  132. * Ramp OUT2 PGA volume to minimise pops at stream startup and shutdown.
  133. */
  134. static inline int wm8350_out2_ramp_step(struct snd_soc_codec *codec)
  135. {
  136. struct wm8350_data *wm8350_data = codec->private_data;
  137. struct wm8350_output *out2 = &wm8350_data->out2;
  138. struct wm8350 *wm8350 = codec->control_data;
  139. int left_complete = 0, right_complete = 0;
  140. u16 reg, val;
  141. /* left channel */
  142. reg = wm8350_reg_read(wm8350, WM8350_LOUT2_VOLUME);
  143. val = (reg & WM8350_OUT2L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  144. if (out2->ramp == WM8350_RAMP_UP) {
  145. /* ramp step up */
  146. if (val < out2->left_vol) {
  147. val++;
  148. reg &= ~WM8350_OUT2L_VOL_MASK;
  149. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME,
  150. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  151. } else
  152. left_complete = 1;
  153. } else if (out2->ramp == WM8350_RAMP_DOWN) {
  154. /* ramp step down */
  155. if (val > 0) {
  156. val--;
  157. reg &= ~WM8350_OUT2L_VOL_MASK;
  158. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME,
  159. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  160. } else
  161. left_complete = 1;
  162. } else
  163. return 1;
  164. /* right channel */
  165. reg = wm8350_reg_read(wm8350, WM8350_ROUT2_VOLUME);
  166. val = (reg & WM8350_OUT2R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  167. if (out2->ramp == WM8350_RAMP_UP) {
  168. /* ramp step up */
  169. if (val < out2->right_vol) {
  170. val++;
  171. reg &= ~WM8350_OUT2R_VOL_MASK;
  172. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME,
  173. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  174. } else
  175. right_complete = 1;
  176. } else if (out2->ramp == WM8350_RAMP_DOWN) {
  177. /* ramp step down */
  178. if (val > 0) {
  179. val--;
  180. reg &= ~WM8350_OUT2R_VOL_MASK;
  181. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME,
  182. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  183. } else
  184. right_complete = 1;
  185. }
  186. /* only hit the update bit if either volume has changed this step */
  187. if (!left_complete || !right_complete)
  188. wm8350_set_bits(wm8350, WM8350_LOUT2_VOLUME, WM8350_OUT2_VU);
  189. return left_complete & right_complete;
  190. }
  191. /*
  192. * This work ramps both output PGAs at stream start/stop time to
  193. * minimise pop associated with DAPM power switching.
  194. * It's best to enable Zero Cross when ramping occurs to minimise any
  195. * zipper noises.
  196. */
  197. static void wm8350_pga_work(struct work_struct *work)
  198. {
  199. struct snd_soc_codec *codec =
  200. container_of(work, struct snd_soc_codec, delayed_work.work);
  201. struct wm8350_data *wm8350_data = codec->private_data;
  202. struct wm8350_output *out1 = &wm8350_data->out1,
  203. *out2 = &wm8350_data->out2;
  204. int i, out1_complete, out2_complete;
  205. /* do we need to ramp at all ? */
  206. if (out1->ramp == WM8350_RAMP_NONE && out2->ramp == WM8350_RAMP_NONE)
  207. return;
  208. /* PGA volumes have 6 bits of resolution to ramp */
  209. for (i = 0; i <= 63; i++) {
  210. out1_complete = 1, out2_complete = 1;
  211. if (out1->ramp != WM8350_RAMP_NONE)
  212. out1_complete = wm8350_out1_ramp_step(codec);
  213. if (out2->ramp != WM8350_RAMP_NONE)
  214. out2_complete = wm8350_out2_ramp_step(codec);
  215. /* ramp finished ? */
  216. if (out1_complete && out2_complete)
  217. break;
  218. /* we need to delay longer on the up ramp */
  219. if (out1->ramp == WM8350_RAMP_UP ||
  220. out2->ramp == WM8350_RAMP_UP) {
  221. /* delay is longer over 0dB as increases are larger */
  222. if (i >= WM8350_OUTn_0dB)
  223. schedule_timeout_interruptible(msecs_to_jiffies
  224. (2));
  225. else
  226. schedule_timeout_interruptible(msecs_to_jiffies
  227. (1));
  228. } else
  229. udelay(50); /* doesn't matter if we delay longer */
  230. }
  231. out1->ramp = WM8350_RAMP_NONE;
  232. out2->ramp = WM8350_RAMP_NONE;
  233. }
  234. /*
  235. * WM8350 Controls
  236. */
  237. static int pga_event(struct snd_soc_dapm_widget *w,
  238. struct snd_kcontrol *kcontrol, int event)
  239. {
  240. struct snd_soc_codec *codec = w->codec;
  241. struct wm8350_data *wm8350_data = codec->private_data;
  242. struct wm8350_output *out;
  243. switch (w->shift) {
  244. case 0:
  245. case 1:
  246. out = &wm8350_data->out1;
  247. break;
  248. case 2:
  249. case 3:
  250. out = &wm8350_data->out2;
  251. break;
  252. default:
  253. BUG();
  254. return -1;
  255. }
  256. switch (event) {
  257. case SND_SOC_DAPM_POST_PMU:
  258. out->ramp = WM8350_RAMP_UP;
  259. out->active = 1;
  260. if (!delayed_work_pending(&codec->delayed_work))
  261. schedule_delayed_work(&codec->delayed_work,
  262. msecs_to_jiffies(1));
  263. break;
  264. case SND_SOC_DAPM_PRE_PMD:
  265. out->ramp = WM8350_RAMP_DOWN;
  266. out->active = 0;
  267. if (!delayed_work_pending(&codec->delayed_work))
  268. schedule_delayed_work(&codec->delayed_work,
  269. msecs_to_jiffies(1));
  270. break;
  271. }
  272. return 0;
  273. }
  274. static int wm8350_put_volsw_2r_vu(struct snd_kcontrol *kcontrol,
  275. struct snd_ctl_elem_value *ucontrol)
  276. {
  277. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  278. struct wm8350_data *wm8350_priv = codec->private_data;
  279. struct wm8350_output *out = NULL;
  280. struct soc_mixer_control *mc =
  281. (struct soc_mixer_control *)kcontrol->private_value;
  282. int ret;
  283. unsigned int reg = mc->reg;
  284. u16 val;
  285. /* For OUT1 and OUT2 we shadow the values and only actually write
  286. * them out when active in order to ensure the amplifier comes on
  287. * as quietly as possible. */
  288. switch (reg) {
  289. case WM8350_LOUT1_VOLUME:
  290. out = &wm8350_priv->out1;
  291. break;
  292. case WM8350_LOUT2_VOLUME:
  293. out = &wm8350_priv->out2;
  294. break;
  295. default:
  296. break;
  297. }
  298. if (out) {
  299. out->left_vol = ucontrol->value.integer.value[0];
  300. out->right_vol = ucontrol->value.integer.value[1];
  301. if (!out->active)
  302. return 1;
  303. }
  304. ret = snd_soc_put_volsw_2r(kcontrol, ucontrol);
  305. if (ret < 0)
  306. return ret;
  307. /* now hit the volume update bits (always bit 8) */
  308. val = wm8350_codec_read(codec, reg);
  309. wm8350_codec_write(codec, reg, val | WM8350_OUT1_VU);
  310. return 1;
  311. }
  312. static int wm8350_get_volsw_2r(struct snd_kcontrol *kcontrol,
  313. struct snd_ctl_elem_value *ucontrol)
  314. {
  315. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  316. struct wm8350_data *wm8350_priv = codec->private_data;
  317. struct wm8350_output *out1 = &wm8350_priv->out1;
  318. struct wm8350_output *out2 = &wm8350_priv->out2;
  319. struct soc_mixer_control *mc =
  320. (struct soc_mixer_control *)kcontrol->private_value;
  321. unsigned int reg = mc->reg;
  322. /* If these are cached registers use the cache */
  323. switch (reg) {
  324. case WM8350_LOUT1_VOLUME:
  325. ucontrol->value.integer.value[0] = out1->left_vol;
  326. ucontrol->value.integer.value[1] = out1->right_vol;
  327. return 0;
  328. case WM8350_LOUT2_VOLUME:
  329. ucontrol->value.integer.value[0] = out2->left_vol;
  330. ucontrol->value.integer.value[1] = out2->right_vol;
  331. return 0;
  332. default:
  333. break;
  334. }
  335. return snd_soc_get_volsw_2r(kcontrol, ucontrol);
  336. }
  337. /* double control with volume update */
  338. #define SOC_WM8350_DOUBLE_R_TLV(xname, reg_left, reg_right, xshift, xmax, \
  339. xinvert, tlv_array) \
  340. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  341. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ | \
  342. SNDRV_CTL_ELEM_ACCESS_READWRITE | \
  343. SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
  344. .tlv.p = (tlv_array), \
  345. .info = snd_soc_info_volsw_2r, \
  346. .get = wm8350_get_volsw_2r, .put = wm8350_put_volsw_2r_vu, \
  347. .private_value = (unsigned long)&(struct soc_mixer_control) \
  348. {.reg = reg_left, .rreg = reg_right, .shift = xshift, \
  349. .rshift = xshift, .max = xmax, .invert = xinvert}, }
  350. static const char *wm8350_deemp[] = { "None", "32kHz", "44.1kHz", "48kHz" };
  351. static const char *wm8350_pol[] = { "Normal", "Inv R", "Inv L", "Inv L & R" };
  352. static const char *wm8350_dacmutem[] = { "Normal", "Soft" };
  353. static const char *wm8350_dacmutes[] = { "Fast", "Slow" };
  354. static const char *wm8350_dacfilter[] = { "Normal", "Sloping" };
  355. static const char *wm8350_adcfilter[] = { "None", "High Pass" };
  356. static const char *wm8350_adchp[] = { "44.1kHz", "8kHz", "16kHz", "32kHz" };
  357. static const char *wm8350_lr[] = { "Left", "Right" };
  358. static const struct soc_enum wm8350_enum[] = {
  359. SOC_ENUM_SINGLE(WM8350_DAC_CONTROL, 4, 4, wm8350_deemp),
  360. SOC_ENUM_SINGLE(WM8350_DAC_CONTROL, 0, 4, wm8350_pol),
  361. SOC_ENUM_SINGLE(WM8350_DAC_MUTE_VOLUME, 14, 2, wm8350_dacmutem),
  362. SOC_ENUM_SINGLE(WM8350_DAC_MUTE_VOLUME, 13, 2, wm8350_dacmutes),
  363. SOC_ENUM_SINGLE(WM8350_DAC_MUTE_VOLUME, 12, 2, wm8350_dacfilter),
  364. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 15, 2, wm8350_adcfilter),
  365. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 8, 4, wm8350_adchp),
  366. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 0, 4, wm8350_pol),
  367. SOC_ENUM_SINGLE(WM8350_INPUT_MIXER_VOLUME, 15, 2, wm8350_lr),
  368. };
  369. static DECLARE_TLV_DB_LINEAR(pre_amp_tlv, -1200, 3525);
  370. static DECLARE_TLV_DB_LINEAR(out_pga_tlv, -5700, 600);
  371. static DECLARE_TLV_DB_SCALE(dac_pcm_tlv, -7163, 36, 1);
  372. static DECLARE_TLV_DB_SCALE(adc_pcm_tlv, -12700, 50, 1);
  373. static DECLARE_TLV_DB_SCALE(out_mix_tlv, -1500, 300, 1);
  374. static const unsigned int capture_sd_tlv[] = {
  375. TLV_DB_RANGE_HEAD(2),
  376. 0, 12, TLV_DB_SCALE_ITEM(-3600, 300, 1),
  377. 13, 15, TLV_DB_SCALE_ITEM(0, 0, 0),
  378. };
  379. static const struct snd_kcontrol_new wm8350_snd_controls[] = {
  380. SOC_ENUM("Playback Deemphasis", wm8350_enum[0]),
  381. SOC_ENUM("Playback DAC Inversion", wm8350_enum[1]),
  382. SOC_WM8350_DOUBLE_R_TLV("Playback PCM Volume",
  383. WM8350_DAC_DIGITAL_VOLUME_L,
  384. WM8350_DAC_DIGITAL_VOLUME_R,
  385. 0, 255, 0, dac_pcm_tlv),
  386. SOC_ENUM("Playback PCM Mute Function", wm8350_enum[2]),
  387. SOC_ENUM("Playback PCM Mute Speed", wm8350_enum[3]),
  388. SOC_ENUM("Playback PCM Filter", wm8350_enum[4]),
  389. SOC_ENUM("Capture PCM Filter", wm8350_enum[5]),
  390. SOC_ENUM("Capture PCM HP Filter", wm8350_enum[6]),
  391. SOC_ENUM("Capture ADC Inversion", wm8350_enum[7]),
  392. SOC_WM8350_DOUBLE_R_TLV("Capture PCM Volume",
  393. WM8350_ADC_DIGITAL_VOLUME_L,
  394. WM8350_ADC_DIGITAL_VOLUME_R,
  395. 0, 255, 0, adc_pcm_tlv),
  396. SOC_DOUBLE_TLV("Capture Sidetone Volume",
  397. WM8350_ADC_DIVIDER,
  398. 8, 4, 15, 1, capture_sd_tlv),
  399. SOC_WM8350_DOUBLE_R_TLV("Capture Volume",
  400. WM8350_LEFT_INPUT_VOLUME,
  401. WM8350_RIGHT_INPUT_VOLUME,
  402. 2, 63, 0, pre_amp_tlv),
  403. SOC_DOUBLE_R("Capture ZC Switch",
  404. WM8350_LEFT_INPUT_VOLUME,
  405. WM8350_RIGHT_INPUT_VOLUME, 13, 1, 0),
  406. SOC_SINGLE_TLV("Left Input Left Sidetone Volume",
  407. WM8350_OUTPUT_LEFT_MIXER_VOLUME, 1, 7, 0, out_mix_tlv),
  408. SOC_SINGLE_TLV("Left Input Right Sidetone Volume",
  409. WM8350_OUTPUT_LEFT_MIXER_VOLUME,
  410. 5, 7, 0, out_mix_tlv),
  411. SOC_SINGLE_TLV("Left Input Bypass Volume",
  412. WM8350_OUTPUT_LEFT_MIXER_VOLUME,
  413. 9, 7, 0, out_mix_tlv),
  414. SOC_SINGLE_TLV("Right Input Left Sidetone Volume",
  415. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  416. 1, 7, 0, out_mix_tlv),
  417. SOC_SINGLE_TLV("Right Input Right Sidetone Volume",
  418. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  419. 5, 7, 0, out_mix_tlv),
  420. SOC_SINGLE_TLV("Right Input Bypass Volume",
  421. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  422. 13, 7, 0, out_mix_tlv),
  423. SOC_SINGLE("Left Input Mixer +20dB Switch",
  424. WM8350_INPUT_MIXER_VOLUME_L, 0, 1, 0),
  425. SOC_SINGLE("Right Input Mixer +20dB Switch",
  426. WM8350_INPUT_MIXER_VOLUME_R, 0, 1, 0),
  427. SOC_SINGLE_TLV("Out4 Capture Volume",
  428. WM8350_INPUT_MIXER_VOLUME,
  429. 1, 7, 0, out_mix_tlv),
  430. SOC_WM8350_DOUBLE_R_TLV("Out1 Playback Volume",
  431. WM8350_LOUT1_VOLUME,
  432. WM8350_ROUT1_VOLUME,
  433. 2, 63, 0, out_pga_tlv),
  434. SOC_DOUBLE_R("Out1 Playback ZC Switch",
  435. WM8350_LOUT1_VOLUME,
  436. WM8350_ROUT1_VOLUME, 13, 1, 0),
  437. SOC_WM8350_DOUBLE_R_TLV("Out2 Playback Volume",
  438. WM8350_LOUT2_VOLUME,
  439. WM8350_ROUT2_VOLUME,
  440. 2, 63, 0, out_pga_tlv),
  441. SOC_DOUBLE_R("Out2 Playback ZC Switch", WM8350_LOUT2_VOLUME,
  442. WM8350_ROUT2_VOLUME, 13, 1, 0),
  443. SOC_SINGLE("Out2 Right Invert Switch", WM8350_ROUT2_VOLUME, 10, 1, 0),
  444. SOC_SINGLE_TLV("Out2 Beep Volume", WM8350_BEEP_VOLUME,
  445. 5, 7, 0, out_mix_tlv),
  446. SOC_DOUBLE_R("Out1 Playback Switch",
  447. WM8350_LOUT1_VOLUME,
  448. WM8350_ROUT1_VOLUME,
  449. 14, 1, 1),
  450. SOC_DOUBLE_R("Out2 Playback Switch",
  451. WM8350_LOUT2_VOLUME,
  452. WM8350_ROUT2_VOLUME,
  453. 14, 1, 1),
  454. };
  455. /*
  456. * DAPM Controls
  457. */
  458. /* Left Playback Mixer */
  459. static const struct snd_kcontrol_new wm8350_left_play_mixer_controls[] = {
  460. SOC_DAPM_SINGLE("Playback Switch",
  461. WM8350_LEFT_MIXER_CONTROL, 11, 1, 0),
  462. SOC_DAPM_SINGLE("Left Bypass Switch",
  463. WM8350_LEFT_MIXER_CONTROL, 2, 1, 0),
  464. SOC_DAPM_SINGLE("Right Playback Switch",
  465. WM8350_LEFT_MIXER_CONTROL, 12, 1, 0),
  466. SOC_DAPM_SINGLE("Left Sidetone Switch",
  467. WM8350_LEFT_MIXER_CONTROL, 0, 1, 0),
  468. SOC_DAPM_SINGLE("Right Sidetone Switch",
  469. WM8350_LEFT_MIXER_CONTROL, 1, 1, 0),
  470. };
  471. /* Right Playback Mixer */
  472. static const struct snd_kcontrol_new wm8350_right_play_mixer_controls[] = {
  473. SOC_DAPM_SINGLE("Playback Switch",
  474. WM8350_RIGHT_MIXER_CONTROL, 12, 1, 0),
  475. SOC_DAPM_SINGLE("Right Bypass Switch",
  476. WM8350_RIGHT_MIXER_CONTROL, 3, 1, 0),
  477. SOC_DAPM_SINGLE("Left Playback Switch",
  478. WM8350_RIGHT_MIXER_CONTROL, 11, 1, 0),
  479. SOC_DAPM_SINGLE("Left Sidetone Switch",
  480. WM8350_RIGHT_MIXER_CONTROL, 0, 1, 0),
  481. SOC_DAPM_SINGLE("Right Sidetone Switch",
  482. WM8350_RIGHT_MIXER_CONTROL, 1, 1, 0),
  483. };
  484. /* Out4 Mixer */
  485. static const struct snd_kcontrol_new wm8350_out4_mixer_controls[] = {
  486. SOC_DAPM_SINGLE("Right Playback Switch",
  487. WM8350_OUT4_MIXER_CONTROL, 12, 1, 0),
  488. SOC_DAPM_SINGLE("Left Playback Switch",
  489. WM8350_OUT4_MIXER_CONTROL, 11, 1, 0),
  490. SOC_DAPM_SINGLE("Right Capture Switch",
  491. WM8350_OUT4_MIXER_CONTROL, 9, 1, 0),
  492. SOC_DAPM_SINGLE("Out3 Playback Switch",
  493. WM8350_OUT4_MIXER_CONTROL, 2, 1, 0),
  494. SOC_DAPM_SINGLE("Right Mixer Switch",
  495. WM8350_OUT4_MIXER_CONTROL, 1, 1, 0),
  496. SOC_DAPM_SINGLE("Left Mixer Switch",
  497. WM8350_OUT4_MIXER_CONTROL, 0, 1, 0),
  498. };
  499. /* Out3 Mixer */
  500. static const struct snd_kcontrol_new wm8350_out3_mixer_controls[] = {
  501. SOC_DAPM_SINGLE("Left Playback Switch",
  502. WM8350_OUT3_MIXER_CONTROL, 11, 1, 0),
  503. SOC_DAPM_SINGLE("Left Capture Switch",
  504. WM8350_OUT3_MIXER_CONTROL, 8, 1, 0),
  505. SOC_DAPM_SINGLE("Out4 Playback Switch",
  506. WM8350_OUT3_MIXER_CONTROL, 3, 1, 0),
  507. SOC_DAPM_SINGLE("Left Mixer Switch",
  508. WM8350_OUT3_MIXER_CONTROL, 0, 1, 0),
  509. };
  510. /* Left Input Mixer */
  511. static const struct snd_kcontrol_new wm8350_left_capt_mixer_controls[] = {
  512. SOC_DAPM_SINGLE_TLV("L2 Capture Volume",
  513. WM8350_INPUT_MIXER_VOLUME_L, 1, 7, 0, out_mix_tlv),
  514. SOC_DAPM_SINGLE_TLV("L3 Capture Volume",
  515. WM8350_INPUT_MIXER_VOLUME_L, 9, 7, 0, out_mix_tlv),
  516. SOC_DAPM_SINGLE("PGA Capture Switch",
  517. WM8350_LEFT_INPUT_VOLUME, 14, 1, 0),
  518. };
  519. /* Right Input Mixer */
  520. static const struct snd_kcontrol_new wm8350_right_capt_mixer_controls[] = {
  521. SOC_DAPM_SINGLE_TLV("L2 Capture Volume",
  522. WM8350_INPUT_MIXER_VOLUME_R, 5, 7, 0, out_mix_tlv),
  523. SOC_DAPM_SINGLE_TLV("L3 Capture Volume",
  524. WM8350_INPUT_MIXER_VOLUME_R, 13, 7, 0, out_mix_tlv),
  525. SOC_DAPM_SINGLE("PGA Capture Switch",
  526. WM8350_RIGHT_INPUT_VOLUME, 14, 1, 0),
  527. };
  528. /* Left Mic Mixer */
  529. static const struct snd_kcontrol_new wm8350_left_mic_mixer_controls[] = {
  530. SOC_DAPM_SINGLE("INN Capture Switch", WM8350_INPUT_CONTROL, 1, 1, 0),
  531. SOC_DAPM_SINGLE("INP Capture Switch", WM8350_INPUT_CONTROL, 0, 1, 0),
  532. SOC_DAPM_SINGLE("IN2 Capture Switch", WM8350_INPUT_CONTROL, 2, 1, 0),
  533. };
  534. /* Right Mic Mixer */
  535. static const struct snd_kcontrol_new wm8350_right_mic_mixer_controls[] = {
  536. SOC_DAPM_SINGLE("INN Capture Switch", WM8350_INPUT_CONTROL, 9, 1, 0),
  537. SOC_DAPM_SINGLE("INP Capture Switch", WM8350_INPUT_CONTROL, 8, 1, 0),
  538. SOC_DAPM_SINGLE("IN2 Capture Switch", WM8350_INPUT_CONTROL, 10, 1, 0),
  539. };
  540. /* Beep Switch */
  541. static const struct snd_kcontrol_new wm8350_beep_switch_controls =
  542. SOC_DAPM_SINGLE("Switch", WM8350_BEEP_VOLUME, 15, 1, 1);
  543. /* Out4 Capture Mux */
  544. static const struct snd_kcontrol_new wm8350_out4_capture_controls =
  545. SOC_DAPM_ENUM("Route", wm8350_enum[8]);
  546. static const struct snd_soc_dapm_widget wm8350_dapm_widgets[] = {
  547. SND_SOC_DAPM_PGA("IN3R PGA", WM8350_POWER_MGMT_2, 11, 0, NULL, 0),
  548. SND_SOC_DAPM_PGA("IN3L PGA", WM8350_POWER_MGMT_2, 10, 0, NULL, 0),
  549. SND_SOC_DAPM_PGA_E("Right Out2 PGA", WM8350_POWER_MGMT_3, 3, 0, NULL,
  550. 0, pga_event,
  551. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  552. SND_SOC_DAPM_PGA_E("Left Out2 PGA", WM8350_POWER_MGMT_3, 2, 0, NULL, 0,
  553. pga_event,
  554. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  555. SND_SOC_DAPM_PGA_E("Right Out1 PGA", WM8350_POWER_MGMT_3, 1, 0, NULL,
  556. 0, pga_event,
  557. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  558. SND_SOC_DAPM_PGA_E("Left Out1 PGA", WM8350_POWER_MGMT_3, 0, 0, NULL, 0,
  559. pga_event,
  560. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  561. SND_SOC_DAPM_MIXER("Right Capture Mixer", WM8350_POWER_MGMT_2,
  562. 7, 0, &wm8350_right_capt_mixer_controls[0],
  563. ARRAY_SIZE(wm8350_right_capt_mixer_controls)),
  564. SND_SOC_DAPM_MIXER("Left Capture Mixer", WM8350_POWER_MGMT_2,
  565. 6, 0, &wm8350_left_capt_mixer_controls[0],
  566. ARRAY_SIZE(wm8350_left_capt_mixer_controls)),
  567. SND_SOC_DAPM_MIXER("Out4 Mixer", WM8350_POWER_MGMT_2, 5, 0,
  568. &wm8350_out4_mixer_controls[0],
  569. ARRAY_SIZE(wm8350_out4_mixer_controls)),
  570. SND_SOC_DAPM_MIXER("Out3 Mixer", WM8350_POWER_MGMT_2, 4, 0,
  571. &wm8350_out3_mixer_controls[0],
  572. ARRAY_SIZE(wm8350_out3_mixer_controls)),
  573. SND_SOC_DAPM_MIXER("Right Playback Mixer", WM8350_POWER_MGMT_2, 1, 0,
  574. &wm8350_right_play_mixer_controls[0],
  575. ARRAY_SIZE(wm8350_right_play_mixer_controls)),
  576. SND_SOC_DAPM_MIXER("Left Playback Mixer", WM8350_POWER_MGMT_2, 0, 0,
  577. &wm8350_left_play_mixer_controls[0],
  578. ARRAY_SIZE(wm8350_left_play_mixer_controls)),
  579. SND_SOC_DAPM_MIXER("Left Mic Mixer", WM8350_POWER_MGMT_2, 8, 0,
  580. &wm8350_left_mic_mixer_controls[0],
  581. ARRAY_SIZE(wm8350_left_mic_mixer_controls)),
  582. SND_SOC_DAPM_MIXER("Right Mic Mixer", WM8350_POWER_MGMT_2, 9, 0,
  583. &wm8350_right_mic_mixer_controls[0],
  584. ARRAY_SIZE(wm8350_right_mic_mixer_controls)),
  585. /* virtual mixer for Beep and Out2R */
  586. SND_SOC_DAPM_MIXER("Out2 Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  587. SND_SOC_DAPM_SWITCH("Beep", WM8350_POWER_MGMT_3, 7, 0,
  588. &wm8350_beep_switch_controls),
  589. SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
  590. WM8350_POWER_MGMT_4, 3, 0),
  591. SND_SOC_DAPM_ADC("Left ADC", "Left Capture",
  592. WM8350_POWER_MGMT_4, 2, 0),
  593. SND_SOC_DAPM_DAC("Right DAC", "Right Playback",
  594. WM8350_POWER_MGMT_4, 5, 0),
  595. SND_SOC_DAPM_DAC("Left DAC", "Left Playback",
  596. WM8350_POWER_MGMT_4, 4, 0),
  597. SND_SOC_DAPM_MICBIAS("Mic Bias", WM8350_POWER_MGMT_1, 4, 0),
  598. SND_SOC_DAPM_MUX("Out4 Capture Channel", SND_SOC_NOPM, 0, 0,
  599. &wm8350_out4_capture_controls),
  600. SND_SOC_DAPM_OUTPUT("OUT1R"),
  601. SND_SOC_DAPM_OUTPUT("OUT1L"),
  602. SND_SOC_DAPM_OUTPUT("OUT2R"),
  603. SND_SOC_DAPM_OUTPUT("OUT2L"),
  604. SND_SOC_DAPM_OUTPUT("OUT3"),
  605. SND_SOC_DAPM_OUTPUT("OUT4"),
  606. SND_SOC_DAPM_INPUT("IN1RN"),
  607. SND_SOC_DAPM_INPUT("IN1RP"),
  608. SND_SOC_DAPM_INPUT("IN2R"),
  609. SND_SOC_DAPM_INPUT("IN1LP"),
  610. SND_SOC_DAPM_INPUT("IN1LN"),
  611. SND_SOC_DAPM_INPUT("IN2L"),
  612. SND_SOC_DAPM_INPUT("IN3R"),
  613. SND_SOC_DAPM_INPUT("IN3L"),
  614. };
  615. static const struct snd_soc_dapm_route audio_map[] = {
  616. /* left playback mixer */
  617. {"Left Playback Mixer", "Playback Switch", "Left DAC"},
  618. {"Left Playback Mixer", "Left Bypass Switch", "IN3L PGA"},
  619. {"Left Playback Mixer", "Right Playback Switch", "Right DAC"},
  620. {"Left Playback Mixer", "Left Sidetone Switch", "Left Mic Mixer"},
  621. {"Left Playback Mixer", "Right Sidetone Switch", "Right Mic Mixer"},
  622. /* right playback mixer */
  623. {"Right Playback Mixer", "Playback Switch", "Right DAC"},
  624. {"Right Playback Mixer", "Right Bypass Switch", "IN3R PGA"},
  625. {"Right Playback Mixer", "Left Playback Switch", "Left DAC"},
  626. {"Right Playback Mixer", "Left Sidetone Switch", "Left Mic Mixer"},
  627. {"Right Playback Mixer", "Right Sidetone Switch", "Right Mic Mixer"},
  628. /* out4 playback mixer */
  629. {"Out4 Mixer", "Right Playback Switch", "Right DAC"},
  630. {"Out4 Mixer", "Left Playback Switch", "Left DAC"},
  631. {"Out4 Mixer", "Right Capture Switch", "Right Capture Mixer"},
  632. {"Out4 Mixer", "Out3 Playback Switch", "Out3 Mixer"},
  633. {"Out4 Mixer", "Right Mixer Switch", "Right Playback Mixer"},
  634. {"Out4 Mixer", "Left Mixer Switch", "Left Playback Mixer"},
  635. {"OUT4", NULL, "Out4 Mixer"},
  636. /* out3 playback mixer */
  637. {"Out3 Mixer", "Left Playback Switch", "Left DAC"},
  638. {"Out3 Mixer", "Left Capture Switch", "Left Capture Mixer"},
  639. {"Out3 Mixer", "Left Mixer Switch", "Left Playback Mixer"},
  640. {"Out3 Mixer", "Out4 Playback Switch", "Out4 Mixer"},
  641. {"OUT3", NULL, "Out3 Mixer"},
  642. /* out2 */
  643. {"Right Out2 PGA", NULL, "Right Playback Mixer"},
  644. {"Left Out2 PGA", NULL, "Left Playback Mixer"},
  645. {"OUT2L", NULL, "Left Out2 PGA"},
  646. {"OUT2R", NULL, "Right Out2 PGA"},
  647. /* out1 */
  648. {"Right Out1 PGA", NULL, "Right Playback Mixer"},
  649. {"Left Out1 PGA", NULL, "Left Playback Mixer"},
  650. {"OUT1L", NULL, "Left Out1 PGA"},
  651. {"OUT1R", NULL, "Right Out1 PGA"},
  652. /* ADCs */
  653. {"Left ADC", NULL, "Left Capture Mixer"},
  654. {"Right ADC", NULL, "Right Capture Mixer"},
  655. /* Left capture mixer */
  656. {"Left Capture Mixer", "L2 Capture Volume", "IN2L"},
  657. {"Left Capture Mixer", "L3 Capture Volume", "IN3L PGA"},
  658. {"Left Capture Mixer", "PGA Capture Switch", "Left Mic Mixer"},
  659. {"Left Capture Mixer", NULL, "Out4 Capture Channel"},
  660. /* Right capture mixer */
  661. {"Right Capture Mixer", "L2 Capture Volume", "IN2R"},
  662. {"Right Capture Mixer", "L3 Capture Volume", "IN3R PGA"},
  663. {"Right Capture Mixer", "PGA Capture Switch", "Right Mic Mixer"},
  664. {"Right Capture Mixer", NULL, "Out4 Capture Channel"},
  665. /* L3 Inputs */
  666. {"IN3L PGA", NULL, "IN3L"},
  667. {"IN3R PGA", NULL, "IN3R"},
  668. /* Left Mic mixer */
  669. {"Left Mic Mixer", "INN Capture Switch", "IN1LN"},
  670. {"Left Mic Mixer", "INP Capture Switch", "IN1LP"},
  671. {"Left Mic Mixer", "IN2 Capture Switch", "IN2L"},
  672. /* Right Mic mixer */
  673. {"Right Mic Mixer", "INN Capture Switch", "IN1RN"},
  674. {"Right Mic Mixer", "INP Capture Switch", "IN1RP"},
  675. {"Right Mic Mixer", "IN2 Capture Switch", "IN2R"},
  676. /* out 4 capture */
  677. {"Out4 Capture Channel", NULL, "Out4 Mixer"},
  678. /* Beep */
  679. {"Beep", NULL, "IN3R PGA"},
  680. };
  681. static int wm8350_add_controls(struct snd_soc_codec *codec)
  682. {
  683. int err, i;
  684. for (i = 0; i < ARRAY_SIZE(wm8350_snd_controls); i++) {
  685. err = snd_ctl_add(codec->card,
  686. snd_soc_cnew(&wm8350_snd_controls[i],
  687. codec, NULL));
  688. if (err < 0)
  689. return err;
  690. }
  691. return 0;
  692. }
  693. static int wm8350_add_widgets(struct snd_soc_codec *codec)
  694. {
  695. int ret;
  696. ret = snd_soc_dapm_new_controls(codec,
  697. wm8350_dapm_widgets,
  698. ARRAY_SIZE(wm8350_dapm_widgets));
  699. if (ret != 0) {
  700. dev_err(codec->dev, "dapm control register failed\n");
  701. return ret;
  702. }
  703. /* set up audio paths */
  704. ret = snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  705. if (ret != 0) {
  706. dev_err(codec->dev, "DAPM route register failed\n");
  707. return ret;
  708. }
  709. return snd_soc_dapm_new_widgets(codec);
  710. }
  711. static int wm8350_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  712. int clk_id, unsigned int freq, int dir)
  713. {
  714. struct snd_soc_codec *codec = codec_dai->codec;
  715. struct wm8350 *wm8350 = codec->control_data;
  716. u16 fll_4;
  717. switch (clk_id) {
  718. case WM8350_MCLK_SEL_MCLK:
  719. wm8350_clear_bits(wm8350, WM8350_CLOCK_CONTROL_1,
  720. WM8350_MCLK_SEL);
  721. break;
  722. case WM8350_MCLK_SEL_PLL_MCLK:
  723. case WM8350_MCLK_SEL_PLL_DAC:
  724. case WM8350_MCLK_SEL_PLL_ADC:
  725. case WM8350_MCLK_SEL_PLL_32K:
  726. wm8350_set_bits(wm8350, WM8350_CLOCK_CONTROL_1,
  727. WM8350_MCLK_SEL);
  728. fll_4 = wm8350_codec_read(codec, WM8350_FLL_CONTROL_4) &
  729. ~WM8350_FLL_CLK_SRC_MASK;
  730. wm8350_codec_write(codec, WM8350_FLL_CONTROL_4, fll_4 | clk_id);
  731. break;
  732. }
  733. /* MCLK direction */
  734. if (dir == WM8350_MCLK_DIR_OUT)
  735. wm8350_set_bits(wm8350, WM8350_CLOCK_CONTROL_2,
  736. WM8350_MCLK_DIR);
  737. else
  738. wm8350_clear_bits(wm8350, WM8350_CLOCK_CONTROL_2,
  739. WM8350_MCLK_DIR);
  740. return 0;
  741. }
  742. static int wm8350_set_clkdiv(struct snd_soc_dai *codec_dai, int div_id, int div)
  743. {
  744. struct snd_soc_codec *codec = codec_dai->codec;
  745. u16 val;
  746. switch (div_id) {
  747. case WM8350_ADC_CLKDIV:
  748. val = wm8350_codec_read(codec, WM8350_ADC_DIVIDER) &
  749. ~WM8350_ADC_CLKDIV_MASK;
  750. wm8350_codec_write(codec, WM8350_ADC_DIVIDER, val | div);
  751. break;
  752. case WM8350_DAC_CLKDIV:
  753. val = wm8350_codec_read(codec, WM8350_DAC_CLOCK_CONTROL) &
  754. ~WM8350_DAC_CLKDIV_MASK;
  755. wm8350_codec_write(codec, WM8350_DAC_CLOCK_CONTROL, val | div);
  756. break;
  757. case WM8350_BCLK_CLKDIV:
  758. val = wm8350_codec_read(codec, WM8350_CLOCK_CONTROL_1) &
  759. ~WM8350_BCLK_DIV_MASK;
  760. wm8350_codec_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  761. break;
  762. case WM8350_OPCLK_CLKDIV:
  763. val = wm8350_codec_read(codec, WM8350_CLOCK_CONTROL_1) &
  764. ~WM8350_OPCLK_DIV_MASK;
  765. wm8350_codec_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  766. break;
  767. case WM8350_SYS_CLKDIV:
  768. val = wm8350_codec_read(codec, WM8350_CLOCK_CONTROL_1) &
  769. ~WM8350_MCLK_DIV_MASK;
  770. wm8350_codec_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  771. break;
  772. case WM8350_DACLR_CLKDIV:
  773. val = wm8350_codec_read(codec, WM8350_DAC_LR_RATE) &
  774. ~WM8350_DACLRC_RATE_MASK;
  775. wm8350_codec_write(codec, WM8350_DAC_LR_RATE, val | div);
  776. break;
  777. case WM8350_ADCLR_CLKDIV:
  778. val = wm8350_codec_read(codec, WM8350_ADC_LR_RATE) &
  779. ~WM8350_ADCLRC_RATE_MASK;
  780. wm8350_codec_write(codec, WM8350_ADC_LR_RATE, val | div);
  781. break;
  782. default:
  783. return -EINVAL;
  784. }
  785. return 0;
  786. }
  787. static int wm8350_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  788. {
  789. struct snd_soc_codec *codec = codec_dai->codec;
  790. u16 iface = wm8350_codec_read(codec, WM8350_AI_FORMATING) &
  791. ~(WM8350_AIF_BCLK_INV | WM8350_AIF_LRCLK_INV | WM8350_AIF_FMT_MASK);
  792. u16 master = wm8350_codec_read(codec, WM8350_AI_DAC_CONTROL) &
  793. ~WM8350_BCLK_MSTR;
  794. u16 dac_lrc = wm8350_codec_read(codec, WM8350_DAC_LR_RATE) &
  795. ~WM8350_DACLRC_ENA;
  796. u16 adc_lrc = wm8350_codec_read(codec, WM8350_ADC_LR_RATE) &
  797. ~WM8350_ADCLRC_ENA;
  798. /* set master/slave audio interface */
  799. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  800. case SND_SOC_DAIFMT_CBM_CFM:
  801. master |= WM8350_BCLK_MSTR;
  802. dac_lrc |= WM8350_DACLRC_ENA;
  803. adc_lrc |= WM8350_ADCLRC_ENA;
  804. break;
  805. case SND_SOC_DAIFMT_CBS_CFS:
  806. break;
  807. default:
  808. return -EINVAL;
  809. }
  810. /* interface format */
  811. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  812. case SND_SOC_DAIFMT_I2S:
  813. iface |= 0x2 << 8;
  814. break;
  815. case SND_SOC_DAIFMT_RIGHT_J:
  816. break;
  817. case SND_SOC_DAIFMT_LEFT_J:
  818. iface |= 0x1 << 8;
  819. break;
  820. case SND_SOC_DAIFMT_DSP_A:
  821. iface |= 0x3 << 8;
  822. break;
  823. case SND_SOC_DAIFMT_DSP_B:
  824. iface |= 0x3 << 8; /* lg not sure which mode */
  825. break;
  826. default:
  827. return -EINVAL;
  828. }
  829. /* clock inversion */
  830. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  831. case SND_SOC_DAIFMT_NB_NF:
  832. break;
  833. case SND_SOC_DAIFMT_IB_IF:
  834. iface |= WM8350_AIF_LRCLK_INV | WM8350_AIF_BCLK_INV;
  835. break;
  836. case SND_SOC_DAIFMT_IB_NF:
  837. iface |= WM8350_AIF_BCLK_INV;
  838. break;
  839. case SND_SOC_DAIFMT_NB_IF:
  840. iface |= WM8350_AIF_LRCLK_INV;
  841. break;
  842. default:
  843. return -EINVAL;
  844. }
  845. wm8350_codec_write(codec, WM8350_AI_FORMATING, iface);
  846. wm8350_codec_write(codec, WM8350_AI_DAC_CONTROL, master);
  847. wm8350_codec_write(codec, WM8350_DAC_LR_RATE, dac_lrc);
  848. wm8350_codec_write(codec, WM8350_ADC_LR_RATE, adc_lrc);
  849. return 0;
  850. }
  851. static int wm8350_pcm_trigger(struct snd_pcm_substream *substream,
  852. int cmd, struct snd_soc_dai *codec_dai)
  853. {
  854. struct snd_soc_codec *codec = codec_dai->codec;
  855. int master = wm8350_codec_cache_read(codec, WM8350_AI_DAC_CONTROL) &
  856. WM8350_BCLK_MSTR;
  857. int enabled = 0;
  858. /* Check that the DACs or ADCs are enabled since they are
  859. * required for LRC in master mode. The DACs or ADCs need a
  860. * valid audio path i.e. pin -> ADC or DAC -> pin before
  861. * the LRC will be enabled in master mode. */
  862. if (!master && cmd != SNDRV_PCM_TRIGGER_START)
  863. return 0;
  864. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  865. enabled = wm8350_codec_cache_read(codec, WM8350_POWER_MGMT_4) &
  866. (WM8350_ADCR_ENA | WM8350_ADCL_ENA);
  867. } else {
  868. enabled = wm8350_codec_cache_read(codec, WM8350_POWER_MGMT_4) &
  869. (WM8350_DACR_ENA | WM8350_DACL_ENA);
  870. }
  871. if (!enabled) {
  872. dev_err(codec->dev,
  873. "%s: invalid audio path - no clocks available\n",
  874. __func__);
  875. return -EINVAL;
  876. }
  877. return 0;
  878. }
  879. static int wm8350_pcm_hw_params(struct snd_pcm_substream *substream,
  880. struct snd_pcm_hw_params *params,
  881. struct snd_soc_dai *codec_dai)
  882. {
  883. struct snd_soc_codec *codec = codec_dai->codec;
  884. u16 iface = wm8350_codec_read(codec, WM8350_AI_FORMATING) &
  885. ~WM8350_AIF_WL_MASK;
  886. /* bit size */
  887. switch (params_format(params)) {
  888. case SNDRV_PCM_FORMAT_S16_LE:
  889. break;
  890. case SNDRV_PCM_FORMAT_S20_3LE:
  891. iface |= 0x1 << 10;
  892. break;
  893. case SNDRV_PCM_FORMAT_S24_LE:
  894. iface |= 0x2 << 10;
  895. break;
  896. case SNDRV_PCM_FORMAT_S32_LE:
  897. iface |= 0x3 << 10;
  898. break;
  899. }
  900. wm8350_codec_write(codec, WM8350_AI_FORMATING, iface);
  901. return 0;
  902. }
  903. static int wm8350_mute(struct snd_soc_dai *dai, int mute)
  904. {
  905. struct snd_soc_codec *codec = dai->codec;
  906. struct wm8350 *wm8350 = codec->control_data;
  907. if (mute)
  908. wm8350_set_bits(wm8350, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA);
  909. else
  910. wm8350_clear_bits(wm8350, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA);
  911. return 0;
  912. }
  913. /* FLL divisors */
  914. struct _fll_div {
  915. int div; /* FLL_OUTDIV */
  916. int n;
  917. int k;
  918. int ratio; /* FLL_FRATIO */
  919. };
  920. /* The size in bits of the fll divide multiplied by 10
  921. * to allow rounding later */
  922. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  923. static inline int fll_factors(struct _fll_div *fll_div, unsigned int input,
  924. unsigned int output)
  925. {
  926. u64 Kpart;
  927. unsigned int t1, t2, K, Nmod;
  928. if (output >= 2815250 && output <= 3125000)
  929. fll_div->div = 0x4;
  930. else if (output >= 5625000 && output <= 6250000)
  931. fll_div->div = 0x3;
  932. else if (output >= 11250000 && output <= 12500000)
  933. fll_div->div = 0x2;
  934. else if (output >= 22500000 && output <= 25000000)
  935. fll_div->div = 0x1;
  936. else {
  937. printk(KERN_ERR "wm8350: fll freq %d out of range\n", output);
  938. return -EINVAL;
  939. }
  940. if (input > 48000)
  941. fll_div->ratio = 1;
  942. else
  943. fll_div->ratio = 8;
  944. t1 = output * (1 << (fll_div->div + 1));
  945. t2 = input * fll_div->ratio;
  946. fll_div->n = t1 / t2;
  947. Nmod = t1 % t2;
  948. if (Nmod) {
  949. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  950. do_div(Kpart, t2);
  951. K = Kpart & 0xFFFFFFFF;
  952. /* Check if we need to round */
  953. if ((K % 10) >= 5)
  954. K += 5;
  955. /* Move down to proper range now rounding is done */
  956. K /= 10;
  957. fll_div->k = K;
  958. } else
  959. fll_div->k = 0;
  960. return 0;
  961. }
  962. static int wm8350_set_fll(struct snd_soc_dai *codec_dai,
  963. int pll_id, unsigned int freq_in,
  964. unsigned int freq_out)
  965. {
  966. struct snd_soc_codec *codec = codec_dai->codec;
  967. struct wm8350 *wm8350 = codec->control_data;
  968. struct _fll_div fll_div;
  969. int ret = 0;
  970. u16 fll_1, fll_4;
  971. /* power down FLL - we need to do this for reconfiguration */
  972. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4,
  973. WM8350_FLL_ENA | WM8350_FLL_OSC_ENA);
  974. if (freq_out == 0 || freq_in == 0)
  975. return ret;
  976. ret = fll_factors(&fll_div, freq_in, freq_out);
  977. if (ret < 0)
  978. return ret;
  979. dev_dbg(wm8350->dev,
  980. "FLL in %d FLL out %d N 0x%x K 0x%x div %d ratio %d",
  981. freq_in, freq_out, fll_div.n, fll_div.k, fll_div.div,
  982. fll_div.ratio);
  983. /* set up N.K & dividers */
  984. fll_1 = wm8350_codec_read(codec, WM8350_FLL_CONTROL_1) &
  985. ~(WM8350_FLL_OUTDIV_MASK | WM8350_FLL_RSP_RATE_MASK | 0xc000);
  986. wm8350_codec_write(codec, WM8350_FLL_CONTROL_1,
  987. fll_1 | (fll_div.div << 8) | 0x50);
  988. wm8350_codec_write(codec, WM8350_FLL_CONTROL_2,
  989. (fll_div.ratio << 11) | (fll_div.
  990. n & WM8350_FLL_N_MASK));
  991. wm8350_codec_write(codec, WM8350_FLL_CONTROL_3, fll_div.k);
  992. fll_4 = wm8350_codec_read(codec, WM8350_FLL_CONTROL_4) &
  993. ~(WM8350_FLL_FRAC | WM8350_FLL_SLOW_LOCK_REF);
  994. wm8350_codec_write(codec, WM8350_FLL_CONTROL_4,
  995. fll_4 | (fll_div.k ? WM8350_FLL_FRAC : 0) |
  996. (fll_div.ratio == 8 ? WM8350_FLL_SLOW_LOCK_REF : 0));
  997. /* power FLL on */
  998. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_FLL_OSC_ENA);
  999. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_FLL_ENA);
  1000. return 0;
  1001. }
  1002. static int wm8350_set_bias_level(struct snd_soc_codec *codec,
  1003. enum snd_soc_bias_level level)
  1004. {
  1005. struct wm8350 *wm8350 = codec->control_data;
  1006. struct wm8350_data *priv = codec->private_data;
  1007. struct wm8350_audio_platform_data *platform =
  1008. wm8350->codec.platform_data;
  1009. u16 pm1;
  1010. int ret;
  1011. switch (level) {
  1012. case SND_SOC_BIAS_ON:
  1013. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1014. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1015. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1016. pm1 | WM8350_VMID_50K |
  1017. platform->codec_current_on << 14);
  1018. break;
  1019. case SND_SOC_BIAS_PREPARE:
  1020. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1);
  1021. pm1 &= ~WM8350_VMID_MASK;
  1022. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1023. pm1 | WM8350_VMID_50K);
  1024. break;
  1025. case SND_SOC_BIAS_STANDBY:
  1026. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  1027. ret = regulator_bulk_enable(ARRAY_SIZE(priv->supplies),
  1028. priv->supplies);
  1029. if (ret != 0)
  1030. return ret;
  1031. /* Enable the system clock */
  1032. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4,
  1033. WM8350_SYSCLK_ENA);
  1034. /* mute DAC & outputs */
  1035. wm8350_set_bits(wm8350, WM8350_DAC_MUTE,
  1036. WM8350_DAC_MUTE_ENA);
  1037. /* discharge cap memory */
  1038. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1039. platform->dis_out1 |
  1040. (platform->dis_out2 << 2) |
  1041. (platform->dis_out3 << 4) |
  1042. (platform->dis_out4 << 6));
  1043. /* wait for discharge */
  1044. schedule_timeout_interruptible(msecs_to_jiffies
  1045. (platform->
  1046. cap_discharge_msecs));
  1047. /* enable antipop */
  1048. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1049. (platform->vmid_s_curve << 8));
  1050. /* ramp up vmid */
  1051. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1052. (platform->
  1053. codec_current_charge << 14) |
  1054. WM8350_VMID_5K | WM8350_VMIDEN |
  1055. WM8350_VBUFEN);
  1056. /* wait for vmid */
  1057. schedule_timeout_interruptible(msecs_to_jiffies
  1058. (platform->
  1059. vmid_charge_msecs));
  1060. /* turn on vmid 300k */
  1061. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1062. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1063. pm1 |= WM8350_VMID_300K |
  1064. (platform->codec_current_standby << 14);
  1065. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1066. pm1);
  1067. /* enable analogue bias */
  1068. pm1 |= WM8350_BIASEN;
  1069. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1070. /* disable antipop */
  1071. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL, 0);
  1072. } else {
  1073. /* turn on vmid 300k and reduce current */
  1074. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1075. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1076. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1077. pm1 | WM8350_VMID_300K |
  1078. (platform->
  1079. codec_current_standby << 14));
  1080. }
  1081. break;
  1082. case SND_SOC_BIAS_OFF:
  1083. /* mute DAC & enable outputs */
  1084. wm8350_set_bits(wm8350, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA);
  1085. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_3,
  1086. WM8350_OUT1L_ENA | WM8350_OUT1R_ENA |
  1087. WM8350_OUT2L_ENA | WM8350_OUT2R_ENA);
  1088. /* enable anti pop S curve */
  1089. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1090. (platform->vmid_s_curve << 8));
  1091. /* turn off vmid */
  1092. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1093. ~WM8350_VMIDEN;
  1094. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1095. /* wait */
  1096. schedule_timeout_interruptible(msecs_to_jiffies
  1097. (platform->
  1098. vmid_discharge_msecs));
  1099. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1100. (platform->vmid_s_curve << 8) |
  1101. platform->dis_out1 |
  1102. (platform->dis_out2 << 2) |
  1103. (platform->dis_out3 << 4) |
  1104. (platform->dis_out4 << 6));
  1105. /* turn off VBuf and drain */
  1106. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1107. ~(WM8350_VBUFEN | WM8350_VMID_MASK);
  1108. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1109. pm1 | WM8350_OUTPUT_DRAIN_EN);
  1110. /* wait */
  1111. schedule_timeout_interruptible(msecs_to_jiffies
  1112. (platform->drain_msecs));
  1113. pm1 &= ~WM8350_BIASEN;
  1114. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1115. /* disable anti-pop */
  1116. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL, 0);
  1117. wm8350_clear_bits(wm8350, WM8350_LOUT1_VOLUME,
  1118. WM8350_OUT1L_ENA);
  1119. wm8350_clear_bits(wm8350, WM8350_ROUT1_VOLUME,
  1120. WM8350_OUT1R_ENA);
  1121. wm8350_clear_bits(wm8350, WM8350_LOUT2_VOLUME,
  1122. WM8350_OUT2L_ENA);
  1123. wm8350_clear_bits(wm8350, WM8350_ROUT2_VOLUME,
  1124. WM8350_OUT2R_ENA);
  1125. /* disable clock gen */
  1126. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4,
  1127. WM8350_SYSCLK_ENA);
  1128. regulator_bulk_disable(ARRAY_SIZE(priv->supplies),
  1129. priv->supplies);
  1130. break;
  1131. }
  1132. codec->bias_level = level;
  1133. return 0;
  1134. }
  1135. static int wm8350_suspend(struct platform_device *pdev, pm_message_t state)
  1136. {
  1137. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1138. struct snd_soc_codec *codec = socdev->codec;
  1139. wm8350_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1140. return 0;
  1141. }
  1142. static int wm8350_resume(struct platform_device *pdev)
  1143. {
  1144. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1145. struct snd_soc_codec *codec = socdev->codec;
  1146. wm8350_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1147. if (codec->suspend_bias_level == SND_SOC_BIAS_ON)
  1148. wm8350_set_bias_level(codec, SND_SOC_BIAS_ON);
  1149. return 0;
  1150. }
  1151. static struct snd_soc_codec *wm8350_codec;
  1152. static int wm8350_probe(struct platform_device *pdev)
  1153. {
  1154. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1155. struct snd_soc_codec *codec;
  1156. struct wm8350 *wm8350;
  1157. struct wm8350_data *priv;
  1158. int ret;
  1159. struct wm8350_output *out1;
  1160. struct wm8350_output *out2;
  1161. BUG_ON(!wm8350_codec);
  1162. socdev->codec = wm8350_codec;
  1163. codec = socdev->codec;
  1164. wm8350 = codec->control_data;
  1165. priv = codec->private_data;
  1166. /* Enable the codec */
  1167. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1168. /* Enable robust clocking mode in ADC */
  1169. wm8350_codec_write(codec, WM8350_SECURITY, 0xa7);
  1170. wm8350_codec_write(codec, 0xde, 0x13);
  1171. wm8350_codec_write(codec, WM8350_SECURITY, 0);
  1172. /* read OUT1 & OUT2 volumes */
  1173. out1 = &priv->out1;
  1174. out2 = &priv->out2;
  1175. out1->left_vol = (wm8350_reg_read(wm8350, WM8350_LOUT1_VOLUME) &
  1176. WM8350_OUT1L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  1177. out1->right_vol = (wm8350_reg_read(wm8350, WM8350_ROUT1_VOLUME) &
  1178. WM8350_OUT1R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  1179. out2->left_vol = (wm8350_reg_read(wm8350, WM8350_LOUT2_VOLUME) &
  1180. WM8350_OUT2L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  1181. out2->right_vol = (wm8350_reg_read(wm8350, WM8350_ROUT2_VOLUME) &
  1182. WM8350_OUT2R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  1183. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME, 0);
  1184. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME, 0);
  1185. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME, 0);
  1186. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME, 0);
  1187. /* Latch VU bits & mute */
  1188. wm8350_set_bits(wm8350, WM8350_LOUT1_VOLUME,
  1189. WM8350_OUT1_VU | WM8350_OUT1L_MUTE);
  1190. wm8350_set_bits(wm8350, WM8350_LOUT2_VOLUME,
  1191. WM8350_OUT2_VU | WM8350_OUT2L_MUTE);
  1192. wm8350_set_bits(wm8350, WM8350_ROUT1_VOLUME,
  1193. WM8350_OUT1_VU | WM8350_OUT1R_MUTE);
  1194. wm8350_set_bits(wm8350, WM8350_ROUT2_VOLUME,
  1195. WM8350_OUT2_VU | WM8350_OUT2R_MUTE);
  1196. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  1197. if (ret < 0) {
  1198. dev_err(&pdev->dev, "failed to create pcms\n");
  1199. return ret;
  1200. }
  1201. wm8350_add_controls(codec);
  1202. wm8350_add_widgets(codec);
  1203. wm8350_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1204. ret = snd_soc_init_card(socdev);
  1205. if (ret < 0) {
  1206. dev_err(&pdev->dev, "failed to register card\n");
  1207. goto card_err;
  1208. }
  1209. return 0;
  1210. card_err:
  1211. snd_soc_free_pcms(socdev);
  1212. snd_soc_dapm_free(socdev);
  1213. return ret;
  1214. }
  1215. static int wm8350_remove(struct platform_device *pdev)
  1216. {
  1217. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1218. struct snd_soc_codec *codec = socdev->codec;
  1219. struct wm8350 *wm8350 = codec->control_data;
  1220. int ret;
  1221. /* cancel any work waiting to be queued. */
  1222. ret = cancel_delayed_work(&codec->delayed_work);
  1223. /* if there was any work waiting then we run it now and
  1224. * wait for its completion */
  1225. if (ret) {
  1226. schedule_delayed_work(&codec->delayed_work, 0);
  1227. flush_scheduled_work();
  1228. }
  1229. wm8350_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1230. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1231. return 0;
  1232. }
  1233. #define WM8350_RATES (SNDRV_PCM_RATE_8000_96000)
  1234. #define WM8350_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  1235. SNDRV_PCM_FMTBIT_S20_3LE |\
  1236. SNDRV_PCM_FMTBIT_S24_LE)
  1237. struct snd_soc_dai wm8350_dai = {
  1238. .name = "WM8350",
  1239. .playback = {
  1240. .stream_name = "Playback",
  1241. .channels_min = 1,
  1242. .channels_max = 2,
  1243. .rates = WM8350_RATES,
  1244. .formats = WM8350_FORMATS,
  1245. },
  1246. .capture = {
  1247. .stream_name = "Capture",
  1248. .channels_min = 1,
  1249. .channels_max = 2,
  1250. .rates = WM8350_RATES,
  1251. .formats = WM8350_FORMATS,
  1252. },
  1253. .ops = {
  1254. .hw_params = wm8350_pcm_hw_params,
  1255. .digital_mute = wm8350_mute,
  1256. .trigger = wm8350_pcm_trigger,
  1257. .set_fmt = wm8350_set_dai_fmt,
  1258. .set_sysclk = wm8350_set_dai_sysclk,
  1259. .set_pll = wm8350_set_fll,
  1260. .set_clkdiv = wm8350_set_clkdiv,
  1261. },
  1262. };
  1263. EXPORT_SYMBOL_GPL(wm8350_dai);
  1264. struct snd_soc_codec_device soc_codec_dev_wm8350 = {
  1265. .probe = wm8350_probe,
  1266. .remove = wm8350_remove,
  1267. .suspend = wm8350_suspend,
  1268. .resume = wm8350_resume,
  1269. };
  1270. EXPORT_SYMBOL_GPL(soc_codec_dev_wm8350);
  1271. static int wm8350_codec_probe(struct platform_device *pdev)
  1272. {
  1273. struct wm8350 *wm8350 = platform_get_drvdata(pdev);
  1274. struct wm8350_data *priv;
  1275. struct snd_soc_codec *codec;
  1276. int ret, i;
  1277. if (wm8350->codec.platform_data == NULL) {
  1278. dev_err(&pdev->dev, "No audio platform data supplied\n");
  1279. return -EINVAL;
  1280. }
  1281. priv = kzalloc(sizeof(struct wm8350_data), GFP_KERNEL);
  1282. if (priv == NULL)
  1283. return -ENOMEM;
  1284. for (i = 0; i < ARRAY_SIZE(supply_names); i++)
  1285. priv->supplies[i].supply = supply_names[i];
  1286. ret = regulator_bulk_get(wm8350->dev, ARRAY_SIZE(priv->supplies),
  1287. priv->supplies);
  1288. if (ret != 0)
  1289. goto err_priv;
  1290. codec = &priv->codec;
  1291. wm8350->codec.codec = codec;
  1292. wm8350_dai.dev = &pdev->dev;
  1293. mutex_init(&codec->mutex);
  1294. INIT_LIST_HEAD(&codec->dapm_widgets);
  1295. INIT_LIST_HEAD(&codec->dapm_paths);
  1296. codec->dev = &pdev->dev;
  1297. codec->name = "WM8350";
  1298. codec->owner = THIS_MODULE;
  1299. codec->read = wm8350_codec_read;
  1300. codec->write = wm8350_codec_write;
  1301. codec->bias_level = SND_SOC_BIAS_OFF;
  1302. codec->set_bias_level = wm8350_set_bias_level;
  1303. codec->dai = &wm8350_dai;
  1304. codec->num_dai = 1;
  1305. codec->reg_cache_size = WM8350_MAX_REGISTER;
  1306. codec->private_data = priv;
  1307. codec->control_data = wm8350;
  1308. /* Put the codec into reset if it wasn't already */
  1309. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1310. INIT_DELAYED_WORK(&codec->delayed_work, wm8350_pga_work);
  1311. ret = snd_soc_register_codec(codec);
  1312. if (ret != 0)
  1313. goto err_supply;
  1314. wm8350_codec = codec;
  1315. ret = snd_soc_register_dai(&wm8350_dai);
  1316. if (ret != 0)
  1317. goto err_codec;
  1318. return 0;
  1319. err_codec:
  1320. snd_soc_unregister_codec(codec);
  1321. err_supply:
  1322. regulator_bulk_free(ARRAY_SIZE(priv->supplies), priv->supplies);
  1323. err_priv:
  1324. kfree(priv);
  1325. wm8350_codec = NULL;
  1326. return ret;
  1327. }
  1328. static int __devexit wm8350_codec_remove(struct platform_device *pdev)
  1329. {
  1330. struct wm8350 *wm8350 = platform_get_drvdata(pdev);
  1331. struct snd_soc_codec *codec = wm8350->codec.codec;
  1332. struct wm8350_data *priv = codec->private_data;
  1333. snd_soc_unregister_dai(&wm8350_dai);
  1334. snd_soc_unregister_codec(codec);
  1335. regulator_bulk_free(ARRAY_SIZE(priv->supplies), priv->supplies);
  1336. kfree(priv);
  1337. wm8350_codec = NULL;
  1338. return 0;
  1339. }
  1340. static struct platform_driver wm8350_codec_driver = {
  1341. .driver = {
  1342. .name = "wm8350-codec",
  1343. .owner = THIS_MODULE,
  1344. },
  1345. .probe = wm8350_codec_probe,
  1346. .remove = __devexit_p(wm8350_codec_remove),
  1347. };
  1348. static __init int wm8350_init(void)
  1349. {
  1350. return platform_driver_register(&wm8350_codec_driver);
  1351. }
  1352. module_init(wm8350_init);
  1353. static __exit void wm8350_exit(void)
  1354. {
  1355. platform_driver_unregister(&wm8350_codec_driver);
  1356. }
  1357. module_exit(wm8350_exit);
  1358. MODULE_DESCRIPTION("ASoC WM8350 driver");
  1359. MODULE_AUTHOR("Liam Girdwood");
  1360. MODULE_LICENSE("GPL");
  1361. MODULE_ALIAS("platform:wm8350-codec");