drm.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747
  1. /**
  2. * \file drm.h
  3. * Header for the Direct Rendering Manager
  4. *
  5. * \author Rickard E. (Rik) Faith <faith@valinux.com>
  6. *
  7. * \par Acknowledgments:
  8. * Dec 1999, Richard Henderson <rth@twiddle.net>, move to generic \c cmpxchg.
  9. */
  10. /*
  11. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  12. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  13. * All rights reserved.
  14. *
  15. * Permission is hereby granted, free of charge, to any person obtaining a
  16. * copy of this software and associated documentation files (the "Software"),
  17. * to deal in the Software without restriction, including without limitation
  18. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  19. * and/or sell copies of the Software, and to permit persons to whom the
  20. * Software is furnished to do so, subject to the following conditions:
  21. *
  22. * The above copyright notice and this permission notice (including the next
  23. * paragraph) shall be included in all copies or substantial portions of the
  24. * Software.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  27. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  28. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  29. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  30. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  31. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  32. * OTHER DEALINGS IN THE SOFTWARE.
  33. */
  34. #ifndef _DRM_H_
  35. #define _DRM_H_
  36. #if defined(__KERNEL__)
  37. #endif
  38. #include <asm/ioctl.h> /* For _IO* macros */
  39. #define DRM_IOCTL_NR(n) _IOC_NR(n)
  40. #define DRM_IOC_VOID _IOC_NONE
  41. #define DRM_IOC_READ _IOC_READ
  42. #define DRM_IOC_WRITE _IOC_WRITE
  43. #define DRM_IOC_READWRITE _IOC_READ|_IOC_WRITE
  44. #define DRM_IOC(dir, group, nr, size) _IOC(dir, group, nr, size)
  45. #define DRM_MAJOR 226
  46. #define DRM_MAX_MINOR 15
  47. #define DRM_NAME "drm" /**< Name in kernel, /dev, and /proc */
  48. #define DRM_MIN_ORDER 5 /**< At least 2^5 bytes = 32 bytes */
  49. #define DRM_MAX_ORDER 22 /**< Up to 2^22 bytes = 4MB */
  50. #define DRM_RAM_PERCENT 10 /**< How much system ram can we lock? */
  51. #define _DRM_LOCK_HELD 0x80000000U /**< Hardware lock is held */
  52. #define _DRM_LOCK_CONT 0x40000000U /**< Hardware lock is contended */
  53. #define _DRM_LOCK_IS_HELD(lock) ((lock) & _DRM_LOCK_HELD)
  54. #define _DRM_LOCK_IS_CONT(lock) ((lock) & _DRM_LOCK_CONT)
  55. #define _DRM_LOCKING_CONTEXT(lock) ((lock) & ~(_DRM_LOCK_HELD|_DRM_LOCK_CONT))
  56. typedef unsigned int drm_handle_t;
  57. typedef unsigned int drm_context_t;
  58. typedef unsigned int drm_drawable_t;
  59. typedef unsigned int drm_magic_t;
  60. /**
  61. * Cliprect.
  62. *
  63. * \warning: If you change this structure, make sure you change
  64. * XF86DRIClipRectRec in the server as well
  65. *
  66. * \note KW: Actually it's illegal to change either for
  67. * backwards-compatibility reasons.
  68. */
  69. struct drm_clip_rect {
  70. unsigned short x1;
  71. unsigned short y1;
  72. unsigned short x2;
  73. unsigned short y2;
  74. };
  75. /**
  76. * Drawable information.
  77. */
  78. struct drm_drawable_info {
  79. unsigned int num_rects;
  80. struct drm_clip_rect *rects;
  81. };
  82. /**
  83. * Texture region,
  84. */
  85. struct drm_tex_region {
  86. unsigned char next;
  87. unsigned char prev;
  88. unsigned char in_use;
  89. unsigned char padding;
  90. unsigned int age;
  91. };
  92. /**
  93. * Hardware lock.
  94. *
  95. * The lock structure is a simple cache-line aligned integer. To avoid
  96. * processor bus contention on a multiprocessor system, there should not be any
  97. * other data stored in the same cache line.
  98. */
  99. struct drm_hw_lock {
  100. __volatile__ unsigned int lock; /**< lock variable */
  101. char padding[60]; /**< Pad to cache line */
  102. };
  103. /**
  104. * DRM_IOCTL_VERSION ioctl argument type.
  105. *
  106. * \sa drmGetVersion().
  107. */
  108. struct drm_version {
  109. int version_major; /**< Major version */
  110. int version_minor; /**< Minor version */
  111. int version_patchlevel; /**< Patch level */
  112. size_t name_len; /**< Length of name buffer */
  113. char __user *name; /**< Name of driver */
  114. size_t date_len; /**< Length of date buffer */
  115. char __user *date; /**< User-space buffer to hold date */
  116. size_t desc_len; /**< Length of desc buffer */
  117. char __user *desc; /**< User-space buffer to hold desc */
  118. };
  119. /**
  120. * DRM_IOCTL_GET_UNIQUE ioctl argument type.
  121. *
  122. * \sa drmGetBusid() and drmSetBusId().
  123. */
  124. struct drm_unique {
  125. size_t unique_len; /**< Length of unique */
  126. char __user *unique; /**< Unique name for driver instantiation */
  127. };
  128. struct drm_list {
  129. int count; /**< Length of user-space structures */
  130. struct drm_version __user *version;
  131. };
  132. struct drm_block {
  133. int unused;
  134. };
  135. /**
  136. * DRM_IOCTL_CONTROL ioctl argument type.
  137. *
  138. * \sa drmCtlInstHandler() and drmCtlUninstHandler().
  139. */
  140. struct drm_control {
  141. enum {
  142. DRM_ADD_COMMAND,
  143. DRM_RM_COMMAND,
  144. DRM_INST_HANDLER,
  145. DRM_UNINST_HANDLER
  146. } func;
  147. int irq;
  148. };
  149. /**
  150. * Type of memory to map.
  151. */
  152. enum drm_map_type {
  153. _DRM_FRAME_BUFFER = 0, /**< WC (no caching), no core dump */
  154. _DRM_REGISTERS = 1, /**< no caching, no core dump */
  155. _DRM_SHM = 2, /**< shared, cached */
  156. _DRM_AGP = 3, /**< AGP/GART */
  157. _DRM_SCATTER_GATHER = 4, /**< Scatter/gather memory for PCI DMA */
  158. _DRM_CONSISTENT = 5, /**< Consistent memory for PCI DMA */
  159. _DRM_GEM = 6, /**< GEM object */
  160. };
  161. /**
  162. * Memory mapping flags.
  163. */
  164. enum drm_map_flags {
  165. _DRM_RESTRICTED = 0x01, /**< Cannot be mapped to user-virtual */
  166. _DRM_READ_ONLY = 0x02,
  167. _DRM_LOCKED = 0x04, /**< shared, cached, locked */
  168. _DRM_KERNEL = 0x08, /**< kernel requires access */
  169. _DRM_WRITE_COMBINING = 0x10, /**< use write-combining if available */
  170. _DRM_CONTAINS_LOCK = 0x20, /**< SHM page that contains lock */
  171. _DRM_REMOVABLE = 0x40, /**< Removable mapping */
  172. _DRM_DRIVER = 0x80 /**< Managed by driver */
  173. };
  174. struct drm_ctx_priv_map {
  175. unsigned int ctx_id; /**< Context requesting private mapping */
  176. void *handle; /**< Handle of map */
  177. };
  178. /**
  179. * DRM_IOCTL_GET_MAP, DRM_IOCTL_ADD_MAP and DRM_IOCTL_RM_MAP ioctls
  180. * argument type.
  181. *
  182. * \sa drmAddMap().
  183. */
  184. struct drm_map {
  185. unsigned long offset; /**< Requested physical address (0 for SAREA)*/
  186. unsigned long size; /**< Requested physical size (bytes) */
  187. enum drm_map_type type; /**< Type of memory to map */
  188. enum drm_map_flags flags; /**< Flags */
  189. void *handle; /**< User-space: "Handle" to pass to mmap() */
  190. /**< Kernel-space: kernel-virtual address */
  191. int mtrr; /**< MTRR slot used */
  192. /* Private data */
  193. };
  194. /**
  195. * DRM_IOCTL_GET_CLIENT ioctl argument type.
  196. */
  197. struct drm_client {
  198. int idx; /**< Which client desired? */
  199. int auth; /**< Is client authenticated? */
  200. unsigned long pid; /**< Process ID */
  201. unsigned long uid; /**< User ID */
  202. unsigned long magic; /**< Magic */
  203. unsigned long iocs; /**< Ioctl count */
  204. };
  205. enum drm_stat_type {
  206. _DRM_STAT_LOCK,
  207. _DRM_STAT_OPENS,
  208. _DRM_STAT_CLOSES,
  209. _DRM_STAT_IOCTLS,
  210. _DRM_STAT_LOCKS,
  211. _DRM_STAT_UNLOCKS,
  212. _DRM_STAT_VALUE, /**< Generic value */
  213. _DRM_STAT_BYTE, /**< Generic byte counter (1024bytes/K) */
  214. _DRM_STAT_COUNT, /**< Generic non-byte counter (1000/k) */
  215. _DRM_STAT_IRQ, /**< IRQ */
  216. _DRM_STAT_PRIMARY, /**< Primary DMA bytes */
  217. _DRM_STAT_SECONDARY, /**< Secondary DMA bytes */
  218. _DRM_STAT_DMA, /**< DMA */
  219. _DRM_STAT_SPECIAL, /**< Special DMA (e.g., priority or polled) */
  220. _DRM_STAT_MISSED /**< Missed DMA opportunity */
  221. /* Add to the *END* of the list */
  222. };
  223. /**
  224. * DRM_IOCTL_GET_STATS ioctl argument type.
  225. */
  226. struct drm_stats {
  227. unsigned long count;
  228. struct {
  229. unsigned long value;
  230. enum drm_stat_type type;
  231. } data[15];
  232. };
  233. /**
  234. * Hardware locking flags.
  235. */
  236. enum drm_lock_flags {
  237. _DRM_LOCK_READY = 0x01, /**< Wait until hardware is ready for DMA */
  238. _DRM_LOCK_QUIESCENT = 0x02, /**< Wait until hardware quiescent */
  239. _DRM_LOCK_FLUSH = 0x04, /**< Flush this context's DMA queue first */
  240. _DRM_LOCK_FLUSH_ALL = 0x08, /**< Flush all DMA queues first */
  241. /* These *HALT* flags aren't supported yet
  242. -- they will be used to support the
  243. full-screen DGA-like mode. */
  244. _DRM_HALT_ALL_QUEUES = 0x10, /**< Halt all current and future queues */
  245. _DRM_HALT_CUR_QUEUES = 0x20 /**< Halt all current queues */
  246. };
  247. /**
  248. * DRM_IOCTL_LOCK, DRM_IOCTL_UNLOCK and DRM_IOCTL_FINISH ioctl argument type.
  249. *
  250. * \sa drmGetLock() and drmUnlock().
  251. */
  252. struct drm_lock {
  253. int context;
  254. enum drm_lock_flags flags;
  255. };
  256. /**
  257. * DMA flags
  258. *
  259. * \warning
  260. * These values \e must match xf86drm.h.
  261. *
  262. * \sa drm_dma.
  263. */
  264. enum drm_dma_flags {
  265. /* Flags for DMA buffer dispatch */
  266. _DRM_DMA_BLOCK = 0x01, /**<
  267. * Block until buffer dispatched.
  268. *
  269. * \note The buffer may not yet have
  270. * been processed by the hardware --
  271. * getting a hardware lock with the
  272. * hardware quiescent will ensure
  273. * that the buffer has been
  274. * processed.
  275. */
  276. _DRM_DMA_WHILE_LOCKED = 0x02, /**< Dispatch while lock held */
  277. _DRM_DMA_PRIORITY = 0x04, /**< High priority dispatch */
  278. /* Flags for DMA buffer request */
  279. _DRM_DMA_WAIT = 0x10, /**< Wait for free buffers */
  280. _DRM_DMA_SMALLER_OK = 0x20, /**< Smaller-than-requested buffers OK */
  281. _DRM_DMA_LARGER_OK = 0x40 /**< Larger-than-requested buffers OK */
  282. };
  283. /**
  284. * DRM_IOCTL_ADD_BUFS and DRM_IOCTL_MARK_BUFS ioctl argument type.
  285. *
  286. * \sa drmAddBufs().
  287. */
  288. struct drm_buf_desc {
  289. int count; /**< Number of buffers of this size */
  290. int size; /**< Size in bytes */
  291. int low_mark; /**< Low water mark */
  292. int high_mark; /**< High water mark */
  293. enum {
  294. _DRM_PAGE_ALIGN = 0x01, /**< Align on page boundaries for DMA */
  295. _DRM_AGP_BUFFER = 0x02, /**< Buffer is in AGP space */
  296. _DRM_SG_BUFFER = 0x04, /**< Scatter/gather memory buffer */
  297. _DRM_FB_BUFFER = 0x08, /**< Buffer is in frame buffer */
  298. _DRM_PCI_BUFFER_RO = 0x10 /**< Map PCI DMA buffer read-only */
  299. } flags;
  300. unsigned long agp_start; /**<
  301. * Start address of where the AGP buffers are
  302. * in the AGP aperture
  303. */
  304. };
  305. /**
  306. * DRM_IOCTL_INFO_BUFS ioctl argument type.
  307. */
  308. struct drm_buf_info {
  309. int count; /**< Entries in list */
  310. struct drm_buf_desc __user *list;
  311. };
  312. /**
  313. * DRM_IOCTL_FREE_BUFS ioctl argument type.
  314. */
  315. struct drm_buf_free {
  316. int count;
  317. int __user *list;
  318. };
  319. /**
  320. * Buffer information
  321. *
  322. * \sa drm_buf_map.
  323. */
  324. struct drm_buf_pub {
  325. int idx; /**< Index into the master buffer list */
  326. int total; /**< Buffer size */
  327. int used; /**< Amount of buffer in use (for DMA) */
  328. void __user *address; /**< Address of buffer */
  329. };
  330. /**
  331. * DRM_IOCTL_MAP_BUFS ioctl argument type.
  332. */
  333. struct drm_buf_map {
  334. int count; /**< Length of the buffer list */
  335. void __user *virtual; /**< Mmap'd area in user-virtual */
  336. struct drm_buf_pub __user *list; /**< Buffer information */
  337. };
  338. /**
  339. * DRM_IOCTL_DMA ioctl argument type.
  340. *
  341. * Indices here refer to the offset into the buffer list in drm_buf_get.
  342. *
  343. * \sa drmDMA().
  344. */
  345. struct drm_dma {
  346. int context; /**< Context handle */
  347. int send_count; /**< Number of buffers to send */
  348. int __user *send_indices; /**< List of handles to buffers */
  349. int __user *send_sizes; /**< Lengths of data to send */
  350. enum drm_dma_flags flags; /**< Flags */
  351. int request_count; /**< Number of buffers requested */
  352. int request_size; /**< Desired size for buffers */
  353. int __user *request_indices; /**< Buffer information */
  354. int __user *request_sizes;
  355. int granted_count; /**< Number of buffers granted */
  356. };
  357. enum drm_ctx_flags {
  358. _DRM_CONTEXT_PRESERVED = 0x01,
  359. _DRM_CONTEXT_2DONLY = 0x02
  360. };
  361. /**
  362. * DRM_IOCTL_ADD_CTX ioctl argument type.
  363. *
  364. * \sa drmCreateContext() and drmDestroyContext().
  365. */
  366. struct drm_ctx {
  367. drm_context_t handle;
  368. enum drm_ctx_flags flags;
  369. };
  370. /**
  371. * DRM_IOCTL_RES_CTX ioctl argument type.
  372. */
  373. struct drm_ctx_res {
  374. int count;
  375. struct drm_ctx __user *contexts;
  376. };
  377. /**
  378. * DRM_IOCTL_ADD_DRAW and DRM_IOCTL_RM_DRAW ioctl argument type.
  379. */
  380. struct drm_draw {
  381. drm_drawable_t handle;
  382. };
  383. /**
  384. * DRM_IOCTL_UPDATE_DRAW ioctl argument type.
  385. */
  386. typedef enum {
  387. DRM_DRAWABLE_CLIPRECTS,
  388. } drm_drawable_info_type_t;
  389. struct drm_update_draw {
  390. drm_drawable_t handle;
  391. unsigned int type;
  392. unsigned int num;
  393. unsigned long long data;
  394. };
  395. /**
  396. * DRM_IOCTL_GET_MAGIC and DRM_IOCTL_AUTH_MAGIC ioctl argument type.
  397. */
  398. struct drm_auth {
  399. drm_magic_t magic;
  400. };
  401. /**
  402. * DRM_IOCTL_IRQ_BUSID ioctl argument type.
  403. *
  404. * \sa drmGetInterruptFromBusID().
  405. */
  406. struct drm_irq_busid {
  407. int irq; /**< IRQ number */
  408. int busnum; /**< bus number */
  409. int devnum; /**< device number */
  410. int funcnum; /**< function number */
  411. };
  412. enum drm_vblank_seq_type {
  413. _DRM_VBLANK_ABSOLUTE = 0x0, /**< Wait for specific vblank sequence number */
  414. _DRM_VBLANK_RELATIVE = 0x1, /**< Wait for given number of vblanks */
  415. _DRM_VBLANK_FLIP = 0x8000000, /**< Scheduled buffer swap should flip */
  416. _DRM_VBLANK_NEXTONMISS = 0x10000000, /**< If missed, wait for next vblank */
  417. _DRM_VBLANK_SECONDARY = 0x20000000, /**< Secondary display controller */
  418. _DRM_VBLANK_SIGNAL = 0x40000000 /**< Send signal instead of blocking */
  419. };
  420. #define _DRM_VBLANK_TYPES_MASK (_DRM_VBLANK_ABSOLUTE | _DRM_VBLANK_RELATIVE)
  421. #define _DRM_VBLANK_FLAGS_MASK (_DRM_VBLANK_SIGNAL | _DRM_VBLANK_SECONDARY | \
  422. _DRM_VBLANK_NEXTONMISS)
  423. struct drm_wait_vblank_request {
  424. enum drm_vblank_seq_type type;
  425. unsigned int sequence;
  426. unsigned long signal;
  427. };
  428. struct drm_wait_vblank_reply {
  429. enum drm_vblank_seq_type type;
  430. unsigned int sequence;
  431. long tval_sec;
  432. long tval_usec;
  433. };
  434. /**
  435. * DRM_IOCTL_WAIT_VBLANK ioctl argument type.
  436. *
  437. * \sa drmWaitVBlank().
  438. */
  439. union drm_wait_vblank {
  440. struct drm_wait_vblank_request request;
  441. struct drm_wait_vblank_reply reply;
  442. };
  443. #define _DRM_PRE_MODESET 1
  444. #define _DRM_POST_MODESET 2
  445. /**
  446. * DRM_IOCTL_MODESET_CTL ioctl argument type
  447. *
  448. * \sa drmModesetCtl().
  449. */
  450. struct drm_modeset_ctl {
  451. uint32_t crtc;
  452. uint32_t cmd;
  453. };
  454. /**
  455. * DRM_IOCTL_AGP_ENABLE ioctl argument type.
  456. *
  457. * \sa drmAgpEnable().
  458. */
  459. struct drm_agp_mode {
  460. unsigned long mode; /**< AGP mode */
  461. };
  462. /**
  463. * DRM_IOCTL_AGP_ALLOC and DRM_IOCTL_AGP_FREE ioctls argument type.
  464. *
  465. * \sa drmAgpAlloc() and drmAgpFree().
  466. */
  467. struct drm_agp_buffer {
  468. unsigned long size; /**< In bytes -- will round to page boundary */
  469. unsigned long handle; /**< Used for binding / unbinding */
  470. unsigned long type; /**< Type of memory to allocate */
  471. unsigned long physical; /**< Physical used by i810 */
  472. };
  473. /**
  474. * DRM_IOCTL_AGP_BIND and DRM_IOCTL_AGP_UNBIND ioctls argument type.
  475. *
  476. * \sa drmAgpBind() and drmAgpUnbind().
  477. */
  478. struct drm_agp_binding {
  479. unsigned long handle; /**< From drm_agp_buffer */
  480. unsigned long offset; /**< In bytes -- will round to page boundary */
  481. };
  482. /**
  483. * DRM_IOCTL_AGP_INFO ioctl argument type.
  484. *
  485. * \sa drmAgpVersionMajor(), drmAgpVersionMinor(), drmAgpGetMode(),
  486. * drmAgpBase(), drmAgpSize(), drmAgpMemoryUsed(), drmAgpMemoryAvail(),
  487. * drmAgpVendorId() and drmAgpDeviceId().
  488. */
  489. struct drm_agp_info {
  490. int agp_version_major;
  491. int agp_version_minor;
  492. unsigned long mode;
  493. unsigned long aperture_base; /* physical address */
  494. unsigned long aperture_size; /* bytes */
  495. unsigned long memory_allowed; /* bytes */
  496. unsigned long memory_used;
  497. /* PCI information */
  498. unsigned short id_vendor;
  499. unsigned short id_device;
  500. };
  501. /**
  502. * DRM_IOCTL_SG_ALLOC ioctl argument type.
  503. */
  504. struct drm_scatter_gather {
  505. unsigned long size; /**< In bytes -- will round to page boundary */
  506. unsigned long handle; /**< Used for mapping / unmapping */
  507. };
  508. /**
  509. * DRM_IOCTL_SET_VERSION ioctl argument type.
  510. */
  511. struct drm_set_version {
  512. int drm_di_major;
  513. int drm_di_minor;
  514. int drm_dd_major;
  515. int drm_dd_minor;
  516. };
  517. /** DRM_IOCTL_GEM_CLOSE ioctl argument type */
  518. struct drm_gem_close {
  519. /** Handle of the object to be closed. */
  520. uint32_t handle;
  521. uint32_t pad;
  522. };
  523. /** DRM_IOCTL_GEM_FLINK ioctl argument type */
  524. struct drm_gem_flink {
  525. /** Handle for the object being named */
  526. uint32_t handle;
  527. /** Returned global name */
  528. uint32_t name;
  529. };
  530. /** DRM_IOCTL_GEM_OPEN ioctl argument type */
  531. struct drm_gem_open {
  532. /** Name of object being opened */
  533. uint32_t name;
  534. /** Returned handle for the object */
  535. uint32_t handle;
  536. /** Returned size of the object */
  537. uint64_t size;
  538. };
  539. #include "drm_mode.h"
  540. #define DRM_IOCTL_BASE 'd'
  541. #define DRM_IO(nr) _IO(DRM_IOCTL_BASE,nr)
  542. #define DRM_IOR(nr,type) _IOR(DRM_IOCTL_BASE,nr,type)
  543. #define DRM_IOW(nr,type) _IOW(DRM_IOCTL_BASE,nr,type)
  544. #define DRM_IOWR(nr,type) _IOWR(DRM_IOCTL_BASE,nr,type)
  545. #define DRM_IOCTL_VERSION DRM_IOWR(0x00, struct drm_version)
  546. #define DRM_IOCTL_GET_UNIQUE DRM_IOWR(0x01, struct drm_unique)
  547. #define DRM_IOCTL_GET_MAGIC DRM_IOR( 0x02, struct drm_auth)
  548. #define DRM_IOCTL_IRQ_BUSID DRM_IOWR(0x03, struct drm_irq_busid)
  549. #define DRM_IOCTL_GET_MAP DRM_IOWR(0x04, struct drm_map)
  550. #define DRM_IOCTL_GET_CLIENT DRM_IOWR(0x05, struct drm_client)
  551. #define DRM_IOCTL_GET_STATS DRM_IOR( 0x06, struct drm_stats)
  552. #define DRM_IOCTL_SET_VERSION DRM_IOWR(0x07, struct drm_set_version)
  553. #define DRM_IOCTL_MODESET_CTL DRM_IOW(0x08, struct drm_modeset_ctl)
  554. #define DRM_IOCTL_GEM_CLOSE DRM_IOW (0x09, struct drm_gem_close)
  555. #define DRM_IOCTL_GEM_FLINK DRM_IOWR(0x0a, struct drm_gem_flink)
  556. #define DRM_IOCTL_GEM_OPEN DRM_IOWR(0x0b, struct drm_gem_open)
  557. #define DRM_IOCTL_SET_UNIQUE DRM_IOW( 0x10, struct drm_unique)
  558. #define DRM_IOCTL_AUTH_MAGIC DRM_IOW( 0x11, struct drm_auth)
  559. #define DRM_IOCTL_BLOCK DRM_IOWR(0x12, struct drm_block)
  560. #define DRM_IOCTL_UNBLOCK DRM_IOWR(0x13, struct drm_block)
  561. #define DRM_IOCTL_CONTROL DRM_IOW( 0x14, struct drm_control)
  562. #define DRM_IOCTL_ADD_MAP DRM_IOWR(0x15, struct drm_map)
  563. #define DRM_IOCTL_ADD_BUFS DRM_IOWR(0x16, struct drm_buf_desc)
  564. #define DRM_IOCTL_MARK_BUFS DRM_IOW( 0x17, struct drm_buf_desc)
  565. #define DRM_IOCTL_INFO_BUFS DRM_IOWR(0x18, struct drm_buf_info)
  566. #define DRM_IOCTL_MAP_BUFS DRM_IOWR(0x19, struct drm_buf_map)
  567. #define DRM_IOCTL_FREE_BUFS DRM_IOW( 0x1a, struct drm_buf_free)
  568. #define DRM_IOCTL_RM_MAP DRM_IOW( 0x1b, struct drm_map)
  569. #define DRM_IOCTL_SET_SAREA_CTX DRM_IOW( 0x1c, struct drm_ctx_priv_map)
  570. #define DRM_IOCTL_GET_SAREA_CTX DRM_IOWR(0x1d, struct drm_ctx_priv_map)
  571. #define DRM_IOCTL_SET_MASTER DRM_IO(0x1e)
  572. #define DRM_IOCTL_DROP_MASTER DRM_IO(0x1f)
  573. #define DRM_IOCTL_ADD_CTX DRM_IOWR(0x20, struct drm_ctx)
  574. #define DRM_IOCTL_RM_CTX DRM_IOWR(0x21, struct drm_ctx)
  575. #define DRM_IOCTL_MOD_CTX DRM_IOW( 0x22, struct drm_ctx)
  576. #define DRM_IOCTL_GET_CTX DRM_IOWR(0x23, struct drm_ctx)
  577. #define DRM_IOCTL_SWITCH_CTX DRM_IOW( 0x24, struct drm_ctx)
  578. #define DRM_IOCTL_NEW_CTX DRM_IOW( 0x25, struct drm_ctx)
  579. #define DRM_IOCTL_RES_CTX DRM_IOWR(0x26, struct drm_ctx_res)
  580. #define DRM_IOCTL_ADD_DRAW DRM_IOWR(0x27, struct drm_draw)
  581. #define DRM_IOCTL_RM_DRAW DRM_IOWR(0x28, struct drm_draw)
  582. #define DRM_IOCTL_DMA DRM_IOWR(0x29, struct drm_dma)
  583. #define DRM_IOCTL_LOCK DRM_IOW( 0x2a, struct drm_lock)
  584. #define DRM_IOCTL_UNLOCK DRM_IOW( 0x2b, struct drm_lock)
  585. #define DRM_IOCTL_FINISH DRM_IOW( 0x2c, struct drm_lock)
  586. #define DRM_IOCTL_AGP_ACQUIRE DRM_IO( 0x30)
  587. #define DRM_IOCTL_AGP_RELEASE DRM_IO( 0x31)
  588. #define DRM_IOCTL_AGP_ENABLE DRM_IOW( 0x32, struct drm_agp_mode)
  589. #define DRM_IOCTL_AGP_INFO DRM_IOR( 0x33, struct drm_agp_info)
  590. #define DRM_IOCTL_AGP_ALLOC DRM_IOWR(0x34, struct drm_agp_buffer)
  591. #define DRM_IOCTL_AGP_FREE DRM_IOW( 0x35, struct drm_agp_buffer)
  592. #define DRM_IOCTL_AGP_BIND DRM_IOW( 0x36, struct drm_agp_binding)
  593. #define DRM_IOCTL_AGP_UNBIND DRM_IOW( 0x37, struct drm_agp_binding)
  594. #define DRM_IOCTL_SG_ALLOC DRM_IOWR(0x38, struct drm_scatter_gather)
  595. #define DRM_IOCTL_SG_FREE DRM_IOW( 0x39, struct drm_scatter_gather)
  596. #define DRM_IOCTL_WAIT_VBLANK DRM_IOWR(0x3a, union drm_wait_vblank)
  597. #define DRM_IOCTL_UPDATE_DRAW DRM_IOW(0x3f, struct drm_update_draw)
  598. #define DRM_IOCTL_MODE_GETRESOURCES DRM_IOWR(0xA0, struct drm_mode_card_res)
  599. #define DRM_IOCTL_MODE_GETCRTC DRM_IOWR(0xA1, struct drm_mode_crtc)
  600. #define DRM_IOCTL_MODE_SETCRTC DRM_IOWR(0xA2, struct drm_mode_crtc)
  601. #define DRM_IOCTL_MODE_CURSOR DRM_IOWR(0xA3, struct drm_mode_cursor)
  602. #define DRM_IOCTL_MODE_GETGAMMA DRM_IOWR(0xA4, struct drm_mode_crtc_lut)
  603. #define DRM_IOCTL_MODE_SETGAMMA DRM_IOWR(0xA5, struct drm_mode_crtc_lut)
  604. #define DRM_IOCTL_MODE_GETENCODER DRM_IOWR(0xA6, struct drm_mode_get_encoder)
  605. #define DRM_IOCTL_MODE_GETCONNECTOR DRM_IOWR(0xA7, struct drm_mode_get_connector)
  606. #define DRM_IOCTL_MODE_ATTACHMODE DRM_IOWR(0xA8, struct drm_mode_mode_cmd)
  607. #define DRM_IOCTL_MODE_DETACHMODE DRM_IOWR(0xA9, struct drm_mode_mode_cmd)
  608. #define DRM_IOCTL_MODE_GETPROPERTY DRM_IOWR(0xAA, struct drm_mode_get_property)
  609. #define DRM_IOCTL_MODE_SETPROPERTY DRM_IOWR(0xAB, struct drm_mode_connector_set_property)
  610. #define DRM_IOCTL_MODE_GETPROPBLOB DRM_IOWR(0xAC, struct drm_mode_get_blob)
  611. #define DRM_IOCTL_MODE_GETFB DRM_IOWR(0xAD, struct drm_mode_fb_cmd)
  612. #define DRM_IOCTL_MODE_ADDFB DRM_IOWR(0xAE, struct drm_mode_fb_cmd)
  613. #define DRM_IOCTL_MODE_RMFB DRM_IOWR(0xAF, unsigned int)
  614. /**
  615. * Device specific ioctls should only be in their respective headers
  616. * The device specific ioctl range is from 0x40 to 0x99.
  617. * Generic IOCTLS restart at 0xA0.
  618. *
  619. * \sa drmCommandNone(), drmCommandRead(), drmCommandWrite(), and
  620. * drmCommandReadWrite().
  621. */
  622. #define DRM_COMMAND_BASE 0x40
  623. #define DRM_COMMAND_END 0xA0
  624. /* typedef area */
  625. #ifndef __KERNEL__
  626. typedef struct drm_clip_rect drm_clip_rect_t;
  627. typedef struct drm_drawable_info drm_drawable_info_t;
  628. typedef struct drm_tex_region drm_tex_region_t;
  629. typedef struct drm_hw_lock drm_hw_lock_t;
  630. typedef struct drm_version drm_version_t;
  631. typedef struct drm_unique drm_unique_t;
  632. typedef struct drm_list drm_list_t;
  633. typedef struct drm_block drm_block_t;
  634. typedef struct drm_control drm_control_t;
  635. typedef enum drm_map_type drm_map_type_t;
  636. typedef enum drm_map_flags drm_map_flags_t;
  637. typedef struct drm_ctx_priv_map drm_ctx_priv_map_t;
  638. typedef struct drm_map drm_map_t;
  639. typedef struct drm_client drm_client_t;
  640. typedef enum drm_stat_type drm_stat_type_t;
  641. typedef struct drm_stats drm_stats_t;
  642. typedef enum drm_lock_flags drm_lock_flags_t;
  643. typedef struct drm_lock drm_lock_t;
  644. typedef enum drm_dma_flags drm_dma_flags_t;
  645. typedef struct drm_buf_desc drm_buf_desc_t;
  646. typedef struct drm_buf_info drm_buf_info_t;
  647. typedef struct drm_buf_free drm_buf_free_t;
  648. typedef struct drm_buf_pub drm_buf_pub_t;
  649. typedef struct drm_buf_map drm_buf_map_t;
  650. typedef struct drm_dma drm_dma_t;
  651. typedef union drm_wait_vblank drm_wait_vblank_t;
  652. typedef struct drm_agp_mode drm_agp_mode_t;
  653. typedef enum drm_ctx_flags drm_ctx_flags_t;
  654. typedef struct drm_ctx drm_ctx_t;
  655. typedef struct drm_ctx_res drm_ctx_res_t;
  656. typedef struct drm_draw drm_draw_t;
  657. typedef struct drm_update_draw drm_update_draw_t;
  658. typedef struct drm_auth drm_auth_t;
  659. typedef struct drm_irq_busid drm_irq_busid_t;
  660. typedef enum drm_vblank_seq_type drm_vblank_seq_type_t;
  661. typedef struct drm_agp_buffer drm_agp_buffer_t;
  662. typedef struct drm_agp_binding drm_agp_binding_t;
  663. typedef struct drm_agp_info drm_agp_info_t;
  664. typedef struct drm_scatter_gather drm_scatter_gather_t;
  665. typedef struct drm_set_version drm_set_version_t;
  666. #endif
  667. #endif