share.h 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #ifndef __SHARE_H__
  19. #define __SHARE_H__
  20. /* Define Return Value */
  21. #define FAIL -1
  22. #define OK 1
  23. #ifndef NULL
  24. #define NULL 0
  25. #endif
  26. /* Define Bit Field */
  27. #define BIT0 0x01
  28. #define BIT1 0x02
  29. #define BIT2 0x04
  30. #define BIT3 0x08
  31. #define BIT4 0x10
  32. #define BIT5 0x20
  33. #define BIT6 0x40
  34. #define BIT7 0x80
  35. /* Video Memory Size */
  36. #define VIDEO_MEMORY_SIZE_16M 0x1000000
  37. /* Definition Mode Index
  38. */
  39. #define VIA_RES_640X480 0
  40. #define VIA_RES_800X600 1
  41. #define VIA_RES_1024X768 2
  42. #define VIA_RES_1152X864 3
  43. #define VIA_RES_1280X1024 4
  44. #define VIA_RES_1600X1200 5
  45. #define VIA_RES_1440X1050 6
  46. #define VIA_RES_1280X768 7
  47. #define VIA_RES_1280X960 8
  48. #define VIA_RES_1920X1440 9
  49. #define VIA_RES_848X480 10
  50. #define VIA_RES_1400X1050 11
  51. #define VIA_RES_720X480 12
  52. #define VIA_RES_720X576 13
  53. #define VIA_RES_1024X512 14
  54. #define VIA_RES_856X480 15
  55. #define VIA_RES_1024X576 16
  56. #define VIA_RES_640X400 17
  57. #define VIA_RES_1280X720 18
  58. #define VIA_RES_1920X1080 19
  59. #define VIA_RES_800X480 20
  60. #define VIA_RES_1368X768 21
  61. #define VIA_RES_1024X600 22
  62. #define VIA_RES_1280X800 23
  63. #define VIA_RES_1680X1050 24
  64. #define VIA_RES_960X600 25
  65. #define VIA_RES_1000X600 26
  66. #define VIA_RES_1088X612 27
  67. #define VIA_RES_1152X720 28
  68. #define VIA_RES_1200X720 29
  69. #define VIA_RES_1280X600 30
  70. #define VIA_RES_1360X768 31
  71. #define VIA_RES_1366X768 32
  72. #define VIA_RES_1440X900 33
  73. #define VIA_RES_1600X900 34
  74. #define VIA_RES_1600X1024 35
  75. #define VIA_RES_1792X1344 36
  76. #define VIA_RES_1856X1392 37
  77. #define VIA_RES_1920X1200 38
  78. #define VIA_RES_2048X1536 39
  79. #define VIA_RES_480X640 40
  80. /*Reduce Blanking*/
  81. #define VIA_RES_1360X768_RB 131
  82. #define VIA_RES_1440X900_RB 133
  83. #define VIA_RES_1400X1050_RB 111
  84. #define VIA_RES_1600X900_RB 134
  85. #define VIA_RES_1680X1050_RB 124
  86. #define VIA_RES_1920X1080_RB 119
  87. #define VIA_RES_1920X1200_RB 138
  88. #define VIA_RES_INVALID 255
  89. /* standard VGA IO port
  90. */
  91. #define VIARMisc 0x3CC
  92. #define VIAWMisc 0x3C2
  93. #define VIAStatus 0x3DA
  94. #define VIACR 0x3D4
  95. #define VIASR 0x3C4
  96. #define VIAGR 0x3CE
  97. #define VIAAR 0x3C0
  98. #define StdCR 0x19
  99. #define StdSR 0x04
  100. #define StdGR 0x09
  101. #define StdAR 0x14
  102. #define PatchCR 11
  103. /* Display path */
  104. #define IGA1 1
  105. #define IGA2 2
  106. #define IGA1_IGA2 3
  107. /* Define Color Depth */
  108. #define MODE_8BPP 1
  109. #define MODE_16BPP 2
  110. #define MODE_32BPP 4
  111. #define GR20 0x20
  112. #define GR21 0x21
  113. #define GR22 0x22
  114. /* Sequencer Registers */
  115. #define SR01 0x01
  116. #define SR10 0x10
  117. #define SR12 0x12
  118. #define SR15 0x15
  119. #define SR16 0x16
  120. #define SR17 0x17
  121. #define SR18 0x18
  122. #define SR1B 0x1B
  123. #define SR1A 0x1A
  124. #define SR1C 0x1C
  125. #define SR1D 0x1D
  126. #define SR1E 0x1E
  127. #define SR1F 0x1F
  128. #define SR20 0x20
  129. #define SR21 0x21
  130. #define SR22 0x22
  131. #define SR2A 0x2A
  132. #define SR2D 0x2D
  133. #define SR2E 0x2E
  134. #define SR30 0x30
  135. #define SR39 0x39
  136. #define SR3D 0x3D
  137. #define SR3E 0x3E
  138. #define SR3F 0x3F
  139. #define SR40 0x40
  140. #define SR43 0x43
  141. #define SR44 0x44
  142. #define SR45 0x45
  143. #define SR46 0x46
  144. #define SR47 0x47
  145. #define SR48 0x48
  146. #define SR49 0x49
  147. #define SR4A 0x4A
  148. #define SR4B 0x4B
  149. #define SR4C 0x4C
  150. #define SR52 0x52
  151. #define SR5E 0x5E
  152. #define SR65 0x65
  153. /* CRT Controller Registers */
  154. #define CR00 0x00
  155. #define CR01 0x01
  156. #define CR02 0x02
  157. #define CR03 0x03
  158. #define CR04 0x04
  159. #define CR05 0x05
  160. #define CR06 0x06
  161. #define CR07 0x07
  162. #define CR08 0x08
  163. #define CR09 0x09
  164. #define CR0A 0x0A
  165. #define CR0B 0x0B
  166. #define CR0C 0x0C
  167. #define CR0D 0x0D
  168. #define CR0E 0x0E
  169. #define CR0F 0x0F
  170. #define CR10 0x10
  171. #define CR11 0x11
  172. #define CR12 0x12
  173. #define CR13 0x13
  174. #define CR14 0x14
  175. #define CR15 0x15
  176. #define CR16 0x16
  177. #define CR17 0x17
  178. #define CR18 0x18
  179. /* Extend CRT Controller Registers */
  180. #define CR30 0x30
  181. #define CR31 0x31
  182. #define CR32 0x32
  183. #define CR33 0x33
  184. #define CR34 0x34
  185. #define CR35 0x35
  186. #define CR36 0x36
  187. #define CR37 0x37
  188. #define CR38 0x38
  189. #define CR39 0x39
  190. #define CR3A 0x3A
  191. #define CR3B 0x3B
  192. #define CR3C 0x3C
  193. #define CR3D 0x3D
  194. #define CR3E 0x3E
  195. #define CR3F 0x3F
  196. #define CR40 0x40
  197. #define CR41 0x41
  198. #define CR42 0x42
  199. #define CR43 0x43
  200. #define CR44 0x44
  201. #define CR45 0x45
  202. #define CR46 0x46
  203. #define CR47 0x47
  204. #define CR48 0x48
  205. #define CR49 0x49
  206. #define CR4A 0x4A
  207. #define CR4B 0x4B
  208. #define CR4C 0x4C
  209. #define CR4D 0x4D
  210. #define CR4E 0x4E
  211. #define CR4F 0x4F
  212. #define CR50 0x50
  213. #define CR51 0x51
  214. #define CR52 0x52
  215. #define CR53 0x53
  216. #define CR54 0x54
  217. #define CR55 0x55
  218. #define CR56 0x56
  219. #define CR57 0x57
  220. #define CR58 0x58
  221. #define CR59 0x59
  222. #define CR5A 0x5A
  223. #define CR5B 0x5B
  224. #define CR5C 0x5C
  225. #define CR5D 0x5D
  226. #define CR5E 0x5E
  227. #define CR5F 0x5F
  228. #define CR60 0x60
  229. #define CR61 0x61
  230. #define CR62 0x62
  231. #define CR63 0x63
  232. #define CR64 0x64
  233. #define CR65 0x65
  234. #define CR66 0x66
  235. #define CR67 0x67
  236. #define CR68 0x68
  237. #define CR69 0x69
  238. #define CR6A 0x6A
  239. #define CR6B 0x6B
  240. #define CR6C 0x6C
  241. #define CR6D 0x6D
  242. #define CR6E 0x6E
  243. #define CR6F 0x6F
  244. #define CR70 0x70
  245. #define CR71 0x71
  246. #define CR72 0x72
  247. #define CR73 0x73
  248. #define CR74 0x74
  249. #define CR75 0x75
  250. #define CR76 0x76
  251. #define CR77 0x77
  252. #define CR78 0x78
  253. #define CR79 0x79
  254. #define CR7A 0x7A
  255. #define CR7B 0x7B
  256. #define CR7C 0x7C
  257. #define CR7D 0x7D
  258. #define CR7E 0x7E
  259. #define CR7F 0x7F
  260. #define CR80 0x80
  261. #define CR81 0x81
  262. #define CR82 0x82
  263. #define CR83 0x83
  264. #define CR84 0x84
  265. #define CR85 0x85
  266. #define CR86 0x86
  267. #define CR87 0x87
  268. #define CR88 0x88
  269. #define CR89 0x89
  270. #define CR8A 0x8A
  271. #define CR8B 0x8B
  272. #define CR8C 0x8C
  273. #define CR8D 0x8D
  274. #define CR8E 0x8E
  275. #define CR8F 0x8F
  276. #define CR90 0x90
  277. #define CR91 0x91
  278. #define CR92 0x92
  279. #define CR93 0x93
  280. #define CR94 0x94
  281. #define CR95 0x95
  282. #define CR96 0x96
  283. #define CR97 0x97
  284. #define CR98 0x98
  285. #define CR99 0x99
  286. #define CR9A 0x9A
  287. #define CR9B 0x9B
  288. #define CR9C 0x9C
  289. #define CR9D 0x9D
  290. #define CR9E 0x9E
  291. #define CR9F 0x9F
  292. #define CRA0 0xA0
  293. #define CRA1 0xA1
  294. #define CRA2 0xA2
  295. #define CRA3 0xA3
  296. #define CRD2 0xD2
  297. #define CRD3 0xD3
  298. #define CRD4 0xD4
  299. /* LUT Table*/
  300. #define LUT_DATA 0x3C9 /* DACDATA */
  301. #define LUT_INDEX_READ 0x3C7 /* DACRX */
  302. #define LUT_INDEX_WRITE 0x3C8 /* DACWX */
  303. #define DACMASK 0x3C6
  304. /* Definition Device */
  305. #define DEVICE_CRT 0x01
  306. #define DEVICE_DVI 0x03
  307. #define DEVICE_LCD 0x04
  308. /* Device output interface */
  309. #define INTERFACE_NONE 0x00
  310. #define INTERFACE_ANALOG_RGB 0x01
  311. #define INTERFACE_DVP0 0x02
  312. #define INTERFACE_DVP1 0x03
  313. #define INTERFACE_DFP_HIGH 0x04
  314. #define INTERFACE_DFP_LOW 0x05
  315. #define INTERFACE_DFP 0x06
  316. #define INTERFACE_LVDS0 0x07
  317. #define INTERFACE_LVDS1 0x08
  318. #define INTERFACE_LVDS0LVDS1 0x09
  319. #define INTERFACE_TMDS 0x0A
  320. #define HW_LAYOUT_LCD_ONLY 0x01
  321. #define HW_LAYOUT_DVI_ONLY 0x02
  322. #define HW_LAYOUT_LCD_DVI 0x03
  323. #define HW_LAYOUT_LCD1_LCD2 0x04
  324. #define HW_LAYOUT_LCD_EXTERNAL_LCD2 0x10
  325. /* Definition Refresh Rate */
  326. #define REFRESH_50 50
  327. #define REFRESH_60 60
  328. #define REFRESH_75 75
  329. #define REFRESH_85 85
  330. #define REFRESH_100 100
  331. #define REFRESH_120 120
  332. /* Definition Sync Polarity*/
  333. #define NEGATIVE 1
  334. #define POSITIVE 0
  335. /*480x640@60 Sync Polarity (GTF)
  336. */
  337. #define M480X640_R60_HSP NEGATIVE
  338. #define M480X640_R60_VSP POSITIVE
  339. /*640x480@60 Sync Polarity (VESA Mode)
  340. */
  341. #define M640X480_R60_HSP NEGATIVE
  342. #define M640X480_R60_VSP NEGATIVE
  343. /*640x480@75 Sync Polarity (VESA Mode)
  344. */
  345. #define M640X480_R75_HSP NEGATIVE
  346. #define M640X480_R75_VSP NEGATIVE
  347. /*640x480@85 Sync Polarity (VESA Mode)
  348. */
  349. #define M640X480_R85_HSP NEGATIVE
  350. #define M640X480_R85_VSP NEGATIVE
  351. /*640x480@100 Sync Polarity (GTF Mode)
  352. */
  353. #define M640X480_R100_HSP NEGATIVE
  354. #define M640X480_R100_VSP POSITIVE
  355. /*640x480@120 Sync Polarity (GTF Mode)
  356. */
  357. #define M640X480_R120_HSP NEGATIVE
  358. #define M640X480_R120_VSP POSITIVE
  359. /*720x480@60 Sync Polarity (GTF Mode)
  360. */
  361. #define M720X480_R60_HSP NEGATIVE
  362. #define M720X480_R60_VSP POSITIVE
  363. /*720x576@60 Sync Polarity (GTF Mode)
  364. */
  365. #define M720X576_R60_HSP NEGATIVE
  366. #define M720X576_R60_VSP POSITIVE
  367. /*800x600@60 Sync Polarity (VESA Mode)
  368. */
  369. #define M800X600_R60_HSP POSITIVE
  370. #define M800X600_R60_VSP POSITIVE
  371. /*800x600@75 Sync Polarity (VESA Mode)
  372. */
  373. #define M800X600_R75_HSP POSITIVE
  374. #define M800X600_R75_VSP POSITIVE
  375. /*800x600@85 Sync Polarity (VESA Mode)
  376. */
  377. #define M800X600_R85_HSP POSITIVE
  378. #define M800X600_R85_VSP POSITIVE
  379. /*800x600@100 Sync Polarity (GTF Mode)
  380. */
  381. #define M800X600_R100_HSP NEGATIVE
  382. #define M800X600_R100_VSP POSITIVE
  383. /*800x600@120 Sync Polarity (GTF Mode)
  384. */
  385. #define M800X600_R120_HSP NEGATIVE
  386. #define M800X600_R120_VSP POSITIVE
  387. /*800x480@60 Sync Polarity (CVT Mode)
  388. */
  389. #define M800X480_R60_HSP NEGATIVE
  390. #define M800X480_R60_VSP POSITIVE
  391. /*848x480@60 Sync Polarity (CVT Mode)
  392. */
  393. #define M848X480_R60_HSP NEGATIVE
  394. #define M848X480_R60_VSP POSITIVE
  395. /*852x480@60 Sync Polarity (GTF Mode)
  396. */
  397. #define M852X480_R60_HSP NEGATIVE
  398. #define M852X480_R60_VSP POSITIVE
  399. /*1024x512@60 Sync Polarity (GTF Mode)
  400. */
  401. #define M1024X512_R60_HSP NEGATIVE
  402. #define M1024X512_R60_VSP POSITIVE
  403. /*1024x600@60 Sync Polarity (GTF Mode)
  404. */
  405. #define M1024X600_R60_HSP NEGATIVE
  406. #define M1024X600_R60_VSP POSITIVE
  407. /*1024x768@60 Sync Polarity (VESA Mode)
  408. */
  409. #define M1024X768_R60_HSP NEGATIVE
  410. #define M1024X768_R60_VSP NEGATIVE
  411. /*1024x768@75 Sync Polarity (VESA Mode)
  412. */
  413. #define M1024X768_R75_HSP POSITIVE
  414. #define M1024X768_R75_VSP POSITIVE
  415. /*1024x768@85 Sync Polarity (VESA Mode)
  416. */
  417. #define M1024X768_R85_HSP POSITIVE
  418. #define M1024X768_R85_VSP POSITIVE
  419. /*1024x768@100 Sync Polarity (GTF Mode)
  420. */
  421. #define M1024X768_R100_HSP NEGATIVE
  422. #define M1024X768_R100_VSP POSITIVE
  423. /*1152x864@75 Sync Polarity (VESA Mode)
  424. */
  425. #define M1152X864_R75_HSP POSITIVE
  426. #define M1152X864_R75_VSP POSITIVE
  427. /*1280x720@60 Sync Polarity (GTF Mode)
  428. */
  429. #define M1280X720_R60_HSP NEGATIVE
  430. #define M1280X720_R60_VSP POSITIVE
  431. /* 1280x768@50 Sync Polarity (GTF Mode) */
  432. #define M1280X768_R50_HSP NEGATIVE
  433. #define M1280X768_R50_VSP POSITIVE
  434. /*1280x768@60 Sync Polarity (GTF Mode)
  435. */
  436. #define M1280X768_R60_HSP NEGATIVE
  437. #define M1280X768_R60_VSP POSITIVE
  438. /*1280x800@60 Sync Polarity (CVT Mode)
  439. */
  440. #define M1280X800_R60_HSP NEGATIVE
  441. #define M1280X800_R60_VSP POSITIVE
  442. /*1280x960@60 Sync Polarity (VESA Mode)
  443. */
  444. #define M1280X960_R60_HSP POSITIVE
  445. #define M1280X960_R60_VSP POSITIVE
  446. /*1280x1024@60 Sync Polarity (VESA Mode)
  447. */
  448. #define M1280X1024_R60_HSP POSITIVE
  449. #define M1280X1024_R60_VSP POSITIVE
  450. /* 1360x768@60 Sync Polarity (CVT Mode) */
  451. #define M1360X768_R60_HSP POSITIVE
  452. #define M1360X768_R60_VSP POSITIVE
  453. /* 1360x768@60 Sync Polarity (CVT Reduce Blanking Mode) */
  454. #define M1360X768_RB_R60_HSP POSITIVE
  455. #define M1360X768_RB_R60_VSP NEGATIVE
  456. /* 1368x768@50 Sync Polarity (GTF Mode) */
  457. #define M1368X768_R50_HSP NEGATIVE
  458. #define M1368X768_R50_VSP POSITIVE
  459. /* 1368x768@60 Sync Polarity (VESA Mode) */
  460. #define M1368X768_R60_HSP NEGATIVE
  461. #define M1368X768_R60_VSP POSITIVE
  462. /*1280x1024@75 Sync Polarity (VESA Mode)
  463. */
  464. #define M1280X1024_R75_HSP POSITIVE
  465. #define M1280X1024_R75_VSP POSITIVE
  466. /*1280x1024@85 Sync Polarity (VESA Mode)
  467. */
  468. #define M1280X1024_R85_HSP POSITIVE
  469. #define M1280X1024_R85_VSP POSITIVE
  470. /*1440x1050@60 Sync Polarity (GTF Mode)
  471. */
  472. #define M1440X1050_R60_HSP NEGATIVE
  473. #define M1440X1050_R60_VSP POSITIVE
  474. /*1600x1200@60 Sync Polarity (VESA Mode)
  475. */
  476. #define M1600X1200_R60_HSP POSITIVE
  477. #define M1600X1200_R60_VSP POSITIVE
  478. /*1600x1200@75 Sync Polarity (VESA Mode)
  479. */
  480. #define M1600X1200_R75_HSP POSITIVE
  481. #define M1600X1200_R75_VSP POSITIVE
  482. /* 1680x1050@60 Sync Polarity (CVT Mode) */
  483. #define M1680x1050_R60_HSP NEGATIVE
  484. #define M1680x1050_R60_VSP NEGATIVE
  485. /* 1680x1050@60 Sync Polarity (CVT Reduce Blanking Mode) */
  486. #define M1680x1050_RB_R60_HSP POSITIVE
  487. #define M1680x1050_RB_R60_VSP NEGATIVE
  488. /* 1680x1050@75 Sync Polarity (CVT Mode) */
  489. #define M1680x1050_R75_HSP NEGATIVE
  490. #define M1680x1050_R75_VSP POSITIVE
  491. /*1920x1080@60 Sync Polarity (CVT Mode)
  492. */
  493. #define M1920X1080_R60_HSP NEGATIVE
  494. #define M1920X1080_R60_VSP POSITIVE
  495. /* 1920x1080@60 Sync Polarity (CVT Reduce Blanking Mode) */
  496. #define M1920X1080_RB_R60_HSP POSITIVE
  497. #define M1920X1080_RB_R60_VSP NEGATIVE
  498. /*1920x1440@60 Sync Polarity (VESA Mode)
  499. */
  500. #define M1920X1440_R60_HSP NEGATIVE
  501. #define M1920X1440_R60_VSP POSITIVE
  502. /*1920x1440@75 Sync Polarity (VESA Mode)
  503. */
  504. #define M1920X1440_R75_HSP NEGATIVE
  505. #define M1920X1440_R75_VSP POSITIVE
  506. #if 0
  507. /* 1400x1050@60 Sync Polarity (VESA Mode) */
  508. #define M1400X1050_R60_HSP NEGATIVE
  509. #define M1400X1050_R60_VSP NEGATIVE
  510. #endif
  511. /* 1400x1050@60 Sync Polarity (CVT Mode) */
  512. #define M1400X1050_R60_HSP NEGATIVE
  513. #define M1400X1050_R60_VSP POSITIVE
  514. /* 1400x1050@60 Sync Polarity (CVT Reduce Blanking Mode) */
  515. #define M1400X1050_RB_R60_HSP POSITIVE
  516. #define M1400X1050_RB_R60_VSP NEGATIVE
  517. /* 1400x1050@75 Sync Polarity (CVT Mode) */
  518. #define M1400X1050_R75_HSP NEGATIVE
  519. #define M1400X1050_R75_VSP POSITIVE
  520. /* 960x600@60 Sync Polarity (CVT Mode) */
  521. #define M960X600_R60_HSP NEGATIVE
  522. #define M960X600_R60_VSP POSITIVE
  523. /* 1000x600@60 Sync Polarity (GTF Mode) */
  524. #define M1000X600_R60_HSP NEGATIVE
  525. #define M1000X600_R60_VSP POSITIVE
  526. /* 1024x576@60 Sync Polarity (GTF Mode) */
  527. #define M1024X576_R60_HSP NEGATIVE
  528. #define M1024X576_R60_VSP POSITIVE
  529. /*1024x600@60 Sync Polarity (GTF Mode)*/
  530. #define M1024X600_R60_HSP NEGATIVE
  531. #define M1024X600_R60_VSP POSITIVE
  532. /* 1088x612@60 Sync Polarity (CVT Mode) */
  533. #define M1088X612_R60_HSP NEGATIVE
  534. #define M1088X612_R60_VSP POSITIVE
  535. /* 1152x720@60 Sync Polarity (CVT Mode) */
  536. #define M1152X720_R60_HSP NEGATIVE
  537. #define M1152X720_R60_VSP POSITIVE
  538. /* 1200x720@60 Sync Polarity (GTF Mode) */
  539. #define M1200X720_R60_HSP NEGATIVE
  540. #define M1200X720_R60_VSP POSITIVE
  541. /* 1280x600@60 Sync Polarity (GTF Mode) */
  542. #define M1280x600_R60_HSP NEGATIVE
  543. #define M1280x600_R60_VSP POSITIVE
  544. /* 1280x720@50 Sync Polarity (GTF Mode) */
  545. #define M1280X720_R50_HSP NEGATIVE
  546. #define M1280X720_R50_VSP POSITIVE
  547. /* 1280x720@60 Sync Polarity (CEA Mode) */
  548. #define M1280X720_CEA_R60_HSP POSITIVE
  549. #define M1280X720_CEA_R60_VSP POSITIVE
  550. /* 1440x900@60 Sync Polarity (CVT Mode) */
  551. #define M1440X900_R60_HSP NEGATIVE
  552. #define M1440X900_R60_VSP POSITIVE
  553. /* 1440x900@75 Sync Polarity (CVT Mode) */
  554. #define M1440X900_R75_HSP NEGATIVE
  555. #define M1440X900_R75_VSP POSITIVE
  556. /* 1440x900@60 Sync Polarity (CVT Reduce Blanking Mode) */
  557. #define M1440X900_RB_R60_HSP POSITIVE
  558. #define M1440X900_RB_R60_VSP NEGATIVE
  559. /* 1600x900@60 Sync Polarity (CVT Mode) */
  560. #define M1600X900_R60_HSP NEGATIVE
  561. #define M1600X900_R60_VSP POSITIVE
  562. /* 1600x900@60 Sync Polarity (CVT Reduce Blanking Mode) */
  563. #define M1600X900_RB_R60_HSP POSITIVE
  564. #define M1600X900_RB_R60_VSP NEGATIVE
  565. /* 1600x1024@60 Sync Polarity (GTF Mode) */
  566. #define M1600X1024_R60_HSP NEGATIVE
  567. #define M1600X1024_R60_VSP POSITIVE
  568. /* 1792x1344@60 Sync Polarity (DMT Mode) */
  569. #define M1792x1344_R60_HSP NEGATIVE
  570. #define M1792x1344_R60_VSP POSITIVE
  571. /* 1856x1392@60 Sync Polarity (DMT Mode) */
  572. #define M1856x1392_R60_HSP NEGATIVE
  573. #define M1856x1392_R60_VSP POSITIVE
  574. /* 1920x1200@60 Sync Polarity (CVT Mode) */
  575. #define M1920X1200_R60_HSP NEGATIVE
  576. #define M1920X1200_R60_VSP POSITIVE
  577. /* 1920x1200@60 Sync Polarity (CVT Reduce Blanking Mode) */
  578. #define M1920X1200_RB_R60_HSP POSITIVE
  579. #define M1920X1200_RB_R60_VSP NEGATIVE
  580. /* 1920x1080@60 Sync Polarity (CEA Mode) */
  581. #define M1920X1080_CEA_R60_HSP POSITIVE
  582. #define M1920X1080_CEA_R60_VSP POSITIVE
  583. /* 2048x1536@60 Sync Polarity (CVT Mode) */
  584. #define M2048x1536_R60_HSP NEGATIVE
  585. #define M2048x1536_R60_VSP POSITIVE
  586. /* define PLL index: */
  587. #define CLK_25_175M 25175000
  588. #define CLK_26_880M 26880000
  589. #define CLK_29_581M 29581000
  590. #define CLK_31_490M 31490000
  591. #define CLK_31_500M 31500000
  592. #define CLK_31_728M 31728000
  593. #define CLK_32_668M 32688000
  594. #define CLK_36_000M 36000000
  595. #define CLK_40_000M 40000000
  596. #define CLK_41_291M 41291000
  597. #define CLK_43_163M 43163000
  598. #define CLK_45_250M 45250000 /* 45.46MHz */
  599. #define CLK_46_000M 46000000
  600. #define CLK_46_996M 46996000
  601. #define CLK_48_000M 48000000
  602. #define CLK_48_875M 48875000
  603. #define CLK_49_500M 49500000
  604. #define CLK_52_406M 52406000
  605. #define CLK_52_977M 52977000
  606. #define CLK_56_250M 56250000
  607. #define CLK_60_466M 60466000
  608. #define CLK_61_500M 61500000
  609. #define CLK_65_000M 65000000
  610. #define CLK_65_178M 65178000
  611. #define CLK_66_750M 66750000 /* 67.116MHz */
  612. #define CLK_68_179M 68179000
  613. #define CLK_69_924M 69924000
  614. #define CLK_70_159M 70159000
  615. #define CLK_72_000M 72000000
  616. #define CLK_74_270M 74270000
  617. #define CLK_78_750M 78750000
  618. #define CLK_80_136M 80136000
  619. #define CLK_83_375M 83375000
  620. #define CLK_83_950M 83950000
  621. #define CLK_84_750M 84750000 /* 84.537Mhz */
  622. #define CLK_85_860M 85860000
  623. #define CLK_88_750M 88750000
  624. #define CLK_94_500M 94500000
  625. #define CLK_97_750M 97750000
  626. #define CLK_101_000M 101000000
  627. #define CLK_106_500M 106500000
  628. #define CLK_108_000M 108000000
  629. #define CLK_113_309M 113309000
  630. #define CLK_118_840M 118840000
  631. #define CLK_119_000M 119000000
  632. #define CLK_121_750M 121750000 /* 121.704MHz */
  633. #define CLK_125_104M 125104000
  634. #define CLK_133_308M 133308000
  635. #define CLK_135_000M 135000000
  636. #define CLK_136_700M 136700000
  637. #define CLK_138_400M 138400000
  638. #define CLK_146_760M 146760000
  639. #define CLK_148_500M 148500000
  640. #define CLK_153_920M 153920000
  641. #define CLK_156_000M 156000000
  642. #define CLK_157_500M 157500000
  643. #define CLK_162_000M 162000000
  644. #define CLK_187_000M 187000000
  645. #define CLK_193_295M 193295000
  646. #define CLK_202_500M 202500000
  647. #define CLK_204_000M 204000000
  648. #define CLK_218_500M 218500000
  649. #define CLK_234_000M 234000000
  650. #define CLK_267_250M 267250000
  651. #define CLK_297_500M 297500000
  652. #define CLK_74_481M 74481000
  653. #define CLK_172_798M 172798000
  654. #define CLK_122_614M 122614000
  655. /* CLE266 PLL value
  656. */
  657. #define CLE266_PLL_25_175M 0x0000C763
  658. #define CLE266_PLL_26_880M 0x0000440F
  659. #define CLE266_PLL_29_581M 0x00008421
  660. #define CLE266_PLL_31_490M 0x00004721
  661. #define CLE266_PLL_31_500M 0x0000C3B5
  662. #define CLE266_PLL_31_728M 0x0000471F
  663. #define CLE266_PLL_32_668M 0x0000C449
  664. #define CLE266_PLL_36_000M 0x0000C5E5
  665. #define CLE266_PLL_40_000M 0x0000C459
  666. #define CLE266_PLL_41_291M 0x00004417
  667. #define CLE266_PLL_43_163M 0x0000C579
  668. #define CLE266_PLL_45_250M 0x0000C57F /* 45.46MHz */
  669. #define CLE266_PLL_46_000M 0x0000875A
  670. #define CLE266_PLL_46_996M 0x0000C4E9
  671. #define CLE266_PLL_48_000M 0x00001443
  672. #define CLE266_PLL_48_875M 0x00001D63
  673. #define CLE266_PLL_49_500M 0x00008653
  674. #define CLE266_PLL_52_406M 0x0000C475
  675. #define CLE266_PLL_52_977M 0x00004525
  676. #define CLE266_PLL_56_250M 0x000047B7
  677. #define CLE266_PLL_60_466M 0x0000494C
  678. #define CLE266_PLL_61_500M 0x00001456
  679. #define CLE266_PLL_65_000M 0x000086ED
  680. #define CLE266_PLL_65_178M 0x0000855B
  681. #define CLE266_PLL_66_750M 0x0000844B /* 67.116MHz */
  682. #define CLE266_PLL_68_179M 0x00000413
  683. #define CLE266_PLL_69_924M 0x00001153
  684. #define CLE266_PLL_70_159M 0x00001462
  685. #define CLE266_PLL_72_000M 0x00001879
  686. #define CLE266_PLL_74_270M 0x00004853
  687. #define CLE266_PLL_78_750M 0x00004321
  688. #define CLE266_PLL_80_136M 0x0000051C
  689. #define CLE266_PLL_83_375M 0x0000C25D
  690. #define CLE266_PLL_83_950M 0x00000729
  691. #define CLE266_PLL_84_750M 0x00008576 /* 84.537MHz */
  692. #define CLE266_PLL_85_860M 0x00004754
  693. #define CLE266_PLL_88_750M 0x0000051F
  694. #define CLE266_PLL_94_500M 0x00000521
  695. #define CLE266_PLL_97_750M 0x00004652
  696. #define CLE266_PLL_101_000M 0x0000497F
  697. #define CLE266_PLL_106_500M 0x00008477 /* 106.491463 MHz */
  698. #define CLE266_PLL_108_000M 0x00008479
  699. #define CLE266_PLL_113_309M 0x00000C5F
  700. #define CLE266_PLL_118_840M 0x00004553
  701. #define CLE266_PLL_119_000M 0x00000D6C
  702. #define CLE266_PLL_121_750M 0x00004555 /* 121.704MHz */
  703. #define CLE266_PLL_125_104M 0x000006B5
  704. #define CLE266_PLL_133_308M 0x0000465F
  705. #define CLE266_PLL_135_000M 0x0000455E
  706. #define CLE266_PLL_136_700M 0x00000C73
  707. #define CLE266_PLL_138_400M 0x00000957
  708. #define CLE266_PLL_146_760M 0x00004567
  709. #define CLE266_PLL_148_500M 0x00000853
  710. #define CLE266_PLL_153_920M 0x00000856
  711. #define CLE266_PLL_156_000M 0x0000456D
  712. #define CLE266_PLL_157_500M 0x000005B7
  713. #define CLE266_PLL_162_000M 0x00004571
  714. #define CLE266_PLL_187_000M 0x00000976
  715. #define CLE266_PLL_193_295M 0x0000086C
  716. #define CLE266_PLL_202_500M 0x00000763
  717. #define CLE266_PLL_204_000M 0x00000764
  718. #define CLE266_PLL_218_500M 0x0000065C
  719. #define CLE266_PLL_234_000M 0x00000662
  720. #define CLE266_PLL_267_250M 0x00000670
  721. #define CLE266_PLL_297_500M 0x000005E6
  722. #define CLE266_PLL_74_481M 0x0000051A
  723. #define CLE266_PLL_172_798M 0x00004579
  724. #define CLE266_PLL_122_614M 0x0000073C
  725. /* K800 PLL value
  726. */
  727. #define K800_PLL_25_175M 0x00539001
  728. #define K800_PLL_26_880M 0x001C8C80
  729. #define K800_PLL_29_581M 0x00409080
  730. #define K800_PLL_31_490M 0x006F9001
  731. #define K800_PLL_31_500M 0x008B9002
  732. #define K800_PLL_31_728M 0x00AF9003
  733. #define K800_PLL_32_668M 0x00909002
  734. #define K800_PLL_36_000M 0x009F9002
  735. #define K800_PLL_40_000M 0x00578C02
  736. #define K800_PLL_41_291M 0x00438C01
  737. #define K800_PLL_43_163M 0x00778C03
  738. #define K800_PLL_45_250M 0x007D8C83 /* 45.46MHz */
  739. #define K800_PLL_46_000M 0x00658C02
  740. #define K800_PLL_46_996M 0x00818C83
  741. #define K800_PLL_48_000M 0x00848C83
  742. #define K800_PLL_48_875M 0x00508C81
  743. #define K800_PLL_49_500M 0x00518C01
  744. #define K800_PLL_52_406M 0x00738C02
  745. #define K800_PLL_52_977M 0x00928C83
  746. #define K800_PLL_56_250M 0x007C8C02
  747. #define K800_PLL_60_466M 0x00A78C83
  748. #define K800_PLL_61_500M 0x00AA8C83
  749. #define K800_PLL_65_000M 0x006B8C01
  750. #define K800_PLL_65_178M 0x00B48C83
  751. #define K800_PLL_66_750M 0x00948C82 /* 67.116MHz */
  752. #define K800_PLL_68_179M 0x00708C01
  753. #define K800_PLL_69_924M 0x00C18C83
  754. #define K800_PLL_70_159M 0x00C28C83
  755. #define K800_PLL_72_000M 0x009F8C82
  756. #define K800_PLL_74_270M 0x00ce0c03
  757. #define K800_PLL_78_750M 0x00408801
  758. #define K800_PLL_80_136M 0x00428801
  759. #define K800_PLL_83_375M 0x005B0882
  760. #define K800_PLL_83_950M 0x00738803
  761. #define K800_PLL_84_750M 0x00748883 /* 84.477MHz */
  762. #define K800_PLL_85_860M 0x00768883
  763. #define K800_PLL_88_750M 0x007A8883
  764. #define K800_PLL_94_500M 0x00828803
  765. #define K800_PLL_97_750M 0x00878883
  766. #define K800_PLL_101_000M 0x008B8883
  767. #define K800_PLL_106_500M 0x00758882 /* 106.491463 MHz */
  768. #define K800_PLL_108_000M 0x00778882
  769. #define K800_PLL_113_309M 0x005D8881
  770. #define K800_PLL_118_840M 0x00A48883
  771. #define K800_PLL_119_000M 0x00838882
  772. #define K800_PLL_121_750M 0x00A88883 /* 121.704MHz */
  773. #define K800_PLL_125_104M 0x00688801
  774. #define K800_PLL_133_308M 0x005D8801
  775. #define K800_PLL_135_000M 0x001A4081
  776. #define K800_PLL_136_700M 0x00BD8883
  777. #define K800_PLL_138_400M 0x00728881
  778. #define K800_PLL_146_760M 0x00CC8883
  779. #define K800_PLL_148_500M 0x00ce0803
  780. #define K800_PLL_153_920M 0x00548482
  781. #define K800_PLL_156_000M 0x006B8483
  782. #define K800_PLL_157_500M 0x00142080
  783. #define K800_PLL_162_000M 0x006F8483
  784. #define K800_PLL_187_000M 0x00818483
  785. #define K800_PLL_193_295M 0x004F8481
  786. #define K800_PLL_202_500M 0x00538481
  787. #define K800_PLL_204_000M 0x008D8483
  788. #define K800_PLL_218_500M 0x00978483
  789. #define K800_PLL_234_000M 0x00608401
  790. #define K800_PLL_267_250M 0x006E8481
  791. #define K800_PLL_297_500M 0x00A48402
  792. #define K800_PLL_74_481M 0x007B8C81
  793. #define K800_PLL_172_798M 0x00778483
  794. #define K800_PLL_122_614M 0x00878882
  795. /* PLL for VT3324 */
  796. #define CX700_25_175M 0x008B1003
  797. #define CX700_26_719M 0x00931003
  798. #define CX700_26_880M 0x00941003
  799. #define CX700_29_581M 0x00A49003
  800. #define CX700_31_490M 0x00AE1003
  801. #define CX700_31_500M 0x00AE1003
  802. #define CX700_31_728M 0x00AF1003
  803. #define CX700_32_668M 0x00B51003
  804. #define CX700_36_000M 0x00C81003
  805. #define CX700_40_000M 0x006E0C03
  806. #define CX700_41_291M 0x00710C03
  807. #define CX700_43_163M 0x00770C03
  808. #define CX700_45_250M 0x007D0C03 /* 45.46MHz */
  809. #define CX700_46_000M 0x007F0C03
  810. #define CX700_46_996M 0x00818C83
  811. #define CX700_48_000M 0x00840C03
  812. #define CX700_48_875M 0x00508C81
  813. #define CX700_49_500M 0x00880C03
  814. #define CX700_52_406M 0x00730C02
  815. #define CX700_52_977M 0x00920C03
  816. #define CX700_56_250M 0x009B0C03
  817. #define CX700_60_466M 0x00460C00
  818. #define CX700_61_500M 0x00AA0C03
  819. #define CX700_65_000M 0x006B0C01
  820. #define CX700_65_178M 0x006B0C01
  821. #define CX700_66_750M 0x00940C02 /*67.116MHz */
  822. #define CX700_68_179M 0x00BC0C03
  823. #define CX700_69_924M 0x00C10C03
  824. #define CX700_70_159M 0x00C20C03
  825. #define CX700_72_000M 0x009F0C02
  826. #define CX700_74_270M 0x00CE0C03
  827. #define CX700_74_481M 0x00CE0C03
  828. #define CX700_78_750M 0x006C0803
  829. #define CX700_80_136M 0x006E0803
  830. #define CX700_83_375M 0x005B0882
  831. #define CX700_83_950M 0x00730803
  832. #define CX700_84_750M 0x00740803 /* 84.537Mhz */
  833. #define CX700_85_860M 0x00760803
  834. #define CX700_88_750M 0x00AC8885
  835. #define CX700_94_500M 0x00820803
  836. #define CX700_97_750M 0x00870803
  837. #define CX700_101_000M 0x008B0803
  838. #define CX700_106_500M 0x00750802
  839. #define CX700_108_000M 0x00950803
  840. #define CX700_113_309M 0x005D0801
  841. #define CX700_118_840M 0x00A40803
  842. #define CX700_119_000M 0x00830802
  843. #define CX700_121_750M 0x00420800 /* 121.704MHz */
  844. #define CX700_125_104M 0x00AD0803
  845. #define CX700_133_308M 0x00930802
  846. #define CX700_135_000M 0x00950802
  847. #define CX700_136_700M 0x00BD0803
  848. #define CX700_138_400M 0x00720801
  849. #define CX700_146_760M 0x00CC0803
  850. #define CX700_148_500M 0x00a40802
  851. #define CX700_153_920M 0x00540402
  852. #define CX700_156_000M 0x006B0403
  853. #define CX700_157_500M 0x006C0403
  854. #define CX700_162_000M 0x006F0403
  855. #define CX700_172_798M 0x00770403
  856. #define CX700_187_000M 0x00810403
  857. #define CX700_193_295M 0x00850403
  858. #define CX700_202_500M 0x008C0403
  859. #define CX700_204_000M 0x008D0403
  860. #define CX700_218_500M 0x00970403
  861. #define CX700_234_000M 0x00600401
  862. #define CX700_267_250M 0x00B90403
  863. #define CX700_297_500M 0x00CE0403
  864. #define CX700_122_614M 0x00870802
  865. /* Definition CRTC Timing Index */
  866. #define H_TOTAL_INDEX 0
  867. #define H_ADDR_INDEX 1
  868. #define H_BLANK_START_INDEX 2
  869. #define H_BLANK_END_INDEX 3
  870. #define H_SYNC_START_INDEX 4
  871. #define H_SYNC_END_INDEX 5
  872. #define V_TOTAL_INDEX 6
  873. #define V_ADDR_INDEX 7
  874. #define V_BLANK_START_INDEX 8
  875. #define V_BLANK_END_INDEX 9
  876. #define V_SYNC_START_INDEX 10
  877. #define V_SYNC_END_INDEX 11
  878. #define H_TOTAL_SHADOW_INDEX 12
  879. #define H_BLANK_END_SHADOW_INDEX 13
  880. #define V_TOTAL_SHADOW_INDEX 14
  881. #define V_ADDR_SHADOW_INDEX 15
  882. #define V_BLANK_SATRT_SHADOW_INDEX 16
  883. #define V_BLANK_END_SHADOW_INDEX 17
  884. #define V_SYNC_SATRT_SHADOW_INDEX 18
  885. #define V_SYNC_END_SHADOW_INDEX 19
  886. /* Definition Video Mode Pixel Clock (picoseconds)
  887. */
  888. #define RES_480X640_60HZ_PIXCLOCK 39722
  889. #define RES_640X480_60HZ_PIXCLOCK 39722
  890. #define RES_640X480_75HZ_PIXCLOCK 31747
  891. #define RES_640X480_85HZ_PIXCLOCK 27777
  892. #define RES_640X480_100HZ_PIXCLOCK 23168
  893. #define RES_640X480_120HZ_PIXCLOCK 19081
  894. #define RES_720X480_60HZ_PIXCLOCK 37020
  895. #define RES_720X576_60HZ_PIXCLOCK 30611
  896. #define RES_800X600_60HZ_PIXCLOCK 25000
  897. #define RES_800X600_75HZ_PIXCLOCK 20203
  898. #define RES_800X600_85HZ_PIXCLOCK 17777
  899. #define RES_800X600_100HZ_PIXCLOCK 14667
  900. #define RES_800X600_120HZ_PIXCLOCK 11912
  901. #define RES_800X480_60HZ_PIXCLOCK 33805
  902. #define RES_848X480_60HZ_PIXCLOCK 31756
  903. #define RES_856X480_60HZ_PIXCLOCK 31518
  904. #define RES_1024X512_60HZ_PIXCLOCK 24218
  905. #define RES_1024X600_60HZ_PIXCLOCK 20460
  906. #define RES_1024X768_60HZ_PIXCLOCK 15385
  907. #define RES_1024X768_75HZ_PIXCLOCK 12699
  908. #define RES_1024X768_85HZ_PIXCLOCK 10582
  909. #define RES_1024X768_100HZ_PIXCLOCK 8825
  910. #define RES_1152X864_75HZ_PIXCLOCK 9259
  911. #define RES_1280X768_60HZ_PIXCLOCK 12480
  912. #define RES_1280X800_60HZ_PIXCLOCK 11994
  913. #define RES_1280X960_60HZ_PIXCLOCK 9259
  914. #define RES_1280X1024_60HZ_PIXCLOCK 9260
  915. #define RES_1280X1024_75HZ_PIXCLOCK 7408
  916. #define RES_1280X768_85HZ_PIXCLOCK 6349
  917. #define RES_1440X1050_60HZ_PIXCLOCK 7993
  918. #define RES_1600X1200_60HZ_PIXCLOCK 6172
  919. #define RES_1600X1200_75HZ_PIXCLOCK 4938
  920. #define RES_1280X720_60HZ_PIXCLOCK 13426
  921. #define RES_1920X1080_60HZ_PIXCLOCK 5787
  922. #define RES_1400X1050_60HZ_PIXCLOCK 8214
  923. #define RES_1400X1050_75HZ_PIXCLOCK 6410
  924. #define RES_1368X768_60HZ_PIXCLOCK 11647
  925. #define RES_960X600_60HZ_PIXCLOCK 22099
  926. #define RES_1000X600_60HZ_PIXCLOCK 20834
  927. #define RES_1024X576_60HZ_PIXCLOCK 21278
  928. #define RES_1088X612_60HZ_PIXCLOCK 18877
  929. #define RES_1152X720_60HZ_PIXCLOCK 14981
  930. #define RES_1200X720_60HZ_PIXCLOCK 14253
  931. #define RES_1280X600_60HZ_PIXCLOCK 16260
  932. #define RES_1280X720_50HZ_PIXCLOCK 16538
  933. #define RES_1280X768_50HZ_PIXCLOCK 15342
  934. #define RES_1366X768_50HZ_PIXCLOCK 14301
  935. #define RES_1366X768_60HZ_PIXCLOCK 11646
  936. #define RES_1360X768_60HZ_PIXCLOCK 11799
  937. #define RES_1440X900_60HZ_PIXCLOCK 9390
  938. #define RES_1440X900_75HZ_PIXCLOCK 7315
  939. #define RES_1600X900_60HZ_PIXCLOCK 8415
  940. #define RES_1600X1024_60HZ_PIXCLOCK 7315
  941. #define RES_1680X1050_60HZ_PIXCLOCK 6814
  942. #define RES_1680X1050_75HZ_PIXCLOCK 5348
  943. #define RES_1792X1344_60HZ_PIXCLOCK 4902
  944. #define RES_1856X1392_60HZ_PIXCLOCK 4577
  945. #define RES_1920X1200_60HZ_PIXCLOCK 5173
  946. #define RES_1920X1440_60HZ_PIXCLOCK 4274
  947. #define RES_1920X1440_75HZ_PIXCLOCK 3367
  948. #define RES_2048X1536_60HZ_PIXCLOCK 3742
  949. #define RES_1360X768_RB_60HZ_PIXCLOCK 13889
  950. #define RES_1400X1050_RB_60HZ_PIXCLOCK 9901
  951. #define RES_1440X900_RB_60HZ_PIXCLOCK 11268
  952. #define RES_1600X900_RB_60HZ_PIXCLOCK 10230
  953. #define RES_1680X1050_RB_60HZ_PIXCLOCK 8403
  954. #define RES_1920X1080_RB_60HZ_PIXCLOCK 7225
  955. #define RES_1920X1200_RB_60HZ_PIXCLOCK 6497
  956. /* LCD display method
  957. */
  958. #define LCD_EXPANDSION 0x00
  959. #define LCD_CENTERING 0x01
  960. /* LCD mode
  961. */
  962. #define LCD_OPENLDI 0x00
  963. #define LCD_SPWG 0x01
  964. /* Define display timing
  965. */
  966. struct display_timing {
  967. u16 hor_total;
  968. u16 hor_addr;
  969. u16 hor_blank_start;
  970. u16 hor_blank_end;
  971. u16 hor_sync_start;
  972. u16 hor_sync_end;
  973. u16 ver_total;
  974. u16 ver_addr;
  975. u16 ver_blank_start;
  976. u16 ver_blank_end;
  977. u16 ver_sync_start;
  978. u16 ver_sync_end;
  979. };
  980. struct crt_mode_table {
  981. int refresh_rate;
  982. unsigned long clk;
  983. int h_sync_polarity;
  984. int v_sync_polarity;
  985. struct display_timing crtc;
  986. };
  987. struct io_reg {
  988. int port;
  989. u8 index;
  990. u8 mask;
  991. u8 value;
  992. };
  993. #endif /* __SHARE_H__ */