s1d13xxxfb.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793
  1. /* drivers/video/s1d13xxxfb.c
  2. *
  3. * (c) 2004 Simtec Electronics
  4. * (c) 2005 Thibaut VARENE <varenet@parisc-linux.org>
  5. *
  6. * Driver for Epson S1D13xxx series framebuffer chips
  7. *
  8. * Adapted from
  9. * linux/drivers/video/skeletonfb.c
  10. * linux/drivers/video/epson1355fb.c
  11. * linux/drivers/video/epson/s1d13xxxfb.c (2.4 driver by Epson)
  12. *
  13. * Note, currently only tested on S1D13806 with 16bit CRT.
  14. * As such, this driver might still contain some hardcoded bits relating to
  15. * S1D13806.
  16. * Making it work on other S1D13XXX chips should merely be a matter of adding
  17. * a few switch()s, some missing glue here and there maybe, and split header
  18. * files.
  19. *
  20. * TODO: - handle dual screen display (CRT and LCD at the same time).
  21. * - check_var(), mode change, etc.
  22. * - PM untested.
  23. * - Accelerated interfaces.
  24. * - Probably not SMP safe :)
  25. *
  26. * This file is subject to the terms and conditions of the GNU General Public
  27. * License. See the file COPYING in the main directory of this archive for
  28. * more details.
  29. */
  30. #include <linux/module.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/delay.h>
  33. #include <linux/types.h>
  34. #include <linux/errno.h>
  35. #include <linux/mm.h>
  36. #include <linux/mman.h>
  37. #include <linux/fb.h>
  38. #include <asm/io.h>
  39. #include <video/s1d13xxxfb.h>
  40. #define PFX "s1d13xxxfb: "
  41. #if 0
  42. #define dbg(fmt, args...) do { printk(KERN_INFO fmt, ## args); } while(0)
  43. #else
  44. #define dbg(fmt, args...) do { } while (0)
  45. #endif
  46. static const int __devinitconst s1d13xxxfb_revisions[] = {
  47. S1D13506_CHIP_REV, /* Rev.4 on HP Jornada 7xx S1D13506 */
  48. S1D13806_CHIP_REV, /* Rev.7 on .. */
  49. };
  50. /*
  51. * Here we define the default struct fb_fix_screeninfo
  52. */
  53. static struct fb_fix_screeninfo __devinitdata s1d13xxxfb_fix = {
  54. .id = S1D_FBID,
  55. .type = FB_TYPE_PACKED_PIXELS,
  56. .visual = FB_VISUAL_PSEUDOCOLOR,
  57. .xpanstep = 0,
  58. .ypanstep = 1,
  59. .ywrapstep = 0,
  60. .accel = FB_ACCEL_NONE,
  61. };
  62. static inline u8
  63. s1d13xxxfb_readreg(struct s1d13xxxfb_par *par, u16 regno)
  64. {
  65. #if defined(CONFIG_PLAT_M32700UT) || defined(CONFIG_PLAT_OPSPUT) || defined(CONFIG_PLAT_MAPPI3)
  66. regno=((regno & 1) ? (regno & ~1L) : (regno + 1));
  67. #endif
  68. return readb(par->regs + regno);
  69. }
  70. static inline void
  71. s1d13xxxfb_writereg(struct s1d13xxxfb_par *par, u16 regno, u8 value)
  72. {
  73. #if defined(CONFIG_PLAT_M32700UT) || defined(CONFIG_PLAT_OPSPUT) || defined(CONFIG_PLAT_MAPPI3)
  74. regno=((regno & 1) ? (regno & ~1L) : (regno + 1));
  75. #endif
  76. writeb(value, par->regs + regno);
  77. }
  78. static inline void
  79. s1d13xxxfb_runinit(struct s1d13xxxfb_par *par,
  80. const struct s1d13xxxfb_regval *initregs,
  81. const unsigned int size)
  82. {
  83. int i;
  84. for (i = 0; i < size; i++) {
  85. if ((initregs[i].addr == S1DREG_DELAYOFF) ||
  86. (initregs[i].addr == S1DREG_DELAYON))
  87. mdelay((int)initregs[i].value);
  88. else {
  89. s1d13xxxfb_writereg(par, initregs[i].addr, initregs[i].value);
  90. }
  91. }
  92. /* make sure the hardware can cope with us */
  93. mdelay(1);
  94. }
  95. static inline void
  96. lcd_enable(struct s1d13xxxfb_par *par, int enable)
  97. {
  98. u8 mode = s1d13xxxfb_readreg(par, S1DREG_COM_DISP_MODE);
  99. if (enable)
  100. mode |= 0x01;
  101. else
  102. mode &= ~0x01;
  103. s1d13xxxfb_writereg(par, S1DREG_COM_DISP_MODE, mode);
  104. }
  105. static inline void
  106. crt_enable(struct s1d13xxxfb_par *par, int enable)
  107. {
  108. u8 mode = s1d13xxxfb_readreg(par, S1DREG_COM_DISP_MODE);
  109. if (enable)
  110. mode |= 0x02;
  111. else
  112. mode &= ~0x02;
  113. s1d13xxxfb_writereg(par, S1DREG_COM_DISP_MODE, mode);
  114. }
  115. /* framebuffer control routines */
  116. static inline void
  117. s1d13xxxfb_setup_pseudocolour(struct fb_info *info)
  118. {
  119. info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
  120. info->var.red.length = 4;
  121. info->var.green.length = 4;
  122. info->var.blue.length = 4;
  123. }
  124. static inline void
  125. s1d13xxxfb_setup_truecolour(struct fb_info *info)
  126. {
  127. info->fix.visual = FB_VISUAL_TRUECOLOR;
  128. info->var.bits_per_pixel = 16;
  129. info->var.red.length = 5;
  130. info->var.red.offset = 11;
  131. info->var.green.length = 6;
  132. info->var.green.offset = 5;
  133. info->var.blue.length = 5;
  134. info->var.blue.offset = 0;
  135. }
  136. /**
  137. * s1d13xxxfb_set_par - Alters the hardware state.
  138. * @info: frame buffer structure
  139. *
  140. * Using the fb_var_screeninfo in fb_info we set the depth of the
  141. * framebuffer. This function alters the par AND the
  142. * fb_fix_screeninfo stored in fb_info. It doesn't not alter var in
  143. * fb_info since we are using that data. This means we depend on the
  144. * data in var inside fb_info to be supported by the hardware.
  145. * xxxfb_check_var is always called before xxxfb_set_par to ensure this.
  146. *
  147. * XXX TODO: write proper s1d13xxxfb_check_var(), without which that
  148. * function is quite useless.
  149. */
  150. static int
  151. s1d13xxxfb_set_par(struct fb_info *info)
  152. {
  153. struct s1d13xxxfb_par *s1dfb = info->par;
  154. unsigned int val;
  155. dbg("s1d13xxxfb_set_par: bpp=%d\n", info->var.bits_per_pixel);
  156. if ((s1dfb->display & 0x01)) /* LCD */
  157. val = s1d13xxxfb_readreg(s1dfb, S1DREG_LCD_DISP_MODE); /* read colour control */
  158. else /* CRT */
  159. val = s1d13xxxfb_readreg(s1dfb, S1DREG_CRT_DISP_MODE); /* read colour control */
  160. val &= ~0x07;
  161. switch (info->var.bits_per_pixel) {
  162. case 4:
  163. dbg("pseudo colour 4\n");
  164. s1d13xxxfb_setup_pseudocolour(info);
  165. val |= 2;
  166. break;
  167. case 8:
  168. dbg("pseudo colour 8\n");
  169. s1d13xxxfb_setup_pseudocolour(info);
  170. val |= 3;
  171. break;
  172. case 16:
  173. dbg("true colour\n");
  174. s1d13xxxfb_setup_truecolour(info);
  175. val |= 5;
  176. break;
  177. default:
  178. dbg("bpp not supported!\n");
  179. return -EINVAL;
  180. }
  181. dbg("writing %02x to display mode register\n", val);
  182. if ((s1dfb->display & 0x01)) /* LCD */
  183. s1d13xxxfb_writereg(s1dfb, S1DREG_LCD_DISP_MODE, val);
  184. else /* CRT */
  185. s1d13xxxfb_writereg(s1dfb, S1DREG_CRT_DISP_MODE, val);
  186. info->fix.line_length = info->var.xres * info->var.bits_per_pixel;
  187. info->fix.line_length /= 8;
  188. dbg("setting line_length to %d\n", info->fix.line_length);
  189. dbg("done setup\n");
  190. return 0;
  191. }
  192. /**
  193. * s1d13xxxfb_setcolreg - sets a color register.
  194. * @regno: Which register in the CLUT we are programming
  195. * @red: The red value which can be up to 16 bits wide
  196. * @green: The green value which can be up to 16 bits wide
  197. * @blue: The blue value which can be up to 16 bits wide.
  198. * @transp: If supported the alpha value which can be up to 16 bits wide.
  199. * @info: frame buffer info structure
  200. *
  201. * Returns negative errno on error, or zero on success.
  202. */
  203. static int
  204. s1d13xxxfb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
  205. u_int transp, struct fb_info *info)
  206. {
  207. struct s1d13xxxfb_par *s1dfb = info->par;
  208. unsigned int pseudo_val;
  209. if (regno >= S1D_PALETTE_SIZE)
  210. return -EINVAL;
  211. dbg("s1d13xxxfb_setcolreg: %d: rgb=%d,%d,%d, tr=%d\n",
  212. regno, red, green, blue, transp);
  213. if (info->var.grayscale)
  214. red = green = blue = (19595*red + 38470*green + 7471*blue) >> 16;
  215. switch (info->fix.visual) {
  216. case FB_VISUAL_TRUECOLOR:
  217. if (regno >= 16)
  218. return -EINVAL;
  219. /* deal with creating pseudo-palette entries */
  220. pseudo_val = (red >> 11) << info->var.red.offset;
  221. pseudo_val |= (green >> 10) << info->var.green.offset;
  222. pseudo_val |= (blue >> 11) << info->var.blue.offset;
  223. dbg("s1d13xxxfb_setcolreg: pseudo %d, val %08x\n",
  224. regno, pseudo_val);
  225. #if defined(CONFIG_PLAT_MAPPI)
  226. ((u32 *)info->pseudo_palette)[regno] = cpu_to_le16(pseudo_val);
  227. #else
  228. ((u32 *)info->pseudo_palette)[regno] = pseudo_val;
  229. #endif
  230. break;
  231. case FB_VISUAL_PSEUDOCOLOR:
  232. s1d13xxxfb_writereg(s1dfb, S1DREG_LKUP_ADDR, regno);
  233. s1d13xxxfb_writereg(s1dfb, S1DREG_LKUP_DATA, red);
  234. s1d13xxxfb_writereg(s1dfb, S1DREG_LKUP_DATA, green);
  235. s1d13xxxfb_writereg(s1dfb, S1DREG_LKUP_DATA, blue);
  236. break;
  237. default:
  238. return -ENOSYS;
  239. }
  240. dbg("s1d13xxxfb_setcolreg: done\n");
  241. return 0;
  242. }
  243. /**
  244. * s1d13xxxfb_blank - blanks the display.
  245. * @blank_mode: the blank mode we want.
  246. * @info: frame buffer structure that represents a single frame buffer
  247. *
  248. * Blank the screen if blank_mode != 0, else unblank. Return 0 if
  249. * blanking succeeded, != 0 if un-/blanking failed due to e.g. a
  250. * video mode which doesn't support it. Implements VESA suspend
  251. * and powerdown modes on hardware that supports disabling hsync/vsync:
  252. * blank_mode == 2: suspend vsync
  253. * blank_mode == 3: suspend hsync
  254. * blank_mode == 4: powerdown
  255. *
  256. * Returns negative errno on error, or zero on success.
  257. */
  258. static int
  259. s1d13xxxfb_blank(int blank_mode, struct fb_info *info)
  260. {
  261. struct s1d13xxxfb_par *par = info->par;
  262. dbg("s1d13xxxfb_blank: blank=%d, info=%p\n", blank_mode, info);
  263. switch (blank_mode) {
  264. case FB_BLANK_UNBLANK:
  265. case FB_BLANK_NORMAL:
  266. if ((par->display & 0x01) != 0)
  267. lcd_enable(par, 1);
  268. if ((par->display & 0x02) != 0)
  269. crt_enable(par, 1);
  270. break;
  271. case FB_BLANK_VSYNC_SUSPEND:
  272. case FB_BLANK_HSYNC_SUSPEND:
  273. break;
  274. case FB_BLANK_POWERDOWN:
  275. lcd_enable(par, 0);
  276. crt_enable(par, 0);
  277. break;
  278. default:
  279. return -EINVAL;
  280. }
  281. /* let fbcon do a soft blank for us */
  282. return ((blank_mode == FB_BLANK_NORMAL) ? 1 : 0);
  283. }
  284. /**
  285. * s1d13xxxfb_pan_display - Pans the display.
  286. * @var: frame buffer variable screen structure
  287. * @info: frame buffer structure that represents a single frame buffer
  288. *
  289. * Pan (or wrap, depending on the `vmode' field) the display using the
  290. * `yoffset' field of the `var' structure (`xoffset' not yet supported).
  291. * If the values don't fit, return -EINVAL.
  292. *
  293. * Returns negative errno on error, or zero on success.
  294. */
  295. static int
  296. s1d13xxxfb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
  297. {
  298. struct s1d13xxxfb_par *par = info->par;
  299. u32 start;
  300. if (var->xoffset != 0) /* not yet ... */
  301. return -EINVAL;
  302. if (var->yoffset + info->var.yres > info->var.yres_virtual)
  303. return -EINVAL;
  304. start = (info->fix.line_length >> 1) * var->yoffset;
  305. if ((par->display & 0x01)) {
  306. /* LCD */
  307. s1d13xxxfb_writereg(par, S1DREG_LCD_DISP_START0, (start & 0xff));
  308. s1d13xxxfb_writereg(par, S1DREG_LCD_DISP_START1, ((start >> 8) & 0xff));
  309. s1d13xxxfb_writereg(par, S1DREG_LCD_DISP_START2, ((start >> 16) & 0x0f));
  310. } else {
  311. /* CRT */
  312. s1d13xxxfb_writereg(par, S1DREG_CRT_DISP_START0, (start & 0xff));
  313. s1d13xxxfb_writereg(par, S1DREG_CRT_DISP_START1, ((start >> 8) & 0xff));
  314. s1d13xxxfb_writereg(par, S1DREG_CRT_DISP_START2, ((start >> 16) & 0x0f));
  315. }
  316. return 0;
  317. }
  318. /* framebuffer information structures */
  319. static struct fb_ops s1d13xxxfb_fbops = {
  320. .owner = THIS_MODULE,
  321. .fb_set_par = s1d13xxxfb_set_par,
  322. .fb_setcolreg = s1d13xxxfb_setcolreg,
  323. .fb_blank = s1d13xxxfb_blank,
  324. .fb_pan_display = s1d13xxxfb_pan_display,
  325. /* to be replaced by any acceleration we can */
  326. .fb_fillrect = cfb_fillrect,
  327. .fb_copyarea = cfb_copyarea,
  328. .fb_imageblit = cfb_imageblit,
  329. };
  330. static int s1d13xxxfb_width_tab[2][4] __devinitdata = {
  331. {4, 8, 16, -1},
  332. {9, 12, 18, -1},
  333. };
  334. /**
  335. * s1d13xxxfb_fetch_hw_state - Configure the framebuffer according to
  336. * hardware setup.
  337. * @info: frame buffer structure
  338. *
  339. * We setup the framebuffer structures according to the current
  340. * hardware setup. On some machines, the BIOS will have filled
  341. * the chip registers with such info, on others, these values will
  342. * have been written in some init procedure. In any case, the
  343. * software values needs to match the hardware ones. This is what
  344. * this function ensures.
  345. *
  346. * Note: some of the hardcoded values here might need some love to
  347. * work on various chips, and might need to no longer be hardcoded.
  348. */
  349. static void __devinit
  350. s1d13xxxfb_fetch_hw_state(struct fb_info *info)
  351. {
  352. struct fb_var_screeninfo *var = &info->var;
  353. struct fb_fix_screeninfo *fix = &info->fix;
  354. struct s1d13xxxfb_par *par = info->par;
  355. u8 panel, display;
  356. u16 offset;
  357. u32 xres, yres;
  358. u32 xres_virtual, yres_virtual;
  359. int bpp, lcd_bpp;
  360. int is_color, is_dual, is_tft;
  361. int lcd_enabled, crt_enabled;
  362. fix->type = FB_TYPE_PACKED_PIXELS;
  363. /* general info */
  364. par->display = s1d13xxxfb_readreg(par, S1DREG_COM_DISP_MODE);
  365. crt_enabled = (par->display & 0x02) != 0;
  366. lcd_enabled = (par->display & 0x01) != 0;
  367. if (lcd_enabled && crt_enabled)
  368. printk(KERN_WARNING PFX "Warning: LCD and CRT detected, using LCD\n");
  369. if (lcd_enabled)
  370. display = s1d13xxxfb_readreg(par, S1DREG_LCD_DISP_MODE);
  371. else /* CRT */
  372. display = s1d13xxxfb_readreg(par, S1DREG_CRT_DISP_MODE);
  373. bpp = display & 0x07;
  374. switch (bpp) {
  375. case 2: /* 4 bpp */
  376. case 3: /* 8 bpp */
  377. var->bits_per_pixel = 8;
  378. var->red.offset = var->green.offset = var->blue.offset = 0;
  379. var->red.length = var->green.length = var->blue.length = 8;
  380. break;
  381. case 5: /* 16 bpp */
  382. s1d13xxxfb_setup_truecolour(info);
  383. break;
  384. default:
  385. dbg("bpp: %i\n", bpp);
  386. }
  387. fb_alloc_cmap(&info->cmap, 256, 0);
  388. /* LCD info */
  389. panel = s1d13xxxfb_readreg(par, S1DREG_PANEL_TYPE);
  390. is_color = (panel & 0x04) != 0;
  391. is_dual = (panel & 0x02) != 0;
  392. is_tft = (panel & 0x01) != 0;
  393. lcd_bpp = s1d13xxxfb_width_tab[is_tft][(panel >> 4) & 3];
  394. if (lcd_enabled) {
  395. xres = (s1d13xxxfb_readreg(par, S1DREG_LCD_DISP_HWIDTH) + 1) * 8;
  396. yres = (s1d13xxxfb_readreg(par, S1DREG_LCD_DISP_VHEIGHT0) +
  397. ((s1d13xxxfb_readreg(par, S1DREG_LCD_DISP_VHEIGHT1) & 0x03) << 8) + 1);
  398. offset = (s1d13xxxfb_readreg(par, S1DREG_LCD_MEM_OFF0) +
  399. ((s1d13xxxfb_readreg(par, S1DREG_LCD_MEM_OFF1) & 0x7) << 8));
  400. } else { /* crt */
  401. xres = (s1d13xxxfb_readreg(par, S1DREG_CRT_DISP_HWIDTH) + 1) * 8;
  402. yres = (s1d13xxxfb_readreg(par, S1DREG_CRT_DISP_VHEIGHT0) +
  403. ((s1d13xxxfb_readreg(par, S1DREG_CRT_DISP_VHEIGHT1) & 0x03) << 8) + 1);
  404. offset = (s1d13xxxfb_readreg(par, S1DREG_CRT_MEM_OFF0) +
  405. ((s1d13xxxfb_readreg(par, S1DREG_CRT_MEM_OFF1) & 0x7) << 8));
  406. }
  407. xres_virtual = offset * 16 / var->bits_per_pixel;
  408. yres_virtual = fix->smem_len / (offset * 2);
  409. var->xres = xres;
  410. var->yres = yres;
  411. var->xres_virtual = xres_virtual;
  412. var->yres_virtual = yres_virtual;
  413. var->xoffset = var->yoffset = 0;
  414. fix->line_length = offset * 2;
  415. var->grayscale = !is_color;
  416. var->activate = FB_ACTIVATE_NOW;
  417. dbg(PFX "bpp=%d, lcd_bpp=%d, "
  418. "crt_enabled=%d, lcd_enabled=%d\n",
  419. var->bits_per_pixel, lcd_bpp, crt_enabled, lcd_enabled);
  420. dbg(PFX "xres=%d, yres=%d, vxres=%d, vyres=%d "
  421. "is_color=%d, is_dual=%d, is_tft=%d\n",
  422. xres, yres, xres_virtual, yres_virtual, is_color, is_dual, is_tft);
  423. }
  424. static int
  425. s1d13xxxfb_remove(struct platform_device *pdev)
  426. {
  427. struct fb_info *info = platform_get_drvdata(pdev);
  428. struct s1d13xxxfb_par *par = NULL;
  429. if (info) {
  430. par = info->par;
  431. if (par && par->regs) {
  432. /* disable output & enable powersave */
  433. s1d13xxxfb_writereg(par, S1DREG_COM_DISP_MODE, 0x00);
  434. s1d13xxxfb_writereg(par, S1DREG_PS_CNF, 0x11);
  435. iounmap(par->regs);
  436. }
  437. fb_dealloc_cmap(&info->cmap);
  438. if (info->screen_base)
  439. iounmap(info->screen_base);
  440. framebuffer_release(info);
  441. }
  442. release_mem_region(pdev->resource[0].start,
  443. pdev->resource[0].end - pdev->resource[0].start +1);
  444. release_mem_region(pdev->resource[1].start,
  445. pdev->resource[1].end - pdev->resource[1].start +1);
  446. return 0;
  447. }
  448. static int __devinit
  449. s1d13xxxfb_probe(struct platform_device *pdev)
  450. {
  451. struct s1d13xxxfb_par *default_par;
  452. struct fb_info *info;
  453. struct s1d13xxxfb_pdata *pdata = NULL;
  454. int ret = 0;
  455. int i;
  456. u8 revision;
  457. dbg("probe called: device is %p\n", pdev);
  458. printk(KERN_INFO "Epson S1D13XXX FB Driver\n");
  459. /* enable platform-dependent hardware glue, if any */
  460. if (pdev->dev.platform_data)
  461. pdata = pdev->dev.platform_data;
  462. if (pdata && pdata->platform_init_video)
  463. pdata->platform_init_video();
  464. if (pdev->num_resources != 2) {
  465. dev_err(&pdev->dev, "invalid num_resources: %i\n",
  466. pdev->num_resources);
  467. ret = -ENODEV;
  468. goto bail;
  469. }
  470. /* resource[0] is VRAM, resource[1] is registers */
  471. if (pdev->resource[0].flags != IORESOURCE_MEM
  472. || pdev->resource[1].flags != IORESOURCE_MEM) {
  473. dev_err(&pdev->dev, "invalid resource type\n");
  474. ret = -ENODEV;
  475. goto bail;
  476. }
  477. if (!request_mem_region(pdev->resource[0].start,
  478. pdev->resource[0].end - pdev->resource[0].start +1, "s1d13xxxfb mem")) {
  479. dev_dbg(&pdev->dev, "request_mem_region failed\n");
  480. ret = -EBUSY;
  481. goto bail;
  482. }
  483. if (!request_mem_region(pdev->resource[1].start,
  484. pdev->resource[1].end - pdev->resource[1].start +1, "s1d13xxxfb regs")) {
  485. dev_dbg(&pdev->dev, "request_mem_region failed\n");
  486. ret = -EBUSY;
  487. goto bail;
  488. }
  489. info = framebuffer_alloc(sizeof(struct s1d13xxxfb_par) + sizeof(u32) * 256, &pdev->dev);
  490. if (!info) {
  491. ret = -ENOMEM;
  492. goto bail;
  493. }
  494. platform_set_drvdata(pdev, info);
  495. default_par = info->par;
  496. default_par->regs = ioremap_nocache(pdev->resource[1].start,
  497. pdev->resource[1].end - pdev->resource[1].start +1);
  498. if (!default_par->regs) {
  499. printk(KERN_ERR PFX "unable to map registers\n");
  500. ret = -ENOMEM;
  501. goto bail;
  502. }
  503. info->pseudo_palette = default_par->pseudo_palette;
  504. info->screen_base = ioremap_nocache(pdev->resource[0].start,
  505. pdev->resource[0].end - pdev->resource[0].start +1);
  506. if (!info->screen_base) {
  507. printk(KERN_ERR PFX "unable to map framebuffer\n");
  508. ret = -ENOMEM;
  509. goto bail;
  510. }
  511. revision = s1d13xxxfb_readreg(default_par, S1DREG_REV_CODE) >> 2;
  512. ret = -ENODEV;
  513. for (i = 0; i < ARRAY_SIZE(s1d13xxxfb_revisions); i++) {
  514. if (revision == s1d13xxxfb_revisions[i])
  515. ret = 0;
  516. }
  517. if (!ret)
  518. printk(KERN_INFO PFX "chip revision %i\n", revision);
  519. else {
  520. printk(KERN_INFO PFX "unknown chip revision %i\n", revision);
  521. goto bail;
  522. }
  523. info->fix = s1d13xxxfb_fix;
  524. info->fix.mmio_start = pdev->resource[1].start;
  525. info->fix.mmio_len = pdev->resource[1].end - pdev->resource[1].start +1;
  526. info->fix.smem_start = pdev->resource[0].start;
  527. info->fix.smem_len = pdev->resource[0].end - pdev->resource[0].start +1;
  528. printk(KERN_INFO PFX "regs mapped at 0x%p, fb %d KiB mapped at 0x%p\n",
  529. default_par->regs, info->fix.smem_len / 1024, info->screen_base);
  530. info->par = default_par;
  531. info->fbops = &s1d13xxxfb_fbops;
  532. info->flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  533. /* perform "manual" chip initialization, if needed */
  534. if (pdata && pdata->initregs)
  535. s1d13xxxfb_runinit(info->par, pdata->initregs, pdata->initregssize);
  536. s1d13xxxfb_fetch_hw_state(info);
  537. if (register_framebuffer(info) < 0) {
  538. ret = -EINVAL;
  539. goto bail;
  540. }
  541. printk(KERN_INFO "fb%d: %s frame buffer device\n",
  542. info->node, info->fix.id);
  543. return 0;
  544. bail:
  545. s1d13xxxfb_remove(pdev);
  546. return ret;
  547. }
  548. #ifdef CONFIG_PM
  549. static int s1d13xxxfb_suspend(struct platform_device *dev, pm_message_t state)
  550. {
  551. struct fb_info *info = platform_get_drvdata(dev);
  552. struct s1d13xxxfb_par *s1dfb = info->par;
  553. struct s1d13xxxfb_pdata *pdata = NULL;
  554. /* disable display */
  555. lcd_enable(s1dfb, 0);
  556. crt_enable(s1dfb, 0);
  557. if (dev->dev.platform_data)
  558. pdata = dev->dev.platform_data;
  559. #if 0
  560. if (!s1dfb->disp_save)
  561. s1dfb->disp_save = kmalloc(info->fix.smem_len, GFP_KERNEL);
  562. if (!s1dfb->disp_save) {
  563. printk(KERN_ERR PFX "no memory to save screen");
  564. return -ENOMEM;
  565. }
  566. memcpy_fromio(s1dfb->disp_save, info->screen_base, info->fix.smem_len);
  567. #else
  568. s1dfb->disp_save = NULL;
  569. #endif
  570. if (!s1dfb->regs_save)
  571. s1dfb->regs_save = kmalloc(info->fix.mmio_len, GFP_KERNEL);
  572. if (!s1dfb->regs_save) {
  573. printk(KERN_ERR PFX "no memory to save registers");
  574. return -ENOMEM;
  575. }
  576. /* backup all registers */
  577. memcpy_fromio(s1dfb->regs_save, s1dfb->regs, info->fix.mmio_len);
  578. /* now activate power save mode */
  579. s1d13xxxfb_writereg(s1dfb, S1DREG_PS_CNF, 0x11);
  580. if (pdata && pdata->platform_suspend_video)
  581. return pdata->platform_suspend_video();
  582. else
  583. return 0;
  584. }
  585. static int s1d13xxxfb_resume(struct platform_device *dev)
  586. {
  587. struct fb_info *info = platform_get_drvdata(dev);
  588. struct s1d13xxxfb_par *s1dfb = info->par;
  589. struct s1d13xxxfb_pdata *pdata = NULL;
  590. /* awaken the chip */
  591. s1d13xxxfb_writereg(s1dfb, S1DREG_PS_CNF, 0x10);
  592. /* do not let go until SDRAM "wakes up" */
  593. while ((s1d13xxxfb_readreg(s1dfb, S1DREG_PS_STATUS) & 0x01))
  594. udelay(10);
  595. if (dev->dev.platform_data)
  596. pdata = dev->dev.platform_data;
  597. if (s1dfb->regs_save) {
  598. /* will write RO regs, *should* get away with it :) */
  599. memcpy_toio(s1dfb->regs, s1dfb->regs_save, info->fix.mmio_len);
  600. kfree(s1dfb->regs_save);
  601. }
  602. if (s1dfb->disp_save) {
  603. memcpy_toio(info->screen_base, s1dfb->disp_save,
  604. info->fix.smem_len);
  605. kfree(s1dfb->disp_save); /* XXX kmalloc()'d when? */
  606. }
  607. if ((s1dfb->display & 0x01) != 0)
  608. lcd_enable(s1dfb, 1);
  609. if ((s1dfb->display & 0x02) != 0)
  610. crt_enable(s1dfb, 1);
  611. if (pdata && pdata->platform_resume_video)
  612. return pdata->platform_resume_video();
  613. else
  614. return 0;
  615. }
  616. #endif /* CONFIG_PM */
  617. static struct platform_driver s1d13xxxfb_driver = {
  618. .probe = s1d13xxxfb_probe,
  619. .remove = s1d13xxxfb_remove,
  620. #ifdef CONFIG_PM
  621. .suspend = s1d13xxxfb_suspend,
  622. .resume = s1d13xxxfb_resume,
  623. #endif
  624. .driver = {
  625. .name = S1D_DEVICENAME,
  626. },
  627. };
  628. static int __init
  629. s1d13xxxfb_init(void)
  630. {
  631. #ifndef MODULE
  632. if (fb_get_options("s1d13xxxfb", NULL))
  633. return -ENODEV;
  634. #endif
  635. return platform_driver_register(&s1d13xxxfb_driver);
  636. }
  637. static void __exit
  638. s1d13xxxfb_exit(void)
  639. {
  640. platform_driver_unregister(&s1d13xxxfb_driver);
  641. }
  642. module_init(s1d13xxxfb_init);
  643. module_exit(s1d13xxxfb_exit);
  644. MODULE_LICENSE("GPL");
  645. MODULE_DESCRIPTION("Framebuffer driver for S1D13xxx devices");
  646. MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>, Thibaut VARENE <varenet@parisc-linux.org>");