lcdc.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895
  1. /*
  2. * OMAP1 internal LCD controller
  3. *
  4. * Copyright (C) 2004 Nokia Corporation
  5. * Author: Imre Deak <imre.deak@nokia.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, write to the Free Software Foundation, Inc.,
  19. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  20. */
  21. #include <linux/module.h>
  22. #include <linux/device.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/err.h>
  26. #include <linux/mm.h>
  27. #include <linux/fb.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/vmalloc.h>
  30. #include <linux/clk.h>
  31. #include <mach/dma.h>
  32. #include <mach/omapfb.h>
  33. #include <asm/mach-types.h>
  34. #include "lcdc.h"
  35. #define MODULE_NAME "lcdc"
  36. #define OMAP_LCDC_BASE 0xfffec000
  37. #define OMAP_LCDC_SIZE 256
  38. #define OMAP_LCDC_IRQ INT_LCD_CTRL
  39. #define OMAP_LCDC_CONTROL (OMAP_LCDC_BASE + 0x00)
  40. #define OMAP_LCDC_TIMING0 (OMAP_LCDC_BASE + 0x04)
  41. #define OMAP_LCDC_TIMING1 (OMAP_LCDC_BASE + 0x08)
  42. #define OMAP_LCDC_TIMING2 (OMAP_LCDC_BASE + 0x0c)
  43. #define OMAP_LCDC_STATUS (OMAP_LCDC_BASE + 0x10)
  44. #define OMAP_LCDC_SUBPANEL (OMAP_LCDC_BASE + 0x14)
  45. #define OMAP_LCDC_LINE_INT (OMAP_LCDC_BASE + 0x18)
  46. #define OMAP_LCDC_DISPLAY_STATUS (OMAP_LCDC_BASE + 0x1c)
  47. #define OMAP_LCDC_STAT_DONE (1 << 0)
  48. #define OMAP_LCDC_STAT_VSYNC (1 << 1)
  49. #define OMAP_LCDC_STAT_SYNC_LOST (1 << 2)
  50. #define OMAP_LCDC_STAT_ABC (1 << 3)
  51. #define OMAP_LCDC_STAT_LINE_INT (1 << 4)
  52. #define OMAP_LCDC_STAT_FUF (1 << 5)
  53. #define OMAP_LCDC_STAT_LOADED_PALETTE (1 << 6)
  54. #define OMAP_LCDC_CTRL_LCD_EN (1 << 0)
  55. #define OMAP_LCDC_CTRL_LCD_TFT (1 << 7)
  56. #define OMAP_LCDC_CTRL_LINE_IRQ_CLR_SEL (1 << 10)
  57. #define OMAP_LCDC_IRQ_VSYNC (1 << 2)
  58. #define OMAP_LCDC_IRQ_DONE (1 << 3)
  59. #define OMAP_LCDC_IRQ_LOADED_PALETTE (1 << 4)
  60. #define OMAP_LCDC_IRQ_LINE_NIRQ (1 << 5)
  61. #define OMAP_LCDC_IRQ_LINE (1 << 6)
  62. #define OMAP_LCDC_IRQ_MASK (((1 << 5) - 1) << 2)
  63. #define MAX_PALETTE_SIZE PAGE_SIZE
  64. enum lcdc_load_mode {
  65. OMAP_LCDC_LOAD_PALETTE,
  66. OMAP_LCDC_LOAD_FRAME,
  67. OMAP_LCDC_LOAD_PALETTE_AND_FRAME
  68. };
  69. static struct omap_lcd_controller {
  70. enum omapfb_update_mode update_mode;
  71. int ext_mode;
  72. unsigned long frame_offset;
  73. int screen_width;
  74. int xres;
  75. int yres;
  76. enum omapfb_color_format color_mode;
  77. int bpp;
  78. void *palette_virt;
  79. dma_addr_t palette_phys;
  80. int palette_code;
  81. int palette_size;
  82. unsigned int irq_mask;
  83. struct completion last_frame_complete;
  84. struct completion palette_load_complete;
  85. struct clk *lcd_ck;
  86. struct omapfb_device *fbdev;
  87. void (*dma_callback)(void *data);
  88. void *dma_callback_data;
  89. int fbmem_allocated;
  90. dma_addr_t vram_phys;
  91. void *vram_virt;
  92. unsigned long vram_size;
  93. } lcdc;
  94. static void inline enable_irqs(int mask)
  95. {
  96. lcdc.irq_mask |= mask;
  97. }
  98. static void inline disable_irqs(int mask)
  99. {
  100. lcdc.irq_mask &= ~mask;
  101. }
  102. static void set_load_mode(enum lcdc_load_mode mode)
  103. {
  104. u32 l;
  105. l = omap_readl(OMAP_LCDC_CONTROL);
  106. l &= ~(3 << 20);
  107. switch (mode) {
  108. case OMAP_LCDC_LOAD_PALETTE:
  109. l |= 1 << 20;
  110. break;
  111. case OMAP_LCDC_LOAD_FRAME:
  112. l |= 2 << 20;
  113. break;
  114. case OMAP_LCDC_LOAD_PALETTE_AND_FRAME:
  115. break;
  116. default:
  117. BUG();
  118. }
  119. omap_writel(l, OMAP_LCDC_CONTROL);
  120. }
  121. static void enable_controller(void)
  122. {
  123. u32 l;
  124. l = omap_readl(OMAP_LCDC_CONTROL);
  125. l |= OMAP_LCDC_CTRL_LCD_EN;
  126. l &= ~OMAP_LCDC_IRQ_MASK;
  127. l |= lcdc.irq_mask | OMAP_LCDC_IRQ_DONE; /* enabled IRQs */
  128. omap_writel(l, OMAP_LCDC_CONTROL);
  129. }
  130. static void disable_controller_async(void)
  131. {
  132. u32 l;
  133. u32 mask;
  134. l = omap_readl(OMAP_LCDC_CONTROL);
  135. mask = OMAP_LCDC_CTRL_LCD_EN | OMAP_LCDC_IRQ_MASK;
  136. /*
  137. * Preserve the DONE mask, since we still want to get the
  138. * final DONE irq. It will be disabled in the IRQ handler.
  139. */
  140. mask &= ~OMAP_LCDC_IRQ_DONE;
  141. l &= ~mask;
  142. omap_writel(l, OMAP_LCDC_CONTROL);
  143. }
  144. static void disable_controller(void)
  145. {
  146. init_completion(&lcdc.last_frame_complete);
  147. disable_controller_async();
  148. if (!wait_for_completion_timeout(&lcdc.last_frame_complete,
  149. msecs_to_jiffies(500)))
  150. dev_err(lcdc.fbdev->dev, "timeout waiting for FRAME DONE\n");
  151. }
  152. static void reset_controller(u32 status)
  153. {
  154. static unsigned long reset_count;
  155. static unsigned long last_jiffies;
  156. disable_controller_async();
  157. reset_count++;
  158. if (reset_count == 1 || time_after(jiffies, last_jiffies + HZ)) {
  159. dev_err(lcdc.fbdev->dev,
  160. "resetting (status %#010x,reset count %lu)\n",
  161. status, reset_count);
  162. last_jiffies = jiffies;
  163. }
  164. if (reset_count < 100) {
  165. enable_controller();
  166. } else {
  167. reset_count = 0;
  168. dev_err(lcdc.fbdev->dev,
  169. "too many reset attempts, giving up.\n");
  170. }
  171. }
  172. /*
  173. * Configure the LCD DMA according to the current mode specified by parameters
  174. * in lcdc.fbdev and fbdev->var.
  175. */
  176. static void setup_lcd_dma(void)
  177. {
  178. static const int dma_elem_type[] = {
  179. 0,
  180. OMAP_DMA_DATA_TYPE_S8,
  181. OMAP_DMA_DATA_TYPE_S16,
  182. 0,
  183. OMAP_DMA_DATA_TYPE_S32,
  184. };
  185. struct omapfb_plane_struct *plane = lcdc.fbdev->fb_info[0]->par;
  186. struct fb_var_screeninfo *var = &lcdc.fbdev->fb_info[0]->var;
  187. unsigned long src;
  188. int esize, xelem, yelem;
  189. src = lcdc.vram_phys + lcdc.frame_offset;
  190. switch (var->rotate) {
  191. case 0:
  192. if (plane->info.mirror || (src & 3) ||
  193. lcdc.color_mode == OMAPFB_COLOR_YUV420 ||
  194. (lcdc.xres & 1))
  195. esize = 2;
  196. else
  197. esize = 4;
  198. xelem = lcdc.xres * lcdc.bpp / 8 / esize;
  199. yelem = lcdc.yres;
  200. break;
  201. case 90:
  202. case 180:
  203. case 270:
  204. if (cpu_is_omap15xx()) {
  205. BUG();
  206. }
  207. esize = 2;
  208. xelem = lcdc.yres * lcdc.bpp / 16;
  209. yelem = lcdc.xres;
  210. break;
  211. default:
  212. BUG();
  213. return;
  214. }
  215. #ifdef VERBOSE
  216. dev_dbg(lcdc.fbdev->dev,
  217. "setup_dma: src %#010lx esize %d xelem %d yelem %d\n",
  218. src, esize, xelem, yelem);
  219. #endif
  220. omap_set_lcd_dma_b1(src, xelem, yelem, dma_elem_type[esize]);
  221. if (!cpu_is_omap15xx()) {
  222. int bpp = lcdc.bpp;
  223. /*
  224. * YUV support is only for external mode when we have the
  225. * YUV window embedded in a 16bpp frame buffer.
  226. */
  227. if (lcdc.color_mode == OMAPFB_COLOR_YUV420)
  228. bpp = 16;
  229. /* Set virtual xres elem size */
  230. omap_set_lcd_dma_b1_vxres(
  231. lcdc.screen_width * bpp / 8 / esize);
  232. /* Setup transformations */
  233. omap_set_lcd_dma_b1_rotation(var->rotate);
  234. omap_set_lcd_dma_b1_mirror(plane->info.mirror);
  235. }
  236. omap_setup_lcd_dma();
  237. }
  238. static irqreturn_t lcdc_irq_handler(int irq, void *dev_id)
  239. {
  240. u32 status;
  241. status = omap_readl(OMAP_LCDC_STATUS);
  242. if (status & (OMAP_LCDC_STAT_FUF | OMAP_LCDC_STAT_SYNC_LOST))
  243. reset_controller(status);
  244. else {
  245. if (status & OMAP_LCDC_STAT_DONE) {
  246. u32 l;
  247. /*
  248. * Disable IRQ_DONE. The status bit will be cleared
  249. * only when the controller is reenabled and we don't
  250. * want to get more interrupts.
  251. */
  252. l = omap_readl(OMAP_LCDC_CONTROL);
  253. l &= ~OMAP_LCDC_IRQ_DONE;
  254. omap_writel(l, OMAP_LCDC_CONTROL);
  255. complete(&lcdc.last_frame_complete);
  256. }
  257. if (status & OMAP_LCDC_STAT_LOADED_PALETTE) {
  258. disable_controller_async();
  259. complete(&lcdc.palette_load_complete);
  260. }
  261. }
  262. /*
  263. * Clear these interrupt status bits.
  264. * Sync_lost, FUF bits were cleared by disabling the LCD controller
  265. * LOADED_PALETTE can be cleared this way only in palette only
  266. * load mode. In other load modes it's cleared by disabling the
  267. * controller.
  268. */
  269. status &= ~(OMAP_LCDC_STAT_VSYNC |
  270. OMAP_LCDC_STAT_LOADED_PALETTE |
  271. OMAP_LCDC_STAT_ABC |
  272. OMAP_LCDC_STAT_LINE_INT);
  273. omap_writel(status, OMAP_LCDC_STATUS);
  274. return IRQ_HANDLED;
  275. }
  276. /*
  277. * Change to a new video mode. We defer this to a later time to avoid any
  278. * flicker and not to mess up the current LCD DMA context. For this we disable
  279. * the LCD controller, which will generate a DONE irq after the last frame has
  280. * been transferred. Then it'll be safe to reconfigure both the LCD controller
  281. * as well as the LCD DMA.
  282. */
  283. static int omap_lcdc_setup_plane(int plane, int channel_out,
  284. unsigned long offset, int screen_width,
  285. int pos_x, int pos_y, int width, int height,
  286. int color_mode)
  287. {
  288. struct fb_var_screeninfo *var = &lcdc.fbdev->fb_info[0]->var;
  289. struct lcd_panel *panel = lcdc.fbdev->panel;
  290. int rot_x, rot_y;
  291. if (var->rotate == 0) {
  292. rot_x = panel->x_res;
  293. rot_y = panel->y_res;
  294. } else {
  295. rot_x = panel->y_res;
  296. rot_y = panel->x_res;
  297. }
  298. if (plane != 0 || channel_out != 0 || pos_x != 0 || pos_y != 0 ||
  299. width > rot_x || height > rot_y) {
  300. #ifdef VERBOSE
  301. dev_dbg(lcdc.fbdev->dev,
  302. "invalid plane params plane %d pos_x %d pos_y %d "
  303. "w %d h %d\n", plane, pos_x, pos_y, width, height);
  304. #endif
  305. return -EINVAL;
  306. }
  307. lcdc.frame_offset = offset;
  308. lcdc.xres = width;
  309. lcdc.yres = height;
  310. lcdc.screen_width = screen_width;
  311. lcdc.color_mode = color_mode;
  312. switch (color_mode) {
  313. case OMAPFB_COLOR_CLUT_8BPP:
  314. lcdc.bpp = 8;
  315. lcdc.palette_code = 0x3000;
  316. lcdc.palette_size = 512;
  317. break;
  318. case OMAPFB_COLOR_RGB565:
  319. lcdc.bpp = 16;
  320. lcdc.palette_code = 0x4000;
  321. lcdc.palette_size = 32;
  322. break;
  323. case OMAPFB_COLOR_RGB444:
  324. lcdc.bpp = 16;
  325. lcdc.palette_code = 0x4000;
  326. lcdc.palette_size = 32;
  327. break;
  328. case OMAPFB_COLOR_YUV420:
  329. if (lcdc.ext_mode) {
  330. lcdc.bpp = 12;
  331. break;
  332. }
  333. /* fallthrough */
  334. case OMAPFB_COLOR_YUV422:
  335. if (lcdc.ext_mode) {
  336. lcdc.bpp = 16;
  337. break;
  338. }
  339. /* fallthrough */
  340. default:
  341. /* FIXME: other BPPs.
  342. * bpp1: code 0, size 256
  343. * bpp2: code 0x1000 size 256
  344. * bpp4: code 0x2000 size 256
  345. * bpp12: code 0x4000 size 32
  346. */
  347. dev_dbg(lcdc.fbdev->dev, "invalid color mode %d\n", color_mode);
  348. BUG();
  349. return -1;
  350. }
  351. if (lcdc.ext_mode) {
  352. setup_lcd_dma();
  353. return 0;
  354. }
  355. if (lcdc.update_mode == OMAPFB_AUTO_UPDATE) {
  356. disable_controller();
  357. omap_stop_lcd_dma();
  358. setup_lcd_dma();
  359. enable_controller();
  360. }
  361. return 0;
  362. }
  363. static int omap_lcdc_enable_plane(int plane, int enable)
  364. {
  365. dev_dbg(lcdc.fbdev->dev,
  366. "plane %d enable %d update_mode %d ext_mode %d\n",
  367. plane, enable, lcdc.update_mode, lcdc.ext_mode);
  368. if (plane != OMAPFB_PLANE_GFX)
  369. return -EINVAL;
  370. return 0;
  371. }
  372. /*
  373. * Configure the LCD DMA for a palette load operation and do the palette
  374. * downloading synchronously. We don't use the frame+palette load mode of
  375. * the controller, since the palette can always be downloaded seperately.
  376. */
  377. static void load_palette(void)
  378. {
  379. u16 *palette;
  380. palette = (u16 *)lcdc.palette_virt;
  381. *(u16 *)palette &= 0x0fff;
  382. *(u16 *)palette |= lcdc.palette_code;
  383. omap_set_lcd_dma_b1(lcdc.palette_phys,
  384. lcdc.palette_size / 4 + 1, 1, OMAP_DMA_DATA_TYPE_S32);
  385. omap_set_lcd_dma_single_transfer(1);
  386. omap_setup_lcd_dma();
  387. init_completion(&lcdc.palette_load_complete);
  388. enable_irqs(OMAP_LCDC_IRQ_LOADED_PALETTE);
  389. set_load_mode(OMAP_LCDC_LOAD_PALETTE);
  390. enable_controller();
  391. if (!wait_for_completion_timeout(&lcdc.palette_load_complete,
  392. msecs_to_jiffies(500)))
  393. dev_err(lcdc.fbdev->dev, "timeout waiting for FRAME DONE\n");
  394. /* The controller gets disabled in the irq handler */
  395. disable_irqs(OMAP_LCDC_IRQ_LOADED_PALETTE);
  396. omap_stop_lcd_dma();
  397. omap_set_lcd_dma_single_transfer(lcdc.ext_mode);
  398. }
  399. /* Used only in internal controller mode */
  400. static int omap_lcdc_setcolreg(u_int regno, u16 red, u16 green, u16 blue,
  401. u16 transp, int update_hw_pal)
  402. {
  403. u16 *palette;
  404. if (lcdc.color_mode != OMAPFB_COLOR_CLUT_8BPP || regno > 255)
  405. return -EINVAL;
  406. palette = (u16 *)lcdc.palette_virt;
  407. palette[regno] &= ~0x0fff;
  408. palette[regno] |= ((red >> 12) << 8) | ((green >> 12) << 4 ) |
  409. (blue >> 12);
  410. if (update_hw_pal) {
  411. disable_controller();
  412. omap_stop_lcd_dma();
  413. load_palette();
  414. setup_lcd_dma();
  415. set_load_mode(OMAP_LCDC_LOAD_FRAME);
  416. enable_controller();
  417. }
  418. return 0;
  419. }
  420. static void calc_ck_div(int is_tft, int pck, int *pck_div)
  421. {
  422. unsigned long lck;
  423. pck = max(1, pck);
  424. lck = clk_get_rate(lcdc.lcd_ck);
  425. *pck_div = (lck + pck - 1) / pck;
  426. if (is_tft)
  427. *pck_div = max(2, *pck_div);
  428. else
  429. *pck_div = max(3, *pck_div);
  430. if (*pck_div > 255) {
  431. /* FIXME: try to adjust logic clock divider as well */
  432. *pck_div = 255;
  433. dev_warn(lcdc.fbdev->dev, "pixclock %d kHz too low.\n",
  434. pck / 1000);
  435. }
  436. }
  437. static void inline setup_regs(void)
  438. {
  439. u32 l;
  440. struct lcd_panel *panel = lcdc.fbdev->panel;
  441. int is_tft = panel->config & OMAP_LCDC_PANEL_TFT;
  442. unsigned long lck;
  443. int pcd;
  444. l = omap_readl(OMAP_LCDC_CONTROL);
  445. l &= ~OMAP_LCDC_CTRL_LCD_TFT;
  446. l |= is_tft ? OMAP_LCDC_CTRL_LCD_TFT : 0;
  447. #ifdef CONFIG_MACH_OMAP_PALMTE
  448. /* FIXME:if (machine_is_omap_palmte()) { */
  449. /* PalmTE uses alternate TFT setting in 8BPP mode */
  450. l |= (is_tft && panel->bpp == 8) ? 0x810000 : 0;
  451. /* } */
  452. #endif
  453. omap_writel(l, OMAP_LCDC_CONTROL);
  454. l = omap_readl(OMAP_LCDC_TIMING2);
  455. l &= ~(((1 << 6) - 1) << 20);
  456. l |= (panel->config & OMAP_LCDC_SIGNAL_MASK) << 20;
  457. omap_writel(l, OMAP_LCDC_TIMING2);
  458. l = panel->x_res - 1;
  459. l |= (panel->hsw - 1) << 10;
  460. l |= (panel->hfp - 1) << 16;
  461. l |= (panel->hbp - 1) << 24;
  462. omap_writel(l, OMAP_LCDC_TIMING0);
  463. l = panel->y_res - 1;
  464. l |= (panel->vsw - 1) << 10;
  465. l |= panel->vfp << 16;
  466. l |= panel->vbp << 24;
  467. omap_writel(l, OMAP_LCDC_TIMING1);
  468. l = omap_readl(OMAP_LCDC_TIMING2);
  469. l &= ~0xff;
  470. lck = clk_get_rate(lcdc.lcd_ck);
  471. if (!panel->pcd)
  472. calc_ck_div(is_tft, panel->pixel_clock * 1000, &pcd);
  473. else {
  474. dev_warn(lcdc.fbdev->dev,
  475. "Pixel clock divider value is obsolete.\n"
  476. "Try to set pixel_clock to %lu and pcd to 0 "
  477. "in drivers/video/omap/lcd_%s.c and submit a patch.\n",
  478. lck / panel->pcd / 1000, panel->name);
  479. pcd = panel->pcd;
  480. }
  481. l |= pcd & 0xff;
  482. l |= panel->acb << 8;
  483. omap_writel(l, OMAP_LCDC_TIMING2);
  484. /* update panel info with the exact clock */
  485. panel->pixel_clock = lck / pcd / 1000;
  486. }
  487. /*
  488. * Configure the LCD controller, download the color palette and start a looped
  489. * DMA transfer of the frame image data. Called only in internal
  490. * controller mode.
  491. */
  492. static int omap_lcdc_set_update_mode(enum omapfb_update_mode mode)
  493. {
  494. int r = 0;
  495. if (mode != lcdc.update_mode) {
  496. switch (mode) {
  497. case OMAPFB_AUTO_UPDATE:
  498. setup_regs();
  499. load_palette();
  500. /* Setup and start LCD DMA */
  501. setup_lcd_dma();
  502. set_load_mode(OMAP_LCDC_LOAD_FRAME);
  503. enable_irqs(OMAP_LCDC_IRQ_DONE);
  504. /* This will start the actual DMA transfer */
  505. enable_controller();
  506. lcdc.update_mode = mode;
  507. break;
  508. case OMAPFB_UPDATE_DISABLED:
  509. disable_controller();
  510. omap_stop_lcd_dma();
  511. lcdc.update_mode = mode;
  512. break;
  513. default:
  514. r = -EINVAL;
  515. }
  516. }
  517. return r;
  518. }
  519. static enum omapfb_update_mode omap_lcdc_get_update_mode(void)
  520. {
  521. return lcdc.update_mode;
  522. }
  523. /* PM code called only in internal controller mode */
  524. static void omap_lcdc_suspend(void)
  525. {
  526. if (lcdc.update_mode == OMAPFB_AUTO_UPDATE) {
  527. disable_controller();
  528. omap_stop_lcd_dma();
  529. }
  530. }
  531. static void omap_lcdc_resume(void)
  532. {
  533. if (lcdc.update_mode == OMAPFB_AUTO_UPDATE) {
  534. setup_regs();
  535. load_palette();
  536. setup_lcd_dma();
  537. set_load_mode(OMAP_LCDC_LOAD_FRAME);
  538. enable_irqs(OMAP_LCDC_IRQ_DONE);
  539. enable_controller();
  540. }
  541. }
  542. static void omap_lcdc_get_caps(int plane, struct omapfb_caps *caps)
  543. {
  544. return;
  545. }
  546. int omap_lcdc_set_dma_callback(void (*callback)(void *data), void *data)
  547. {
  548. BUG_ON(callback == NULL);
  549. if (lcdc.dma_callback)
  550. return -EBUSY;
  551. else {
  552. lcdc.dma_callback = callback;
  553. lcdc.dma_callback_data = data;
  554. }
  555. return 0;
  556. }
  557. EXPORT_SYMBOL(omap_lcdc_set_dma_callback);
  558. void omap_lcdc_free_dma_callback(void)
  559. {
  560. lcdc.dma_callback = NULL;
  561. }
  562. EXPORT_SYMBOL(omap_lcdc_free_dma_callback);
  563. static void lcdc_dma_handler(u16 status, void *data)
  564. {
  565. if (lcdc.dma_callback)
  566. lcdc.dma_callback(lcdc.dma_callback_data);
  567. }
  568. static int mmap_kern(void)
  569. {
  570. struct vm_struct *kvma;
  571. struct vm_area_struct vma;
  572. pgprot_t pgprot;
  573. unsigned long vaddr;
  574. kvma = get_vm_area(lcdc.vram_size, VM_IOREMAP);
  575. if (kvma == NULL) {
  576. dev_err(lcdc.fbdev->dev, "can't get kernel vm area\n");
  577. return -ENOMEM;
  578. }
  579. vma.vm_mm = &init_mm;
  580. vaddr = (unsigned long)kvma->addr;
  581. vma.vm_start = vaddr;
  582. vma.vm_end = vaddr + lcdc.vram_size;
  583. pgprot = pgprot_writecombine(pgprot_kernel);
  584. if (io_remap_pfn_range(&vma, vaddr,
  585. lcdc.vram_phys >> PAGE_SHIFT,
  586. lcdc.vram_size, pgprot) < 0) {
  587. dev_err(lcdc.fbdev->dev, "kernel mmap for FB memory failed\n");
  588. return -EAGAIN;
  589. }
  590. lcdc.vram_virt = (void *)vaddr;
  591. return 0;
  592. }
  593. static void unmap_kern(void)
  594. {
  595. vunmap(lcdc.vram_virt);
  596. }
  597. static int alloc_palette_ram(void)
  598. {
  599. lcdc.palette_virt = dma_alloc_writecombine(lcdc.fbdev->dev,
  600. MAX_PALETTE_SIZE, &lcdc.palette_phys, GFP_KERNEL);
  601. if (lcdc.palette_virt == NULL) {
  602. dev_err(lcdc.fbdev->dev, "failed to alloc palette memory\n");
  603. return -ENOMEM;
  604. }
  605. memset(lcdc.palette_virt, 0, MAX_PALETTE_SIZE);
  606. return 0;
  607. }
  608. static void free_palette_ram(void)
  609. {
  610. dma_free_writecombine(lcdc.fbdev->dev, MAX_PALETTE_SIZE,
  611. lcdc.palette_virt, lcdc.palette_phys);
  612. }
  613. static int alloc_fbmem(struct omapfb_mem_region *region)
  614. {
  615. int bpp;
  616. int frame_size;
  617. struct lcd_panel *panel = lcdc.fbdev->panel;
  618. bpp = panel->bpp;
  619. if (bpp == 12)
  620. bpp = 16;
  621. frame_size = PAGE_ALIGN(panel->x_res * bpp / 8 * panel->y_res);
  622. if (region->size > frame_size)
  623. frame_size = region->size;
  624. lcdc.vram_size = frame_size;
  625. lcdc.vram_virt = dma_alloc_writecombine(lcdc.fbdev->dev,
  626. lcdc.vram_size, &lcdc.vram_phys, GFP_KERNEL);
  627. if (lcdc.vram_virt == NULL) {
  628. dev_err(lcdc.fbdev->dev, "unable to allocate FB DMA memory\n");
  629. return -ENOMEM;
  630. }
  631. region->size = frame_size;
  632. region->paddr = lcdc.vram_phys;
  633. region->vaddr = lcdc.vram_virt;
  634. region->alloc = 1;
  635. memset(lcdc.vram_virt, 0, lcdc.vram_size);
  636. return 0;
  637. }
  638. static void free_fbmem(void)
  639. {
  640. dma_free_writecombine(lcdc.fbdev->dev, lcdc.vram_size,
  641. lcdc.vram_virt, lcdc.vram_phys);
  642. }
  643. static int setup_fbmem(struct omapfb_mem_desc *req_md)
  644. {
  645. int r;
  646. if (!req_md->region_cnt) {
  647. dev_err(lcdc.fbdev->dev, "no memory regions defined\n");
  648. return -EINVAL;
  649. }
  650. if (req_md->region_cnt > 1) {
  651. dev_err(lcdc.fbdev->dev, "only one plane is supported\n");
  652. req_md->region_cnt = 1;
  653. }
  654. if (req_md->region[0].paddr == 0) {
  655. lcdc.fbmem_allocated = 1;
  656. if ((r = alloc_fbmem(&req_md->region[0])) < 0)
  657. return r;
  658. return 0;
  659. }
  660. lcdc.vram_phys = req_md->region[0].paddr;
  661. lcdc.vram_size = req_md->region[0].size;
  662. if ((r = mmap_kern()) < 0)
  663. return r;
  664. dev_dbg(lcdc.fbdev->dev, "vram at %08x size %08lx mapped to 0x%p\n",
  665. lcdc.vram_phys, lcdc.vram_size, lcdc.vram_virt);
  666. return 0;
  667. }
  668. static void cleanup_fbmem(void)
  669. {
  670. if (lcdc.fbmem_allocated)
  671. free_fbmem();
  672. else
  673. unmap_kern();
  674. }
  675. static int omap_lcdc_init(struct omapfb_device *fbdev, int ext_mode,
  676. struct omapfb_mem_desc *req_vram)
  677. {
  678. int r;
  679. u32 l;
  680. int rate;
  681. struct clk *tc_ck;
  682. lcdc.irq_mask = 0;
  683. lcdc.fbdev = fbdev;
  684. lcdc.ext_mode = ext_mode;
  685. l = 0;
  686. omap_writel(l, OMAP_LCDC_CONTROL);
  687. /* FIXME:
  688. * According to errata some platforms have a clock rate limitiation
  689. */
  690. lcdc.lcd_ck = clk_get(NULL, "lcd_ck");
  691. if (IS_ERR(lcdc.lcd_ck)) {
  692. dev_err(fbdev->dev, "unable to access LCD clock\n");
  693. r = PTR_ERR(lcdc.lcd_ck);
  694. goto fail0;
  695. }
  696. tc_ck = clk_get(NULL, "tc_ck");
  697. if (IS_ERR(tc_ck)) {
  698. dev_err(fbdev->dev, "unable to access TC clock\n");
  699. r = PTR_ERR(tc_ck);
  700. goto fail1;
  701. }
  702. rate = clk_get_rate(tc_ck);
  703. clk_put(tc_ck);
  704. if (machine_is_ams_delta())
  705. rate /= 4;
  706. if (machine_is_omap_h3())
  707. rate /= 3;
  708. r = clk_set_rate(lcdc.lcd_ck, rate);
  709. if (r) {
  710. dev_err(fbdev->dev, "failed to adjust LCD rate\n");
  711. goto fail1;
  712. }
  713. clk_enable(lcdc.lcd_ck);
  714. r = request_irq(OMAP_LCDC_IRQ, lcdc_irq_handler, 0, MODULE_NAME, fbdev);
  715. if (r) {
  716. dev_err(fbdev->dev, "unable to get IRQ\n");
  717. goto fail2;
  718. }
  719. r = omap_request_lcd_dma(lcdc_dma_handler, NULL);
  720. if (r) {
  721. dev_err(fbdev->dev, "unable to get LCD DMA\n");
  722. goto fail3;
  723. }
  724. omap_set_lcd_dma_single_transfer(ext_mode);
  725. omap_set_lcd_dma_ext_controller(ext_mode);
  726. if (!ext_mode)
  727. if ((r = alloc_palette_ram()) < 0)
  728. goto fail4;
  729. if ((r = setup_fbmem(req_vram)) < 0)
  730. goto fail5;
  731. pr_info("omapfb: LCDC initialized\n");
  732. return 0;
  733. fail5:
  734. if (!ext_mode)
  735. free_palette_ram();
  736. fail4:
  737. omap_free_lcd_dma();
  738. fail3:
  739. free_irq(OMAP_LCDC_IRQ, lcdc.fbdev);
  740. fail2:
  741. clk_disable(lcdc.lcd_ck);
  742. fail1:
  743. clk_put(lcdc.lcd_ck);
  744. fail0:
  745. return r;
  746. }
  747. static void omap_lcdc_cleanup(void)
  748. {
  749. if (!lcdc.ext_mode)
  750. free_palette_ram();
  751. cleanup_fbmem();
  752. omap_free_lcd_dma();
  753. free_irq(OMAP_LCDC_IRQ, lcdc.fbdev);
  754. clk_disable(lcdc.lcd_ck);
  755. clk_put(lcdc.lcd_ck);
  756. }
  757. const struct lcd_ctrl omap1_int_ctrl = {
  758. .name = "internal",
  759. .init = omap_lcdc_init,
  760. .cleanup = omap_lcdc_cleanup,
  761. .get_caps = omap_lcdc_get_caps,
  762. .set_update_mode = omap_lcdc_set_update_mode,
  763. .get_update_mode = omap_lcdc_get_update_mode,
  764. .update_window = NULL,
  765. .suspend = omap_lcdc_suspend,
  766. .resume = omap_lcdc_resume,
  767. .setup_plane = omap_lcdc_setup_plane,
  768. .enable_plane = omap_lcdc_enable_plane,
  769. .setcolreg = omap_lcdc_setcolreg,
  770. };