intc.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713
  1. /*
  2. * Shared interrupt handling code for IPR and INTC2 types of IRQs.
  3. *
  4. * Copyright (C) 2007, 2008 Magnus Damm
  5. *
  6. * Based on intc2.c and ipr.c
  7. *
  8. * Copyright (C) 1999 Niibe Yutaka & Takeshi Yaegashi
  9. * Copyright (C) 2000 Kazumoto Kojima
  10. * Copyright (C) 2001 David J. Mckay (david.mckay@st.com)
  11. * Copyright (C) 2003 Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp>
  12. * Copyright (C) 2005, 2006 Paul Mundt
  13. *
  14. * This file is subject to the terms and conditions of the GNU General Public
  15. * License. See the file "COPYING" in the main directory of this archive
  16. * for more details.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/irq.h>
  20. #include <linux/module.h>
  21. #include <linux/io.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/bootmem.h>
  24. #include <linux/sh_intc.h>
  25. #define _INTC_MK(fn, mode, addr_e, addr_d, width, shift) \
  26. ((shift) | ((width) << 5) | ((fn) << 9) | ((mode) << 13) | \
  27. ((addr_e) << 16) | ((addr_d << 24)))
  28. #define _INTC_SHIFT(h) (h & 0x1f)
  29. #define _INTC_WIDTH(h) ((h >> 5) & 0xf)
  30. #define _INTC_FN(h) ((h >> 9) & 0xf)
  31. #define _INTC_MODE(h) ((h >> 13) & 0x7)
  32. #define _INTC_ADDR_E(h) ((h >> 16) & 0xff)
  33. #define _INTC_ADDR_D(h) ((h >> 24) & 0xff)
  34. struct intc_handle_int {
  35. unsigned int irq;
  36. unsigned long handle;
  37. };
  38. struct intc_desc_int {
  39. unsigned long *reg;
  40. #ifdef CONFIG_SMP
  41. unsigned long *smp;
  42. #endif
  43. unsigned int nr_reg;
  44. struct intc_handle_int *prio;
  45. unsigned int nr_prio;
  46. struct intc_handle_int *sense;
  47. unsigned int nr_sense;
  48. struct irq_chip chip;
  49. };
  50. #ifdef CONFIG_SMP
  51. #define IS_SMP(x) x.smp
  52. #define INTC_REG(d, x, c) (d->reg[(x)] + ((d->smp[(x)] & 0xff) * c))
  53. #define SMP_NR(d, x) ((d->smp[(x)] >> 8) ? (d->smp[(x)] >> 8) : 1)
  54. #else
  55. #define IS_SMP(x) 0
  56. #define INTC_REG(d, x, c) (d->reg[(x)])
  57. #define SMP_NR(d, x) 1
  58. #endif
  59. static unsigned int intc_prio_level[NR_IRQS]; /* for now */
  60. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  61. static unsigned long ack_handle[NR_IRQS];
  62. #endif
  63. static inline struct intc_desc_int *get_intc_desc(unsigned int irq)
  64. {
  65. struct irq_chip *chip = get_irq_chip(irq);
  66. return (void *)((char *)chip - offsetof(struct intc_desc_int, chip));
  67. }
  68. static inline unsigned int set_field(unsigned int value,
  69. unsigned int field_value,
  70. unsigned int handle)
  71. {
  72. unsigned int width = _INTC_WIDTH(handle);
  73. unsigned int shift = _INTC_SHIFT(handle);
  74. value &= ~(((1 << width) - 1) << shift);
  75. value |= field_value << shift;
  76. return value;
  77. }
  78. static void write_8(unsigned long addr, unsigned long h, unsigned long data)
  79. {
  80. __raw_writeb(set_field(0, data, h), addr);
  81. }
  82. static void write_16(unsigned long addr, unsigned long h, unsigned long data)
  83. {
  84. __raw_writew(set_field(0, data, h), addr);
  85. }
  86. static void write_32(unsigned long addr, unsigned long h, unsigned long data)
  87. {
  88. __raw_writel(set_field(0, data, h), addr);
  89. }
  90. static void modify_8(unsigned long addr, unsigned long h, unsigned long data)
  91. {
  92. unsigned long flags;
  93. local_irq_save(flags);
  94. __raw_writeb(set_field(__raw_readb(addr), data, h), addr);
  95. local_irq_restore(flags);
  96. }
  97. static void modify_16(unsigned long addr, unsigned long h, unsigned long data)
  98. {
  99. unsigned long flags;
  100. local_irq_save(flags);
  101. __raw_writew(set_field(__raw_readw(addr), data, h), addr);
  102. local_irq_restore(flags);
  103. }
  104. static void modify_32(unsigned long addr, unsigned long h, unsigned long data)
  105. {
  106. unsigned long flags;
  107. local_irq_save(flags);
  108. __raw_writel(set_field(__raw_readl(addr), data, h), addr);
  109. local_irq_restore(flags);
  110. }
  111. enum { REG_FN_ERR = 0, REG_FN_WRITE_BASE = 1, REG_FN_MODIFY_BASE = 5 };
  112. static void (*intc_reg_fns[])(unsigned long addr,
  113. unsigned long h,
  114. unsigned long data) = {
  115. [REG_FN_WRITE_BASE + 0] = write_8,
  116. [REG_FN_WRITE_BASE + 1] = write_16,
  117. [REG_FN_WRITE_BASE + 3] = write_32,
  118. [REG_FN_MODIFY_BASE + 0] = modify_8,
  119. [REG_FN_MODIFY_BASE + 1] = modify_16,
  120. [REG_FN_MODIFY_BASE + 3] = modify_32,
  121. };
  122. enum { MODE_ENABLE_REG = 0, /* Bit(s) set -> interrupt enabled */
  123. MODE_MASK_REG, /* Bit(s) set -> interrupt disabled */
  124. MODE_DUAL_REG, /* Two registers, set bit to enable / disable */
  125. MODE_PRIO_REG, /* Priority value written to enable interrupt */
  126. MODE_PCLR_REG, /* Above plus all bits set to disable interrupt */
  127. };
  128. static void intc_mode_field(unsigned long addr,
  129. unsigned long handle,
  130. void (*fn)(unsigned long,
  131. unsigned long,
  132. unsigned long),
  133. unsigned int irq)
  134. {
  135. fn(addr, handle, ((1 << _INTC_WIDTH(handle)) - 1));
  136. }
  137. static void intc_mode_zero(unsigned long addr,
  138. unsigned long handle,
  139. void (*fn)(unsigned long,
  140. unsigned long,
  141. unsigned long),
  142. unsigned int irq)
  143. {
  144. fn(addr, handle, 0);
  145. }
  146. static void intc_mode_prio(unsigned long addr,
  147. unsigned long handle,
  148. void (*fn)(unsigned long,
  149. unsigned long,
  150. unsigned long),
  151. unsigned int irq)
  152. {
  153. fn(addr, handle, intc_prio_level[irq]);
  154. }
  155. static void (*intc_enable_fns[])(unsigned long addr,
  156. unsigned long handle,
  157. void (*fn)(unsigned long,
  158. unsigned long,
  159. unsigned long),
  160. unsigned int irq) = {
  161. [MODE_ENABLE_REG] = intc_mode_field,
  162. [MODE_MASK_REG] = intc_mode_zero,
  163. [MODE_DUAL_REG] = intc_mode_field,
  164. [MODE_PRIO_REG] = intc_mode_prio,
  165. [MODE_PCLR_REG] = intc_mode_prio,
  166. };
  167. static void (*intc_disable_fns[])(unsigned long addr,
  168. unsigned long handle,
  169. void (*fn)(unsigned long,
  170. unsigned long,
  171. unsigned long),
  172. unsigned int irq) = {
  173. [MODE_ENABLE_REG] = intc_mode_zero,
  174. [MODE_MASK_REG] = intc_mode_field,
  175. [MODE_DUAL_REG] = intc_mode_field,
  176. [MODE_PRIO_REG] = intc_mode_zero,
  177. [MODE_PCLR_REG] = intc_mode_field,
  178. };
  179. static inline void _intc_enable(unsigned int irq, unsigned long handle)
  180. {
  181. struct intc_desc_int *d = get_intc_desc(irq);
  182. unsigned long addr;
  183. unsigned int cpu;
  184. for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_E(handle)); cpu++) {
  185. addr = INTC_REG(d, _INTC_ADDR_E(handle), cpu);
  186. intc_enable_fns[_INTC_MODE(handle)](addr, handle, intc_reg_fns\
  187. [_INTC_FN(handle)], irq);
  188. }
  189. }
  190. static void intc_enable(unsigned int irq)
  191. {
  192. _intc_enable(irq, (unsigned long)get_irq_chip_data(irq));
  193. }
  194. static void intc_disable(unsigned int irq)
  195. {
  196. struct intc_desc_int *d = get_intc_desc(irq);
  197. unsigned long handle = (unsigned long) get_irq_chip_data(irq);
  198. unsigned long addr;
  199. unsigned int cpu;
  200. for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_D(handle)); cpu++) {
  201. addr = INTC_REG(d, _INTC_ADDR_D(handle), cpu);
  202. intc_disable_fns[_INTC_MODE(handle)](addr, handle,intc_reg_fns\
  203. [_INTC_FN(handle)], irq);
  204. }
  205. }
  206. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  207. static void intc_mask_ack(unsigned int irq)
  208. {
  209. struct intc_desc_int *d = get_intc_desc(irq);
  210. unsigned long handle = ack_handle[irq];
  211. unsigned long addr;
  212. intc_disable(irq);
  213. /* read register and write zero only to the assocaited bit */
  214. if (handle) {
  215. addr = INTC_REG(d, _INTC_ADDR_D(handle), 0);
  216. switch (_INTC_FN(handle)) {
  217. case REG_FN_MODIFY_BASE + 0: /* 8bit */
  218. __raw_readb(addr);
  219. __raw_writeb(0xff ^ set_field(0, 1, handle), addr);
  220. break;
  221. case REG_FN_MODIFY_BASE + 1: /* 16bit */
  222. __raw_readw(addr);
  223. __raw_writew(0xffff ^ set_field(0, 1, handle), addr);
  224. break;
  225. case REG_FN_MODIFY_BASE + 3: /* 32bit */
  226. __raw_readl(addr);
  227. __raw_writel(0xffffffff ^ set_field(0, 1, handle), addr);
  228. break;
  229. default:
  230. BUG();
  231. break;
  232. }
  233. }
  234. }
  235. #endif
  236. static struct intc_handle_int *intc_find_irq(struct intc_handle_int *hp,
  237. unsigned int nr_hp,
  238. unsigned int irq)
  239. {
  240. int i;
  241. /* this doesn't scale well, but...
  242. *
  243. * this function should only be used for cerain uncommon
  244. * operations such as intc_set_priority() and intc_set_sense()
  245. * and in those rare cases performance doesn't matter that much.
  246. * keeping the memory footprint low is more important.
  247. *
  248. * one rather simple way to speed this up and still keep the
  249. * memory footprint down is to make sure the array is sorted
  250. * and then perform a bisect to lookup the irq.
  251. */
  252. for (i = 0; i < nr_hp; i++) {
  253. if ((hp + i)->irq != irq)
  254. continue;
  255. return hp + i;
  256. }
  257. return NULL;
  258. }
  259. int intc_set_priority(unsigned int irq, unsigned int prio)
  260. {
  261. struct intc_desc_int *d = get_intc_desc(irq);
  262. struct intc_handle_int *ihp;
  263. if (!intc_prio_level[irq] || prio <= 1)
  264. return -EINVAL;
  265. ihp = intc_find_irq(d->prio, d->nr_prio, irq);
  266. if (ihp) {
  267. if (prio >= (1 << _INTC_WIDTH(ihp->handle)))
  268. return -EINVAL;
  269. intc_prio_level[irq] = prio;
  270. /*
  271. * only set secondary masking method directly
  272. * primary masking method is using intc_prio_level[irq]
  273. * priority level will be set during next enable()
  274. */
  275. if (_INTC_FN(ihp->handle) != REG_FN_ERR)
  276. _intc_enable(irq, ihp->handle);
  277. }
  278. return 0;
  279. }
  280. #define VALID(x) (x | 0x80)
  281. static unsigned char intc_irq_sense_table[IRQ_TYPE_SENSE_MASK + 1] = {
  282. [IRQ_TYPE_EDGE_FALLING] = VALID(0),
  283. [IRQ_TYPE_EDGE_RISING] = VALID(1),
  284. [IRQ_TYPE_LEVEL_LOW] = VALID(2),
  285. /* SH7706, SH7707 and SH7709 do not support high level triggered */
  286. #if !defined(CONFIG_CPU_SUBTYPE_SH7706) && \
  287. !defined(CONFIG_CPU_SUBTYPE_SH7707) && \
  288. !defined(CONFIG_CPU_SUBTYPE_SH7709)
  289. [IRQ_TYPE_LEVEL_HIGH] = VALID(3),
  290. #endif
  291. };
  292. static int intc_set_sense(unsigned int irq, unsigned int type)
  293. {
  294. struct intc_desc_int *d = get_intc_desc(irq);
  295. unsigned char value = intc_irq_sense_table[type & IRQ_TYPE_SENSE_MASK];
  296. struct intc_handle_int *ihp;
  297. unsigned long addr;
  298. if (!value)
  299. return -EINVAL;
  300. ihp = intc_find_irq(d->sense, d->nr_sense, irq);
  301. if (ihp) {
  302. addr = INTC_REG(d, _INTC_ADDR_E(ihp->handle), 0);
  303. intc_reg_fns[_INTC_FN(ihp->handle)](addr, ihp->handle, value);
  304. }
  305. return 0;
  306. }
  307. static unsigned int __init intc_get_reg(struct intc_desc_int *d,
  308. unsigned long address)
  309. {
  310. unsigned int k;
  311. for (k = 0; k < d->nr_reg; k++) {
  312. if (d->reg[k] == address)
  313. return k;
  314. }
  315. BUG();
  316. return 0;
  317. }
  318. static intc_enum __init intc_grp_id(struct intc_desc *desc,
  319. intc_enum enum_id)
  320. {
  321. struct intc_group *g = desc->groups;
  322. unsigned int i, j;
  323. for (i = 0; g && enum_id && i < desc->nr_groups; i++) {
  324. g = desc->groups + i;
  325. for (j = 0; g->enum_ids[j]; j++) {
  326. if (g->enum_ids[j] != enum_id)
  327. continue;
  328. return g->enum_id;
  329. }
  330. }
  331. return 0;
  332. }
  333. static unsigned int __init intc_mask_data(struct intc_desc *desc,
  334. struct intc_desc_int *d,
  335. intc_enum enum_id, int do_grps)
  336. {
  337. struct intc_mask_reg *mr = desc->mask_regs;
  338. unsigned int i, j, fn, mode;
  339. unsigned long reg_e, reg_d;
  340. for (i = 0; mr && enum_id && i < desc->nr_mask_regs; i++) {
  341. mr = desc->mask_regs + i;
  342. for (j = 0; j < ARRAY_SIZE(mr->enum_ids); j++) {
  343. if (mr->enum_ids[j] != enum_id)
  344. continue;
  345. if (mr->set_reg && mr->clr_reg) {
  346. fn = REG_FN_WRITE_BASE;
  347. mode = MODE_DUAL_REG;
  348. reg_e = mr->clr_reg;
  349. reg_d = mr->set_reg;
  350. } else {
  351. fn = REG_FN_MODIFY_BASE;
  352. if (mr->set_reg) {
  353. mode = MODE_ENABLE_REG;
  354. reg_e = mr->set_reg;
  355. reg_d = mr->set_reg;
  356. } else {
  357. mode = MODE_MASK_REG;
  358. reg_e = mr->clr_reg;
  359. reg_d = mr->clr_reg;
  360. }
  361. }
  362. fn += (mr->reg_width >> 3) - 1;
  363. return _INTC_MK(fn, mode,
  364. intc_get_reg(d, reg_e),
  365. intc_get_reg(d, reg_d),
  366. 1,
  367. (mr->reg_width - 1) - j);
  368. }
  369. }
  370. if (do_grps)
  371. return intc_mask_data(desc, d, intc_grp_id(desc, enum_id), 0);
  372. return 0;
  373. }
  374. static unsigned int __init intc_prio_data(struct intc_desc *desc,
  375. struct intc_desc_int *d,
  376. intc_enum enum_id, int do_grps)
  377. {
  378. struct intc_prio_reg *pr = desc->prio_regs;
  379. unsigned int i, j, fn, mode, bit;
  380. unsigned long reg_e, reg_d;
  381. for (i = 0; pr && enum_id && i < desc->nr_prio_regs; i++) {
  382. pr = desc->prio_regs + i;
  383. for (j = 0; j < ARRAY_SIZE(pr->enum_ids); j++) {
  384. if (pr->enum_ids[j] != enum_id)
  385. continue;
  386. if (pr->set_reg && pr->clr_reg) {
  387. fn = REG_FN_WRITE_BASE;
  388. mode = MODE_PCLR_REG;
  389. reg_e = pr->set_reg;
  390. reg_d = pr->clr_reg;
  391. } else {
  392. fn = REG_FN_MODIFY_BASE;
  393. mode = MODE_PRIO_REG;
  394. if (!pr->set_reg)
  395. BUG();
  396. reg_e = pr->set_reg;
  397. reg_d = pr->set_reg;
  398. }
  399. fn += (pr->reg_width >> 3) - 1;
  400. BUG_ON((j + 1) * pr->field_width > pr->reg_width);
  401. bit = pr->reg_width - ((j + 1) * pr->field_width);
  402. return _INTC_MK(fn, mode,
  403. intc_get_reg(d, reg_e),
  404. intc_get_reg(d, reg_d),
  405. pr->field_width, bit);
  406. }
  407. }
  408. if (do_grps)
  409. return intc_prio_data(desc, d, intc_grp_id(desc, enum_id), 0);
  410. return 0;
  411. }
  412. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  413. static unsigned int __init intc_ack_data(struct intc_desc *desc,
  414. struct intc_desc_int *d,
  415. intc_enum enum_id)
  416. {
  417. struct intc_mask_reg *mr = desc->ack_regs;
  418. unsigned int i, j, fn, mode;
  419. unsigned long reg_e, reg_d;
  420. for (i = 0; mr && enum_id && i < desc->nr_ack_regs; i++) {
  421. mr = desc->ack_regs + i;
  422. for (j = 0; j < ARRAY_SIZE(mr->enum_ids); j++) {
  423. if (mr->enum_ids[j] != enum_id)
  424. continue;
  425. fn = REG_FN_MODIFY_BASE;
  426. mode = MODE_ENABLE_REG;
  427. reg_e = mr->set_reg;
  428. reg_d = mr->set_reg;
  429. fn += (mr->reg_width >> 3) - 1;
  430. return _INTC_MK(fn, mode,
  431. intc_get_reg(d, reg_e),
  432. intc_get_reg(d, reg_d),
  433. 1,
  434. (mr->reg_width - 1) - j);
  435. }
  436. }
  437. return 0;
  438. }
  439. #endif
  440. static unsigned int __init intc_sense_data(struct intc_desc *desc,
  441. struct intc_desc_int *d,
  442. intc_enum enum_id)
  443. {
  444. struct intc_sense_reg *sr = desc->sense_regs;
  445. unsigned int i, j, fn, bit;
  446. for (i = 0; sr && enum_id && i < desc->nr_sense_regs; i++) {
  447. sr = desc->sense_regs + i;
  448. for (j = 0; j < ARRAY_SIZE(sr->enum_ids); j++) {
  449. if (sr->enum_ids[j] != enum_id)
  450. continue;
  451. fn = REG_FN_MODIFY_BASE;
  452. fn += (sr->reg_width >> 3) - 1;
  453. BUG_ON((j + 1) * sr->field_width > sr->reg_width);
  454. bit = sr->reg_width - ((j + 1) * sr->field_width);
  455. return _INTC_MK(fn, 0, intc_get_reg(d, sr->reg),
  456. 0, sr->field_width, bit);
  457. }
  458. }
  459. return 0;
  460. }
  461. static void __init intc_register_irq(struct intc_desc *desc,
  462. struct intc_desc_int *d,
  463. intc_enum enum_id,
  464. unsigned int irq)
  465. {
  466. struct intc_handle_int *hp;
  467. unsigned int data[2], primary;
  468. /* Prefer single interrupt source bitmap over other combinations:
  469. * 1. bitmap, single interrupt source
  470. * 2. priority, single interrupt source
  471. * 3. bitmap, multiple interrupt sources (groups)
  472. * 4. priority, multiple interrupt sources (groups)
  473. */
  474. data[0] = intc_mask_data(desc, d, enum_id, 0);
  475. data[1] = intc_prio_data(desc, d, enum_id, 0);
  476. primary = 0;
  477. if (!data[0] && data[1])
  478. primary = 1;
  479. data[0] = data[0] ? data[0] : intc_mask_data(desc, d, enum_id, 1);
  480. data[1] = data[1] ? data[1] : intc_prio_data(desc, d, enum_id, 1);
  481. if (!data[primary])
  482. primary ^= 1;
  483. BUG_ON(!data[primary]); /* must have primary masking method */
  484. disable_irq_nosync(irq);
  485. set_irq_chip_and_handler_name(irq, &d->chip,
  486. handle_level_irq, "level");
  487. set_irq_chip_data(irq, (void *)data[primary]);
  488. /* set priority level
  489. * - this needs to be at least 2 for 5-bit priorities on 7780
  490. */
  491. intc_prio_level[irq] = 2;
  492. /* enable secondary masking method if present */
  493. if (data[!primary])
  494. _intc_enable(irq, data[!primary]);
  495. /* add irq to d->prio list if priority is available */
  496. if (data[1]) {
  497. hp = d->prio + d->nr_prio;
  498. hp->irq = irq;
  499. hp->handle = data[1];
  500. if (primary) {
  501. /*
  502. * only secondary priority should access registers, so
  503. * set _INTC_FN(h) = REG_FN_ERR for intc_set_priority()
  504. */
  505. hp->handle &= ~_INTC_MK(0x0f, 0, 0, 0, 0, 0);
  506. hp->handle |= _INTC_MK(REG_FN_ERR, 0, 0, 0, 0, 0);
  507. }
  508. d->nr_prio++;
  509. }
  510. /* add irq to d->sense list if sense is available */
  511. data[0] = intc_sense_data(desc, d, enum_id);
  512. if (data[0]) {
  513. (d->sense + d->nr_sense)->irq = irq;
  514. (d->sense + d->nr_sense)->handle = data[0];
  515. d->nr_sense++;
  516. }
  517. /* irq should be disabled by default */
  518. d->chip.mask(irq);
  519. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  520. if (desc->ack_regs)
  521. ack_handle[irq] = intc_ack_data(desc, d, enum_id);
  522. #endif
  523. }
  524. static unsigned int __init save_reg(struct intc_desc_int *d,
  525. unsigned int cnt,
  526. unsigned long value,
  527. unsigned int smp)
  528. {
  529. if (value) {
  530. d->reg[cnt] = value;
  531. #ifdef CONFIG_SMP
  532. d->smp[cnt] = smp;
  533. #endif
  534. return 1;
  535. }
  536. return 0;
  537. }
  538. void __init register_intc_controller(struct intc_desc *desc)
  539. {
  540. unsigned int i, k, smp;
  541. struct intc_desc_int *d;
  542. d = alloc_bootmem(sizeof(*d));
  543. d->nr_reg = desc->mask_regs ? desc->nr_mask_regs * 2 : 0;
  544. d->nr_reg += desc->prio_regs ? desc->nr_prio_regs * 2 : 0;
  545. d->nr_reg += desc->sense_regs ? desc->nr_sense_regs : 0;
  546. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  547. d->nr_reg += desc->ack_regs ? desc->nr_ack_regs : 0;
  548. #endif
  549. d->reg = alloc_bootmem(d->nr_reg * sizeof(*d->reg));
  550. #ifdef CONFIG_SMP
  551. d->smp = alloc_bootmem(d->nr_reg * sizeof(*d->smp));
  552. #endif
  553. k = 0;
  554. if (desc->mask_regs) {
  555. for (i = 0; i < desc->nr_mask_regs; i++) {
  556. smp = IS_SMP(desc->mask_regs[i]);
  557. k += save_reg(d, k, desc->mask_regs[i].set_reg, smp);
  558. k += save_reg(d, k, desc->mask_regs[i].clr_reg, smp);
  559. }
  560. }
  561. if (desc->prio_regs) {
  562. d->prio = alloc_bootmem(desc->nr_vectors * sizeof(*d->prio));
  563. for (i = 0; i < desc->nr_prio_regs; i++) {
  564. smp = IS_SMP(desc->prio_regs[i]);
  565. k += save_reg(d, k, desc->prio_regs[i].set_reg, smp);
  566. k += save_reg(d, k, desc->prio_regs[i].clr_reg, smp);
  567. }
  568. }
  569. if (desc->sense_regs) {
  570. d->sense = alloc_bootmem(desc->nr_vectors * sizeof(*d->sense));
  571. for (i = 0; i < desc->nr_sense_regs; i++) {
  572. k += save_reg(d, k, desc->sense_regs[i].reg, 0);
  573. }
  574. }
  575. d->chip.name = desc->name;
  576. d->chip.mask = intc_disable;
  577. d->chip.unmask = intc_enable;
  578. d->chip.mask_ack = intc_disable;
  579. d->chip.set_type = intc_set_sense;
  580. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  581. if (desc->ack_regs) {
  582. for (i = 0; i < desc->nr_ack_regs; i++)
  583. k += save_reg(d, k, desc->ack_regs[i].set_reg, 0);
  584. d->chip.mask_ack = intc_mask_ack;
  585. }
  586. #endif
  587. BUG_ON(k > 256); /* _INTC_ADDR_E() and _INTC_ADDR_D() are 8 bits */
  588. for (i = 0; i < desc->nr_vectors; i++) {
  589. struct intc_vect *vect = desc->vectors + i;
  590. intc_register_irq(desc, d, vect->enum_id, evt2irq(vect->vect));
  591. }
  592. }