qla_def.h 76 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2008 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #ifndef __QLA_DEF_H
  8. #define __QLA_DEF_H
  9. #include <linux/kernel.h>
  10. #include <linux/init.h>
  11. #include <linux/types.h>
  12. #include <linux/module.h>
  13. #include <linux/list.h>
  14. #include <linux/pci.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/sched.h>
  17. #include <linux/slab.h>
  18. #include <linux/dmapool.h>
  19. #include <linux/mempool.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/completion.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/workqueue.h>
  24. #include <linux/firmware.h>
  25. #include <linux/aer.h>
  26. #include <linux/mutex.h>
  27. #include <scsi/scsi.h>
  28. #include <scsi/scsi_host.h>
  29. #include <scsi/scsi_device.h>
  30. #include <scsi/scsi_cmnd.h>
  31. #include <scsi/scsi_transport_fc.h>
  32. #define QLA2XXX_DRIVER_NAME "qla2xxx"
  33. /*
  34. * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
  35. * but that's fine as we don't look at the last 24 ones for
  36. * ISP2100 HBAs.
  37. */
  38. #define MAILBOX_REGISTER_COUNT_2100 8
  39. #define MAILBOX_REGISTER_COUNT 32
  40. #define QLA2200A_RISC_ROM_VER 4
  41. #define FPM_2300 6
  42. #define FPM_2310 7
  43. #include "qla_settings.h"
  44. /*
  45. * Data bit definitions
  46. */
  47. #define BIT_0 0x1
  48. #define BIT_1 0x2
  49. #define BIT_2 0x4
  50. #define BIT_3 0x8
  51. #define BIT_4 0x10
  52. #define BIT_5 0x20
  53. #define BIT_6 0x40
  54. #define BIT_7 0x80
  55. #define BIT_8 0x100
  56. #define BIT_9 0x200
  57. #define BIT_10 0x400
  58. #define BIT_11 0x800
  59. #define BIT_12 0x1000
  60. #define BIT_13 0x2000
  61. #define BIT_14 0x4000
  62. #define BIT_15 0x8000
  63. #define BIT_16 0x10000
  64. #define BIT_17 0x20000
  65. #define BIT_18 0x40000
  66. #define BIT_19 0x80000
  67. #define BIT_20 0x100000
  68. #define BIT_21 0x200000
  69. #define BIT_22 0x400000
  70. #define BIT_23 0x800000
  71. #define BIT_24 0x1000000
  72. #define BIT_25 0x2000000
  73. #define BIT_26 0x4000000
  74. #define BIT_27 0x8000000
  75. #define BIT_28 0x10000000
  76. #define BIT_29 0x20000000
  77. #define BIT_30 0x40000000
  78. #define BIT_31 0x80000000
  79. #define LSB(x) ((uint8_t)(x))
  80. #define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
  81. #define LSW(x) ((uint16_t)(x))
  82. #define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
  83. #define LSD(x) ((uint32_t)((uint64_t)(x)))
  84. #define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
  85. /*
  86. * I/O register
  87. */
  88. #define RD_REG_BYTE(addr) readb(addr)
  89. #define RD_REG_WORD(addr) readw(addr)
  90. #define RD_REG_DWORD(addr) readl(addr)
  91. #define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
  92. #define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
  93. #define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
  94. #define WRT_REG_BYTE(addr, data) writeb(data,addr)
  95. #define WRT_REG_WORD(addr, data) writew(data,addr)
  96. #define WRT_REG_DWORD(addr, data) writel(data,addr)
  97. /*
  98. * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
  99. * 133Mhz slot.
  100. */
  101. #define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
  102. #define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
  103. /*
  104. * Fibre Channel device definitions.
  105. */
  106. #define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
  107. #define MAX_FIBRE_DEVICES 512
  108. #define MAX_FIBRE_LUNS 0xFFFF
  109. #define MAX_RSCN_COUNT 32
  110. #define MAX_HOST_COUNT 16
  111. /*
  112. * Host adapter default definitions.
  113. */
  114. #define MAX_BUSES 1 /* We only have one bus today */
  115. #define MAX_TARGETS_2100 MAX_FIBRE_DEVICES
  116. #define MAX_TARGETS_2200 MAX_FIBRE_DEVICES
  117. #define MIN_LUNS 8
  118. #define MAX_LUNS MAX_FIBRE_LUNS
  119. #define MAX_CMDS_PER_LUN 255
  120. /*
  121. * Fibre Channel device definitions.
  122. */
  123. #define SNS_LAST_LOOP_ID_2100 0xfe
  124. #define SNS_LAST_LOOP_ID_2300 0x7ff
  125. #define LAST_LOCAL_LOOP_ID 0x7d
  126. #define SNS_FL_PORT 0x7e
  127. #define FABRIC_CONTROLLER 0x7f
  128. #define SIMPLE_NAME_SERVER 0x80
  129. #define SNS_FIRST_LOOP_ID 0x81
  130. #define MANAGEMENT_SERVER 0xfe
  131. #define BROADCAST 0xff
  132. /*
  133. * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
  134. * valid range of an N-PORT id is 0 through 0x7ef.
  135. */
  136. #define NPH_LAST_HANDLE 0x7ef
  137. #define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
  138. #define NPH_SNS 0x7fc /* FFFFFC */
  139. #define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
  140. #define NPH_F_PORT 0x7fe /* FFFFFE */
  141. #define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
  142. #define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
  143. #include "qla_fw.h"
  144. /*
  145. * Timeout timer counts in seconds
  146. */
  147. #define PORT_RETRY_TIME 1
  148. #define LOOP_DOWN_TIMEOUT 60
  149. #define LOOP_DOWN_TIME 255 /* 240 */
  150. #define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
  151. /* Maximum outstanding commands in ISP queues (1-65535) */
  152. #define MAX_OUTSTANDING_COMMANDS 1024
  153. /* ISP request and response entry counts (37-65535) */
  154. #define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
  155. #define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
  156. #define REQUEST_ENTRY_CNT_2XXX_EXT_MEM 4096 /* Number of request entries. */
  157. #define REQUEST_ENTRY_CNT_24XX 4096 /* Number of request entries. */
  158. #define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
  159. #define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
  160. struct req_que;
  161. /*
  162. * SCSI Request Block
  163. */
  164. typedef struct srb {
  165. struct scsi_qla_host *vha; /* HA the SP is queued on */
  166. struct req_que *que;
  167. struct fc_port *fcport;
  168. struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
  169. uint16_t flags;
  170. uint32_t request_sense_length;
  171. uint8_t *request_sense_ptr;
  172. } srb_t;
  173. /*
  174. * SRB flag definitions
  175. */
  176. #define SRB_TIMEOUT BIT_0 /* Command timed out */
  177. #define SRB_DMA_VALID BIT_1 /* Command sent to ISP */
  178. #define SRB_WATCHDOG BIT_2 /* Command on watchdog list */
  179. #define SRB_ABORT_PENDING BIT_3 /* Command abort sent to device */
  180. #define SRB_ABORTED BIT_4 /* Command aborted command already */
  181. #define SRB_RETRY BIT_5 /* Command needs retrying */
  182. #define SRB_GOT_SENSE BIT_6 /* Command has sense data */
  183. #define SRB_FAILOVER BIT_7 /* Command in failover state */
  184. #define SRB_BUSY BIT_8 /* Command is in busy retry state */
  185. #define SRB_FO_CANCEL BIT_9 /* Command don't need to do failover */
  186. #define SRB_IOCTL BIT_10 /* IOCTL command. */
  187. #define SRB_TAPE BIT_11 /* FCP2 (Tape) command. */
  188. /*
  189. * ISP I/O Register Set structure definitions.
  190. */
  191. struct device_reg_2xxx {
  192. uint16_t flash_address; /* Flash BIOS address */
  193. uint16_t flash_data; /* Flash BIOS data */
  194. uint16_t unused_1[1]; /* Gap */
  195. uint16_t ctrl_status; /* Control/Status */
  196. #define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
  197. #define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
  198. #define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
  199. uint16_t ictrl; /* Interrupt control */
  200. #define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
  201. #define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
  202. uint16_t istatus; /* Interrupt status */
  203. #define ISR_RISC_INT BIT_3 /* RISC interrupt */
  204. uint16_t semaphore; /* Semaphore */
  205. uint16_t nvram; /* NVRAM register. */
  206. #define NVR_DESELECT 0
  207. #define NVR_BUSY BIT_15
  208. #define NVR_WRT_ENABLE BIT_14 /* Write enable */
  209. #define NVR_PR_ENABLE BIT_13 /* Protection register enable */
  210. #define NVR_DATA_IN BIT_3
  211. #define NVR_DATA_OUT BIT_2
  212. #define NVR_SELECT BIT_1
  213. #define NVR_CLOCK BIT_0
  214. #define NVR_WAIT_CNT 20000
  215. union {
  216. struct {
  217. uint16_t mailbox0;
  218. uint16_t mailbox1;
  219. uint16_t mailbox2;
  220. uint16_t mailbox3;
  221. uint16_t mailbox4;
  222. uint16_t mailbox5;
  223. uint16_t mailbox6;
  224. uint16_t mailbox7;
  225. uint16_t unused_2[59]; /* Gap */
  226. } __attribute__((packed)) isp2100;
  227. struct {
  228. /* Request Queue */
  229. uint16_t req_q_in; /* In-Pointer */
  230. uint16_t req_q_out; /* Out-Pointer */
  231. /* Response Queue */
  232. uint16_t rsp_q_in; /* In-Pointer */
  233. uint16_t rsp_q_out; /* Out-Pointer */
  234. /* RISC to Host Status */
  235. uint32_t host_status;
  236. #define HSR_RISC_INT BIT_15 /* RISC interrupt */
  237. #define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
  238. /* Host to Host Semaphore */
  239. uint16_t host_semaphore;
  240. uint16_t unused_3[17]; /* Gap */
  241. uint16_t mailbox0;
  242. uint16_t mailbox1;
  243. uint16_t mailbox2;
  244. uint16_t mailbox3;
  245. uint16_t mailbox4;
  246. uint16_t mailbox5;
  247. uint16_t mailbox6;
  248. uint16_t mailbox7;
  249. uint16_t mailbox8;
  250. uint16_t mailbox9;
  251. uint16_t mailbox10;
  252. uint16_t mailbox11;
  253. uint16_t mailbox12;
  254. uint16_t mailbox13;
  255. uint16_t mailbox14;
  256. uint16_t mailbox15;
  257. uint16_t mailbox16;
  258. uint16_t mailbox17;
  259. uint16_t mailbox18;
  260. uint16_t mailbox19;
  261. uint16_t mailbox20;
  262. uint16_t mailbox21;
  263. uint16_t mailbox22;
  264. uint16_t mailbox23;
  265. uint16_t mailbox24;
  266. uint16_t mailbox25;
  267. uint16_t mailbox26;
  268. uint16_t mailbox27;
  269. uint16_t mailbox28;
  270. uint16_t mailbox29;
  271. uint16_t mailbox30;
  272. uint16_t mailbox31;
  273. uint16_t fb_cmd;
  274. uint16_t unused_4[10]; /* Gap */
  275. } __attribute__((packed)) isp2300;
  276. } u;
  277. uint16_t fpm_diag_config;
  278. uint16_t unused_5[0x4]; /* Gap */
  279. uint16_t risc_hw;
  280. uint16_t unused_5_1; /* Gap */
  281. uint16_t pcr; /* Processor Control Register. */
  282. uint16_t unused_6[0x5]; /* Gap */
  283. uint16_t mctr; /* Memory Configuration and Timing. */
  284. uint16_t unused_7[0x3]; /* Gap */
  285. uint16_t fb_cmd_2100; /* Unused on 23XX */
  286. uint16_t unused_8[0x3]; /* Gap */
  287. uint16_t hccr; /* Host command & control register. */
  288. #define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
  289. #define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
  290. /* HCCR commands */
  291. #define HCCR_RESET_RISC 0x1000 /* Reset RISC */
  292. #define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
  293. #define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
  294. #define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
  295. #define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
  296. #define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
  297. #define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
  298. #define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
  299. uint16_t unused_9[5]; /* Gap */
  300. uint16_t gpiod; /* GPIO Data register. */
  301. uint16_t gpioe; /* GPIO Enable register. */
  302. #define GPIO_LED_MASK 0x00C0
  303. #define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
  304. #define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
  305. #define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
  306. #define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
  307. #define GPIO_LED_ALL_OFF 0x0000
  308. #define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
  309. #define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
  310. union {
  311. struct {
  312. uint16_t unused_10[8]; /* Gap */
  313. uint16_t mailbox8;
  314. uint16_t mailbox9;
  315. uint16_t mailbox10;
  316. uint16_t mailbox11;
  317. uint16_t mailbox12;
  318. uint16_t mailbox13;
  319. uint16_t mailbox14;
  320. uint16_t mailbox15;
  321. uint16_t mailbox16;
  322. uint16_t mailbox17;
  323. uint16_t mailbox18;
  324. uint16_t mailbox19;
  325. uint16_t mailbox20;
  326. uint16_t mailbox21;
  327. uint16_t mailbox22;
  328. uint16_t mailbox23; /* Also probe reg. */
  329. } __attribute__((packed)) isp2200;
  330. } u_end;
  331. };
  332. struct device_reg_25xxmq {
  333. volatile uint32_t req_q_in;
  334. volatile uint32_t req_q_out;
  335. volatile uint32_t rsp_q_in;
  336. volatile uint32_t rsp_q_out;
  337. };
  338. typedef union {
  339. struct device_reg_2xxx isp;
  340. struct device_reg_24xx isp24;
  341. struct device_reg_25xxmq isp25mq;
  342. } device_reg_t;
  343. #define ISP_REQ_Q_IN(ha, reg) \
  344. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  345. &(reg)->u.isp2100.mailbox4 : \
  346. &(reg)->u.isp2300.req_q_in)
  347. #define ISP_REQ_Q_OUT(ha, reg) \
  348. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  349. &(reg)->u.isp2100.mailbox4 : \
  350. &(reg)->u.isp2300.req_q_out)
  351. #define ISP_RSP_Q_IN(ha, reg) \
  352. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  353. &(reg)->u.isp2100.mailbox5 : \
  354. &(reg)->u.isp2300.rsp_q_in)
  355. #define ISP_RSP_Q_OUT(ha, reg) \
  356. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  357. &(reg)->u.isp2100.mailbox5 : \
  358. &(reg)->u.isp2300.rsp_q_out)
  359. #define MAILBOX_REG(ha, reg, num) \
  360. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  361. (num < 8 ? \
  362. &(reg)->u.isp2100.mailbox0 + (num) : \
  363. &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
  364. &(reg)->u.isp2300.mailbox0 + (num))
  365. #define RD_MAILBOX_REG(ha, reg, num) \
  366. RD_REG_WORD(MAILBOX_REG(ha, reg, num))
  367. #define WRT_MAILBOX_REG(ha, reg, num, data) \
  368. WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
  369. #define FB_CMD_REG(ha, reg) \
  370. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  371. &(reg)->fb_cmd_2100 : \
  372. &(reg)->u.isp2300.fb_cmd)
  373. #define RD_FB_CMD_REG(ha, reg) \
  374. RD_REG_WORD(FB_CMD_REG(ha, reg))
  375. #define WRT_FB_CMD_REG(ha, reg, data) \
  376. WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
  377. typedef struct {
  378. uint32_t out_mb; /* outbound from driver */
  379. uint32_t in_mb; /* Incoming from RISC */
  380. uint16_t mb[MAILBOX_REGISTER_COUNT];
  381. long buf_size;
  382. void *bufp;
  383. uint32_t tov;
  384. uint8_t flags;
  385. #define MBX_DMA_IN BIT_0
  386. #define MBX_DMA_OUT BIT_1
  387. #define IOCTL_CMD BIT_2
  388. } mbx_cmd_t;
  389. #define MBX_TOV_SECONDS 30
  390. /*
  391. * ISP product identification definitions in mailboxes after reset.
  392. */
  393. #define PROD_ID_1 0x4953
  394. #define PROD_ID_2 0x0000
  395. #define PROD_ID_2a 0x5020
  396. #define PROD_ID_3 0x2020
  397. /*
  398. * ISP mailbox Self-Test status codes
  399. */
  400. #define MBS_FRM_ALIVE 0 /* Firmware Alive. */
  401. #define MBS_CHKSUM_ERR 1 /* Checksum Error. */
  402. #define MBS_BUSY 4 /* Busy. */
  403. /*
  404. * ISP mailbox command complete status codes
  405. */
  406. #define MBS_COMMAND_COMPLETE 0x4000
  407. #define MBS_INVALID_COMMAND 0x4001
  408. #define MBS_HOST_INTERFACE_ERROR 0x4002
  409. #define MBS_TEST_FAILED 0x4003
  410. #define MBS_COMMAND_ERROR 0x4005
  411. #define MBS_COMMAND_PARAMETER_ERROR 0x4006
  412. #define MBS_PORT_ID_USED 0x4007
  413. #define MBS_LOOP_ID_USED 0x4008
  414. #define MBS_ALL_IDS_IN_USE 0x4009
  415. #define MBS_NOT_LOGGED_IN 0x400A
  416. #define MBS_LINK_DOWN_ERROR 0x400B
  417. #define MBS_DIAG_ECHO_TEST_ERROR 0x400C
  418. /*
  419. * ISP mailbox asynchronous event status codes
  420. */
  421. #define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
  422. #define MBA_RESET 0x8001 /* Reset Detected. */
  423. #define MBA_SYSTEM_ERR 0x8002 /* System Error. */
  424. #define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
  425. #define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
  426. #define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
  427. #define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
  428. /* occurred. */
  429. #define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
  430. #define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
  431. #define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
  432. #define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
  433. #define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
  434. #define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
  435. #define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
  436. #define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
  437. #define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
  438. #define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
  439. #define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
  440. #define MBA_IP_RECEIVE 0x8023 /* IP Received. */
  441. #define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
  442. #define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
  443. #define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
  444. #define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
  445. /* used. */
  446. #define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
  447. #define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
  448. #define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
  449. #define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
  450. #define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
  451. #define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
  452. #define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
  453. #define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
  454. #define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
  455. #define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
  456. #define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
  457. #define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
  458. #define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
  459. #define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
  460. /*
  461. * Firmware options 1, 2, 3.
  462. */
  463. #define FO1_AE_ON_LIPF8 BIT_0
  464. #define FO1_AE_ALL_LIP_RESET BIT_1
  465. #define FO1_CTIO_RETRY BIT_3
  466. #define FO1_DISABLE_LIP_F7_SW BIT_4
  467. #define FO1_DISABLE_100MS_LOS_WAIT BIT_5
  468. #define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
  469. #define FO1_AE_ON_LOOP_INIT_ERR BIT_7
  470. #define FO1_SET_EMPHASIS_SWING BIT_8
  471. #define FO1_AE_AUTO_BYPASS BIT_9
  472. #define FO1_ENABLE_PURE_IOCB BIT_10
  473. #define FO1_AE_PLOGI_RJT BIT_11
  474. #define FO1_ENABLE_ABORT_SEQUENCE BIT_12
  475. #define FO1_AE_QUEUE_FULL BIT_13
  476. #define FO2_ENABLE_ATIO_TYPE_3 BIT_0
  477. #define FO2_REV_LOOPBACK BIT_1
  478. #define FO3_ENABLE_EMERG_IOCB BIT_0
  479. #define FO3_AE_RND_ERROR BIT_1
  480. /* 24XX additional firmware options */
  481. #define ADD_FO_COUNT 3
  482. #define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
  483. #define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
  484. #define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
  485. #define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
  486. /*
  487. * ISP mailbox commands
  488. */
  489. #define MBC_LOAD_RAM 1 /* Load RAM. */
  490. #define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
  491. #define MBC_WRITE_RAM_WORD 4 /* Write RAM word. */
  492. #define MBC_READ_RAM_WORD 5 /* Read RAM word. */
  493. #define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
  494. #define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
  495. #define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
  496. #define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
  497. #define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
  498. #define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
  499. #define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
  500. #define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
  501. #define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
  502. #define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
  503. #define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
  504. #define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
  505. #define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
  506. #define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
  507. #define MBC_RESET 0x18 /* Reset. */
  508. #define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
  509. #define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
  510. #define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
  511. #define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
  512. #define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
  513. #define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
  514. #define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
  515. #define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
  516. #define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
  517. #define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
  518. #define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
  519. #define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
  520. #define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
  521. #define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
  522. #define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
  523. #define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
  524. #define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
  525. #define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
  526. #define MBC_GET_RNID_PARAMS 0x5a /* Data Rate */
  527. #define MBC_DATA_RATE 0x5d /* Get RNID parameters */
  528. #define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
  529. #define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
  530. /* Initialization Procedure */
  531. #define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
  532. #define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
  533. #define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
  534. #define MBC_TARGET_RESET 0x66 /* Target Reset. */
  535. #define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
  536. #define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
  537. #define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
  538. #define MBC_GET_PORT_NAME 0x6a /* Get port name. */
  539. #define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
  540. #define MBC_LIP_RESET 0x6c /* LIP reset. */
  541. #define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
  542. /* commandd. */
  543. #define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
  544. #define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
  545. #define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
  546. #define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
  547. #define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
  548. #define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
  549. #define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
  550. #define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
  551. #define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
  552. #define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
  553. #define MBC_LUN_RESET 0x7E /* Send LUN reset */
  554. /*
  555. * ISP24xx mailbox commands
  556. */
  557. #define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
  558. #define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
  559. #define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
  560. #define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
  561. #define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
  562. #define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
  563. #define MBC_READ_SFP 0x31 /* Read SFP Data. */
  564. #define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
  565. #define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
  566. #define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
  567. #define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
  568. #define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
  569. #define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
  570. #define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
  571. #define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
  572. /* Firmware return data sizes */
  573. #define FCAL_MAP_SIZE 128
  574. /* Mailbox bit definitions for out_mb and in_mb */
  575. #define MBX_31 BIT_31
  576. #define MBX_30 BIT_30
  577. #define MBX_29 BIT_29
  578. #define MBX_28 BIT_28
  579. #define MBX_27 BIT_27
  580. #define MBX_26 BIT_26
  581. #define MBX_25 BIT_25
  582. #define MBX_24 BIT_24
  583. #define MBX_23 BIT_23
  584. #define MBX_22 BIT_22
  585. #define MBX_21 BIT_21
  586. #define MBX_20 BIT_20
  587. #define MBX_19 BIT_19
  588. #define MBX_18 BIT_18
  589. #define MBX_17 BIT_17
  590. #define MBX_16 BIT_16
  591. #define MBX_15 BIT_15
  592. #define MBX_14 BIT_14
  593. #define MBX_13 BIT_13
  594. #define MBX_12 BIT_12
  595. #define MBX_11 BIT_11
  596. #define MBX_10 BIT_10
  597. #define MBX_9 BIT_9
  598. #define MBX_8 BIT_8
  599. #define MBX_7 BIT_7
  600. #define MBX_6 BIT_6
  601. #define MBX_5 BIT_5
  602. #define MBX_4 BIT_4
  603. #define MBX_3 BIT_3
  604. #define MBX_2 BIT_2
  605. #define MBX_1 BIT_1
  606. #define MBX_0 BIT_0
  607. /*
  608. * Firmware state codes from get firmware state mailbox command
  609. */
  610. #define FSTATE_CONFIG_WAIT 0
  611. #define FSTATE_WAIT_AL_PA 1
  612. #define FSTATE_WAIT_LOGIN 2
  613. #define FSTATE_READY 3
  614. #define FSTATE_LOSS_OF_SYNC 4
  615. #define FSTATE_ERROR 5
  616. #define FSTATE_REINIT 6
  617. #define FSTATE_NON_PART 7
  618. #define FSTATE_CONFIG_CORRECT 0
  619. #define FSTATE_P2P_RCV_LIP 1
  620. #define FSTATE_P2P_CHOOSE_LOOP 2
  621. #define FSTATE_P2P_RCV_UNIDEN_LIP 3
  622. #define FSTATE_FATAL_ERROR 4
  623. #define FSTATE_LOOP_BACK_CONN 5
  624. /*
  625. * Port Database structure definition
  626. * Little endian except where noted.
  627. */
  628. #define PORT_DATABASE_SIZE 128 /* bytes */
  629. typedef struct {
  630. uint8_t options;
  631. uint8_t control;
  632. uint8_t master_state;
  633. uint8_t slave_state;
  634. uint8_t reserved[2];
  635. uint8_t hard_address;
  636. uint8_t reserved_1;
  637. uint8_t port_id[4];
  638. uint8_t node_name[WWN_SIZE];
  639. uint8_t port_name[WWN_SIZE];
  640. uint16_t execution_throttle;
  641. uint16_t execution_count;
  642. uint8_t reset_count;
  643. uint8_t reserved_2;
  644. uint16_t resource_allocation;
  645. uint16_t current_allocation;
  646. uint16_t queue_head;
  647. uint16_t queue_tail;
  648. uint16_t transmit_execution_list_next;
  649. uint16_t transmit_execution_list_previous;
  650. uint16_t common_features;
  651. uint16_t total_concurrent_sequences;
  652. uint16_t RO_by_information_category;
  653. uint8_t recipient;
  654. uint8_t initiator;
  655. uint16_t receive_data_size;
  656. uint16_t concurrent_sequences;
  657. uint16_t open_sequences_per_exchange;
  658. uint16_t lun_abort_flags;
  659. uint16_t lun_stop_flags;
  660. uint16_t stop_queue_head;
  661. uint16_t stop_queue_tail;
  662. uint16_t port_retry_timer;
  663. uint16_t next_sequence_id;
  664. uint16_t frame_count;
  665. uint16_t PRLI_payload_length;
  666. uint8_t prli_svc_param_word_0[2]; /* Big endian */
  667. /* Bits 15-0 of word 0 */
  668. uint8_t prli_svc_param_word_3[2]; /* Big endian */
  669. /* Bits 15-0 of word 3 */
  670. uint16_t loop_id;
  671. uint16_t extended_lun_info_list_pointer;
  672. uint16_t extended_lun_stop_list_pointer;
  673. } port_database_t;
  674. /*
  675. * Port database slave/master states
  676. */
  677. #define PD_STATE_DISCOVERY 0
  678. #define PD_STATE_WAIT_DISCOVERY_ACK 1
  679. #define PD_STATE_PORT_LOGIN 2
  680. #define PD_STATE_WAIT_PORT_LOGIN_ACK 3
  681. #define PD_STATE_PROCESS_LOGIN 4
  682. #define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
  683. #define PD_STATE_PORT_LOGGED_IN 6
  684. #define PD_STATE_PORT_UNAVAILABLE 7
  685. #define PD_STATE_PROCESS_LOGOUT 8
  686. #define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
  687. #define PD_STATE_PORT_LOGOUT 10
  688. #define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
  689. #define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
  690. #define QLA_ZIO_DISABLED 0
  691. #define QLA_ZIO_DEFAULT_TIMER 2
  692. /*
  693. * ISP Initialization Control Block.
  694. * Little endian except where noted.
  695. */
  696. #define ICB_VERSION 1
  697. typedef struct {
  698. uint8_t version;
  699. uint8_t reserved_1;
  700. /*
  701. * LSB BIT 0 = Enable Hard Loop Id
  702. * LSB BIT 1 = Enable Fairness
  703. * LSB BIT 2 = Enable Full-Duplex
  704. * LSB BIT 3 = Enable Fast Posting
  705. * LSB BIT 4 = Enable Target Mode
  706. * LSB BIT 5 = Disable Initiator Mode
  707. * LSB BIT 6 = Enable ADISC
  708. * LSB BIT 7 = Enable Target Inquiry Data
  709. *
  710. * MSB BIT 0 = Enable PDBC Notify
  711. * MSB BIT 1 = Non Participating LIP
  712. * MSB BIT 2 = Descending Loop ID Search
  713. * MSB BIT 3 = Acquire Loop ID in LIPA
  714. * MSB BIT 4 = Stop PortQ on Full Status
  715. * MSB BIT 5 = Full Login after LIP
  716. * MSB BIT 6 = Node Name Option
  717. * MSB BIT 7 = Ext IFWCB enable bit
  718. */
  719. uint8_t firmware_options[2];
  720. uint16_t frame_payload_size;
  721. uint16_t max_iocb_allocation;
  722. uint16_t execution_throttle;
  723. uint8_t retry_count;
  724. uint8_t retry_delay; /* unused */
  725. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  726. uint16_t hard_address;
  727. uint8_t inquiry_data;
  728. uint8_t login_timeout;
  729. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  730. uint16_t request_q_outpointer;
  731. uint16_t response_q_inpointer;
  732. uint16_t request_q_length;
  733. uint16_t response_q_length;
  734. uint32_t request_q_address[2];
  735. uint32_t response_q_address[2];
  736. uint16_t lun_enables;
  737. uint8_t command_resource_count;
  738. uint8_t immediate_notify_resource_count;
  739. uint16_t timeout;
  740. uint8_t reserved_2[2];
  741. /*
  742. * LSB BIT 0 = Timer Operation mode bit 0
  743. * LSB BIT 1 = Timer Operation mode bit 1
  744. * LSB BIT 2 = Timer Operation mode bit 2
  745. * LSB BIT 3 = Timer Operation mode bit 3
  746. * LSB BIT 4 = Init Config Mode bit 0
  747. * LSB BIT 5 = Init Config Mode bit 1
  748. * LSB BIT 6 = Init Config Mode bit 2
  749. * LSB BIT 7 = Enable Non part on LIHA failure
  750. *
  751. * MSB BIT 0 = Enable class 2
  752. * MSB BIT 1 = Enable ACK0
  753. * MSB BIT 2 =
  754. * MSB BIT 3 =
  755. * MSB BIT 4 = FC Tape Enable
  756. * MSB BIT 5 = Enable FC Confirm
  757. * MSB BIT 6 = Enable command queuing in target mode
  758. * MSB BIT 7 = No Logo On Link Down
  759. */
  760. uint8_t add_firmware_options[2];
  761. uint8_t response_accumulation_timer;
  762. uint8_t interrupt_delay_timer;
  763. /*
  764. * LSB BIT 0 = Enable Read xfr_rdy
  765. * LSB BIT 1 = Soft ID only
  766. * LSB BIT 2 =
  767. * LSB BIT 3 =
  768. * LSB BIT 4 = FCP RSP Payload [0]
  769. * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
  770. * LSB BIT 6 = Enable Out-of-Order frame handling
  771. * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
  772. *
  773. * MSB BIT 0 = Sbus enable - 2300
  774. * MSB BIT 1 =
  775. * MSB BIT 2 =
  776. * MSB BIT 3 =
  777. * MSB BIT 4 = LED mode
  778. * MSB BIT 5 = enable 50 ohm termination
  779. * MSB BIT 6 = Data Rate (2300 only)
  780. * MSB BIT 7 = Data Rate (2300 only)
  781. */
  782. uint8_t special_options[2];
  783. uint8_t reserved_3[26];
  784. } init_cb_t;
  785. /*
  786. * Get Link Status mailbox command return buffer.
  787. */
  788. #define GLSO_SEND_RPS BIT_0
  789. #define GLSO_USE_DID BIT_3
  790. struct link_statistics {
  791. uint32_t link_fail_cnt;
  792. uint32_t loss_sync_cnt;
  793. uint32_t loss_sig_cnt;
  794. uint32_t prim_seq_err_cnt;
  795. uint32_t inval_xmit_word_cnt;
  796. uint32_t inval_crc_cnt;
  797. uint32_t lip_cnt;
  798. uint32_t unused1[0x1a];
  799. uint32_t tx_frames;
  800. uint32_t rx_frames;
  801. uint32_t dumped_frames;
  802. uint32_t unused2[2];
  803. uint32_t nos_rcvd;
  804. };
  805. /*
  806. * NVRAM Command values.
  807. */
  808. #define NV_START_BIT BIT_2
  809. #define NV_WRITE_OP (BIT_26+BIT_24)
  810. #define NV_READ_OP (BIT_26+BIT_25)
  811. #define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
  812. #define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
  813. #define NV_DELAY_COUNT 10
  814. /*
  815. * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
  816. */
  817. typedef struct {
  818. /*
  819. * NVRAM header
  820. */
  821. uint8_t id[4];
  822. uint8_t nvram_version;
  823. uint8_t reserved_0;
  824. /*
  825. * NVRAM RISC parameter block
  826. */
  827. uint8_t parameter_block_version;
  828. uint8_t reserved_1;
  829. /*
  830. * LSB BIT 0 = Enable Hard Loop Id
  831. * LSB BIT 1 = Enable Fairness
  832. * LSB BIT 2 = Enable Full-Duplex
  833. * LSB BIT 3 = Enable Fast Posting
  834. * LSB BIT 4 = Enable Target Mode
  835. * LSB BIT 5 = Disable Initiator Mode
  836. * LSB BIT 6 = Enable ADISC
  837. * LSB BIT 7 = Enable Target Inquiry Data
  838. *
  839. * MSB BIT 0 = Enable PDBC Notify
  840. * MSB BIT 1 = Non Participating LIP
  841. * MSB BIT 2 = Descending Loop ID Search
  842. * MSB BIT 3 = Acquire Loop ID in LIPA
  843. * MSB BIT 4 = Stop PortQ on Full Status
  844. * MSB BIT 5 = Full Login after LIP
  845. * MSB BIT 6 = Node Name Option
  846. * MSB BIT 7 = Ext IFWCB enable bit
  847. */
  848. uint8_t firmware_options[2];
  849. uint16_t frame_payload_size;
  850. uint16_t max_iocb_allocation;
  851. uint16_t execution_throttle;
  852. uint8_t retry_count;
  853. uint8_t retry_delay; /* unused */
  854. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  855. uint16_t hard_address;
  856. uint8_t inquiry_data;
  857. uint8_t login_timeout;
  858. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  859. /*
  860. * LSB BIT 0 = Timer Operation mode bit 0
  861. * LSB BIT 1 = Timer Operation mode bit 1
  862. * LSB BIT 2 = Timer Operation mode bit 2
  863. * LSB BIT 3 = Timer Operation mode bit 3
  864. * LSB BIT 4 = Init Config Mode bit 0
  865. * LSB BIT 5 = Init Config Mode bit 1
  866. * LSB BIT 6 = Init Config Mode bit 2
  867. * LSB BIT 7 = Enable Non part on LIHA failure
  868. *
  869. * MSB BIT 0 = Enable class 2
  870. * MSB BIT 1 = Enable ACK0
  871. * MSB BIT 2 =
  872. * MSB BIT 3 =
  873. * MSB BIT 4 = FC Tape Enable
  874. * MSB BIT 5 = Enable FC Confirm
  875. * MSB BIT 6 = Enable command queuing in target mode
  876. * MSB BIT 7 = No Logo On Link Down
  877. */
  878. uint8_t add_firmware_options[2];
  879. uint8_t response_accumulation_timer;
  880. uint8_t interrupt_delay_timer;
  881. /*
  882. * LSB BIT 0 = Enable Read xfr_rdy
  883. * LSB BIT 1 = Soft ID only
  884. * LSB BIT 2 =
  885. * LSB BIT 3 =
  886. * LSB BIT 4 = FCP RSP Payload [0]
  887. * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
  888. * LSB BIT 6 = Enable Out-of-Order frame handling
  889. * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
  890. *
  891. * MSB BIT 0 = Sbus enable - 2300
  892. * MSB BIT 1 =
  893. * MSB BIT 2 =
  894. * MSB BIT 3 =
  895. * MSB BIT 4 = LED mode
  896. * MSB BIT 5 = enable 50 ohm termination
  897. * MSB BIT 6 = Data Rate (2300 only)
  898. * MSB BIT 7 = Data Rate (2300 only)
  899. */
  900. uint8_t special_options[2];
  901. /* Reserved for expanded RISC parameter block */
  902. uint8_t reserved_2[22];
  903. /*
  904. * LSB BIT 0 = Tx Sensitivity 1G bit 0
  905. * LSB BIT 1 = Tx Sensitivity 1G bit 1
  906. * LSB BIT 2 = Tx Sensitivity 1G bit 2
  907. * LSB BIT 3 = Tx Sensitivity 1G bit 3
  908. * LSB BIT 4 = Rx Sensitivity 1G bit 0
  909. * LSB BIT 5 = Rx Sensitivity 1G bit 1
  910. * LSB BIT 6 = Rx Sensitivity 1G bit 2
  911. * LSB BIT 7 = Rx Sensitivity 1G bit 3
  912. *
  913. * MSB BIT 0 = Tx Sensitivity 2G bit 0
  914. * MSB BIT 1 = Tx Sensitivity 2G bit 1
  915. * MSB BIT 2 = Tx Sensitivity 2G bit 2
  916. * MSB BIT 3 = Tx Sensitivity 2G bit 3
  917. * MSB BIT 4 = Rx Sensitivity 2G bit 0
  918. * MSB BIT 5 = Rx Sensitivity 2G bit 1
  919. * MSB BIT 6 = Rx Sensitivity 2G bit 2
  920. * MSB BIT 7 = Rx Sensitivity 2G bit 3
  921. *
  922. * LSB BIT 0 = Output Swing 1G bit 0
  923. * LSB BIT 1 = Output Swing 1G bit 1
  924. * LSB BIT 2 = Output Swing 1G bit 2
  925. * LSB BIT 3 = Output Emphasis 1G bit 0
  926. * LSB BIT 4 = Output Emphasis 1G bit 1
  927. * LSB BIT 5 = Output Swing 2G bit 0
  928. * LSB BIT 6 = Output Swing 2G bit 1
  929. * LSB BIT 7 = Output Swing 2G bit 2
  930. *
  931. * MSB BIT 0 = Output Emphasis 2G bit 0
  932. * MSB BIT 1 = Output Emphasis 2G bit 1
  933. * MSB BIT 2 = Output Enable
  934. * MSB BIT 3 =
  935. * MSB BIT 4 =
  936. * MSB BIT 5 =
  937. * MSB BIT 6 =
  938. * MSB BIT 7 =
  939. */
  940. uint8_t seriallink_options[4];
  941. /*
  942. * NVRAM host parameter block
  943. *
  944. * LSB BIT 0 = Enable spinup delay
  945. * LSB BIT 1 = Disable BIOS
  946. * LSB BIT 2 = Enable Memory Map BIOS
  947. * LSB BIT 3 = Enable Selectable Boot
  948. * LSB BIT 4 = Disable RISC code load
  949. * LSB BIT 5 = Set cache line size 1
  950. * LSB BIT 6 = PCI Parity Disable
  951. * LSB BIT 7 = Enable extended logging
  952. *
  953. * MSB BIT 0 = Enable 64bit addressing
  954. * MSB BIT 1 = Enable lip reset
  955. * MSB BIT 2 = Enable lip full login
  956. * MSB BIT 3 = Enable target reset
  957. * MSB BIT 4 = Enable database storage
  958. * MSB BIT 5 = Enable cache flush read
  959. * MSB BIT 6 = Enable database load
  960. * MSB BIT 7 = Enable alternate WWN
  961. */
  962. uint8_t host_p[2];
  963. uint8_t boot_node_name[WWN_SIZE];
  964. uint8_t boot_lun_number;
  965. uint8_t reset_delay;
  966. uint8_t port_down_retry_count;
  967. uint8_t boot_id_number;
  968. uint16_t max_luns_per_target;
  969. uint8_t fcode_boot_port_name[WWN_SIZE];
  970. uint8_t alternate_port_name[WWN_SIZE];
  971. uint8_t alternate_node_name[WWN_SIZE];
  972. /*
  973. * BIT 0 = Selective Login
  974. * BIT 1 = Alt-Boot Enable
  975. * BIT 2 =
  976. * BIT 3 = Boot Order List
  977. * BIT 4 =
  978. * BIT 5 = Selective LUN
  979. * BIT 6 =
  980. * BIT 7 = unused
  981. */
  982. uint8_t efi_parameters;
  983. uint8_t link_down_timeout;
  984. uint8_t adapter_id[16];
  985. uint8_t alt1_boot_node_name[WWN_SIZE];
  986. uint16_t alt1_boot_lun_number;
  987. uint8_t alt2_boot_node_name[WWN_SIZE];
  988. uint16_t alt2_boot_lun_number;
  989. uint8_t alt3_boot_node_name[WWN_SIZE];
  990. uint16_t alt3_boot_lun_number;
  991. uint8_t alt4_boot_node_name[WWN_SIZE];
  992. uint16_t alt4_boot_lun_number;
  993. uint8_t alt5_boot_node_name[WWN_SIZE];
  994. uint16_t alt5_boot_lun_number;
  995. uint8_t alt6_boot_node_name[WWN_SIZE];
  996. uint16_t alt6_boot_lun_number;
  997. uint8_t alt7_boot_node_name[WWN_SIZE];
  998. uint16_t alt7_boot_lun_number;
  999. uint8_t reserved_3[2];
  1000. /* Offset 200-215 : Model Number */
  1001. uint8_t model_number[16];
  1002. /* OEM related items */
  1003. uint8_t oem_specific[16];
  1004. /*
  1005. * NVRAM Adapter Features offset 232-239
  1006. *
  1007. * LSB BIT 0 = External GBIC
  1008. * LSB BIT 1 = Risc RAM parity
  1009. * LSB BIT 2 = Buffer Plus Module
  1010. * LSB BIT 3 = Multi Chip Adapter
  1011. * LSB BIT 4 = Internal connector
  1012. * LSB BIT 5 =
  1013. * LSB BIT 6 =
  1014. * LSB BIT 7 =
  1015. *
  1016. * MSB BIT 0 =
  1017. * MSB BIT 1 =
  1018. * MSB BIT 2 =
  1019. * MSB BIT 3 =
  1020. * MSB BIT 4 =
  1021. * MSB BIT 5 =
  1022. * MSB BIT 6 =
  1023. * MSB BIT 7 =
  1024. */
  1025. uint8_t adapter_features[2];
  1026. uint8_t reserved_4[16];
  1027. /* Subsystem vendor ID for ISP2200 */
  1028. uint16_t subsystem_vendor_id_2200;
  1029. /* Subsystem device ID for ISP2200 */
  1030. uint16_t subsystem_device_id_2200;
  1031. uint8_t reserved_5;
  1032. uint8_t checksum;
  1033. } nvram_t;
  1034. /*
  1035. * ISP queue - response queue entry definition.
  1036. */
  1037. typedef struct {
  1038. uint8_t data[60];
  1039. uint32_t signature;
  1040. #define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
  1041. } response_t;
  1042. typedef union {
  1043. uint16_t extended;
  1044. struct {
  1045. uint8_t reserved;
  1046. uint8_t standard;
  1047. } id;
  1048. } target_id_t;
  1049. #define SET_TARGET_ID(ha, to, from) \
  1050. do { \
  1051. if (HAS_EXTENDED_IDS(ha)) \
  1052. to.extended = cpu_to_le16(from); \
  1053. else \
  1054. to.id.standard = (uint8_t)from; \
  1055. } while (0)
  1056. /*
  1057. * ISP queue - command entry structure definition.
  1058. */
  1059. #define COMMAND_TYPE 0x11 /* Command entry */
  1060. typedef struct {
  1061. uint8_t entry_type; /* Entry type. */
  1062. uint8_t entry_count; /* Entry count. */
  1063. uint8_t sys_define; /* System defined. */
  1064. uint8_t entry_status; /* Entry Status. */
  1065. uint32_t handle; /* System handle. */
  1066. target_id_t target; /* SCSI ID */
  1067. uint16_t lun; /* SCSI LUN */
  1068. uint16_t control_flags; /* Control flags. */
  1069. #define CF_WRITE BIT_6
  1070. #define CF_READ BIT_5
  1071. #define CF_SIMPLE_TAG BIT_3
  1072. #define CF_ORDERED_TAG BIT_2
  1073. #define CF_HEAD_TAG BIT_1
  1074. uint16_t reserved_1;
  1075. uint16_t timeout; /* Command timeout. */
  1076. uint16_t dseg_count; /* Data segment count. */
  1077. uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
  1078. uint32_t byte_count; /* Total byte count. */
  1079. uint32_t dseg_0_address; /* Data segment 0 address. */
  1080. uint32_t dseg_0_length; /* Data segment 0 length. */
  1081. uint32_t dseg_1_address; /* Data segment 1 address. */
  1082. uint32_t dseg_1_length; /* Data segment 1 length. */
  1083. uint32_t dseg_2_address; /* Data segment 2 address. */
  1084. uint32_t dseg_2_length; /* Data segment 2 length. */
  1085. } cmd_entry_t;
  1086. /*
  1087. * ISP queue - 64-Bit addressing, command entry structure definition.
  1088. */
  1089. #define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
  1090. typedef struct {
  1091. uint8_t entry_type; /* Entry type. */
  1092. uint8_t entry_count; /* Entry count. */
  1093. uint8_t sys_define; /* System defined. */
  1094. uint8_t entry_status; /* Entry Status. */
  1095. uint32_t handle; /* System handle. */
  1096. target_id_t target; /* SCSI ID */
  1097. uint16_t lun; /* SCSI LUN */
  1098. uint16_t control_flags; /* Control flags. */
  1099. uint16_t reserved_1;
  1100. uint16_t timeout; /* Command timeout. */
  1101. uint16_t dseg_count; /* Data segment count. */
  1102. uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
  1103. uint32_t byte_count; /* Total byte count. */
  1104. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  1105. uint32_t dseg_0_length; /* Data segment 0 length. */
  1106. uint32_t dseg_1_address[2]; /* Data segment 1 address. */
  1107. uint32_t dseg_1_length; /* Data segment 1 length. */
  1108. } cmd_a64_entry_t, request_t;
  1109. /*
  1110. * ISP queue - continuation entry structure definition.
  1111. */
  1112. #define CONTINUE_TYPE 0x02 /* Continuation entry. */
  1113. typedef struct {
  1114. uint8_t entry_type; /* Entry type. */
  1115. uint8_t entry_count; /* Entry count. */
  1116. uint8_t sys_define; /* System defined. */
  1117. uint8_t entry_status; /* Entry Status. */
  1118. uint32_t reserved;
  1119. uint32_t dseg_0_address; /* Data segment 0 address. */
  1120. uint32_t dseg_0_length; /* Data segment 0 length. */
  1121. uint32_t dseg_1_address; /* Data segment 1 address. */
  1122. uint32_t dseg_1_length; /* Data segment 1 length. */
  1123. uint32_t dseg_2_address; /* Data segment 2 address. */
  1124. uint32_t dseg_2_length; /* Data segment 2 length. */
  1125. uint32_t dseg_3_address; /* Data segment 3 address. */
  1126. uint32_t dseg_3_length; /* Data segment 3 length. */
  1127. uint32_t dseg_4_address; /* Data segment 4 address. */
  1128. uint32_t dseg_4_length; /* Data segment 4 length. */
  1129. uint32_t dseg_5_address; /* Data segment 5 address. */
  1130. uint32_t dseg_5_length; /* Data segment 5 length. */
  1131. uint32_t dseg_6_address; /* Data segment 6 address. */
  1132. uint32_t dseg_6_length; /* Data segment 6 length. */
  1133. } cont_entry_t;
  1134. /*
  1135. * ISP queue - 64-Bit addressing, continuation entry structure definition.
  1136. */
  1137. #define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
  1138. typedef struct {
  1139. uint8_t entry_type; /* Entry type. */
  1140. uint8_t entry_count; /* Entry count. */
  1141. uint8_t sys_define; /* System defined. */
  1142. uint8_t entry_status; /* Entry Status. */
  1143. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  1144. uint32_t dseg_0_length; /* Data segment 0 length. */
  1145. uint32_t dseg_1_address[2]; /* Data segment 1 address. */
  1146. uint32_t dseg_1_length; /* Data segment 1 length. */
  1147. uint32_t dseg_2_address [2]; /* Data segment 2 address. */
  1148. uint32_t dseg_2_length; /* Data segment 2 length. */
  1149. uint32_t dseg_3_address[2]; /* Data segment 3 address. */
  1150. uint32_t dseg_3_length; /* Data segment 3 length. */
  1151. uint32_t dseg_4_address[2]; /* Data segment 4 address. */
  1152. uint32_t dseg_4_length; /* Data segment 4 length. */
  1153. } cont_a64_entry_t;
  1154. /*
  1155. * ISP queue - status entry structure definition.
  1156. */
  1157. #define STATUS_TYPE 0x03 /* Status entry. */
  1158. typedef struct {
  1159. uint8_t entry_type; /* Entry type. */
  1160. uint8_t entry_count; /* Entry count. */
  1161. uint8_t sys_define; /* System defined. */
  1162. uint8_t entry_status; /* Entry Status. */
  1163. uint32_t handle; /* System handle. */
  1164. uint16_t scsi_status; /* SCSI status. */
  1165. uint16_t comp_status; /* Completion status. */
  1166. uint16_t state_flags; /* State flags. */
  1167. uint16_t status_flags; /* Status flags. */
  1168. uint16_t rsp_info_len; /* Response Info Length. */
  1169. uint16_t req_sense_length; /* Request sense data length. */
  1170. uint32_t residual_length; /* Residual transfer length. */
  1171. uint8_t rsp_info[8]; /* FCP response information. */
  1172. uint8_t req_sense_data[32]; /* Request sense data. */
  1173. } sts_entry_t;
  1174. /*
  1175. * Status entry entry status
  1176. */
  1177. #define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
  1178. #define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
  1179. #define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
  1180. #define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
  1181. #define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
  1182. #define RF_BUSY BIT_1 /* Busy */
  1183. #define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
  1184. RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
  1185. #define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
  1186. RF_INV_E_TYPE)
  1187. /*
  1188. * Status entry SCSI status bit definitions.
  1189. */
  1190. #define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
  1191. #define SS_RESIDUAL_UNDER BIT_11
  1192. #define SS_RESIDUAL_OVER BIT_10
  1193. #define SS_SENSE_LEN_VALID BIT_9
  1194. #define SS_RESPONSE_INFO_LEN_VALID BIT_8
  1195. #define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
  1196. #define SS_BUSY_CONDITION BIT_3
  1197. #define SS_CONDITION_MET BIT_2
  1198. #define SS_CHECK_CONDITION BIT_1
  1199. /*
  1200. * Status entry completion status
  1201. */
  1202. #define CS_COMPLETE 0x0 /* No errors */
  1203. #define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
  1204. #define CS_DMA 0x2 /* A DMA direction error. */
  1205. #define CS_TRANSPORT 0x3 /* Transport error. */
  1206. #define CS_RESET 0x4 /* SCSI bus reset occurred */
  1207. #define CS_ABORTED 0x5 /* System aborted command. */
  1208. #define CS_TIMEOUT 0x6 /* Timeout error. */
  1209. #define CS_DATA_OVERRUN 0x7 /* Data overrun. */
  1210. #define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
  1211. #define CS_QUEUE_FULL 0x1C /* Queue Full. */
  1212. #define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
  1213. /* (selection timeout) */
  1214. #define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
  1215. #define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
  1216. #define CS_PORT_BUSY 0x2B /* Port Busy */
  1217. #define CS_COMPLETE_CHKCOND 0x30 /* Error? */
  1218. #define CS_BAD_PAYLOAD 0x80 /* Driver defined */
  1219. #define CS_UNKNOWN 0x81 /* Driver defined */
  1220. #define CS_RETRY 0x82 /* Driver defined */
  1221. #define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
  1222. /*
  1223. * Status entry status flags
  1224. */
  1225. #define SF_ABTS_TERMINATED BIT_10
  1226. #define SF_LOGOUT_SENT BIT_13
  1227. /*
  1228. * ISP queue - status continuation entry structure definition.
  1229. */
  1230. #define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
  1231. typedef struct {
  1232. uint8_t entry_type; /* Entry type. */
  1233. uint8_t entry_count; /* Entry count. */
  1234. uint8_t sys_define; /* System defined. */
  1235. uint8_t entry_status; /* Entry Status. */
  1236. uint8_t data[60]; /* data */
  1237. } sts_cont_entry_t;
  1238. /*
  1239. * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
  1240. * structure definition.
  1241. */
  1242. #define STATUS_TYPE_21 0x21 /* Status entry. */
  1243. typedef struct {
  1244. uint8_t entry_type; /* Entry type. */
  1245. uint8_t entry_count; /* Entry count. */
  1246. uint8_t handle_count; /* Handle count. */
  1247. uint8_t entry_status; /* Entry Status. */
  1248. uint32_t handle[15]; /* System handles. */
  1249. } sts21_entry_t;
  1250. /*
  1251. * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
  1252. * structure definition.
  1253. */
  1254. #define STATUS_TYPE_22 0x22 /* Status entry. */
  1255. typedef struct {
  1256. uint8_t entry_type; /* Entry type. */
  1257. uint8_t entry_count; /* Entry count. */
  1258. uint8_t handle_count; /* Handle count. */
  1259. uint8_t entry_status; /* Entry Status. */
  1260. uint16_t handle[30]; /* System handles. */
  1261. } sts22_entry_t;
  1262. /*
  1263. * ISP queue - marker entry structure definition.
  1264. */
  1265. #define MARKER_TYPE 0x04 /* Marker entry. */
  1266. typedef struct {
  1267. uint8_t entry_type; /* Entry type. */
  1268. uint8_t entry_count; /* Entry count. */
  1269. uint8_t handle_count; /* Handle count. */
  1270. uint8_t entry_status; /* Entry Status. */
  1271. uint32_t sys_define_2; /* System defined. */
  1272. target_id_t target; /* SCSI ID */
  1273. uint8_t modifier; /* Modifier (7-0). */
  1274. #define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
  1275. #define MK_SYNC_ID 1 /* Synchronize ID */
  1276. #define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
  1277. #define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
  1278. /* clear port changed, */
  1279. /* use sequence number. */
  1280. uint8_t reserved_1;
  1281. uint16_t sequence_number; /* Sequence number of event */
  1282. uint16_t lun; /* SCSI LUN */
  1283. uint8_t reserved_2[48];
  1284. } mrk_entry_t;
  1285. /*
  1286. * ISP queue - Management Server entry structure definition.
  1287. */
  1288. #define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
  1289. typedef struct {
  1290. uint8_t entry_type; /* Entry type. */
  1291. uint8_t entry_count; /* Entry count. */
  1292. uint8_t handle_count; /* Handle count. */
  1293. uint8_t entry_status; /* Entry Status. */
  1294. uint32_t handle1; /* System handle. */
  1295. target_id_t loop_id;
  1296. uint16_t status;
  1297. uint16_t control_flags; /* Control flags. */
  1298. uint16_t reserved2;
  1299. uint16_t timeout;
  1300. uint16_t cmd_dsd_count;
  1301. uint16_t total_dsd_count;
  1302. uint8_t type;
  1303. uint8_t r_ctl;
  1304. uint16_t rx_id;
  1305. uint16_t reserved3;
  1306. uint32_t handle2;
  1307. uint32_t rsp_bytecount;
  1308. uint32_t req_bytecount;
  1309. uint32_t dseg_req_address[2]; /* Data segment 0 address. */
  1310. uint32_t dseg_req_length; /* Data segment 0 length. */
  1311. uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
  1312. uint32_t dseg_rsp_length; /* Data segment 1 length. */
  1313. } ms_iocb_entry_t;
  1314. /*
  1315. * ISP queue - Mailbox Command entry structure definition.
  1316. */
  1317. #define MBX_IOCB_TYPE 0x39
  1318. struct mbx_entry {
  1319. uint8_t entry_type;
  1320. uint8_t entry_count;
  1321. uint8_t sys_define1;
  1322. /* Use sys_define1 for source type */
  1323. #define SOURCE_SCSI 0x00
  1324. #define SOURCE_IP 0x01
  1325. #define SOURCE_VI 0x02
  1326. #define SOURCE_SCTP 0x03
  1327. #define SOURCE_MP 0x04
  1328. #define SOURCE_MPIOCTL 0x05
  1329. #define SOURCE_ASYNC_IOCB 0x07
  1330. uint8_t entry_status;
  1331. uint32_t handle;
  1332. target_id_t loop_id;
  1333. uint16_t status;
  1334. uint16_t state_flags;
  1335. uint16_t status_flags;
  1336. uint32_t sys_define2[2];
  1337. uint16_t mb0;
  1338. uint16_t mb1;
  1339. uint16_t mb2;
  1340. uint16_t mb3;
  1341. uint16_t mb6;
  1342. uint16_t mb7;
  1343. uint16_t mb9;
  1344. uint16_t mb10;
  1345. uint32_t reserved_2[2];
  1346. uint8_t node_name[WWN_SIZE];
  1347. uint8_t port_name[WWN_SIZE];
  1348. };
  1349. /*
  1350. * ISP request and response queue entry sizes
  1351. */
  1352. #define RESPONSE_ENTRY_SIZE (sizeof(response_t))
  1353. #define REQUEST_ENTRY_SIZE (sizeof(request_t))
  1354. /*
  1355. * 24 bit port ID type definition.
  1356. */
  1357. typedef union {
  1358. uint32_t b24 : 24;
  1359. struct {
  1360. #ifdef __BIG_ENDIAN
  1361. uint8_t domain;
  1362. uint8_t area;
  1363. uint8_t al_pa;
  1364. #elif __LITTLE_ENDIAN
  1365. uint8_t al_pa;
  1366. uint8_t area;
  1367. uint8_t domain;
  1368. #else
  1369. #error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
  1370. #endif
  1371. uint8_t rsvd_1;
  1372. } b;
  1373. } port_id_t;
  1374. #define INVALID_PORT_ID 0xFFFFFF
  1375. /*
  1376. * Switch info gathering structure.
  1377. */
  1378. typedef struct {
  1379. port_id_t d_id;
  1380. uint8_t node_name[WWN_SIZE];
  1381. uint8_t port_name[WWN_SIZE];
  1382. uint8_t fabric_port_name[WWN_SIZE];
  1383. uint16_t fp_speed;
  1384. } sw_info_t;
  1385. /*
  1386. * Fibre channel port type.
  1387. */
  1388. typedef enum {
  1389. FCT_UNKNOWN,
  1390. FCT_RSCN,
  1391. FCT_SWITCH,
  1392. FCT_BROADCAST,
  1393. FCT_INITIATOR,
  1394. FCT_TARGET
  1395. } fc_port_type_t;
  1396. /*
  1397. * Fibre channel port structure.
  1398. */
  1399. typedef struct fc_port {
  1400. struct list_head list;
  1401. struct scsi_qla_host *vha;
  1402. uint8_t node_name[WWN_SIZE];
  1403. uint8_t port_name[WWN_SIZE];
  1404. port_id_t d_id;
  1405. uint16_t loop_id;
  1406. uint16_t old_loop_id;
  1407. uint8_t fabric_port_name[WWN_SIZE];
  1408. uint16_t fp_speed;
  1409. fc_port_type_t port_type;
  1410. atomic_t state;
  1411. uint32_t flags;
  1412. int port_login_retry_count;
  1413. int login_retry;
  1414. atomic_t port_down_timer;
  1415. struct fc_rport *rport, *drport;
  1416. u32 supported_classes;
  1417. unsigned long last_queue_full;
  1418. unsigned long last_ramp_up;
  1419. uint16_t vp_idx;
  1420. } fc_port_t;
  1421. /*
  1422. * Fibre channel port/lun states.
  1423. */
  1424. #define FCS_UNCONFIGURED 1
  1425. #define FCS_DEVICE_DEAD 2
  1426. #define FCS_DEVICE_LOST 3
  1427. #define FCS_ONLINE 4
  1428. #define FCS_NOT_SUPPORTED 5
  1429. #define FCS_FAILOVER 6
  1430. #define FCS_FAILOVER_FAILED 7
  1431. /*
  1432. * FC port flags.
  1433. */
  1434. #define FCF_FABRIC_DEVICE BIT_0
  1435. #define FCF_LOGIN_NEEDED BIT_1
  1436. #define FCF_FO_MASKED BIT_2
  1437. #define FCF_FAILOVER_NEEDED BIT_3
  1438. #define FCF_RESET_NEEDED BIT_4
  1439. #define FCF_PERSISTENT_BOUND BIT_5
  1440. #define FCF_TAPE_PRESENT BIT_6
  1441. #define FCF_FARP_DONE BIT_7
  1442. #define FCF_FARP_FAILED BIT_8
  1443. #define FCF_FARP_REPLY_NEEDED BIT_9
  1444. #define FCF_AUTH_REQ BIT_10
  1445. #define FCF_SEND_AUTH_REQ BIT_11
  1446. #define FCF_RECEIVE_AUTH_REQ BIT_12
  1447. #define FCF_AUTH_SUCCESS BIT_13
  1448. #define FCF_RLC_SUPPORT BIT_14
  1449. #define FCF_CONFIG BIT_15 /* Needed? */
  1450. #define FCF_RESCAN_NEEDED BIT_16
  1451. #define FCF_XP_DEVICE BIT_17
  1452. #define FCF_MSA_DEVICE BIT_18
  1453. #define FCF_EVA_DEVICE BIT_19
  1454. #define FCF_MSA_PORT_ACTIVE BIT_20
  1455. #define FCF_FAILBACK_DISABLE BIT_21
  1456. #define FCF_FAILOVER_DISABLE BIT_22
  1457. #define FCF_DSXXX_DEVICE BIT_23
  1458. #define FCF_AA_EVA_DEVICE BIT_24
  1459. #define FCF_AA_MSA_DEVICE BIT_25
  1460. /* No loop ID flag. */
  1461. #define FC_NO_LOOP_ID 0x1000
  1462. /*
  1463. * FC-CT interface
  1464. *
  1465. * NOTE: All structures are big-endian in form.
  1466. */
  1467. #define CT_REJECT_RESPONSE 0x8001
  1468. #define CT_ACCEPT_RESPONSE 0x8002
  1469. #define CT_REASON_INVALID_COMMAND_CODE 0x01
  1470. #define CT_REASON_CANNOT_PERFORM 0x09
  1471. #define CT_REASON_COMMAND_UNSUPPORTED 0x0b
  1472. #define CT_EXPL_ALREADY_REGISTERED 0x10
  1473. #define NS_N_PORT_TYPE 0x01
  1474. #define NS_NL_PORT_TYPE 0x02
  1475. #define NS_NX_PORT_TYPE 0x7F
  1476. #define GA_NXT_CMD 0x100
  1477. #define GA_NXT_REQ_SIZE (16 + 4)
  1478. #define GA_NXT_RSP_SIZE (16 + 620)
  1479. #define GID_PT_CMD 0x1A1
  1480. #define GID_PT_REQ_SIZE (16 + 4)
  1481. #define GID_PT_RSP_SIZE (16 + (MAX_FIBRE_DEVICES * 4))
  1482. #define GPN_ID_CMD 0x112
  1483. #define GPN_ID_REQ_SIZE (16 + 4)
  1484. #define GPN_ID_RSP_SIZE (16 + 8)
  1485. #define GNN_ID_CMD 0x113
  1486. #define GNN_ID_REQ_SIZE (16 + 4)
  1487. #define GNN_ID_RSP_SIZE (16 + 8)
  1488. #define GFT_ID_CMD 0x117
  1489. #define GFT_ID_REQ_SIZE (16 + 4)
  1490. #define GFT_ID_RSP_SIZE (16 + 32)
  1491. #define RFT_ID_CMD 0x217
  1492. #define RFT_ID_REQ_SIZE (16 + 4 + 32)
  1493. #define RFT_ID_RSP_SIZE 16
  1494. #define RFF_ID_CMD 0x21F
  1495. #define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
  1496. #define RFF_ID_RSP_SIZE 16
  1497. #define RNN_ID_CMD 0x213
  1498. #define RNN_ID_REQ_SIZE (16 + 4 + 8)
  1499. #define RNN_ID_RSP_SIZE 16
  1500. #define RSNN_NN_CMD 0x239
  1501. #define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
  1502. #define RSNN_NN_RSP_SIZE 16
  1503. #define GFPN_ID_CMD 0x11C
  1504. #define GFPN_ID_REQ_SIZE (16 + 4)
  1505. #define GFPN_ID_RSP_SIZE (16 + 8)
  1506. #define GPSC_CMD 0x127
  1507. #define GPSC_REQ_SIZE (16 + 8)
  1508. #define GPSC_RSP_SIZE (16 + 2 + 2)
  1509. /*
  1510. * HBA attribute types.
  1511. */
  1512. #define FDMI_HBA_ATTR_COUNT 9
  1513. #define FDMI_HBA_NODE_NAME 1
  1514. #define FDMI_HBA_MANUFACTURER 2
  1515. #define FDMI_HBA_SERIAL_NUMBER 3
  1516. #define FDMI_HBA_MODEL 4
  1517. #define FDMI_HBA_MODEL_DESCRIPTION 5
  1518. #define FDMI_HBA_HARDWARE_VERSION 6
  1519. #define FDMI_HBA_DRIVER_VERSION 7
  1520. #define FDMI_HBA_OPTION_ROM_VERSION 8
  1521. #define FDMI_HBA_FIRMWARE_VERSION 9
  1522. #define FDMI_HBA_OS_NAME_AND_VERSION 0xa
  1523. #define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
  1524. struct ct_fdmi_hba_attr {
  1525. uint16_t type;
  1526. uint16_t len;
  1527. union {
  1528. uint8_t node_name[WWN_SIZE];
  1529. uint8_t manufacturer[32];
  1530. uint8_t serial_num[8];
  1531. uint8_t model[16];
  1532. uint8_t model_desc[80];
  1533. uint8_t hw_version[16];
  1534. uint8_t driver_version[32];
  1535. uint8_t orom_version[16];
  1536. uint8_t fw_version[16];
  1537. uint8_t os_version[128];
  1538. uint8_t max_ct_len[4];
  1539. } a;
  1540. };
  1541. struct ct_fdmi_hba_attributes {
  1542. uint32_t count;
  1543. struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
  1544. };
  1545. /*
  1546. * Port attribute types.
  1547. */
  1548. #define FDMI_PORT_ATTR_COUNT 6
  1549. #define FDMI_PORT_FC4_TYPES 1
  1550. #define FDMI_PORT_SUPPORT_SPEED 2
  1551. #define FDMI_PORT_CURRENT_SPEED 3
  1552. #define FDMI_PORT_MAX_FRAME_SIZE 4
  1553. #define FDMI_PORT_OS_DEVICE_NAME 5
  1554. #define FDMI_PORT_HOST_NAME 6
  1555. #define FDMI_PORT_SPEED_1GB 0x1
  1556. #define FDMI_PORT_SPEED_2GB 0x2
  1557. #define FDMI_PORT_SPEED_10GB 0x4
  1558. #define FDMI_PORT_SPEED_4GB 0x8
  1559. #define FDMI_PORT_SPEED_8GB 0x10
  1560. #define FDMI_PORT_SPEED_16GB 0x20
  1561. #define FDMI_PORT_SPEED_UNKNOWN 0x8000
  1562. struct ct_fdmi_port_attr {
  1563. uint16_t type;
  1564. uint16_t len;
  1565. union {
  1566. uint8_t fc4_types[32];
  1567. uint32_t sup_speed;
  1568. uint32_t cur_speed;
  1569. uint32_t max_frame_size;
  1570. uint8_t os_dev_name[32];
  1571. uint8_t host_name[32];
  1572. } a;
  1573. };
  1574. /*
  1575. * Port Attribute Block.
  1576. */
  1577. struct ct_fdmi_port_attributes {
  1578. uint32_t count;
  1579. struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
  1580. };
  1581. /* FDMI definitions. */
  1582. #define GRHL_CMD 0x100
  1583. #define GHAT_CMD 0x101
  1584. #define GRPL_CMD 0x102
  1585. #define GPAT_CMD 0x110
  1586. #define RHBA_CMD 0x200
  1587. #define RHBA_RSP_SIZE 16
  1588. #define RHAT_CMD 0x201
  1589. #define RPRT_CMD 0x210
  1590. #define RPA_CMD 0x211
  1591. #define RPA_RSP_SIZE 16
  1592. #define DHBA_CMD 0x300
  1593. #define DHBA_REQ_SIZE (16 + 8)
  1594. #define DHBA_RSP_SIZE 16
  1595. #define DHAT_CMD 0x301
  1596. #define DPRT_CMD 0x310
  1597. #define DPA_CMD 0x311
  1598. /* CT command header -- request/response common fields */
  1599. struct ct_cmd_hdr {
  1600. uint8_t revision;
  1601. uint8_t in_id[3];
  1602. uint8_t gs_type;
  1603. uint8_t gs_subtype;
  1604. uint8_t options;
  1605. uint8_t reserved;
  1606. };
  1607. /* CT command request */
  1608. struct ct_sns_req {
  1609. struct ct_cmd_hdr header;
  1610. uint16_t command;
  1611. uint16_t max_rsp_size;
  1612. uint8_t fragment_id;
  1613. uint8_t reserved[3];
  1614. union {
  1615. /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
  1616. struct {
  1617. uint8_t reserved;
  1618. uint8_t port_id[3];
  1619. } port_id;
  1620. struct {
  1621. uint8_t port_type;
  1622. uint8_t domain;
  1623. uint8_t area;
  1624. uint8_t reserved;
  1625. } gid_pt;
  1626. struct {
  1627. uint8_t reserved;
  1628. uint8_t port_id[3];
  1629. uint8_t fc4_types[32];
  1630. } rft_id;
  1631. struct {
  1632. uint8_t reserved;
  1633. uint8_t port_id[3];
  1634. uint16_t reserved2;
  1635. uint8_t fc4_feature;
  1636. uint8_t fc4_type;
  1637. } rff_id;
  1638. struct {
  1639. uint8_t reserved;
  1640. uint8_t port_id[3];
  1641. uint8_t node_name[8];
  1642. } rnn_id;
  1643. struct {
  1644. uint8_t node_name[8];
  1645. uint8_t name_len;
  1646. uint8_t sym_node_name[255];
  1647. } rsnn_nn;
  1648. struct {
  1649. uint8_t hba_indentifier[8];
  1650. } ghat;
  1651. struct {
  1652. uint8_t hba_identifier[8];
  1653. uint32_t entry_count;
  1654. uint8_t port_name[8];
  1655. struct ct_fdmi_hba_attributes attrs;
  1656. } rhba;
  1657. struct {
  1658. uint8_t hba_identifier[8];
  1659. struct ct_fdmi_hba_attributes attrs;
  1660. } rhat;
  1661. struct {
  1662. uint8_t port_name[8];
  1663. struct ct_fdmi_port_attributes attrs;
  1664. } rpa;
  1665. struct {
  1666. uint8_t port_name[8];
  1667. } dhba;
  1668. struct {
  1669. uint8_t port_name[8];
  1670. } dhat;
  1671. struct {
  1672. uint8_t port_name[8];
  1673. } dprt;
  1674. struct {
  1675. uint8_t port_name[8];
  1676. } dpa;
  1677. struct {
  1678. uint8_t port_name[8];
  1679. } gpsc;
  1680. } req;
  1681. };
  1682. /* CT command response header */
  1683. struct ct_rsp_hdr {
  1684. struct ct_cmd_hdr header;
  1685. uint16_t response;
  1686. uint16_t residual;
  1687. uint8_t fragment_id;
  1688. uint8_t reason_code;
  1689. uint8_t explanation_code;
  1690. uint8_t vendor_unique;
  1691. };
  1692. struct ct_sns_gid_pt_data {
  1693. uint8_t control_byte;
  1694. uint8_t port_id[3];
  1695. };
  1696. struct ct_sns_rsp {
  1697. struct ct_rsp_hdr header;
  1698. union {
  1699. struct {
  1700. uint8_t port_type;
  1701. uint8_t port_id[3];
  1702. uint8_t port_name[8];
  1703. uint8_t sym_port_name_len;
  1704. uint8_t sym_port_name[255];
  1705. uint8_t node_name[8];
  1706. uint8_t sym_node_name_len;
  1707. uint8_t sym_node_name[255];
  1708. uint8_t init_proc_assoc[8];
  1709. uint8_t node_ip_addr[16];
  1710. uint8_t class_of_service[4];
  1711. uint8_t fc4_types[32];
  1712. uint8_t ip_address[16];
  1713. uint8_t fabric_port_name[8];
  1714. uint8_t reserved;
  1715. uint8_t hard_address[3];
  1716. } ga_nxt;
  1717. struct {
  1718. struct ct_sns_gid_pt_data entries[MAX_FIBRE_DEVICES];
  1719. } gid_pt;
  1720. struct {
  1721. uint8_t port_name[8];
  1722. } gpn_id;
  1723. struct {
  1724. uint8_t node_name[8];
  1725. } gnn_id;
  1726. struct {
  1727. uint8_t fc4_types[32];
  1728. } gft_id;
  1729. struct {
  1730. uint32_t entry_count;
  1731. uint8_t port_name[8];
  1732. struct ct_fdmi_hba_attributes attrs;
  1733. } ghat;
  1734. struct {
  1735. uint8_t port_name[8];
  1736. } gfpn_id;
  1737. struct {
  1738. uint16_t speeds;
  1739. uint16_t speed;
  1740. } gpsc;
  1741. } rsp;
  1742. };
  1743. struct ct_sns_pkt {
  1744. union {
  1745. struct ct_sns_req req;
  1746. struct ct_sns_rsp rsp;
  1747. } p;
  1748. };
  1749. /*
  1750. * SNS command structures -- for 2200 compatability.
  1751. */
  1752. #define RFT_ID_SNS_SCMD_LEN 22
  1753. #define RFT_ID_SNS_CMD_SIZE 60
  1754. #define RFT_ID_SNS_DATA_SIZE 16
  1755. #define RNN_ID_SNS_SCMD_LEN 10
  1756. #define RNN_ID_SNS_CMD_SIZE 36
  1757. #define RNN_ID_SNS_DATA_SIZE 16
  1758. #define GA_NXT_SNS_SCMD_LEN 6
  1759. #define GA_NXT_SNS_CMD_SIZE 28
  1760. #define GA_NXT_SNS_DATA_SIZE (620 + 16)
  1761. #define GID_PT_SNS_SCMD_LEN 6
  1762. #define GID_PT_SNS_CMD_SIZE 28
  1763. #define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES * 4 + 16)
  1764. #define GPN_ID_SNS_SCMD_LEN 6
  1765. #define GPN_ID_SNS_CMD_SIZE 28
  1766. #define GPN_ID_SNS_DATA_SIZE (8 + 16)
  1767. #define GNN_ID_SNS_SCMD_LEN 6
  1768. #define GNN_ID_SNS_CMD_SIZE 28
  1769. #define GNN_ID_SNS_DATA_SIZE (8 + 16)
  1770. struct sns_cmd_pkt {
  1771. union {
  1772. struct {
  1773. uint16_t buffer_length;
  1774. uint16_t reserved_1;
  1775. uint32_t buffer_address[2];
  1776. uint16_t subcommand_length;
  1777. uint16_t reserved_2;
  1778. uint16_t subcommand;
  1779. uint16_t size;
  1780. uint32_t reserved_3;
  1781. uint8_t param[36];
  1782. } cmd;
  1783. uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
  1784. uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
  1785. uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
  1786. uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
  1787. uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
  1788. uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
  1789. } p;
  1790. };
  1791. struct fw_blob {
  1792. char *name;
  1793. uint32_t segs[4];
  1794. const struct firmware *fw;
  1795. };
  1796. /* Return data from MBC_GET_ID_LIST call. */
  1797. struct gid_list_info {
  1798. uint8_t al_pa;
  1799. uint8_t area;
  1800. uint8_t domain;
  1801. uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
  1802. uint16_t loop_id; /* ISP23XX -- 6 bytes. */
  1803. uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
  1804. };
  1805. #define GID_LIST_SIZE (sizeof(struct gid_list_info) * MAX_FIBRE_DEVICES)
  1806. /* NPIV */
  1807. typedef struct vport_info {
  1808. uint8_t port_name[WWN_SIZE];
  1809. uint8_t node_name[WWN_SIZE];
  1810. int vp_id;
  1811. uint16_t loop_id;
  1812. unsigned long host_no;
  1813. uint8_t port_id[3];
  1814. int loop_state;
  1815. } vport_info_t;
  1816. typedef struct vport_params {
  1817. uint8_t port_name[WWN_SIZE];
  1818. uint8_t node_name[WWN_SIZE];
  1819. uint32_t options;
  1820. #define VP_OPTS_RETRY_ENABLE BIT_0
  1821. #define VP_OPTS_VP_DISABLE BIT_1
  1822. } vport_params_t;
  1823. /* NPIV - return codes of VP create and modify */
  1824. #define VP_RET_CODE_OK 0
  1825. #define VP_RET_CODE_FATAL 1
  1826. #define VP_RET_CODE_WRONG_ID 2
  1827. #define VP_RET_CODE_WWPN 3
  1828. #define VP_RET_CODE_RESOURCES 4
  1829. #define VP_RET_CODE_NO_MEM 5
  1830. #define VP_RET_CODE_NOT_FOUND 6
  1831. struct qla_hw_data;
  1832. /*
  1833. * ISP operations
  1834. */
  1835. struct isp_operations {
  1836. int (*pci_config) (struct scsi_qla_host *);
  1837. void (*reset_chip) (struct scsi_qla_host *);
  1838. int (*chip_diag) (struct scsi_qla_host *);
  1839. void (*config_rings) (struct scsi_qla_host *);
  1840. void (*reset_adapter) (struct scsi_qla_host *);
  1841. int (*nvram_config) (struct scsi_qla_host *);
  1842. void (*update_fw_options) (struct scsi_qla_host *);
  1843. int (*load_risc) (struct scsi_qla_host *, uint32_t *);
  1844. char * (*pci_info_str) (struct scsi_qla_host *, char *);
  1845. char * (*fw_version_str) (struct scsi_qla_host *, char *);
  1846. irq_handler_t intr_handler;
  1847. void (*enable_intrs) (struct qla_hw_data *);
  1848. void (*disable_intrs) (struct qla_hw_data *);
  1849. int (*abort_command) (struct scsi_qla_host *, srb_t *,
  1850. struct req_que *);
  1851. int (*target_reset) (struct fc_port *, unsigned int);
  1852. int (*lun_reset) (struct fc_port *, unsigned int);
  1853. int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
  1854. uint8_t, uint8_t, uint16_t *, uint8_t);
  1855. int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
  1856. uint8_t, uint8_t);
  1857. uint16_t (*calc_req_entries) (uint16_t);
  1858. void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
  1859. void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t);
  1860. void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
  1861. uint32_t);
  1862. uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *,
  1863. uint32_t, uint32_t);
  1864. int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
  1865. uint32_t);
  1866. void (*fw_dump) (struct scsi_qla_host *, int);
  1867. int (*beacon_on) (struct scsi_qla_host *);
  1868. int (*beacon_off) (struct scsi_qla_host *);
  1869. void (*beacon_blink) (struct scsi_qla_host *);
  1870. uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
  1871. uint32_t, uint32_t);
  1872. int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
  1873. uint32_t);
  1874. int (*get_flash_version) (struct scsi_qla_host *, void *);
  1875. int (*start_scsi) (srb_t *);
  1876. void (*wrt_req_reg) (struct qla_hw_data *, uint16_t, uint16_t);
  1877. void (*wrt_rsp_reg) (struct qla_hw_data *, uint16_t, uint16_t);
  1878. uint16_t (*rd_req_reg) (struct qla_hw_data *, uint16_t);
  1879. };
  1880. /* MSI-X Support *************************************************************/
  1881. #define QLA_MSIX_CHIP_REV_24XX 3
  1882. #define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
  1883. #define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
  1884. #define QLA_MSIX_DEFAULT 0x00
  1885. #define QLA_MSIX_RSP_Q 0x01
  1886. #define QLA_MIDX_DEFAULT 0
  1887. #define QLA_MIDX_RSP_Q 1
  1888. #define QLA_PCI_MSIX_CONTROL 0xa2
  1889. struct scsi_qla_host;
  1890. struct rsp_que;
  1891. struct qla_msix_entry {
  1892. int have_irq;
  1893. uint32_t vector;
  1894. uint16_t entry;
  1895. struct rsp_que *rsp;
  1896. };
  1897. #define WATCH_INTERVAL 1 /* number of seconds */
  1898. /* Work events. */
  1899. enum qla_work_type {
  1900. QLA_EVT_AEN,
  1901. QLA_EVT_HWE_LOG,
  1902. };
  1903. struct qla_work_evt {
  1904. struct list_head list;
  1905. enum qla_work_type type;
  1906. u32 flags;
  1907. #define QLA_EVT_FLAG_FREE 0x1
  1908. union {
  1909. struct {
  1910. enum fc_host_event_code code;
  1911. u32 data;
  1912. } aen;
  1913. struct {
  1914. uint16_t code;
  1915. uint16_t d1, d2, d3;
  1916. } hwe;
  1917. } u;
  1918. };
  1919. struct qla_chip_state_84xx {
  1920. struct list_head list;
  1921. struct kref kref;
  1922. void *bus;
  1923. spinlock_t access_lock;
  1924. struct mutex fw_update_mutex;
  1925. uint32_t fw_update;
  1926. uint32_t op_fw_version;
  1927. uint32_t op_fw_size;
  1928. uint32_t op_fw_seq_size;
  1929. uint32_t diag_fw_version;
  1930. uint32_t gold_fw_version;
  1931. };
  1932. struct qla_statistics {
  1933. uint32_t total_isp_aborts;
  1934. uint64_t input_bytes;
  1935. uint64_t output_bytes;
  1936. };
  1937. /* Multi queue support */
  1938. #define MBC_INITIALIZE_MULTIQ 0x1f
  1939. #define QLA_QUE_PAGE 0X1000
  1940. #define QLA_MQ_SIZE 32
  1941. #define QLA_MAX_HOST_QUES 16
  1942. #define QLA_MAX_QUEUES 256
  1943. #define ISP_QUE_REG(ha, id) \
  1944. ((ha->mqenable) ? \
  1945. ((void *)(ha->mqiobase) +\
  1946. (QLA_QUE_PAGE * id)) :\
  1947. ((void *)(ha->iobase)))
  1948. #define QLA_REQ_QUE_ID(tag) \
  1949. ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
  1950. #define QLA_DEFAULT_QUE_QOS 5
  1951. #define QLA_PRECONFIG_VPORTS 32
  1952. #define QLA_MAX_VPORTS_QLA24XX 128
  1953. #define QLA_MAX_VPORTS_QLA25XX 256
  1954. /* Response queue data structure */
  1955. struct rsp_que {
  1956. dma_addr_t dma;
  1957. response_t *ring;
  1958. response_t *ring_ptr;
  1959. uint16_t ring_index;
  1960. uint16_t out_ptr;
  1961. uint16_t length;
  1962. uint16_t options;
  1963. uint16_t rid;
  1964. uint16_t id;
  1965. uint16_t vp_idx;
  1966. struct qla_hw_data *hw;
  1967. struct qla_msix_entry *msix;
  1968. struct req_que *req;
  1969. };
  1970. /* Request queue data structure */
  1971. struct req_que {
  1972. dma_addr_t dma;
  1973. request_t *ring;
  1974. request_t *ring_ptr;
  1975. uint16_t ring_index;
  1976. uint16_t in_ptr;
  1977. uint16_t cnt;
  1978. uint16_t length;
  1979. uint16_t options;
  1980. uint16_t rid;
  1981. uint16_t id;
  1982. uint16_t qos;
  1983. uint16_t vp_idx;
  1984. struct rsp_que *rsp;
  1985. srb_t *outstanding_cmds[MAX_OUTSTANDING_COMMANDS];
  1986. uint32_t current_outstanding_cmd;
  1987. int max_q_depth;
  1988. };
  1989. /*
  1990. * Qlogic host adapter specific data structure.
  1991. */
  1992. struct qla_hw_data {
  1993. struct pci_dev *pdev;
  1994. /* SRB cache. */
  1995. #define SRB_MIN_REQ 128
  1996. mempool_t *srb_mempool;
  1997. volatile struct {
  1998. uint32_t mbox_int :1;
  1999. uint32_t mbox_busy :1;
  2000. uint32_t disable_risc_code_load :1;
  2001. uint32_t enable_64bit_addressing :1;
  2002. uint32_t enable_lip_reset :1;
  2003. uint32_t enable_target_reset :1;
  2004. uint32_t enable_lip_full_login :1;
  2005. uint32_t enable_led_scheme :1;
  2006. uint32_t inta_enabled :1;
  2007. uint32_t msi_enabled :1;
  2008. uint32_t msix_enabled :1;
  2009. uint32_t disable_serdes :1;
  2010. uint32_t gpsc_supported :1;
  2011. uint32_t vsan_enabled :1;
  2012. uint32_t npiv_supported :1;
  2013. uint32_t fce_enabled :1;
  2014. uint32_t hw_event_marker_found:1;
  2015. } flags;
  2016. /* This spinlock is used to protect "io transactions", you must
  2017. * acquire it before doing any IO to the card, eg with RD_REG*() and
  2018. * WRT_REG*() for the duration of your entire commandtransaction.
  2019. *
  2020. * This spinlock is of lower priority than the io request lock.
  2021. */
  2022. spinlock_t hardware_lock ____cacheline_aligned;
  2023. int bars;
  2024. int mem_only;
  2025. device_reg_t __iomem *iobase; /* Base I/O address */
  2026. resource_size_t pio_address;
  2027. #define MIN_IOBASE_LEN 0x100
  2028. /* Multi queue data structs */
  2029. device_reg_t *mqiobase;
  2030. uint16_t msix_count;
  2031. uint8_t mqenable;
  2032. struct req_que **req_q_map;
  2033. struct rsp_que **rsp_q_map;
  2034. unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
  2035. unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
  2036. uint16_t max_queues;
  2037. struct qla_npiv_entry *npiv_info;
  2038. uint16_t nvram_npiv_size;
  2039. uint16_t switch_cap;
  2040. #define FLOGI_SEQ_DEL BIT_8
  2041. #define FLOGI_MID_SUPPORT BIT_10
  2042. #define FLOGI_VSAN_SUPPORT BIT_12
  2043. #define FLOGI_SP_SUPPORT BIT_13
  2044. /* Timeout timers. */
  2045. uint8_t loop_down_abort_time; /* port down timer */
  2046. atomic_t loop_down_timer; /* loop down timer */
  2047. uint8_t link_down_timeout; /* link down timeout */
  2048. uint16_t max_loop_id;
  2049. uint16_t fb_rev;
  2050. uint16_t max_public_loop_ids;
  2051. uint16_t min_external_loopid; /* First external loop Id */
  2052. #define PORT_SPEED_UNKNOWN 0xFFFF
  2053. #define PORT_SPEED_1GB 0x00
  2054. #define PORT_SPEED_2GB 0x01
  2055. #define PORT_SPEED_4GB 0x03
  2056. #define PORT_SPEED_8GB 0x04
  2057. uint16_t link_data_rate; /* F/W operating speed */
  2058. uint8_t current_topology;
  2059. uint8_t prev_topology;
  2060. #define ISP_CFG_NL 1
  2061. #define ISP_CFG_N 2
  2062. #define ISP_CFG_FL 4
  2063. #define ISP_CFG_F 8
  2064. uint8_t operating_mode; /* F/W operating mode */
  2065. #define LOOP 0
  2066. #define P2P 1
  2067. #define LOOP_P2P 2
  2068. #define P2P_LOOP 3
  2069. uint8_t interrupts_on;
  2070. uint32_t isp_abort_cnt;
  2071. #define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
  2072. #define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432
  2073. uint32_t device_type;
  2074. #define DT_ISP2100 BIT_0
  2075. #define DT_ISP2200 BIT_1
  2076. #define DT_ISP2300 BIT_2
  2077. #define DT_ISP2312 BIT_3
  2078. #define DT_ISP2322 BIT_4
  2079. #define DT_ISP6312 BIT_5
  2080. #define DT_ISP6322 BIT_6
  2081. #define DT_ISP2422 BIT_7
  2082. #define DT_ISP2432 BIT_8
  2083. #define DT_ISP5422 BIT_9
  2084. #define DT_ISP5432 BIT_10
  2085. #define DT_ISP2532 BIT_11
  2086. #define DT_ISP8432 BIT_12
  2087. #define DT_ISP_LAST (DT_ISP8432 << 1)
  2088. #define DT_IIDMA BIT_26
  2089. #define DT_FWI2 BIT_27
  2090. #define DT_ZIO_SUPPORTED BIT_28
  2091. #define DT_OEM_001 BIT_29
  2092. #define DT_ISP2200A BIT_30
  2093. #define DT_EXTENDED_IDS BIT_31
  2094. #define DT_MASK(ha) ((ha)->device_type & (DT_ISP_LAST - 1))
  2095. #define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
  2096. #define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
  2097. #define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
  2098. #define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
  2099. #define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
  2100. #define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
  2101. #define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
  2102. #define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
  2103. #define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
  2104. #define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
  2105. #define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
  2106. #define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
  2107. #define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432)
  2108. #define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
  2109. IS_QLA6312(ha) || IS_QLA6322(ha))
  2110. #define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
  2111. #define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
  2112. #define IS_QLA25XX(ha) (IS_QLA2532(ha))
  2113. #define IS_QLA84XX(ha) (IS_QLA8432(ha))
  2114. #define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
  2115. IS_QLA84XX(ha))
  2116. #define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
  2117. IS_QLA25XX(ha))
  2118. #define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
  2119. #define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
  2120. #define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
  2121. #define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
  2122. #define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
  2123. /* HBA serial number */
  2124. uint8_t serial0;
  2125. uint8_t serial1;
  2126. uint8_t serial2;
  2127. /* NVRAM configuration data */
  2128. #define MAX_NVRAM_SIZE 4096
  2129. #define VPD_OFFSET MAX_NVRAM_SIZE / 2
  2130. uint16_t nvram_size;
  2131. uint16_t nvram_base;
  2132. void *nvram;
  2133. uint16_t vpd_size;
  2134. uint16_t vpd_base;
  2135. void *vpd;
  2136. uint16_t loop_reset_delay;
  2137. uint8_t retry_count;
  2138. uint8_t login_timeout;
  2139. uint16_t r_a_tov;
  2140. int port_down_retry_count;
  2141. uint8_t mbx_count;
  2142. uint32_t login_retry_count;
  2143. /* SNS command interfaces. */
  2144. ms_iocb_entry_t *ms_iocb;
  2145. dma_addr_t ms_iocb_dma;
  2146. struct ct_sns_pkt *ct_sns;
  2147. dma_addr_t ct_sns_dma;
  2148. /* SNS command interfaces for 2200. */
  2149. struct sns_cmd_pkt *sns_cmd;
  2150. dma_addr_t sns_cmd_dma;
  2151. #define SFP_DEV_SIZE 256
  2152. #define SFP_BLOCK_SIZE 64
  2153. void *sfp_data;
  2154. dma_addr_t sfp_data_dma;
  2155. struct task_struct *dpc_thread;
  2156. uint8_t dpc_active; /* DPC routine is active */
  2157. dma_addr_t gid_list_dma;
  2158. struct gid_list_info *gid_list;
  2159. int gid_list_info_size;
  2160. /* Small DMA pool allocations -- maximum 256 bytes in length. */
  2161. #define DMA_POOL_SIZE 256
  2162. struct dma_pool *s_dma_pool;
  2163. dma_addr_t init_cb_dma;
  2164. init_cb_t *init_cb;
  2165. int init_cb_size;
  2166. /* These are used by mailbox operations. */
  2167. volatile uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
  2168. mbx_cmd_t *mcp;
  2169. unsigned long mbx_cmd_flags;
  2170. #define MBX_INTERRUPT 1
  2171. #define MBX_INTR_WAIT 2
  2172. #define MBX_UPDATE_FLASH_ACTIVE 3
  2173. struct mutex vport_lock; /* Virtual port synchronization */
  2174. struct completion mbx_cmd_comp; /* Serialize mbx access */
  2175. struct completion mbx_intr_comp; /* Used for completion notification */
  2176. uint32_t mbx_flags;
  2177. #define MBX_IN_PROGRESS BIT_0
  2178. #define MBX_BUSY BIT_1 /* Got the Access */
  2179. #define MBX_SLEEPING_ON_SEM BIT_2
  2180. #define MBX_POLLING_FOR_COMP BIT_3
  2181. #define MBX_COMPLETED BIT_4
  2182. #define MBX_TIMEDOUT BIT_5
  2183. #define MBX_ACCESS_TIMEDOUT BIT_6
  2184. /* Basic firmware related information. */
  2185. uint16_t fw_major_version;
  2186. uint16_t fw_minor_version;
  2187. uint16_t fw_subminor_version;
  2188. uint16_t fw_attributes;
  2189. uint32_t fw_memory_size;
  2190. uint32_t fw_transfer_size;
  2191. uint32_t fw_srisc_address;
  2192. #define RISC_START_ADDRESS_2100 0x1000
  2193. #define RISC_START_ADDRESS_2300 0x800
  2194. #define RISC_START_ADDRESS_2400 0x100000
  2195. uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
  2196. uint8_t fw_seriallink_options[4];
  2197. uint16_t fw_seriallink_options24[4];
  2198. /* Firmware dump information. */
  2199. struct qla2xxx_fw_dump *fw_dump;
  2200. uint32_t fw_dump_len;
  2201. int fw_dumped;
  2202. int fw_dump_reading;
  2203. dma_addr_t eft_dma;
  2204. void *eft;
  2205. struct dentry *dfs_dir;
  2206. struct dentry *dfs_fce;
  2207. dma_addr_t fce_dma;
  2208. void *fce;
  2209. uint32_t fce_bufs;
  2210. uint16_t fce_mb[8];
  2211. uint64_t fce_wr, fce_rd;
  2212. struct mutex fce_mutex;
  2213. uint32_t hw_event_start;
  2214. uint32_t hw_event_ptr;
  2215. uint32_t hw_event_pause_errors;
  2216. uint32_t pci_attr;
  2217. uint16_t chip_revision;
  2218. uint16_t product_id[4];
  2219. uint8_t model_number[16+1];
  2220. #define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
  2221. char model_desc[80];
  2222. uint8_t adapter_id[16+1];
  2223. /* Option ROM information. */
  2224. char *optrom_buffer;
  2225. uint32_t optrom_size;
  2226. int optrom_state;
  2227. #define QLA_SWAITING 0
  2228. #define QLA_SREADING 1
  2229. #define QLA_SWRITING 2
  2230. uint32_t optrom_region_start;
  2231. uint32_t optrom_region_size;
  2232. /* PCI expansion ROM image information. */
  2233. #define ROM_CODE_TYPE_BIOS 0
  2234. #define ROM_CODE_TYPE_FCODE 1
  2235. #define ROM_CODE_TYPE_EFI 3
  2236. uint8_t bios_revision[2];
  2237. uint8_t efi_revision[2];
  2238. uint8_t fcode_revision[16];
  2239. uint32_t fw_revision[4];
  2240. uint32_t fdt_wrt_disable;
  2241. uint32_t fdt_erase_cmd;
  2242. uint32_t fdt_block_size;
  2243. uint32_t fdt_unprotect_sec_cmd;
  2244. uint32_t fdt_protect_sec_cmd;
  2245. uint32_t flt_region_flt;
  2246. uint32_t flt_region_fdt;
  2247. uint32_t flt_region_boot;
  2248. uint32_t flt_region_fw;
  2249. uint32_t flt_region_vpd_nvram;
  2250. uint32_t flt_region_hw_event;
  2251. uint32_t flt_region_npiv_conf;
  2252. /* Needed for BEACON */
  2253. uint16_t beacon_blink_led;
  2254. uint8_t beacon_color_state;
  2255. #define QLA_LED_GRN_ON 0x01
  2256. #define QLA_LED_YLW_ON 0x02
  2257. #define QLA_LED_ABR_ON 0x04
  2258. #define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
  2259. /* ISP2322: red, green, amber. */
  2260. uint16_t zio_mode;
  2261. uint16_t zio_timer;
  2262. struct fc_host_statistics fc_host_stat;
  2263. struct qla_msix_entry *msix_entries;
  2264. struct list_head vp_list; /* list of VP */
  2265. unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
  2266. sizeof(unsigned long)];
  2267. uint16_t num_vhosts; /* number of vports created */
  2268. uint16_t num_vsans; /* number of vsan created */
  2269. uint16_t max_npiv_vports; /* 63 or 125 per topoloty */
  2270. int cur_vport_count;
  2271. struct qla_chip_state_84xx *cs84xx;
  2272. struct qla_statistics qla_stats;
  2273. struct isp_operations *isp_ops;
  2274. };
  2275. /*
  2276. * Qlogic scsi host structure
  2277. */
  2278. typedef struct scsi_qla_host {
  2279. struct list_head list;
  2280. struct list_head vp_fcports; /* list of fcports */
  2281. struct list_head work_list;
  2282. /* Commonly used flags and state information. */
  2283. struct Scsi_Host *host;
  2284. unsigned long host_no;
  2285. uint8_t host_str[16];
  2286. volatile struct {
  2287. uint32_t init_done :1;
  2288. uint32_t online :1;
  2289. uint32_t rscn_queue_overflow :1;
  2290. uint32_t reset_active :1;
  2291. uint32_t management_server_logged_in :1;
  2292. uint32_t process_response_queue :1;
  2293. } flags;
  2294. atomic_t loop_state;
  2295. #define LOOP_TIMEOUT 1
  2296. #define LOOP_DOWN 2
  2297. #define LOOP_UP 3
  2298. #define LOOP_UPDATE 4
  2299. #define LOOP_READY 5
  2300. #define LOOP_DEAD 6
  2301. unsigned long dpc_flags;
  2302. #define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
  2303. #define RESET_ACTIVE 1
  2304. #define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
  2305. #define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
  2306. #define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
  2307. #define LOOP_RESYNC_ACTIVE 5
  2308. #define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
  2309. #define RSCN_UPDATE 7 /* Perform an RSCN update. */
  2310. #define MAILBOX_RETRY 8
  2311. #define ISP_RESET_NEEDED 9 /* Initiate a ISP reset. */
  2312. #define FAILOVER_EVENT_NEEDED 10
  2313. #define FAILOVER_EVENT 11
  2314. #define FAILOVER_NEEDED 12
  2315. #define SCSI_RESTART_NEEDED 13 /* Processes SCSI retry queue. */
  2316. #define PORT_RESTART_NEEDED 14 /* Processes Retry queue. */
  2317. #define RESTART_QUEUES_NEEDED 15 /* Restarts the Lun queue. */
  2318. #define ABORT_QUEUES_NEEDED 16
  2319. #define RELOGIN_NEEDED 17
  2320. #define LOGIN_RETRY_NEEDED 18 /* Initiate required fabric logins. */
  2321. #define REGISTER_FC4_NEEDED 19 /* SNS FC4 registration required. */
  2322. #define ISP_ABORT_RETRY 20 /* ISP aborted. */
  2323. #define FCPORT_RESCAN_NEEDED 21 /* IO descriptor processing needed */
  2324. #define IODESC_PROCESS_NEEDED 22 /* IO descriptor processing needed */
  2325. #define IOCTL_ERROR_RECOVERY 23
  2326. #define LOOP_RESET_NEEDED 24
  2327. #define BEACON_BLINK_NEEDED 25
  2328. #define REGISTER_FDMI_NEEDED 26
  2329. #define FCPORT_UPDATE_NEEDED 27
  2330. #define VP_DPC_NEEDED 28 /* wake up for VP dpc handling */
  2331. #define UNLOADING 29
  2332. #define NPIV_CONFIG_NEEDED 30
  2333. uint32_t device_flags;
  2334. #define DFLG_LOCAL_DEVICES BIT_0
  2335. #define DFLG_RETRY_LOCAL_DEVICES BIT_1
  2336. #define DFLG_FABRIC_DEVICES BIT_2
  2337. #define SWITCH_FOUND BIT_3
  2338. #define DFLG_NO_CABLE BIT_4
  2339. srb_t *status_srb; /* Status continuation entry. */
  2340. /* ISP configuration data. */
  2341. uint16_t loop_id; /* Host adapter loop id */
  2342. port_id_t d_id; /* Host adapter port id */
  2343. uint8_t marker_needed;
  2344. uint16_t mgmt_svr_loop_id;
  2345. /* RSCN queue. */
  2346. uint32_t rscn_queue[MAX_RSCN_COUNT];
  2347. uint8_t rscn_in_ptr;
  2348. uint8_t rscn_out_ptr;
  2349. /* Timeout timers. */
  2350. uint8_t loop_down_abort_time; /* port down timer */
  2351. atomic_t loop_down_timer; /* loop down timer */
  2352. uint8_t link_down_timeout; /* link down timeout */
  2353. uint32_t timer_active;
  2354. struct timer_list timer;
  2355. uint8_t node_name[WWN_SIZE];
  2356. uint8_t port_name[WWN_SIZE];
  2357. uint8_t fabric_node_name[WWN_SIZE];
  2358. uint32_t vp_abort_cnt;
  2359. struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
  2360. uint16_t vp_idx; /* vport ID */
  2361. unsigned long vp_flags;
  2362. #define VP_IDX_ACQUIRED 0 /* bit no 0 */
  2363. #define VP_CREATE_NEEDED 1
  2364. #define VP_BIND_NEEDED 2
  2365. #define VP_DELETE_NEEDED 3
  2366. #define VP_SCR_NEEDED 4 /* State Change Request registration */
  2367. atomic_t vp_state;
  2368. #define VP_OFFLINE 0
  2369. #define VP_ACTIVE 1
  2370. #define VP_FAILED 2
  2371. // #define VP_DISABLE 3
  2372. uint16_t vp_err_state;
  2373. uint16_t vp_prev_err_state;
  2374. #define VP_ERR_UNKWN 0
  2375. #define VP_ERR_PORTDWN 1
  2376. #define VP_ERR_FAB_UNSUPPORTED 2
  2377. #define VP_ERR_FAB_NORESOURCES 3
  2378. #define VP_ERR_FAB_LOGOUT 4
  2379. #define VP_ERR_ADAP_NORESOURCES 5
  2380. struct qla_hw_data *hw;
  2381. int req_ques[QLA_MAX_HOST_QUES];
  2382. } scsi_qla_host_t;
  2383. /*
  2384. * Macros to help code, maintain, etc.
  2385. */
  2386. #define LOOP_TRANSITION(ha) \
  2387. (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
  2388. test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
  2389. atomic_read(&ha->loop_state) == LOOP_DOWN)
  2390. #define qla_printk(level, ha, format, arg...) \
  2391. dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
  2392. /*
  2393. * qla2x00 local function return status codes
  2394. */
  2395. #define MBS_MASK 0x3fff
  2396. #define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
  2397. #define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
  2398. #define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
  2399. #define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
  2400. #define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
  2401. #define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
  2402. #define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
  2403. #define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
  2404. #define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
  2405. #define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
  2406. #define QLA_FUNCTION_TIMEOUT 0x100
  2407. #define QLA_FUNCTION_PARAMETER_ERROR 0x101
  2408. #define QLA_FUNCTION_FAILED 0x102
  2409. #define QLA_MEMORY_ALLOC_FAILED 0x103
  2410. #define QLA_LOCK_TIMEOUT 0x104
  2411. #define QLA_ABORTED 0x105
  2412. #define QLA_SUSPENDED 0x106
  2413. #define QLA_BUSY 0x107
  2414. #define QLA_RSCNS_HANDLED 0x108
  2415. #define QLA_ALREADY_REGISTERED 0x109
  2416. #define NVRAM_DELAY() udelay(10)
  2417. #define INVALID_HANDLE (MAX_OUTSTANDING_COMMANDS+1)
  2418. /*
  2419. * Flash support definitions
  2420. */
  2421. #define OPTROM_SIZE_2300 0x20000
  2422. #define OPTROM_SIZE_2322 0x100000
  2423. #define OPTROM_SIZE_24XX 0x100000
  2424. #define OPTROM_SIZE_25XX 0x200000
  2425. #include "qla_gbl.h"
  2426. #include "qla_dbg.h"
  2427. #include "qla_inline.h"
  2428. #define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
  2429. #define CMD_COMPL_STATUS(Cmnd) ((Cmnd)->SCp.this_residual)
  2430. #define CMD_RESID_LEN(Cmnd) ((Cmnd)->SCp.buffers_residual)
  2431. #define CMD_SCSI_STATUS(Cmnd) ((Cmnd)->SCp.Status)
  2432. #define CMD_ACTUAL_SNSLEN(Cmnd) ((Cmnd)->SCp.Message)
  2433. #define CMD_ENTRY_STATUS(Cmnd) ((Cmnd)->SCp.have_data_in)
  2434. #endif