qla_dbg.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2008 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. static inline void
  10. qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
  11. {
  12. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  13. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  14. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  15. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  16. fw_dump->vendor = htonl(ha->pdev->vendor);
  17. fw_dump->device = htonl(ha->pdev->device);
  18. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  19. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  20. }
  21. static inline void *
  22. qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
  23. {
  24. struct req_que *req = ha->req_q_map[0];
  25. struct rsp_que *rsp = ha->rsp_q_map[0];
  26. /* Request queue. */
  27. memcpy(ptr, req->ring, req->length *
  28. sizeof(request_t));
  29. /* Response queue. */
  30. ptr += req->length * sizeof(request_t);
  31. memcpy(ptr, rsp->ring, rsp->length *
  32. sizeof(response_t));
  33. return ptr + (rsp->length * sizeof(response_t));
  34. }
  35. static int
  36. qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  37. uint32_t ram_dwords, void **nxt)
  38. {
  39. int rval;
  40. uint32_t cnt, stat, timer, dwords, idx;
  41. uint16_t mb0;
  42. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  43. dma_addr_t dump_dma = ha->gid_list_dma;
  44. uint32_t *dump = (uint32_t *)ha->gid_list;
  45. rval = QLA_SUCCESS;
  46. mb0 = 0;
  47. WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  48. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  49. dwords = GID_LIST_SIZE / 4;
  50. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  51. cnt += dwords, addr += dwords) {
  52. if (cnt + dwords > ram_dwords)
  53. dwords = ram_dwords - cnt;
  54. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  55. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  56. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  57. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  58. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  59. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  60. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  61. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  62. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  63. for (timer = 6000000; timer; timer--) {
  64. /* Check for pending interrupts. */
  65. stat = RD_REG_DWORD(&reg->host_status);
  66. if (stat & HSRX_RISC_INT) {
  67. stat &= 0xff;
  68. if (stat == 0x1 || stat == 0x2 ||
  69. stat == 0x10 || stat == 0x11) {
  70. set_bit(MBX_INTERRUPT,
  71. &ha->mbx_cmd_flags);
  72. mb0 = RD_REG_WORD(&reg->mailbox0);
  73. WRT_REG_DWORD(&reg->hccr,
  74. HCCRX_CLR_RISC_INT);
  75. RD_REG_DWORD(&reg->hccr);
  76. break;
  77. }
  78. /* Clear this intr; it wasn't a mailbox intr */
  79. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  80. RD_REG_DWORD(&reg->hccr);
  81. }
  82. udelay(5);
  83. }
  84. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  85. rval = mb0 & MBS_MASK;
  86. for (idx = 0; idx < dwords; idx++)
  87. ram[cnt + idx] = swab32(dump[idx]);
  88. } else {
  89. rval = QLA_FUNCTION_FAILED;
  90. }
  91. }
  92. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  93. return rval;
  94. }
  95. static int
  96. qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
  97. uint32_t cram_size, void **nxt)
  98. {
  99. int rval;
  100. /* Code RAM. */
  101. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  102. if (rval != QLA_SUCCESS)
  103. return rval;
  104. /* External Memory. */
  105. return qla24xx_dump_ram(ha, 0x100000, *nxt,
  106. ha->fw_memory_size - 0x100000 + 1, nxt);
  107. }
  108. static uint32_t *
  109. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  110. uint32_t count, uint32_t *buf)
  111. {
  112. uint32_t __iomem *dmp_reg;
  113. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  114. dmp_reg = &reg->iobase_window;
  115. while (count--)
  116. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  117. return buf;
  118. }
  119. static inline int
  120. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
  121. {
  122. int rval = QLA_SUCCESS;
  123. uint32_t cnt;
  124. if (RD_REG_DWORD(&reg->hccr) & HCCRX_RISC_PAUSE)
  125. return rval;
  126. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  127. for (cnt = 30000; (RD_REG_DWORD(&reg->hccr) & HCCRX_RISC_PAUSE) == 0 &&
  128. rval == QLA_SUCCESS; cnt--) {
  129. if (cnt)
  130. udelay(100);
  131. else
  132. rval = QLA_FUNCTION_TIMEOUT;
  133. }
  134. return rval;
  135. }
  136. static int
  137. qla24xx_soft_reset(struct qla_hw_data *ha)
  138. {
  139. int rval = QLA_SUCCESS;
  140. uint32_t cnt;
  141. uint16_t mb0, wd;
  142. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  143. /* Reset RISC. */
  144. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  145. for (cnt = 0; cnt < 30000; cnt++) {
  146. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  147. break;
  148. udelay(10);
  149. }
  150. WRT_REG_DWORD(&reg->ctrl_status,
  151. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  152. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  153. udelay(100);
  154. /* Wait for firmware to complete NVRAM accesses. */
  155. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  156. for (cnt = 10000 ; cnt && mb0; cnt--) {
  157. udelay(5);
  158. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  159. barrier();
  160. }
  161. /* Wait for soft-reset to complete. */
  162. for (cnt = 0; cnt < 30000; cnt++) {
  163. if ((RD_REG_DWORD(&reg->ctrl_status) &
  164. CSRX_ISP_SOFT_RESET) == 0)
  165. break;
  166. udelay(10);
  167. }
  168. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  169. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  170. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  171. rval == QLA_SUCCESS; cnt--) {
  172. if (cnt)
  173. udelay(100);
  174. else
  175. rval = QLA_FUNCTION_TIMEOUT;
  176. }
  177. return rval;
  178. }
  179. static int
  180. qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
  181. uint16_t ram_words, void **nxt)
  182. {
  183. int rval;
  184. uint32_t cnt, stat, timer, words, idx;
  185. uint16_t mb0;
  186. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  187. dma_addr_t dump_dma = ha->gid_list_dma;
  188. uint16_t *dump = (uint16_t *)ha->gid_list;
  189. rval = QLA_SUCCESS;
  190. mb0 = 0;
  191. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  192. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  193. words = GID_LIST_SIZE / 2;
  194. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  195. cnt += words, addr += words) {
  196. if (cnt + words > ram_words)
  197. words = ram_words - cnt;
  198. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  199. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  200. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  201. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  202. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  203. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  204. WRT_MAILBOX_REG(ha, reg, 4, words);
  205. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  206. for (timer = 6000000; timer; timer--) {
  207. /* Check for pending interrupts. */
  208. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  209. if (stat & HSR_RISC_INT) {
  210. stat &= 0xff;
  211. if (stat == 0x1 || stat == 0x2) {
  212. set_bit(MBX_INTERRUPT,
  213. &ha->mbx_cmd_flags);
  214. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  215. /* Release mailbox registers. */
  216. WRT_REG_WORD(&reg->semaphore, 0);
  217. WRT_REG_WORD(&reg->hccr,
  218. HCCR_CLR_RISC_INT);
  219. RD_REG_WORD(&reg->hccr);
  220. break;
  221. } else if (stat == 0x10 || stat == 0x11) {
  222. set_bit(MBX_INTERRUPT,
  223. &ha->mbx_cmd_flags);
  224. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  225. WRT_REG_WORD(&reg->hccr,
  226. HCCR_CLR_RISC_INT);
  227. RD_REG_WORD(&reg->hccr);
  228. break;
  229. }
  230. /* clear this intr; it wasn't a mailbox intr */
  231. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  232. RD_REG_WORD(&reg->hccr);
  233. }
  234. udelay(5);
  235. }
  236. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  237. rval = mb0 & MBS_MASK;
  238. for (idx = 0; idx < words; idx++)
  239. ram[cnt + idx] = swab16(dump[idx]);
  240. } else {
  241. rval = QLA_FUNCTION_FAILED;
  242. }
  243. }
  244. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  245. return rval;
  246. }
  247. static inline void
  248. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  249. uint16_t *buf)
  250. {
  251. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  252. while (count--)
  253. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  254. }
  255. /**
  256. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  257. * @ha: HA context
  258. * @hardware_locked: Called with the hardware_lock
  259. */
  260. void
  261. qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  262. {
  263. int rval;
  264. uint32_t cnt;
  265. struct qla_hw_data *ha = vha->hw;
  266. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  267. uint16_t __iomem *dmp_reg;
  268. unsigned long flags;
  269. struct qla2300_fw_dump *fw;
  270. void *nxt;
  271. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  272. flags = 0;
  273. if (!hardware_locked)
  274. spin_lock_irqsave(&ha->hardware_lock, flags);
  275. if (!ha->fw_dump) {
  276. qla_printk(KERN_WARNING, ha,
  277. "No buffer available for dump!!!\n");
  278. goto qla2300_fw_dump_failed;
  279. }
  280. if (ha->fw_dumped) {
  281. qla_printk(KERN_WARNING, ha,
  282. "Firmware has been previously dumped (%p) -- ignoring "
  283. "request...\n", ha->fw_dump);
  284. goto qla2300_fw_dump_failed;
  285. }
  286. fw = &ha->fw_dump->isp.isp23;
  287. qla2xxx_prep_dump(ha, ha->fw_dump);
  288. rval = QLA_SUCCESS;
  289. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  290. /* Pause RISC. */
  291. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  292. if (IS_QLA2300(ha)) {
  293. for (cnt = 30000;
  294. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  295. rval == QLA_SUCCESS; cnt--) {
  296. if (cnt)
  297. udelay(100);
  298. else
  299. rval = QLA_FUNCTION_TIMEOUT;
  300. }
  301. } else {
  302. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  303. udelay(10);
  304. }
  305. if (rval == QLA_SUCCESS) {
  306. dmp_reg = &reg->flash_address;
  307. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  308. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  309. dmp_reg = &reg->u.isp2300.req_q_in;
  310. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  311. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  312. dmp_reg = &reg->u.isp2300.mailbox0;
  313. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  314. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  315. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  316. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  317. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  318. qla2xxx_read_window(reg, 48, fw->dma_reg);
  319. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  320. dmp_reg = &reg->risc_hw;
  321. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  322. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  323. WRT_REG_WORD(&reg->pcr, 0x2000);
  324. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  325. WRT_REG_WORD(&reg->pcr, 0x2200);
  326. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  327. WRT_REG_WORD(&reg->pcr, 0x2400);
  328. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  329. WRT_REG_WORD(&reg->pcr, 0x2600);
  330. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  331. WRT_REG_WORD(&reg->pcr, 0x2800);
  332. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  333. WRT_REG_WORD(&reg->pcr, 0x2A00);
  334. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  335. WRT_REG_WORD(&reg->pcr, 0x2C00);
  336. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  337. WRT_REG_WORD(&reg->pcr, 0x2E00);
  338. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  339. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  340. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  341. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  342. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  343. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  344. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  345. /* Reset RISC. */
  346. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  347. for (cnt = 0; cnt < 30000; cnt++) {
  348. if ((RD_REG_WORD(&reg->ctrl_status) &
  349. CSR_ISP_SOFT_RESET) == 0)
  350. break;
  351. udelay(10);
  352. }
  353. }
  354. if (!IS_QLA2300(ha)) {
  355. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  356. rval == QLA_SUCCESS; cnt--) {
  357. if (cnt)
  358. udelay(100);
  359. else
  360. rval = QLA_FUNCTION_TIMEOUT;
  361. }
  362. }
  363. /* Get RISC SRAM. */
  364. if (rval == QLA_SUCCESS)
  365. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  366. sizeof(fw->risc_ram) / 2, &nxt);
  367. /* Get stack SRAM. */
  368. if (rval == QLA_SUCCESS)
  369. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  370. sizeof(fw->stack_ram) / 2, &nxt);
  371. /* Get data SRAM. */
  372. if (rval == QLA_SUCCESS)
  373. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  374. ha->fw_memory_size - 0x11000 + 1, &nxt);
  375. if (rval == QLA_SUCCESS)
  376. qla2xxx_copy_queues(ha, nxt);
  377. if (rval != QLA_SUCCESS) {
  378. qla_printk(KERN_WARNING, ha,
  379. "Failed to dump firmware (%x)!!!\n", rval);
  380. ha->fw_dumped = 0;
  381. } else {
  382. qla_printk(KERN_INFO, ha,
  383. "Firmware dump saved to temp buffer (%ld/%p).\n",
  384. base_vha->host_no, ha->fw_dump);
  385. ha->fw_dumped = 1;
  386. }
  387. qla2300_fw_dump_failed:
  388. if (!hardware_locked)
  389. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  390. }
  391. /**
  392. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  393. * @ha: HA context
  394. * @hardware_locked: Called with the hardware_lock
  395. */
  396. void
  397. qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  398. {
  399. int rval;
  400. uint32_t cnt, timer;
  401. uint16_t risc_address;
  402. uint16_t mb0, mb2;
  403. struct qla_hw_data *ha = vha->hw;
  404. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  405. uint16_t __iomem *dmp_reg;
  406. unsigned long flags;
  407. struct qla2100_fw_dump *fw;
  408. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  409. risc_address = 0;
  410. mb0 = mb2 = 0;
  411. flags = 0;
  412. if (!hardware_locked)
  413. spin_lock_irqsave(&ha->hardware_lock, flags);
  414. if (!ha->fw_dump) {
  415. qla_printk(KERN_WARNING, ha,
  416. "No buffer available for dump!!!\n");
  417. goto qla2100_fw_dump_failed;
  418. }
  419. if (ha->fw_dumped) {
  420. qla_printk(KERN_WARNING, ha,
  421. "Firmware has been previously dumped (%p) -- ignoring "
  422. "request...\n", ha->fw_dump);
  423. goto qla2100_fw_dump_failed;
  424. }
  425. fw = &ha->fw_dump->isp.isp21;
  426. qla2xxx_prep_dump(ha, ha->fw_dump);
  427. rval = QLA_SUCCESS;
  428. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  429. /* Pause RISC. */
  430. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  431. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  432. rval == QLA_SUCCESS; cnt--) {
  433. if (cnt)
  434. udelay(100);
  435. else
  436. rval = QLA_FUNCTION_TIMEOUT;
  437. }
  438. if (rval == QLA_SUCCESS) {
  439. dmp_reg = &reg->flash_address;
  440. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  441. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  442. dmp_reg = &reg->u.isp2100.mailbox0;
  443. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  444. if (cnt == 8)
  445. dmp_reg = &reg->u_end.isp2200.mailbox8;
  446. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  447. }
  448. dmp_reg = &reg->u.isp2100.unused_2[0];
  449. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  450. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  451. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  452. dmp_reg = &reg->risc_hw;
  453. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  454. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  455. WRT_REG_WORD(&reg->pcr, 0x2000);
  456. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  457. WRT_REG_WORD(&reg->pcr, 0x2100);
  458. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  459. WRT_REG_WORD(&reg->pcr, 0x2200);
  460. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  461. WRT_REG_WORD(&reg->pcr, 0x2300);
  462. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  463. WRT_REG_WORD(&reg->pcr, 0x2400);
  464. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  465. WRT_REG_WORD(&reg->pcr, 0x2500);
  466. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  467. WRT_REG_WORD(&reg->pcr, 0x2600);
  468. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  469. WRT_REG_WORD(&reg->pcr, 0x2700);
  470. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  471. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  472. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  473. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  474. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  475. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  476. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  477. /* Reset the ISP. */
  478. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  479. }
  480. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  481. rval == QLA_SUCCESS; cnt--) {
  482. if (cnt)
  483. udelay(100);
  484. else
  485. rval = QLA_FUNCTION_TIMEOUT;
  486. }
  487. /* Pause RISC. */
  488. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  489. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  490. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  491. for (cnt = 30000;
  492. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  493. rval == QLA_SUCCESS; cnt--) {
  494. if (cnt)
  495. udelay(100);
  496. else
  497. rval = QLA_FUNCTION_TIMEOUT;
  498. }
  499. if (rval == QLA_SUCCESS) {
  500. /* Set memory configuration and timing. */
  501. if (IS_QLA2100(ha))
  502. WRT_REG_WORD(&reg->mctr, 0xf1);
  503. else
  504. WRT_REG_WORD(&reg->mctr, 0xf2);
  505. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  506. /* Release RISC. */
  507. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  508. }
  509. }
  510. if (rval == QLA_SUCCESS) {
  511. /* Get RISC SRAM. */
  512. risc_address = 0x1000;
  513. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  514. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  515. }
  516. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  517. cnt++, risc_address++) {
  518. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  519. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  520. for (timer = 6000000; timer != 0; timer--) {
  521. /* Check for pending interrupts. */
  522. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  523. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  524. set_bit(MBX_INTERRUPT,
  525. &ha->mbx_cmd_flags);
  526. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  527. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  528. WRT_REG_WORD(&reg->semaphore, 0);
  529. WRT_REG_WORD(&reg->hccr,
  530. HCCR_CLR_RISC_INT);
  531. RD_REG_WORD(&reg->hccr);
  532. break;
  533. }
  534. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  535. RD_REG_WORD(&reg->hccr);
  536. }
  537. udelay(5);
  538. }
  539. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  540. rval = mb0 & MBS_MASK;
  541. fw->risc_ram[cnt] = htons(mb2);
  542. } else {
  543. rval = QLA_FUNCTION_FAILED;
  544. }
  545. }
  546. if (rval == QLA_SUCCESS)
  547. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  548. if (rval != QLA_SUCCESS) {
  549. qla_printk(KERN_WARNING, ha,
  550. "Failed to dump firmware (%x)!!!\n", rval);
  551. ha->fw_dumped = 0;
  552. } else {
  553. qla_printk(KERN_INFO, ha,
  554. "Firmware dump saved to temp buffer (%ld/%p).\n",
  555. base_vha->host_no, ha->fw_dump);
  556. ha->fw_dumped = 1;
  557. }
  558. qla2100_fw_dump_failed:
  559. if (!hardware_locked)
  560. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  561. }
  562. void
  563. qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  564. {
  565. int rval;
  566. uint32_t cnt;
  567. uint32_t risc_address;
  568. struct qla_hw_data *ha = vha->hw;
  569. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  570. uint32_t __iomem *dmp_reg;
  571. uint32_t *iter_reg;
  572. uint16_t __iomem *mbx_reg;
  573. unsigned long flags;
  574. struct qla24xx_fw_dump *fw;
  575. uint32_t ext_mem_cnt;
  576. void *nxt;
  577. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  578. risc_address = ext_mem_cnt = 0;
  579. flags = 0;
  580. if (!hardware_locked)
  581. spin_lock_irqsave(&ha->hardware_lock, flags);
  582. if (!ha->fw_dump) {
  583. qla_printk(KERN_WARNING, ha,
  584. "No buffer available for dump!!!\n");
  585. goto qla24xx_fw_dump_failed;
  586. }
  587. if (ha->fw_dumped) {
  588. qla_printk(KERN_WARNING, ha,
  589. "Firmware has been previously dumped (%p) -- ignoring "
  590. "request...\n", ha->fw_dump);
  591. goto qla24xx_fw_dump_failed;
  592. }
  593. fw = &ha->fw_dump->isp.isp24;
  594. qla2xxx_prep_dump(ha, ha->fw_dump);
  595. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  596. /* Pause RISC. */
  597. rval = qla24xx_pause_risc(reg);
  598. if (rval != QLA_SUCCESS)
  599. goto qla24xx_fw_dump_failed_0;
  600. /* Host interface registers. */
  601. dmp_reg = &reg->flash_addr;
  602. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  603. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  604. /* Disable interrupts. */
  605. WRT_REG_DWORD(&reg->ictrl, 0);
  606. RD_REG_DWORD(&reg->ictrl);
  607. /* Shadow registers. */
  608. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  609. RD_REG_DWORD(&reg->iobase_addr);
  610. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  611. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  612. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  613. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  614. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  615. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  616. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  617. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  618. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  619. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  620. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  621. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  622. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  623. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  624. /* Mailbox registers. */
  625. mbx_reg = &reg->mailbox0;
  626. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  627. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  628. /* Transfer sequence registers. */
  629. iter_reg = fw->xseq_gp_reg;
  630. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  631. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  632. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  633. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  634. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  635. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  636. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  637. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  638. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  639. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  640. /* Receive sequence registers. */
  641. iter_reg = fw->rseq_gp_reg;
  642. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  643. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  644. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  645. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  646. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  647. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  648. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  649. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  650. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  651. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  652. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  653. /* Command DMA registers. */
  654. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  655. /* Queues. */
  656. iter_reg = fw->req0_dma_reg;
  657. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  658. dmp_reg = &reg->iobase_q;
  659. for (cnt = 0; cnt < 7; cnt++)
  660. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  661. iter_reg = fw->resp0_dma_reg;
  662. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  663. dmp_reg = &reg->iobase_q;
  664. for (cnt = 0; cnt < 7; cnt++)
  665. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  666. iter_reg = fw->req1_dma_reg;
  667. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  668. dmp_reg = &reg->iobase_q;
  669. for (cnt = 0; cnt < 7; cnt++)
  670. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  671. /* Transmit DMA registers. */
  672. iter_reg = fw->xmt0_dma_reg;
  673. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  674. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  675. iter_reg = fw->xmt1_dma_reg;
  676. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  677. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  678. iter_reg = fw->xmt2_dma_reg;
  679. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  680. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  681. iter_reg = fw->xmt3_dma_reg;
  682. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  683. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  684. iter_reg = fw->xmt4_dma_reg;
  685. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  686. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  687. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  688. /* Receive DMA registers. */
  689. iter_reg = fw->rcvt0_data_dma_reg;
  690. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  691. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  692. iter_reg = fw->rcvt1_data_dma_reg;
  693. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  694. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  695. /* RISC registers. */
  696. iter_reg = fw->risc_gp_reg;
  697. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  698. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  699. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  700. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  701. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  702. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  703. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  704. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  705. /* Local memory controller registers. */
  706. iter_reg = fw->lmc_reg;
  707. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  708. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  709. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  710. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  711. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  712. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  713. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  714. /* Fibre Protocol Module registers. */
  715. iter_reg = fw->fpm_hdw_reg;
  716. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  717. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  718. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  719. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  720. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  721. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  722. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  723. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  724. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  725. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  726. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  727. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  728. /* Frame Buffer registers. */
  729. iter_reg = fw->fb_hdw_reg;
  730. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  731. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  732. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  733. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  734. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  735. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  736. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  737. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  738. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  739. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  740. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  741. rval = qla24xx_soft_reset(ha);
  742. if (rval != QLA_SUCCESS)
  743. goto qla24xx_fw_dump_failed_0;
  744. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  745. &nxt);
  746. if (rval != QLA_SUCCESS)
  747. goto qla24xx_fw_dump_failed_0;
  748. nxt = qla2xxx_copy_queues(ha, nxt);
  749. if (ha->eft)
  750. memcpy(nxt, ha->eft, ntohl(ha->fw_dump->eft_size));
  751. qla24xx_fw_dump_failed_0:
  752. if (rval != QLA_SUCCESS) {
  753. qla_printk(KERN_WARNING, ha,
  754. "Failed to dump firmware (%x)!!!\n", rval);
  755. ha->fw_dumped = 0;
  756. } else {
  757. qla_printk(KERN_INFO, ha,
  758. "Firmware dump saved to temp buffer (%ld/%p).\n",
  759. base_vha->host_no, ha->fw_dump);
  760. ha->fw_dumped = 1;
  761. }
  762. qla24xx_fw_dump_failed:
  763. if (!hardware_locked)
  764. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  765. }
  766. void
  767. qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  768. {
  769. int rval;
  770. uint32_t cnt;
  771. uint32_t risc_address;
  772. struct qla_hw_data *ha = vha->hw;
  773. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  774. struct device_reg_25xxmq __iomem *reg25;
  775. uint32_t __iomem *dmp_reg;
  776. uint32_t *iter_reg;
  777. uint16_t __iomem *mbx_reg;
  778. unsigned long flags;
  779. struct qla25xx_fw_dump *fw;
  780. uint32_t ext_mem_cnt;
  781. void *nxt;
  782. struct qla2xxx_fce_chain *fcec;
  783. struct qla2xxx_mq_chain *mq = NULL;
  784. uint32_t qreg_size;
  785. uint8_t req_cnt, rsp_cnt, que_cnt;
  786. uint32_t que_idx;
  787. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  788. risc_address = ext_mem_cnt = 0;
  789. flags = 0;
  790. if (!hardware_locked)
  791. spin_lock_irqsave(&ha->hardware_lock, flags);
  792. if (!ha->fw_dump) {
  793. qla_printk(KERN_WARNING, ha,
  794. "No buffer available for dump!!!\n");
  795. goto qla25xx_fw_dump_failed;
  796. }
  797. if (ha->fw_dumped) {
  798. qla_printk(KERN_WARNING, ha,
  799. "Firmware has been previously dumped (%p) -- ignoring "
  800. "request...\n", ha->fw_dump);
  801. goto qla25xx_fw_dump_failed;
  802. }
  803. fw = &ha->fw_dump->isp.isp25;
  804. qla2xxx_prep_dump(ha, ha->fw_dump);
  805. ha->fw_dump->version = __constant_htonl(2);
  806. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  807. /* Pause RISC. */
  808. rval = qla24xx_pause_risc(reg);
  809. if (rval != QLA_SUCCESS)
  810. goto qla25xx_fw_dump_failed_0;
  811. /* Host/Risc registers. */
  812. iter_reg = fw->host_risc_reg;
  813. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  814. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  815. /* PCIe registers. */
  816. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  817. RD_REG_DWORD(&reg->iobase_addr);
  818. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  819. dmp_reg = &reg->iobase_c4;
  820. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  821. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  822. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  823. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  824. /* Multi queue registers */
  825. if (ha->mqenable) {
  826. qreg_size = sizeof(struct qla2xxx_mq_chain);
  827. mq = kzalloc(qreg_size, GFP_KERNEL);
  828. if (!mq)
  829. goto qla25xx_fw_dump_failed_0;
  830. req_cnt = find_first_zero_bit(ha->req_qid_map, ha->max_queues);
  831. rsp_cnt = find_first_zero_bit(ha->rsp_qid_map, ha->max_queues);
  832. que_cnt = req_cnt > rsp_cnt ? req_cnt : rsp_cnt;
  833. mq->count = htonl(que_cnt);
  834. mq->chain_size = htonl(qreg_size);
  835. mq->type = __constant_htonl(DUMP_CHAIN_MQ);
  836. for (cnt = 0; cnt < que_cnt; cnt++) {
  837. reg25 = (struct device_reg_25xxmq *) ((void *)
  838. ha->mqiobase + cnt * QLA_QUE_PAGE);
  839. que_idx = cnt * 4;
  840. mq->qregs[que_idx] = htonl(reg25->req_q_in);
  841. mq->qregs[que_idx+1] = htonl(reg25->req_q_out);
  842. mq->qregs[que_idx+2] = htonl(reg25->rsp_q_in);
  843. mq->qregs[que_idx+3] = htonl(reg25->rsp_q_out);
  844. }
  845. }
  846. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  847. RD_REG_DWORD(&reg->iobase_window);
  848. /* Host interface registers. */
  849. dmp_reg = &reg->flash_addr;
  850. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  851. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  852. /* Disable interrupts. */
  853. WRT_REG_DWORD(&reg->ictrl, 0);
  854. RD_REG_DWORD(&reg->ictrl);
  855. /* Shadow registers. */
  856. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  857. RD_REG_DWORD(&reg->iobase_addr);
  858. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  859. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  860. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  861. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  862. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  863. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  864. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  865. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  866. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  867. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  868. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  869. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  870. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  871. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  872. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  873. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  874. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  875. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  876. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  877. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  878. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  879. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  880. /* RISC I/O register. */
  881. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  882. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  883. /* Mailbox registers. */
  884. mbx_reg = &reg->mailbox0;
  885. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  886. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  887. /* Transfer sequence registers. */
  888. iter_reg = fw->xseq_gp_reg;
  889. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  890. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  891. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  892. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  893. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  894. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  895. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  896. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  897. iter_reg = fw->xseq_0_reg;
  898. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  899. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  900. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  901. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  902. /* Receive sequence registers. */
  903. iter_reg = fw->rseq_gp_reg;
  904. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  905. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  906. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  907. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  908. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  909. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  910. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  911. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  912. iter_reg = fw->rseq_0_reg;
  913. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  914. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  915. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  916. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  917. /* Auxiliary sequence registers. */
  918. iter_reg = fw->aseq_gp_reg;
  919. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  920. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  921. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  922. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  923. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  924. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  925. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  926. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  927. iter_reg = fw->aseq_0_reg;
  928. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  929. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  930. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  931. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  932. /* Command DMA registers. */
  933. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  934. /* Queues. */
  935. iter_reg = fw->req0_dma_reg;
  936. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  937. dmp_reg = &reg->iobase_q;
  938. for (cnt = 0; cnt < 7; cnt++)
  939. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  940. iter_reg = fw->resp0_dma_reg;
  941. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  942. dmp_reg = &reg->iobase_q;
  943. for (cnt = 0; cnt < 7; cnt++)
  944. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  945. iter_reg = fw->req1_dma_reg;
  946. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  947. dmp_reg = &reg->iobase_q;
  948. for (cnt = 0; cnt < 7; cnt++)
  949. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  950. /* Transmit DMA registers. */
  951. iter_reg = fw->xmt0_dma_reg;
  952. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  953. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  954. iter_reg = fw->xmt1_dma_reg;
  955. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  956. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  957. iter_reg = fw->xmt2_dma_reg;
  958. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  959. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  960. iter_reg = fw->xmt3_dma_reg;
  961. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  962. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  963. iter_reg = fw->xmt4_dma_reg;
  964. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  965. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  966. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  967. /* Receive DMA registers. */
  968. iter_reg = fw->rcvt0_data_dma_reg;
  969. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  970. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  971. iter_reg = fw->rcvt1_data_dma_reg;
  972. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  973. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  974. /* RISC registers. */
  975. iter_reg = fw->risc_gp_reg;
  976. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  977. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  978. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  979. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  980. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  981. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  982. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  983. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  984. /* Local memory controller registers. */
  985. iter_reg = fw->lmc_reg;
  986. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  987. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  988. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  989. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  990. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  991. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  992. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  993. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  994. /* Fibre Protocol Module registers. */
  995. iter_reg = fw->fpm_hdw_reg;
  996. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  997. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  998. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  999. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1000. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1001. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1002. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1003. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1004. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1005. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1006. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1007. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1008. /* Frame Buffer registers. */
  1009. iter_reg = fw->fb_hdw_reg;
  1010. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1011. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1012. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1013. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1014. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1015. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1016. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1017. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1018. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1019. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1020. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1021. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1022. rval = qla24xx_soft_reset(ha);
  1023. if (rval != QLA_SUCCESS)
  1024. goto qla25xx_fw_dump_failed_0;
  1025. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1026. &nxt);
  1027. if (rval != QLA_SUCCESS)
  1028. goto qla25xx_fw_dump_failed_0;
  1029. /* Fibre Channel Trace Buffer. */
  1030. nxt = qla2xxx_copy_queues(ha, nxt);
  1031. if (ha->eft)
  1032. memcpy(nxt, ha->eft, ntohl(ha->fw_dump->eft_size));
  1033. /* Fibre Channel Event Buffer. */
  1034. if (!ha->fce)
  1035. goto qla25xx_fw_dump_failed_0;
  1036. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1037. if (ha->mqenable) {
  1038. nxt = nxt + ntohl(ha->fw_dump->eft_size);
  1039. memcpy(nxt, mq, qreg_size);
  1040. kfree(mq);
  1041. fcec = nxt + qreg_size;
  1042. } else {
  1043. fcec = nxt + ntohl(ha->fw_dump->eft_size);
  1044. }
  1045. fcec->type = __constant_htonl(DUMP_CHAIN_FCE | DUMP_CHAIN_LAST);
  1046. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  1047. fce_calc_size(ha->fce_bufs));
  1048. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  1049. fcec->addr_l = htonl(LSD(ha->fce_dma));
  1050. fcec->addr_h = htonl(MSD(ha->fce_dma));
  1051. iter_reg = fcec->eregs;
  1052. for (cnt = 0; cnt < 8; cnt++)
  1053. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  1054. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  1055. qla25xx_fw_dump_failed_0:
  1056. if (rval != QLA_SUCCESS) {
  1057. qla_printk(KERN_WARNING, ha,
  1058. "Failed to dump firmware (%x)!!!\n", rval);
  1059. ha->fw_dumped = 0;
  1060. } else {
  1061. qla_printk(KERN_INFO, ha,
  1062. "Firmware dump saved to temp buffer (%ld/%p).\n",
  1063. base_vha->host_no, ha->fw_dump);
  1064. ha->fw_dumped = 1;
  1065. }
  1066. qla25xx_fw_dump_failed:
  1067. if (!hardware_locked)
  1068. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1069. }
  1070. /****************************************************************************/
  1071. /* Driver Debug Functions. */
  1072. /****************************************************************************/
  1073. void
  1074. qla2x00_dump_regs(scsi_qla_host_t *vha)
  1075. {
  1076. int i;
  1077. struct qla_hw_data *ha = vha->hw;
  1078. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  1079. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  1080. uint16_t __iomem *mbx_reg;
  1081. mbx_reg = IS_FWI2_CAPABLE(ha) ? &reg24->mailbox0:
  1082. MAILBOX_REG(ha, reg, 0);
  1083. printk("Mailbox registers:\n");
  1084. for (i = 0; i < 6; i++)
  1085. printk("scsi(%ld): mbox %d 0x%04x \n", vha->host_no, i,
  1086. RD_REG_WORD(mbx_reg++));
  1087. }
  1088. void
  1089. qla2x00_dump_buffer(uint8_t * b, uint32_t size)
  1090. {
  1091. uint32_t cnt;
  1092. uint8_t c;
  1093. printk(" 0 1 2 3 4 5 6 7 8 9 "
  1094. "Ah Bh Ch Dh Eh Fh\n");
  1095. printk("----------------------------------------"
  1096. "----------------------\n");
  1097. for (cnt = 0; cnt < size;) {
  1098. c = *b++;
  1099. printk("%02x",(uint32_t) c);
  1100. cnt++;
  1101. if (!(cnt % 16))
  1102. printk("\n");
  1103. else
  1104. printk(" ");
  1105. }
  1106. if (cnt % 16)
  1107. printk("\n");
  1108. }