quirks.c 77 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. *
  13. * The bridge optimization stuff has been removed. If you really
  14. * have a silly BIOS which is unable to set your host bridge right,
  15. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  16. */
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/delay.h>
  22. #include <linux/acpi.h>
  23. #include <linux/kallsyms.h>
  24. #include <linux/dmi.h>
  25. #include "pci.h"
  26. int isa_dma_bridge_buggy;
  27. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  28. int pci_pci_problems;
  29. EXPORT_SYMBOL(pci_pci_problems);
  30. int pcie_mch_quirk;
  31. EXPORT_SYMBOL(pcie_mch_quirk);
  32. #ifdef CONFIG_PCI_QUIRKS
  33. /* The Mellanox Tavor device gives false positive parity errors
  34. * Mark this device with a broken_parity_status, to allow
  35. * PCI scanning code to "skip" this now blacklisted device.
  36. */
  37. static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
  38. {
  39. dev->broken_parity_status = 1; /* This device gives false positives */
  40. }
  41. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
  42. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
  43. /* Deal with broken BIOS'es that neglect to enable passive release,
  44. which can cause problems in combination with the 82441FX/PPro MTRRs */
  45. static void quirk_passive_release(struct pci_dev *dev)
  46. {
  47. struct pci_dev *d = NULL;
  48. unsigned char dlc;
  49. /* We have to make sure a particular bit is set in the PIIX3
  50. ISA bridge, so we have to go out and find it. */
  51. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  52. pci_read_config_byte(d, 0x82, &dlc);
  53. if (!(dlc & 1<<1)) {
  54. dev_err(&d->dev, "PIIX3: Enabling Passive Release\n");
  55. dlc |= 1<<1;
  56. pci_write_config_byte(d, 0x82, dlc);
  57. }
  58. }
  59. }
  60. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  61. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  62. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  63. but VIA don't answer queries. If you happen to have good contacts at VIA
  64. ask them for me please -- Alan
  65. This appears to be BIOS not version dependent. So presumably there is a
  66. chipset level fix */
  67. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  68. {
  69. if (!isa_dma_bridge_buggy) {
  70. isa_dma_bridge_buggy=1;
  71. dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  72. }
  73. }
  74. /*
  75. * Its not totally clear which chipsets are the problematic ones
  76. * We know 82C586 and 82C596 variants are affected.
  77. */
  78. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  79. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  80. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  81. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  82. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  83. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  84. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  85. /*
  86. * Chipsets where PCI->PCI transfers vanish or hang
  87. */
  88. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  89. {
  90. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  91. dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
  92. pci_pci_problems |= PCIPCI_FAIL;
  93. }
  94. }
  95. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  96. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  97. static void __devinit quirk_nopciamd(struct pci_dev *dev)
  98. {
  99. u8 rev;
  100. pci_read_config_byte(dev, 0x08, &rev);
  101. if (rev == 0x13) {
  102. /* Erratum 24 */
  103. dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  104. pci_pci_problems |= PCIAGP_FAIL;
  105. }
  106. }
  107. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  108. /*
  109. * Triton requires workarounds to be used by the drivers
  110. */
  111. static void __devinit quirk_triton(struct pci_dev *dev)
  112. {
  113. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  114. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  115. pci_pci_problems |= PCIPCI_TRITON;
  116. }
  117. }
  118. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  119. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  120. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  121. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  122. /*
  123. * VIA Apollo KT133 needs PCI latency patch
  124. * Made according to a windows driver based patch by George E. Breese
  125. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  126. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  127. * the info on which Mr Breese based his work.
  128. *
  129. * Updated based on further information from the site and also on
  130. * information provided by VIA
  131. */
  132. static void quirk_vialatency(struct pci_dev *dev)
  133. {
  134. struct pci_dev *p;
  135. u8 busarb;
  136. /* Ok we have a potential problem chipset here. Now see if we have
  137. a buggy southbridge */
  138. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  139. if (p!=NULL) {
  140. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  141. /* Check for buggy part revisions */
  142. if (p->revision < 0x40 || p->revision > 0x42)
  143. goto exit;
  144. } else {
  145. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  146. if (p==NULL) /* No problem parts */
  147. goto exit;
  148. /* Check for buggy part revisions */
  149. if (p->revision < 0x10 || p->revision > 0x12)
  150. goto exit;
  151. }
  152. /*
  153. * Ok we have the problem. Now set the PCI master grant to
  154. * occur every master grant. The apparent bug is that under high
  155. * PCI load (quite common in Linux of course) you can get data
  156. * loss when the CPU is held off the bus for 3 bus master requests
  157. * This happens to include the IDE controllers....
  158. *
  159. * VIA only apply this fix when an SB Live! is present but under
  160. * both Linux and Windows this isnt enough, and we have seen
  161. * corruption without SB Live! but with things like 3 UDMA IDE
  162. * controllers. So we ignore that bit of the VIA recommendation..
  163. */
  164. pci_read_config_byte(dev, 0x76, &busarb);
  165. /* Set bit 4 and bi 5 of byte 76 to 0x01
  166. "Master priority rotation on every PCI master grant */
  167. busarb &= ~(1<<5);
  168. busarb |= (1<<4);
  169. pci_write_config_byte(dev, 0x76, busarb);
  170. dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
  171. exit:
  172. pci_dev_put(p);
  173. }
  174. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  175. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  176. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  177. /* Must restore this on a resume from RAM */
  178. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  179. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  180. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  181. /*
  182. * VIA Apollo VP3 needs ETBF on BT848/878
  183. */
  184. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  185. {
  186. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  187. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  188. pci_pci_problems |= PCIPCI_VIAETBF;
  189. }
  190. }
  191. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  192. static void __devinit quirk_vsfx(struct pci_dev *dev)
  193. {
  194. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  195. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  196. pci_pci_problems |= PCIPCI_VSFX;
  197. }
  198. }
  199. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  200. /*
  201. * Ali Magik requires workarounds to be used by the drivers
  202. * that DMA to AGP space. Latency must be set to 0xA and triton
  203. * workaround applied too
  204. * [Info kindly provided by ALi]
  205. */
  206. static void __init quirk_alimagik(struct pci_dev *dev)
  207. {
  208. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  209. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  210. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  211. }
  212. }
  213. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  214. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  215. /*
  216. * Natoma has some interesting boundary conditions with Zoran stuff
  217. * at least
  218. */
  219. static void __devinit quirk_natoma(struct pci_dev *dev)
  220. {
  221. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  222. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  223. pci_pci_problems |= PCIPCI_NATOMA;
  224. }
  225. }
  226. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  227. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  228. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  229. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  230. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  231. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  232. /*
  233. * This chip can cause PCI parity errors if config register 0xA0 is read
  234. * while DMAs are occurring.
  235. */
  236. static void __devinit quirk_citrine(struct pci_dev *dev)
  237. {
  238. dev->cfg_size = 0xA0;
  239. }
  240. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  241. /*
  242. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  243. * If it's needed, re-allocate the region.
  244. */
  245. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  246. {
  247. struct resource *r = &dev->resource[0];
  248. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  249. r->start = 0;
  250. r->end = 0x3ffffff;
  251. }
  252. }
  253. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  254. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  255. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
  256. unsigned size, int nr, const char *name)
  257. {
  258. region &= ~(size-1);
  259. if (region) {
  260. struct pci_bus_region bus_region;
  261. struct resource *res = dev->resource + nr;
  262. res->name = pci_name(dev);
  263. res->start = region;
  264. res->end = region + size - 1;
  265. res->flags = IORESOURCE_IO;
  266. /* Convert from PCI bus to resource space. */
  267. bus_region.start = res->start;
  268. bus_region.end = res->end;
  269. pcibios_bus_to_resource(dev, res, &bus_region);
  270. pci_claim_resource(dev, nr);
  271. dev_info(&dev->dev, "quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name);
  272. }
  273. }
  274. /*
  275. * ATI Northbridge setups MCE the processor if you even
  276. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  277. */
  278. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  279. {
  280. dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  281. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  282. request_region(0x3b0, 0x0C, "RadeonIGP");
  283. request_region(0x3d3, 0x01, "RadeonIGP");
  284. }
  285. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  286. /*
  287. * Let's make the southbridge information explicit instead
  288. * of having to worry about people probing the ACPI areas,
  289. * for example.. (Yes, it happens, and if you read the wrong
  290. * ACPI register it will put the machine to sleep with no
  291. * way of waking it up again. Bummer).
  292. *
  293. * ALI M7101: Two IO regions pointed to by words at
  294. * 0xE0 (64 bytes of ACPI registers)
  295. * 0xE2 (32 bytes of SMB registers)
  296. */
  297. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  298. {
  299. u16 region;
  300. pci_read_config_word(dev, 0xE0, &region);
  301. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  302. pci_read_config_word(dev, 0xE2, &region);
  303. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  304. }
  305. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  306. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  307. {
  308. u32 devres;
  309. u32 mask, size, base;
  310. pci_read_config_dword(dev, port, &devres);
  311. if ((devres & enable) != enable)
  312. return;
  313. mask = (devres >> 16) & 15;
  314. base = devres & 0xffff;
  315. size = 16;
  316. for (;;) {
  317. unsigned bit = size >> 1;
  318. if ((bit & mask) == bit)
  319. break;
  320. size = bit;
  321. }
  322. /*
  323. * For now we only print it out. Eventually we'll want to
  324. * reserve it (at least if it's in the 0x1000+ range), but
  325. * let's get enough confirmation reports first.
  326. */
  327. base &= -size;
  328. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
  329. }
  330. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  331. {
  332. u32 devres;
  333. u32 mask, size, base;
  334. pci_read_config_dword(dev, port, &devres);
  335. if ((devres & enable) != enable)
  336. return;
  337. base = devres & 0xffff0000;
  338. mask = (devres & 0x3f) << 16;
  339. size = 128 << 16;
  340. for (;;) {
  341. unsigned bit = size >> 1;
  342. if ((bit & mask) == bit)
  343. break;
  344. size = bit;
  345. }
  346. /*
  347. * For now we only print it out. Eventually we'll want to
  348. * reserve it, but let's get enough confirmation reports first.
  349. */
  350. base &= -size;
  351. dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  352. }
  353. /*
  354. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  355. * 0x40 (64 bytes of ACPI registers)
  356. * 0x90 (16 bytes of SMB registers)
  357. * and a few strange programmable PIIX4 device resources.
  358. */
  359. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  360. {
  361. u32 region, res_a;
  362. pci_read_config_dword(dev, 0x40, &region);
  363. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  364. pci_read_config_dword(dev, 0x90, &region);
  365. quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  366. /* Device resource A has enables for some of the other ones */
  367. pci_read_config_dword(dev, 0x5c, &res_a);
  368. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  369. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  370. /* Device resource D is just bitfields for static resources */
  371. /* Device 12 enabled? */
  372. if (res_a & (1 << 29)) {
  373. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  374. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  375. }
  376. /* Device 13 enabled? */
  377. if (res_a & (1 << 30)) {
  378. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  379. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  380. }
  381. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  382. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  383. }
  384. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  385. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  386. /*
  387. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  388. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  389. * 0x58 (64 bytes of GPIO I/O space)
  390. */
  391. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  392. {
  393. u32 region;
  394. pci_read_config_dword(dev, 0x40, &region);
  395. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
  396. pci_read_config_dword(dev, 0x58, &region);
  397. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
  398. }
  399. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  400. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  401. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  402. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  403. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  404. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  405. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  406. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  407. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  408. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  409. static void __devinit quirk_ich6_lpc_acpi(struct pci_dev *dev)
  410. {
  411. u32 region;
  412. pci_read_config_dword(dev, 0x40, &region);
  413. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
  414. pci_read_config_dword(dev, 0x48, &region);
  415. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
  416. }
  417. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc_acpi);
  418. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc_acpi);
  419. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich6_lpc_acpi);
  420. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich6_lpc_acpi);
  421. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich6_lpc_acpi);
  422. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich6_lpc_acpi);
  423. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich6_lpc_acpi);
  424. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich6_lpc_acpi);
  425. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich6_lpc_acpi);
  426. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich6_lpc_acpi);
  427. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich6_lpc_acpi);
  428. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich6_lpc_acpi);
  429. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich6_lpc_acpi);
  430. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich6_lpc_acpi);
  431. /*
  432. * VIA ACPI: One IO region pointed to by longword at
  433. * 0x48 or 0x20 (256 bytes of ACPI registers)
  434. */
  435. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  436. {
  437. u32 region;
  438. if (dev->revision & 0x10) {
  439. pci_read_config_dword(dev, 0x48, &region);
  440. region &= PCI_BASE_ADDRESS_IO_MASK;
  441. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
  442. }
  443. }
  444. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  445. /*
  446. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  447. * 0x48 (256 bytes of ACPI registers)
  448. * 0x70 (128 bytes of hardware monitoring register)
  449. * 0x90 (16 bytes of SMB registers)
  450. */
  451. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  452. {
  453. u16 hm;
  454. u32 smb;
  455. quirk_vt82c586_acpi(dev);
  456. pci_read_config_word(dev, 0x70, &hm);
  457. hm &= PCI_BASE_ADDRESS_IO_MASK;
  458. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
  459. pci_read_config_dword(dev, 0x90, &smb);
  460. smb &= PCI_BASE_ADDRESS_IO_MASK;
  461. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
  462. }
  463. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  464. /*
  465. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  466. * 0x88 (128 bytes of power management registers)
  467. * 0xd0 (16 bytes of SMB registers)
  468. */
  469. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  470. {
  471. u16 pm, smb;
  472. pci_read_config_word(dev, 0x88, &pm);
  473. pm &= PCI_BASE_ADDRESS_IO_MASK;
  474. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  475. pci_read_config_word(dev, 0xd0, &smb);
  476. smb &= PCI_BASE_ADDRESS_IO_MASK;
  477. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
  478. }
  479. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  480. #ifdef CONFIG_X86_IO_APIC
  481. #include <asm/io_apic.h>
  482. /*
  483. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  484. * devices to the external APIC.
  485. *
  486. * TODO: When we have device-specific interrupt routers,
  487. * this code will go away from quirks.
  488. */
  489. static void quirk_via_ioapic(struct pci_dev *dev)
  490. {
  491. u8 tmp;
  492. if (nr_ioapics < 1)
  493. tmp = 0; /* nothing routed to external APIC */
  494. else
  495. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  496. dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
  497. tmp == 0 ? "Disa" : "Ena");
  498. /* Offset 0x58: External APIC IRQ output control */
  499. pci_write_config_byte (dev, 0x58, tmp);
  500. }
  501. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  502. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  503. /*
  504. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  505. * This leads to doubled level interrupt rates.
  506. * Set this bit to get rid of cycle wastage.
  507. * Otherwise uncritical.
  508. */
  509. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  510. {
  511. u8 misc_control2;
  512. #define BYPASS_APIC_DEASSERT 8
  513. pci_read_config_byte(dev, 0x5B, &misc_control2);
  514. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  515. dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  516. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  517. }
  518. }
  519. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  520. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  521. /*
  522. * The AMD io apic can hang the box when an apic irq is masked.
  523. * We check all revs >= B0 (yet not in the pre production!) as the bug
  524. * is currently marked NoFix
  525. *
  526. * We have multiple reports of hangs with this chipset that went away with
  527. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  528. * of course. However the advice is demonstrably good even if so..
  529. */
  530. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  531. {
  532. if (dev->revision >= 0x02) {
  533. dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  534. dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
  535. }
  536. }
  537. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  538. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  539. {
  540. if (dev->devfn == 0 && dev->bus->number == 0)
  541. sis_apic_bug = 1;
  542. }
  543. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
  544. #endif /* CONFIG_X86_IO_APIC */
  545. /*
  546. * Some settings of MMRBC can lead to data corruption so block changes.
  547. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  548. */
  549. static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
  550. {
  551. if (dev->subordinate && dev->revision <= 0x12) {
  552. dev_info(&dev->dev, "AMD8131 rev %x detected; "
  553. "disabling PCI-X MMRBC\n", dev->revision);
  554. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  555. }
  556. }
  557. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  558. /*
  559. * FIXME: it is questionable that quirk_via_acpi
  560. * is needed. It shows up as an ISA bridge, and does not
  561. * support the PCI_INTERRUPT_LINE register at all. Therefore
  562. * it seems like setting the pci_dev's 'irq' to the
  563. * value of the ACPI SCI interrupt is only done for convenience.
  564. * -jgarzik
  565. */
  566. static void __devinit quirk_via_acpi(struct pci_dev *d)
  567. {
  568. /*
  569. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  570. */
  571. u8 irq;
  572. pci_read_config_byte(d, 0x42, &irq);
  573. irq &= 0xf;
  574. if (irq && (irq != 2))
  575. d->irq = irq;
  576. }
  577. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  578. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  579. /*
  580. * VIA bridges which have VLink
  581. */
  582. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  583. static void quirk_via_bridge(struct pci_dev *dev)
  584. {
  585. /* See what bridge we have and find the device ranges */
  586. switch (dev->device) {
  587. case PCI_DEVICE_ID_VIA_82C686:
  588. /* The VT82C686 is special, it attaches to PCI and can have
  589. any device number. All its subdevices are functions of
  590. that single device. */
  591. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  592. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  593. break;
  594. case PCI_DEVICE_ID_VIA_8237:
  595. case PCI_DEVICE_ID_VIA_8237A:
  596. via_vlink_dev_lo = 15;
  597. break;
  598. case PCI_DEVICE_ID_VIA_8235:
  599. via_vlink_dev_lo = 16;
  600. break;
  601. case PCI_DEVICE_ID_VIA_8231:
  602. case PCI_DEVICE_ID_VIA_8233_0:
  603. case PCI_DEVICE_ID_VIA_8233A:
  604. case PCI_DEVICE_ID_VIA_8233C_0:
  605. via_vlink_dev_lo = 17;
  606. break;
  607. }
  608. }
  609. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  610. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  611. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  612. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  613. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  614. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  615. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  616. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  617. /**
  618. * quirk_via_vlink - VIA VLink IRQ number update
  619. * @dev: PCI device
  620. *
  621. * If the device we are dealing with is on a PIC IRQ we need to
  622. * ensure that the IRQ line register which usually is not relevant
  623. * for PCI cards, is actually written so that interrupts get sent
  624. * to the right place.
  625. * We only do this on systems where a VIA south bridge was detected,
  626. * and only for VIA devices on the motherboard (see quirk_via_bridge
  627. * above).
  628. */
  629. static void quirk_via_vlink(struct pci_dev *dev)
  630. {
  631. u8 irq, new_irq;
  632. /* Check if we have VLink at all */
  633. if (via_vlink_dev_lo == -1)
  634. return;
  635. new_irq = dev->irq;
  636. /* Don't quirk interrupts outside the legacy IRQ range */
  637. if (!new_irq || new_irq > 15)
  638. return;
  639. /* Internal device ? */
  640. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  641. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  642. return;
  643. /* This is an internal VLink device on a PIC interrupt. The BIOS
  644. ought to have set this but may not have, so we redo it */
  645. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  646. if (new_irq != irq) {
  647. dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
  648. irq, new_irq);
  649. udelay(15); /* unknown if delay really needed */
  650. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  651. }
  652. }
  653. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  654. /*
  655. * VIA VT82C598 has its device ID settable and many BIOSes
  656. * set it to the ID of VT82C597 for backward compatibility.
  657. * We need to switch it off to be able to recognize the real
  658. * type of the chip.
  659. */
  660. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  661. {
  662. pci_write_config_byte(dev, 0xfc, 0);
  663. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  664. }
  665. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  666. /*
  667. * CardBus controllers have a legacy base address that enables them
  668. * to respond as i82365 pcmcia controllers. We don't want them to
  669. * do this even if the Linux CardBus driver is not loaded, because
  670. * the Linux i82365 driver does not (and should not) handle CardBus.
  671. */
  672. static void quirk_cardbus_legacy(struct pci_dev *dev)
  673. {
  674. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  675. return;
  676. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  677. }
  678. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  679. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  680. /*
  681. * Following the PCI ordering rules is optional on the AMD762. I'm not
  682. * sure what the designers were smoking but let's not inhale...
  683. *
  684. * To be fair to AMD, it follows the spec by default, its BIOS people
  685. * who turn it off!
  686. */
  687. static void quirk_amd_ordering(struct pci_dev *dev)
  688. {
  689. u32 pcic;
  690. pci_read_config_dword(dev, 0x4C, &pcic);
  691. if ((pcic&6)!=6) {
  692. pcic |= 6;
  693. dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  694. pci_write_config_dword(dev, 0x4C, pcic);
  695. pci_read_config_dword(dev, 0x84, &pcic);
  696. pcic |= (1<<23); /* Required in this mode */
  697. pci_write_config_dword(dev, 0x84, pcic);
  698. }
  699. }
  700. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  701. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  702. /*
  703. * DreamWorks provided workaround for Dunord I-3000 problem
  704. *
  705. * This card decodes and responds to addresses not apparently
  706. * assigned to it. We force a larger allocation to ensure that
  707. * nothing gets put too close to it.
  708. */
  709. static void __devinit quirk_dunord ( struct pci_dev * dev )
  710. {
  711. struct resource *r = &dev->resource [1];
  712. r->start = 0;
  713. r->end = 0xffffff;
  714. }
  715. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  716. /*
  717. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  718. * is subtractive decoding (transparent), and does indicate this
  719. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  720. * instead of 0x01.
  721. */
  722. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  723. {
  724. dev->transparent = 1;
  725. }
  726. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  727. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  728. /*
  729. * Common misconfiguration of the MediaGX/Geode PCI master that will
  730. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  731. * datasheets found at http://www.national.com/ds/GX for info on what
  732. * these bits do. <christer@weinigel.se>
  733. */
  734. static void quirk_mediagx_master(struct pci_dev *dev)
  735. {
  736. u8 reg;
  737. pci_read_config_byte(dev, 0x41, &reg);
  738. if (reg & 2) {
  739. reg &= ~2;
  740. dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  741. pci_write_config_byte(dev, 0x41, reg);
  742. }
  743. }
  744. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  745. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  746. /*
  747. * Ensure C0 rev restreaming is off. This is normally done by
  748. * the BIOS but in the odd case it is not the results are corruption
  749. * hence the presence of a Linux check
  750. */
  751. static void quirk_disable_pxb(struct pci_dev *pdev)
  752. {
  753. u16 config;
  754. if (pdev->revision != 0x04) /* Only C0 requires this */
  755. return;
  756. pci_read_config_word(pdev, 0x40, &config);
  757. if (config & (1<<6)) {
  758. config &= ~(1<<6);
  759. pci_write_config_word(pdev, 0x40, config);
  760. dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
  761. }
  762. }
  763. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  764. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  765. static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
  766. {
  767. /* set sb600/sb700/sb800 sata to ahci mode */
  768. u8 tmp;
  769. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  770. if (tmp == 0x01) {
  771. pci_read_config_byte(pdev, 0x40, &tmp);
  772. pci_write_config_byte(pdev, 0x40, tmp|1);
  773. pci_write_config_byte(pdev, 0x9, 1);
  774. pci_write_config_byte(pdev, 0xa, 6);
  775. pci_write_config_byte(pdev, 0x40, tmp);
  776. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  777. dev_info(&pdev->dev, "set SATA to AHCI mode\n");
  778. }
  779. }
  780. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  781. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  782. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  783. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  784. /*
  785. * Serverworks CSB5 IDE does not fully support native mode
  786. */
  787. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  788. {
  789. u8 prog;
  790. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  791. if (prog & 5) {
  792. prog &= ~5;
  793. pdev->class &= ~5;
  794. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  795. /* PCI layer will sort out resources */
  796. }
  797. }
  798. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  799. /*
  800. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  801. */
  802. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  803. {
  804. u8 prog;
  805. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  806. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  807. dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
  808. prog &= ~5;
  809. pdev->class &= ~5;
  810. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  811. }
  812. }
  813. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  814. /*
  815. * Some ATA devices break if put into D3
  816. */
  817. static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
  818. {
  819. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  820. if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE)
  821. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  822. }
  823. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, quirk_no_ata_d3);
  824. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, quirk_no_ata_d3);
  825. /* This was originally an Alpha specific thing, but it really fits here.
  826. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  827. */
  828. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  829. {
  830. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  831. }
  832. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  833. /*
  834. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  835. * is not activated. The myth is that Asus said that they do not want the
  836. * users to be irritated by just another PCI Device in the Win98 device
  837. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  838. * package 2.7.0 for details)
  839. *
  840. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  841. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  842. * becomes necessary to do this tweak in two steps -- the chosen trigger
  843. * is either the Host bridge (preferred) or on-board VGA controller.
  844. *
  845. * Note that we used to unhide the SMBus that way on Toshiba laptops
  846. * (Satellite A40 and Tecra M2) but then found that the thermal management
  847. * was done by SMM code, which could cause unsynchronized concurrent
  848. * accesses to the SMBus registers, with potentially bad effects. Thus you
  849. * should be very careful when adding new entries: if SMM is accessing the
  850. * Intel SMBus, this is a very good reason to leave it hidden.
  851. *
  852. * Likewise, many recent laptops use ACPI for thermal management. If the
  853. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  854. * natively, and keeping the SMBus hidden is the right thing to do. If you
  855. * are about to add an entry in the table below, please first disassemble
  856. * the DSDT and double-check that there is no code accessing the SMBus.
  857. */
  858. static int asus_hides_smbus;
  859. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  860. {
  861. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  862. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  863. switch(dev->subsystem_device) {
  864. case 0x8025: /* P4B-LX */
  865. case 0x8070: /* P4B */
  866. case 0x8088: /* P4B533 */
  867. case 0x1626: /* L3C notebook */
  868. asus_hides_smbus = 1;
  869. }
  870. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  871. switch(dev->subsystem_device) {
  872. case 0x80b1: /* P4GE-V */
  873. case 0x80b2: /* P4PE */
  874. case 0x8093: /* P4B533-V */
  875. asus_hides_smbus = 1;
  876. }
  877. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  878. switch(dev->subsystem_device) {
  879. case 0x8030: /* P4T533 */
  880. asus_hides_smbus = 1;
  881. }
  882. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  883. switch (dev->subsystem_device) {
  884. case 0x8070: /* P4G8X Deluxe */
  885. asus_hides_smbus = 1;
  886. }
  887. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  888. switch (dev->subsystem_device) {
  889. case 0x80c9: /* PU-DLS */
  890. asus_hides_smbus = 1;
  891. }
  892. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  893. switch (dev->subsystem_device) {
  894. case 0x1751: /* M2N notebook */
  895. case 0x1821: /* M5N notebook */
  896. asus_hides_smbus = 1;
  897. }
  898. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  899. switch (dev->subsystem_device) {
  900. case 0x184b: /* W1N notebook */
  901. case 0x186a: /* M6Ne notebook */
  902. asus_hides_smbus = 1;
  903. }
  904. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  905. switch (dev->subsystem_device) {
  906. case 0x80f2: /* P4P800-X */
  907. asus_hides_smbus = 1;
  908. }
  909. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  910. switch (dev->subsystem_device) {
  911. case 0x1882: /* M6V notebook */
  912. case 0x1977: /* A6VA notebook */
  913. asus_hides_smbus = 1;
  914. }
  915. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  916. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  917. switch(dev->subsystem_device) {
  918. case 0x088C: /* HP Compaq nc8000 */
  919. case 0x0890: /* HP Compaq nc6000 */
  920. asus_hides_smbus = 1;
  921. }
  922. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  923. switch (dev->subsystem_device) {
  924. case 0x12bc: /* HP D330L */
  925. case 0x12bd: /* HP D530 */
  926. asus_hides_smbus = 1;
  927. }
  928. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  929. switch (dev->subsystem_device) {
  930. case 0x12bf: /* HP xw4100 */
  931. asus_hides_smbus = 1;
  932. }
  933. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  934. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  935. switch(dev->subsystem_device) {
  936. case 0xC00C: /* Samsung P35 notebook */
  937. asus_hides_smbus = 1;
  938. }
  939. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  940. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  941. switch(dev->subsystem_device) {
  942. case 0x0058: /* Compaq Evo N620c */
  943. asus_hides_smbus = 1;
  944. }
  945. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  946. switch(dev->subsystem_device) {
  947. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  948. /* Motherboard doesn't have Host bridge
  949. * subvendor/subdevice IDs, therefore checking
  950. * its on-board VGA controller */
  951. asus_hides_smbus = 1;
  952. }
  953. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_IG)
  954. switch(dev->subsystem_device) {
  955. case 0x00b8: /* Compaq Evo D510 CMT */
  956. case 0x00b9: /* Compaq Evo D510 SFF */
  957. asus_hides_smbus = 1;
  958. }
  959. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  960. switch (dev->subsystem_device) {
  961. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  962. /* Motherboard doesn't have host bridge
  963. * subvendor/subdevice IDs, therefore checking
  964. * its on-board VGA controller */
  965. asus_hides_smbus = 1;
  966. }
  967. }
  968. }
  969. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  970. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  971. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  972. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  973. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  974. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  975. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  976. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  977. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  978. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  979. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  980. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_IG, asus_hides_smbus_hostbridge);
  981. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  982. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  983. {
  984. u16 val;
  985. if (likely(!asus_hides_smbus))
  986. return;
  987. pci_read_config_word(dev, 0xF2, &val);
  988. if (val & 0x8) {
  989. pci_write_config_word(dev, 0xF2, val & (~0x8));
  990. pci_read_config_word(dev, 0xF2, &val);
  991. if (val & 0x8)
  992. dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  993. else
  994. dev_info(&dev->dev, "Enabled i801 SMBus device\n");
  995. }
  996. }
  997. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  998. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  999. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1000. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1001. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1002. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1003. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1004. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1005. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1006. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1007. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1008. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1009. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1010. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1011. /* It appears we just have one such device. If not, we have a warning */
  1012. static void __iomem *asus_rcba_base;
  1013. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1014. {
  1015. u32 rcba;
  1016. if (likely(!asus_hides_smbus))
  1017. return;
  1018. WARN_ON(asus_rcba_base);
  1019. pci_read_config_dword(dev, 0xF0, &rcba);
  1020. /* use bits 31:14, 16 kB aligned */
  1021. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1022. if (asus_rcba_base == NULL)
  1023. return;
  1024. }
  1025. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1026. {
  1027. u32 val;
  1028. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1029. return;
  1030. /* read the Function Disable register, dword mode only */
  1031. val = readl(asus_rcba_base + 0x3418);
  1032. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
  1033. }
  1034. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1035. {
  1036. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1037. return;
  1038. iounmap(asus_rcba_base);
  1039. asus_rcba_base = NULL;
  1040. dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
  1041. }
  1042. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1043. {
  1044. asus_hides_smbus_lpc_ich6_suspend(dev);
  1045. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1046. asus_hides_smbus_lpc_ich6_resume(dev);
  1047. }
  1048. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1049. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1050. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1051. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1052. /*
  1053. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1054. */
  1055. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1056. {
  1057. u8 val = 0;
  1058. pci_read_config_byte(dev, 0x77, &val);
  1059. if (val & 0x10) {
  1060. dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
  1061. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1062. }
  1063. }
  1064. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1065. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1066. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1067. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1068. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1069. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1070. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1071. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1072. /*
  1073. * ... This is further complicated by the fact that some SiS96x south
  1074. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1075. * spotted a compatible north bridge to make sure.
  1076. * (pci_find_device doesn't work yet)
  1077. *
  1078. * We can also enable the sis96x bit in the discovery register..
  1079. */
  1080. #define SIS_DETECT_REGISTER 0x40
  1081. static void quirk_sis_503(struct pci_dev *dev)
  1082. {
  1083. u8 reg;
  1084. u16 devid;
  1085. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1086. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1087. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1088. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1089. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1090. return;
  1091. }
  1092. /*
  1093. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1094. * hand in case it has already been processed.
  1095. * (depends on link order, which is apparently not guaranteed)
  1096. */
  1097. dev->device = devid;
  1098. quirk_sis_96x_smbus(dev);
  1099. }
  1100. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1101. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1102. /*
  1103. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1104. * and MC97 modem controller are disabled when a second PCI soundcard is
  1105. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1106. * -- bjd
  1107. */
  1108. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1109. {
  1110. u8 val;
  1111. int asus_hides_ac97 = 0;
  1112. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1113. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1114. asus_hides_ac97 = 1;
  1115. }
  1116. if (!asus_hides_ac97)
  1117. return;
  1118. pci_read_config_byte(dev, 0x50, &val);
  1119. if (val & 0xc0) {
  1120. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1121. pci_read_config_byte(dev, 0x50, &val);
  1122. if (val & 0xc0)
  1123. dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
  1124. else
  1125. dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
  1126. }
  1127. }
  1128. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1129. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1130. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1131. /*
  1132. * If we are using libata we can drive this chip properly but must
  1133. * do this early on to make the additional device appear during
  1134. * the PCI scanning.
  1135. */
  1136. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1137. {
  1138. u32 conf1, conf5, class;
  1139. u8 hdr;
  1140. /* Only poke fn 0 */
  1141. if (PCI_FUNC(pdev->devfn))
  1142. return;
  1143. pci_read_config_dword(pdev, 0x40, &conf1);
  1144. pci_read_config_dword(pdev, 0x80, &conf5);
  1145. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1146. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1147. switch (pdev->device) {
  1148. case PCI_DEVICE_ID_JMICRON_JMB360:
  1149. /* The controller should be in single function ahci mode */
  1150. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1151. break;
  1152. case PCI_DEVICE_ID_JMICRON_JMB365:
  1153. case PCI_DEVICE_ID_JMICRON_JMB366:
  1154. /* Redirect IDE second PATA port to the right spot */
  1155. conf5 |= (1 << 24);
  1156. /* Fall through */
  1157. case PCI_DEVICE_ID_JMICRON_JMB361:
  1158. case PCI_DEVICE_ID_JMICRON_JMB363:
  1159. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1160. /* Set the class codes correctly and then direct IDE 0 */
  1161. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1162. break;
  1163. case PCI_DEVICE_ID_JMICRON_JMB368:
  1164. /* The controller should be in single function IDE mode */
  1165. conf1 |= 0x00C00000; /* Set 22, 23 */
  1166. break;
  1167. }
  1168. pci_write_config_dword(pdev, 0x40, conf1);
  1169. pci_write_config_dword(pdev, 0x80, conf5);
  1170. /* Update pdev accordingly */
  1171. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1172. pdev->hdr_type = hdr & 0x7f;
  1173. pdev->multifunction = !!(hdr & 0x80);
  1174. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1175. pdev->class = class >> 8;
  1176. }
  1177. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1178. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1179. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1180. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1181. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1182. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1183. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1184. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1185. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1186. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1187. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1188. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1189. #endif
  1190. #ifdef CONFIG_X86_IO_APIC
  1191. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1192. {
  1193. int i;
  1194. if ((pdev->class >> 8) != 0xff00)
  1195. return;
  1196. /* the first BAR is the location of the IO APIC...we must
  1197. * not touch this (and it's already covered by the fixmap), so
  1198. * forcibly insert it into the resource tree */
  1199. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1200. insert_resource(&iomem_resource, &pdev->resource[0]);
  1201. /* The next five BARs all seem to be rubbish, so just clean
  1202. * them out */
  1203. for (i=1; i < 6; i++) {
  1204. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1205. }
  1206. }
  1207. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1208. #endif
  1209. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1210. {
  1211. pcie_mch_quirk = 1;
  1212. }
  1213. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1214. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1215. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1216. /*
  1217. * It's possible for the MSI to get corrupted if shpc and acpi
  1218. * are used together on certain PXH-based systems.
  1219. */
  1220. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1221. {
  1222. pci_msi_off(dev);
  1223. dev->no_msi = 1;
  1224. dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1225. }
  1226. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1227. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1228. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1229. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1230. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1231. /*
  1232. * Some Intel PCI Express chipsets have trouble with downstream
  1233. * device power management.
  1234. */
  1235. static void quirk_intel_pcie_pm(struct pci_dev * dev)
  1236. {
  1237. pci_pm_d3_delay = 120;
  1238. dev->no_d1d2 = 1;
  1239. }
  1240. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1241. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1242. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1243. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1244. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1245. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1246. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1247. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1248. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1249. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1250. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1251. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1252. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1253. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1254. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1255. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1256. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1257. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1258. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1259. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1260. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1261. #ifdef CONFIG_X86_IO_APIC
  1262. /*
  1263. * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
  1264. * remap the original interrupt in the linux kernel to the boot interrupt, so
  1265. * that a PCI device's interrupt handler is installed on the boot interrupt
  1266. * line instead.
  1267. */
  1268. static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
  1269. {
  1270. if (noioapicquirk || noioapicreroute)
  1271. return;
  1272. dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
  1273. printk(KERN_INFO "PCI quirk: reroute interrupts for 0x%04x:0x%04x\n",
  1274. dev->vendor, dev->device);
  1275. return;
  1276. }
  1277. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1278. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1279. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1280. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1281. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1282. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1283. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1284. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1285. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1286. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1287. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1288. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1289. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1290. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1291. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1292. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1293. /*
  1294. * On some chipsets we can disable the generation of legacy INTx boot
  1295. * interrupts.
  1296. */
  1297. /*
  1298. * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
  1299. * 300641-004US, section 5.7.3.
  1300. */
  1301. #define INTEL_6300_IOAPIC_ABAR 0x40
  1302. #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
  1303. static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
  1304. {
  1305. u16 pci_config_word;
  1306. if (noioapicquirk)
  1307. return;
  1308. pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
  1309. pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
  1310. pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
  1311. printk(KERN_INFO "disabled boot interrupt on device 0x%04x:0x%04x\n",
  1312. dev->vendor, dev->device);
  1313. }
  1314. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1315. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1316. /*
  1317. * disable boot interrupts on HT-1000
  1318. */
  1319. #define BC_HT1000_FEATURE_REG 0x64
  1320. #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
  1321. #define BC_HT1000_MAP_IDX 0xC00
  1322. #define BC_HT1000_MAP_DATA 0xC01
  1323. static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
  1324. {
  1325. u32 pci_config_dword;
  1326. u8 irq;
  1327. if (noioapicquirk)
  1328. return;
  1329. pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
  1330. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
  1331. BC_HT1000_PIC_REGS_ENABLE);
  1332. for (irq = 0x10; irq < 0x10 + 32; irq++) {
  1333. outb(irq, BC_HT1000_MAP_IDX);
  1334. outb(0x00, BC_HT1000_MAP_DATA);
  1335. }
  1336. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
  1337. printk(KERN_INFO "disabled boot interrupts on PCI device"
  1338. "0x%04x:0x%04x\n", dev->vendor, dev->device);
  1339. }
  1340. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1341. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1342. /*
  1343. * disable boot interrupts on AMD and ATI chipsets
  1344. */
  1345. /*
  1346. * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
  1347. * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
  1348. * (due to an erratum).
  1349. */
  1350. #define AMD_813X_MISC 0x40
  1351. #define AMD_813X_NOIOAMODE (1<<0)
  1352. static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
  1353. {
  1354. u32 pci_config_dword;
  1355. if (noioapicquirk)
  1356. return;
  1357. pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
  1358. pci_config_dword &= ~AMD_813X_NOIOAMODE;
  1359. pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
  1360. printk(KERN_INFO "disabled boot interrupts on PCI device "
  1361. "0x%04x:0x%04x\n", dev->vendor, dev->device);
  1362. }
  1363. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1364. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1365. #define AMD_8111_PCI_IRQ_ROUTING 0x56
  1366. static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
  1367. {
  1368. u16 pci_config_word;
  1369. if (noioapicquirk)
  1370. return;
  1371. pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
  1372. if (!pci_config_word) {
  1373. printk(KERN_INFO "boot interrupts on PCI device 0x%04x:0x%04x "
  1374. "already disabled\n",
  1375. dev->vendor, dev->device);
  1376. return;
  1377. }
  1378. pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
  1379. printk(KERN_INFO "disabled boot interrupts on PCI device "
  1380. "0x%04x:0x%04x\n", dev->vendor, dev->device);
  1381. }
  1382. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1383. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1384. #endif /* CONFIG_X86_IO_APIC */
  1385. /*
  1386. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1387. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1388. * Re-allocate the region if needed...
  1389. */
  1390. static void __init quirk_tc86c001_ide(struct pci_dev *dev)
  1391. {
  1392. struct resource *r = &dev->resource[0];
  1393. if (r->start & 0x8) {
  1394. r->start = 0;
  1395. r->end = 0xf;
  1396. }
  1397. }
  1398. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1399. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1400. quirk_tc86c001_ide);
  1401. static void __devinit quirk_netmos(struct pci_dev *dev)
  1402. {
  1403. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1404. unsigned int num_serial = dev->subsystem_device & 0xf;
  1405. /*
  1406. * These Netmos parts are multiport serial devices with optional
  1407. * parallel ports. Even when parallel ports are present, they
  1408. * are identified as class SERIAL, which means the serial driver
  1409. * will claim them. To prevent this, mark them as class OTHER.
  1410. * These combo devices should be claimed by parport_serial.
  1411. *
  1412. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1413. * of parallel ports and <S> is the number of serial ports.
  1414. */
  1415. switch (dev->device) {
  1416. case PCI_DEVICE_ID_NETMOS_9735:
  1417. case PCI_DEVICE_ID_NETMOS_9745:
  1418. case PCI_DEVICE_ID_NETMOS_9835:
  1419. case PCI_DEVICE_ID_NETMOS_9845:
  1420. case PCI_DEVICE_ID_NETMOS_9855:
  1421. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1422. num_parallel) {
  1423. dev_info(&dev->dev, "Netmos %04x (%u parallel, "
  1424. "%u serial); changing class SERIAL to OTHER "
  1425. "(use parport_serial)\n",
  1426. dev->device, num_parallel, num_serial);
  1427. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1428. (dev->class & 0xff);
  1429. }
  1430. }
  1431. }
  1432. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1433. static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
  1434. {
  1435. u16 command, pmcsr;
  1436. u8 __iomem *csr;
  1437. u8 cmd_hi;
  1438. int pm;
  1439. switch (dev->device) {
  1440. /* PCI IDs taken from drivers/net/e100.c */
  1441. case 0x1029:
  1442. case 0x1030 ... 0x1034:
  1443. case 0x1038 ... 0x103E:
  1444. case 0x1050 ... 0x1057:
  1445. case 0x1059:
  1446. case 0x1064 ... 0x106B:
  1447. case 0x1091 ... 0x1095:
  1448. case 0x1209:
  1449. case 0x1229:
  1450. case 0x2449:
  1451. case 0x2459:
  1452. case 0x245D:
  1453. case 0x27DC:
  1454. break;
  1455. default:
  1456. return;
  1457. }
  1458. /*
  1459. * Some firmware hands off the e100 with interrupts enabled,
  1460. * which can cause a flood of interrupts if packets are
  1461. * received before the driver attaches to the device. So
  1462. * disable all e100 interrupts here. The driver will
  1463. * re-enable them when it's ready.
  1464. */
  1465. pci_read_config_word(dev, PCI_COMMAND, &command);
  1466. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1467. return;
  1468. /*
  1469. * Check that the device is in the D0 power state. If it's not,
  1470. * there is no point to look any further.
  1471. */
  1472. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  1473. if (pm) {
  1474. pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
  1475. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1476. return;
  1477. }
  1478. /* Convert from PCI bus to resource space. */
  1479. csr = ioremap(pci_resource_start(dev, 0), 8);
  1480. if (!csr) {
  1481. dev_warn(&dev->dev, "Can't map e100 registers\n");
  1482. return;
  1483. }
  1484. cmd_hi = readb(csr + 3);
  1485. if (cmd_hi == 0) {
  1486. dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
  1487. "disabling\n");
  1488. writeb(1, csr + 3);
  1489. }
  1490. iounmap(csr);
  1491. }
  1492. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
  1493. static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
  1494. {
  1495. /* rev 1 ncr53c810 chips don't set the class at all which means
  1496. * they don't get their resources remapped. Fix that here.
  1497. */
  1498. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1499. dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
  1500. dev->class = PCI_CLASS_STORAGE_SCSI;
  1501. }
  1502. }
  1503. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1504. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1505. static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
  1506. {
  1507. u16 en1k;
  1508. u8 io_base_lo, io_limit_lo;
  1509. unsigned long base, limit;
  1510. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1511. pci_read_config_word(dev, 0x40, &en1k);
  1512. if (en1k & 0x200) {
  1513. dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
  1514. pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
  1515. pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
  1516. base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1517. limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1518. if (base <= limit) {
  1519. res->start = base;
  1520. res->end = limit + 0x3ff;
  1521. }
  1522. }
  1523. }
  1524. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1525. /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
  1526. * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
  1527. * in drivers/pci/setup-bus.c
  1528. */
  1529. static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
  1530. {
  1531. u16 en1k, iobl_adr, iobl_adr_1k;
  1532. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1533. pci_read_config_word(dev, 0x40, &en1k);
  1534. if (en1k & 0x200) {
  1535. pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
  1536. iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
  1537. if (iobl_adr != iobl_adr_1k) {
  1538. dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
  1539. iobl_adr,iobl_adr_1k);
  1540. pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
  1541. }
  1542. }
  1543. }
  1544. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
  1545. /* Under some circumstances, AER is not linked with extended capabilities.
  1546. * Force it to be linked by setting the corresponding control bit in the
  1547. * config space.
  1548. */
  1549. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1550. {
  1551. uint8_t b;
  1552. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1553. if (!(b & 0x20)) {
  1554. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1555. dev_info(&dev->dev,
  1556. "Linking AER extended capability\n");
  1557. }
  1558. }
  1559. }
  1560. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1561. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1562. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1563. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1564. static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1565. {
  1566. /*
  1567. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1568. * which causes unspecified timing errors with a VT6212L on the PCI
  1569. * bus leading to USB2.0 packet loss. The defaults are that these
  1570. * features are turned off but some BIOSes turn them on.
  1571. */
  1572. uint8_t b;
  1573. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1574. if (b & 0x40) {
  1575. /* Turn off PCI Bus Parking */
  1576. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1577. dev_info(&dev->dev,
  1578. "Disabling VIA CX700 PCI parking\n");
  1579. }
  1580. }
  1581. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  1582. if (b != 0) {
  1583. /* Turn off PCI Master read caching */
  1584. pci_write_config_byte(dev, 0x72, 0x0);
  1585. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  1586. pci_write_config_byte(dev, 0x75, 0x1);
  1587. /* Disable "Read FIFO Timer" */
  1588. pci_write_config_byte(dev, 0x77, 0x0);
  1589. dev_info(&dev->dev,
  1590. "Disabling VIA CX700 PCI caching\n");
  1591. }
  1592. }
  1593. }
  1594. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1595. /*
  1596. * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
  1597. * VPD end tag will hang the device. This problem was initially
  1598. * observed when a vpd entry was created in sysfs
  1599. * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
  1600. * will dump 32k of data. Reading a full 32k will cause an access
  1601. * beyond the VPD end tag causing the device to hang. Once the device
  1602. * is hung, the bnx2 driver will not be able to reset the device.
  1603. * We believe that it is legal to read beyond the end tag and
  1604. * therefore the solution is to limit the read/write length.
  1605. */
  1606. static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
  1607. {
  1608. /*
  1609. * Only disable the VPD capability for 5706, 5706S, 5708,
  1610. * 5708S and 5709 rev. A
  1611. */
  1612. if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
  1613. (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
  1614. (dev->device == PCI_DEVICE_ID_NX2_5708) ||
  1615. (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
  1616. ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
  1617. (dev->revision & 0xf0) == 0x0)) {
  1618. if (dev->vpd)
  1619. dev->vpd->len = 0x80;
  1620. }
  1621. }
  1622. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1623. PCI_DEVICE_ID_NX2_5706,
  1624. quirk_brcm_570x_limit_vpd);
  1625. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1626. PCI_DEVICE_ID_NX2_5706S,
  1627. quirk_brcm_570x_limit_vpd);
  1628. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1629. PCI_DEVICE_ID_NX2_5708,
  1630. quirk_brcm_570x_limit_vpd);
  1631. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1632. PCI_DEVICE_ID_NX2_5708S,
  1633. quirk_brcm_570x_limit_vpd);
  1634. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1635. PCI_DEVICE_ID_NX2_5709,
  1636. quirk_brcm_570x_limit_vpd);
  1637. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1638. PCI_DEVICE_ID_NX2_5709S,
  1639. quirk_brcm_570x_limit_vpd);
  1640. #ifdef CONFIG_PCI_MSI
  1641. /* Some chipsets do not support MSI. We cannot easily rely on setting
  1642. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1643. * some other busses controlled by the chipset even if Linux is not
  1644. * aware of it. Instead of setting the flag on all busses in the
  1645. * machine, simply disable MSI globally.
  1646. */
  1647. static void __init quirk_disable_all_msi(struct pci_dev *dev)
  1648. {
  1649. pci_no_msi();
  1650. dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
  1651. }
  1652. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  1653. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  1654. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  1655. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  1656. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  1657. /* Disable MSI on chipsets that are known to not support it */
  1658. static void __devinit quirk_disable_msi(struct pci_dev *dev)
  1659. {
  1660. if (dev->subordinate) {
  1661. dev_warn(&dev->dev, "MSI quirk detected; "
  1662. "subordinate MSI disabled\n");
  1663. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1664. }
  1665. }
  1666. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  1667. /* Go through the list of Hypertransport capabilities and
  1668. * return 1 if a HT MSI capability is found and enabled */
  1669. static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
  1670. {
  1671. int pos, ttl = 48;
  1672. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1673. while (pos && ttl--) {
  1674. u8 flags;
  1675. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1676. &flags) == 0)
  1677. {
  1678. dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
  1679. flags & HT_MSI_FLAGS_ENABLE ?
  1680. "enabled" : "disabled");
  1681. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  1682. }
  1683. pos = pci_find_next_ht_capability(dev, pos,
  1684. HT_CAPTYPE_MSI_MAPPING);
  1685. }
  1686. return 0;
  1687. }
  1688. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  1689. static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
  1690. {
  1691. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  1692. dev_warn(&dev->dev, "MSI quirk detected; "
  1693. "subordinate MSI disabled\n");
  1694. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1695. }
  1696. }
  1697. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  1698. quirk_msi_ht_cap);
  1699. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  1700. * MSI are supported if the MSI capability set in any of these mappings.
  1701. */
  1702. static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  1703. {
  1704. struct pci_dev *pdev;
  1705. if (!dev->subordinate)
  1706. return;
  1707. /* check HT MSI cap on this chipset and the root one.
  1708. * a single one having MSI is enough to be sure that MSI are supported.
  1709. */
  1710. pdev = pci_get_slot(dev->bus, 0);
  1711. if (!pdev)
  1712. return;
  1713. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  1714. dev_warn(&dev->dev, "MSI quirk detected; "
  1715. "subordinate MSI disabled\n");
  1716. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1717. }
  1718. pci_dev_put(pdev);
  1719. }
  1720. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1721. quirk_nvidia_ck804_msi_ht_cap);
  1722. /* Force enable MSI mapping capability on HT bridges */
  1723. static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
  1724. {
  1725. int pos, ttl = 48;
  1726. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1727. while (pos && ttl--) {
  1728. u8 flags;
  1729. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1730. &flags) == 0) {
  1731. dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
  1732. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  1733. flags | HT_MSI_FLAGS_ENABLE);
  1734. }
  1735. pos = pci_find_next_ht_capability(dev, pos,
  1736. HT_CAPTYPE_MSI_MAPPING);
  1737. }
  1738. }
  1739. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  1740. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  1741. ht_enable_msi_mapping);
  1742. /* The P5N32-SLI Premium motherboard from Asus has a problem with msi
  1743. * for the MCP55 NIC. It is not yet determined whether the msi problem
  1744. * also affects other devices. As for now, turn off msi for this device.
  1745. */
  1746. static void __devinit nvenet_msi_disable(struct pci_dev *dev)
  1747. {
  1748. if (dmi_name_in_vendors("P5N32-SLI PREMIUM")) {
  1749. dev_info(&dev->dev,
  1750. "Disabling msi for MCP55 NIC on P5N32-SLI Premium\n");
  1751. dev->no_msi = 1;
  1752. }
  1753. }
  1754. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  1755. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  1756. nvenet_msi_disable);
  1757. static void __devinit nv_msi_ht_cap_quirk(struct pci_dev *dev)
  1758. {
  1759. struct pci_dev *host_bridge;
  1760. int pos, ttl = 48;
  1761. /*
  1762. * HT MSI mapping should be disabled on devices that are below
  1763. * a non-Hypertransport host bridge. Locate the host bridge...
  1764. */
  1765. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  1766. if (host_bridge == NULL) {
  1767. dev_warn(&dev->dev,
  1768. "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  1769. return;
  1770. }
  1771. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  1772. if (pos != 0) {
  1773. /* Host bridge is to HT */
  1774. ht_enable_msi_mapping(dev);
  1775. return;
  1776. }
  1777. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  1778. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1779. while (pos && ttl--) {
  1780. u8 flags;
  1781. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1782. &flags) == 0) {
  1783. dev_info(&dev->dev, "Disabling HT MSI mapping");
  1784. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  1785. flags & ~HT_MSI_FLAGS_ENABLE);
  1786. }
  1787. pos = pci_find_next_ht_capability(dev, pos,
  1788. HT_CAPTYPE_MSI_MAPPING);
  1789. }
  1790. }
  1791. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk);
  1792. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk);
  1793. static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
  1794. {
  1795. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  1796. }
  1797. static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  1798. {
  1799. struct pci_dev *p;
  1800. /* SB700 MSI issue will be fixed at HW level from revision A21,
  1801. * we need check PCI REVISION ID of SMBus controller to get SB700
  1802. * revision.
  1803. */
  1804. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  1805. NULL);
  1806. if (!p)
  1807. return;
  1808. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  1809. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  1810. pci_dev_put(p);
  1811. }
  1812. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1813. PCI_DEVICE_ID_TIGON3_5780,
  1814. quirk_msi_intx_disable_bug);
  1815. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1816. PCI_DEVICE_ID_TIGON3_5780S,
  1817. quirk_msi_intx_disable_bug);
  1818. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1819. PCI_DEVICE_ID_TIGON3_5714,
  1820. quirk_msi_intx_disable_bug);
  1821. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1822. PCI_DEVICE_ID_TIGON3_5714S,
  1823. quirk_msi_intx_disable_bug);
  1824. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1825. PCI_DEVICE_ID_TIGON3_5715,
  1826. quirk_msi_intx_disable_bug);
  1827. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1828. PCI_DEVICE_ID_TIGON3_5715S,
  1829. quirk_msi_intx_disable_bug);
  1830. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  1831. quirk_msi_intx_disable_ati_bug);
  1832. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  1833. quirk_msi_intx_disable_ati_bug);
  1834. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  1835. quirk_msi_intx_disable_ati_bug);
  1836. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  1837. quirk_msi_intx_disable_ati_bug);
  1838. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  1839. quirk_msi_intx_disable_ati_bug);
  1840. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  1841. quirk_msi_intx_disable_bug);
  1842. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  1843. quirk_msi_intx_disable_bug);
  1844. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  1845. quirk_msi_intx_disable_bug);
  1846. #endif /* CONFIG_PCI_MSI */
  1847. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end)
  1848. {
  1849. while (f < end) {
  1850. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  1851. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  1852. dev_dbg(&dev->dev, "calling %pF\n", f->hook);
  1853. f->hook(dev);
  1854. }
  1855. f++;
  1856. }
  1857. }
  1858. extern struct pci_fixup __start_pci_fixups_early[];
  1859. extern struct pci_fixup __end_pci_fixups_early[];
  1860. extern struct pci_fixup __start_pci_fixups_header[];
  1861. extern struct pci_fixup __end_pci_fixups_header[];
  1862. extern struct pci_fixup __start_pci_fixups_final[];
  1863. extern struct pci_fixup __end_pci_fixups_final[];
  1864. extern struct pci_fixup __start_pci_fixups_enable[];
  1865. extern struct pci_fixup __end_pci_fixups_enable[];
  1866. extern struct pci_fixup __start_pci_fixups_resume[];
  1867. extern struct pci_fixup __end_pci_fixups_resume[];
  1868. extern struct pci_fixup __start_pci_fixups_resume_early[];
  1869. extern struct pci_fixup __end_pci_fixups_resume_early[];
  1870. extern struct pci_fixup __start_pci_fixups_suspend[];
  1871. extern struct pci_fixup __end_pci_fixups_suspend[];
  1872. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  1873. {
  1874. struct pci_fixup *start, *end;
  1875. switch(pass) {
  1876. case pci_fixup_early:
  1877. start = __start_pci_fixups_early;
  1878. end = __end_pci_fixups_early;
  1879. break;
  1880. case pci_fixup_header:
  1881. start = __start_pci_fixups_header;
  1882. end = __end_pci_fixups_header;
  1883. break;
  1884. case pci_fixup_final:
  1885. start = __start_pci_fixups_final;
  1886. end = __end_pci_fixups_final;
  1887. break;
  1888. case pci_fixup_enable:
  1889. start = __start_pci_fixups_enable;
  1890. end = __end_pci_fixups_enable;
  1891. break;
  1892. case pci_fixup_resume:
  1893. start = __start_pci_fixups_resume;
  1894. end = __end_pci_fixups_resume;
  1895. break;
  1896. case pci_fixup_resume_early:
  1897. start = __start_pci_fixups_resume_early;
  1898. end = __end_pci_fixups_resume_early;
  1899. break;
  1900. case pci_fixup_suspend:
  1901. start = __start_pci_fixups_suspend;
  1902. end = __end_pci_fixups_suspend;
  1903. break;
  1904. default:
  1905. /* stupid compiler warning, you would think with an enum... */
  1906. return;
  1907. }
  1908. pci_do_fixups(dev, start, end);
  1909. }
  1910. #else
  1911. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev) {}
  1912. #endif
  1913. EXPORT_SYMBOL(pci_fixup_device);