rt73usb.h 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061
  1. /*
  2. Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt73usb
  19. Abstract: Data structures and registers for the rt73usb module.
  20. Supported chipsets: rt2571W & rt2671.
  21. */
  22. #ifndef RT73USB_H
  23. #define RT73USB_H
  24. /*
  25. * RF chip defines.
  26. */
  27. #define RF5226 0x0001
  28. #define RF2528 0x0002
  29. #define RF5225 0x0003
  30. #define RF2527 0x0004
  31. /*
  32. * Signal information.
  33. * Defaul offset is required for RSSI <-> dBm conversion.
  34. */
  35. #define DEFAULT_RSSI_OFFSET 120
  36. /*
  37. * Register layout information.
  38. */
  39. #define CSR_REG_BASE 0x3000
  40. #define CSR_REG_SIZE 0x04b0
  41. #define EEPROM_BASE 0x0000
  42. #define EEPROM_SIZE 0x0100
  43. #define BBP_BASE 0x0000
  44. #define BBP_SIZE 0x0080
  45. #define RF_BASE 0x0000
  46. #define RF_SIZE 0x0014
  47. /*
  48. * Number of TX queues.
  49. */
  50. #define NUM_TX_QUEUES 4
  51. /*
  52. * USB registers.
  53. */
  54. /*
  55. * MCU_LEDCS: LED control for MCU Mailbox.
  56. */
  57. #define MCU_LEDCS_LED_MODE FIELD16(0x001f)
  58. #define MCU_LEDCS_RADIO_STATUS FIELD16(0x0020)
  59. #define MCU_LEDCS_LINK_BG_STATUS FIELD16(0x0040)
  60. #define MCU_LEDCS_LINK_A_STATUS FIELD16(0x0080)
  61. #define MCU_LEDCS_POLARITY_GPIO_0 FIELD16(0x0100)
  62. #define MCU_LEDCS_POLARITY_GPIO_1 FIELD16(0x0200)
  63. #define MCU_LEDCS_POLARITY_GPIO_2 FIELD16(0x0400)
  64. #define MCU_LEDCS_POLARITY_GPIO_3 FIELD16(0x0800)
  65. #define MCU_LEDCS_POLARITY_GPIO_4 FIELD16(0x1000)
  66. #define MCU_LEDCS_POLARITY_ACT FIELD16(0x2000)
  67. #define MCU_LEDCS_POLARITY_READY_BG FIELD16(0x4000)
  68. #define MCU_LEDCS_POLARITY_READY_A FIELD16(0x8000)
  69. /*
  70. * 8051 firmware image.
  71. */
  72. #define FIRMWARE_RT2571 "rt73.bin"
  73. #define FIRMWARE_IMAGE_BASE 0x0800
  74. /*
  75. * Security key table memory.
  76. * 16 entries 32-byte for shared key table
  77. * 64 entries 32-byte for pairwise key table
  78. * 64 entries 8-byte for pairwise ta key table
  79. */
  80. #define SHARED_KEY_TABLE_BASE 0x1000
  81. #define PAIRWISE_KEY_TABLE_BASE 0x1200
  82. #define PAIRWISE_TA_TABLE_BASE 0x1a00
  83. #define SHARED_KEY_ENTRY(__idx) \
  84. ( SHARED_KEY_TABLE_BASE + \
  85. ((__idx) * sizeof(struct hw_key_entry)) )
  86. #define PAIRWISE_KEY_ENTRY(__idx) \
  87. ( PAIRWISE_KEY_TABLE_BASE + \
  88. ((__idx) * sizeof(struct hw_key_entry)) )
  89. #define PAIRWISE_TA_ENTRY(__idx) \
  90. ( PAIRWISE_TA_TABLE_BASE + \
  91. ((__idx) * sizeof(struct hw_pairwise_ta_entry)) )
  92. struct hw_key_entry {
  93. u8 key[16];
  94. u8 tx_mic[8];
  95. u8 rx_mic[8];
  96. } __attribute__ ((packed));
  97. struct hw_pairwise_ta_entry {
  98. u8 address[6];
  99. u8 cipher;
  100. u8 reserved;
  101. } __attribute__ ((packed));
  102. /*
  103. * Since NULL frame won't be that long (256 byte),
  104. * We steal 16 tail bytes to save debugging settings.
  105. */
  106. #define HW_DEBUG_SETTING_BASE 0x2bf0
  107. /*
  108. * On-chip BEACON frame space.
  109. */
  110. #define HW_BEACON_BASE0 0x2400
  111. #define HW_BEACON_BASE1 0x2500
  112. #define HW_BEACON_BASE2 0x2600
  113. #define HW_BEACON_BASE3 0x2700
  114. #define HW_BEACON_OFFSET(__index) \
  115. ( HW_BEACON_BASE0 + (__index * 0x0100) )
  116. /*
  117. * MAC Control/Status Registers(CSR).
  118. * Some values are set in TU, whereas 1 TU == 1024 us.
  119. */
  120. /*
  121. * MAC_CSR0: ASIC revision number.
  122. */
  123. #define MAC_CSR0 0x3000
  124. /*
  125. * MAC_CSR1: System control register.
  126. * SOFT_RESET: Software reset bit, 1: reset, 0: normal.
  127. * BBP_RESET: Hardware reset BBP.
  128. * HOST_READY: Host is ready after initialization, 1: ready.
  129. */
  130. #define MAC_CSR1 0x3004
  131. #define MAC_CSR1_SOFT_RESET FIELD32(0x00000001)
  132. #define MAC_CSR1_BBP_RESET FIELD32(0x00000002)
  133. #define MAC_CSR1_HOST_READY FIELD32(0x00000004)
  134. /*
  135. * MAC_CSR2: STA MAC register 0.
  136. */
  137. #define MAC_CSR2 0x3008
  138. #define MAC_CSR2_BYTE0 FIELD32(0x000000ff)
  139. #define MAC_CSR2_BYTE1 FIELD32(0x0000ff00)
  140. #define MAC_CSR2_BYTE2 FIELD32(0x00ff0000)
  141. #define MAC_CSR2_BYTE3 FIELD32(0xff000000)
  142. /*
  143. * MAC_CSR3: STA MAC register 1.
  144. * UNICAST_TO_ME_MASK:
  145. * Used to mask off bits from byte 5 of the MAC address
  146. * to determine the UNICAST_TO_ME bit for RX frames.
  147. * The full mask is complemented by BSS_ID_MASK:
  148. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  149. */
  150. #define MAC_CSR3 0x300c
  151. #define MAC_CSR3_BYTE4 FIELD32(0x000000ff)
  152. #define MAC_CSR3_BYTE5 FIELD32(0x0000ff00)
  153. #define MAC_CSR3_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  154. /*
  155. * MAC_CSR4: BSSID register 0.
  156. */
  157. #define MAC_CSR4 0x3010
  158. #define MAC_CSR4_BYTE0 FIELD32(0x000000ff)
  159. #define MAC_CSR4_BYTE1 FIELD32(0x0000ff00)
  160. #define MAC_CSR4_BYTE2 FIELD32(0x00ff0000)
  161. #define MAC_CSR4_BYTE3 FIELD32(0xff000000)
  162. /*
  163. * MAC_CSR5: BSSID register 1.
  164. * BSS_ID_MASK:
  165. * This mask is used to mask off bits 0 and 1 of byte 5 of the
  166. * BSSID. This will make sure that those bits will be ignored
  167. * when determining the MY_BSS of RX frames.
  168. * 0: 1-BSSID mode (BSS index = 0)
  169. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  170. * 2: 2-BSSID mode (BSS index: byte5, bit 1)
  171. * 3: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  172. */
  173. #define MAC_CSR5 0x3014
  174. #define MAC_CSR5_BYTE4 FIELD32(0x000000ff)
  175. #define MAC_CSR5_BYTE5 FIELD32(0x0000ff00)
  176. #define MAC_CSR5_BSS_ID_MASK FIELD32(0x00ff0000)
  177. /*
  178. * MAC_CSR6: Maximum frame length register.
  179. */
  180. #define MAC_CSR6 0x3018
  181. #define MAC_CSR6_MAX_FRAME_UNIT FIELD32(0x00000fff)
  182. /*
  183. * MAC_CSR7: Reserved
  184. */
  185. #define MAC_CSR7 0x301c
  186. /*
  187. * MAC_CSR8: SIFS/EIFS register.
  188. * All units are in US.
  189. */
  190. #define MAC_CSR8 0x3020
  191. #define MAC_CSR8_SIFS FIELD32(0x000000ff)
  192. #define MAC_CSR8_SIFS_AFTER_RX_OFDM FIELD32(0x0000ff00)
  193. #define MAC_CSR8_EIFS FIELD32(0xffff0000)
  194. /*
  195. * MAC_CSR9: Back-Off control register.
  196. * SLOT_TIME: Slot time, default is 20us for 802.11BG.
  197. * CWMIN: Bit for Cwmin. default Cwmin is 31 (2^5 - 1).
  198. * CWMAX: Bit for Cwmax, default Cwmax is 1023 (2^10 - 1).
  199. * CW_SELECT: 1: CWmin/Cwmax select from register, 0:select from TxD.
  200. */
  201. #define MAC_CSR9 0x3024
  202. #define MAC_CSR9_SLOT_TIME FIELD32(0x000000ff)
  203. #define MAC_CSR9_CWMIN FIELD32(0x00000f00)
  204. #define MAC_CSR9_CWMAX FIELD32(0x0000f000)
  205. #define MAC_CSR9_CW_SELECT FIELD32(0x00010000)
  206. /*
  207. * MAC_CSR10: Power state configuration.
  208. */
  209. #define MAC_CSR10 0x3028
  210. /*
  211. * MAC_CSR11: Power saving transition time register.
  212. * DELAY_AFTER_TBCN: Delay after Tbcn expired in units of TU.
  213. * TBCN_BEFORE_WAKEUP: Number of beacon before wakeup.
  214. * WAKEUP_LATENCY: In unit of TU.
  215. */
  216. #define MAC_CSR11 0x302c
  217. #define MAC_CSR11_DELAY_AFTER_TBCN FIELD32(0x000000ff)
  218. #define MAC_CSR11_TBCN_BEFORE_WAKEUP FIELD32(0x00007f00)
  219. #define MAC_CSR11_AUTOWAKE FIELD32(0x00008000)
  220. #define MAC_CSR11_WAKEUP_LATENCY FIELD32(0x000f0000)
  221. /*
  222. * MAC_CSR12: Manual power control / status register (merge CSR20 & PWRCSR1).
  223. * CURRENT_STATE: 0:sleep, 1:awake.
  224. * FORCE_WAKEUP: This has higher priority than PUT_TO_SLEEP.
  225. * BBP_CURRENT_STATE: 0: BBP sleep, 1: BBP awake.
  226. */
  227. #define MAC_CSR12 0x3030
  228. #define MAC_CSR12_CURRENT_STATE FIELD32(0x00000001)
  229. #define MAC_CSR12_PUT_TO_SLEEP FIELD32(0x00000002)
  230. #define MAC_CSR12_FORCE_WAKEUP FIELD32(0x00000004)
  231. #define MAC_CSR12_BBP_CURRENT_STATE FIELD32(0x00000008)
  232. /*
  233. * MAC_CSR13: GPIO.
  234. */
  235. #define MAC_CSR13 0x3034
  236. /*
  237. * MAC_CSR14: LED control register.
  238. * ON_PERIOD: On period, default 70ms.
  239. * OFF_PERIOD: Off period, default 30ms.
  240. * HW_LED: HW TX activity, 1: normal OFF, 0: normal ON.
  241. * SW_LED: s/w LED, 1: ON, 0: OFF.
  242. * HW_LED_POLARITY: 0: active low, 1: active high.
  243. */
  244. #define MAC_CSR14 0x3038
  245. #define MAC_CSR14_ON_PERIOD FIELD32(0x000000ff)
  246. #define MAC_CSR14_OFF_PERIOD FIELD32(0x0000ff00)
  247. #define MAC_CSR14_HW_LED FIELD32(0x00010000)
  248. #define MAC_CSR14_SW_LED FIELD32(0x00020000)
  249. #define MAC_CSR14_HW_LED_POLARITY FIELD32(0x00040000)
  250. #define MAC_CSR14_SW_LED2 FIELD32(0x00080000)
  251. /*
  252. * MAC_CSR15: NAV control.
  253. */
  254. #define MAC_CSR15 0x303c
  255. /*
  256. * TXRX control registers.
  257. * Some values are set in TU, whereas 1 TU == 1024 us.
  258. */
  259. /*
  260. * TXRX_CSR0: TX/RX configuration register.
  261. * TSF_OFFSET: Default is 24.
  262. * AUTO_TX_SEQ: 1: ASIC auto replace sequence nr in outgoing frame.
  263. * DISABLE_RX: Disable Rx engine.
  264. * DROP_CRC: Drop CRC error.
  265. * DROP_PHYSICAL: Drop physical error.
  266. * DROP_CONTROL: Drop control frame.
  267. * DROP_NOT_TO_ME: Drop not to me unicast frame.
  268. * DROP_TO_DS: Drop fram ToDs bit is true.
  269. * DROP_VERSION_ERROR: Drop version error frame.
  270. * DROP_MULTICAST: Drop multicast frames.
  271. * DROP_BORADCAST: Drop broadcast frames.
  272. * ROP_ACK_CTS: Drop received ACK and CTS.
  273. */
  274. #define TXRX_CSR0 0x3040
  275. #define TXRX_CSR0_RX_ACK_TIMEOUT FIELD32(0x000001ff)
  276. #define TXRX_CSR0_TSF_OFFSET FIELD32(0x00007e00)
  277. #define TXRX_CSR0_AUTO_TX_SEQ FIELD32(0x00008000)
  278. #define TXRX_CSR0_DISABLE_RX FIELD32(0x00010000)
  279. #define TXRX_CSR0_DROP_CRC FIELD32(0x00020000)
  280. #define TXRX_CSR0_DROP_PHYSICAL FIELD32(0x00040000)
  281. #define TXRX_CSR0_DROP_CONTROL FIELD32(0x00080000)
  282. #define TXRX_CSR0_DROP_NOT_TO_ME FIELD32(0x00100000)
  283. #define TXRX_CSR0_DROP_TO_DS FIELD32(0x00200000)
  284. #define TXRX_CSR0_DROP_VERSION_ERROR FIELD32(0x00400000)
  285. #define TXRX_CSR0_DROP_MULTICAST FIELD32(0x00800000)
  286. #define TXRX_CSR0_DROP_BROADCAST FIELD32(0x01000000)
  287. #define TXRX_CSR0_DROP_ACK_CTS FIELD32(0x02000000)
  288. #define TXRX_CSR0_TX_WITHOUT_WAITING FIELD32(0x04000000)
  289. /*
  290. * TXRX_CSR1
  291. */
  292. #define TXRX_CSR1 0x3044
  293. #define TXRX_CSR1_BBP_ID0 FIELD32(0x0000007f)
  294. #define TXRX_CSR1_BBP_ID0_VALID FIELD32(0x00000080)
  295. #define TXRX_CSR1_BBP_ID1 FIELD32(0x00007f00)
  296. #define TXRX_CSR1_BBP_ID1_VALID FIELD32(0x00008000)
  297. #define TXRX_CSR1_BBP_ID2 FIELD32(0x007f0000)
  298. #define TXRX_CSR1_BBP_ID2_VALID FIELD32(0x00800000)
  299. #define TXRX_CSR1_BBP_ID3 FIELD32(0x7f000000)
  300. #define TXRX_CSR1_BBP_ID3_VALID FIELD32(0x80000000)
  301. /*
  302. * TXRX_CSR2
  303. */
  304. #define TXRX_CSR2 0x3048
  305. #define TXRX_CSR2_BBP_ID0 FIELD32(0x0000007f)
  306. #define TXRX_CSR2_BBP_ID0_VALID FIELD32(0x00000080)
  307. #define TXRX_CSR2_BBP_ID1 FIELD32(0x00007f00)
  308. #define TXRX_CSR2_BBP_ID1_VALID FIELD32(0x00008000)
  309. #define TXRX_CSR2_BBP_ID2 FIELD32(0x007f0000)
  310. #define TXRX_CSR2_BBP_ID2_VALID FIELD32(0x00800000)
  311. #define TXRX_CSR2_BBP_ID3 FIELD32(0x7f000000)
  312. #define TXRX_CSR2_BBP_ID3_VALID FIELD32(0x80000000)
  313. /*
  314. * TXRX_CSR3
  315. */
  316. #define TXRX_CSR3 0x304c
  317. #define TXRX_CSR3_BBP_ID0 FIELD32(0x0000007f)
  318. #define TXRX_CSR3_BBP_ID0_VALID FIELD32(0x00000080)
  319. #define TXRX_CSR3_BBP_ID1 FIELD32(0x00007f00)
  320. #define TXRX_CSR3_BBP_ID1_VALID FIELD32(0x00008000)
  321. #define TXRX_CSR3_BBP_ID2 FIELD32(0x007f0000)
  322. #define TXRX_CSR3_BBP_ID2_VALID FIELD32(0x00800000)
  323. #define TXRX_CSR3_BBP_ID3 FIELD32(0x7f000000)
  324. #define TXRX_CSR3_BBP_ID3_VALID FIELD32(0x80000000)
  325. /*
  326. * TXRX_CSR4: Auto-Responder/Tx-retry register.
  327. * AUTORESPOND_PREAMBLE: 0:long, 1:short preamble.
  328. * OFDM_TX_RATE_DOWN: 1:enable.
  329. * OFDM_TX_RATE_STEP: 0:1-step, 1: 2-step, 2:3-step, 3:4-step.
  330. * OFDM_TX_FALLBACK_CCK: 0: Fallback to OFDM 6M only, 1: Fallback to CCK 1M,2M.
  331. */
  332. #define TXRX_CSR4 0x3050
  333. #define TXRX_CSR4_TX_ACK_TIMEOUT FIELD32(0x000000ff)
  334. #define TXRX_CSR4_CNTL_ACK_POLICY FIELD32(0x00000700)
  335. #define TXRX_CSR4_ACK_CTS_PSM FIELD32(0x00010000)
  336. #define TXRX_CSR4_AUTORESPOND_ENABLE FIELD32(0x00020000)
  337. #define TXRX_CSR4_AUTORESPOND_PREAMBLE FIELD32(0x00040000)
  338. #define TXRX_CSR4_OFDM_TX_RATE_DOWN FIELD32(0x00080000)
  339. #define TXRX_CSR4_OFDM_TX_RATE_STEP FIELD32(0x00300000)
  340. #define TXRX_CSR4_OFDM_TX_FALLBACK_CCK FIELD32(0x00400000)
  341. #define TXRX_CSR4_LONG_RETRY_LIMIT FIELD32(0x0f000000)
  342. #define TXRX_CSR4_SHORT_RETRY_LIMIT FIELD32(0xf0000000)
  343. /*
  344. * TXRX_CSR5
  345. */
  346. #define TXRX_CSR5 0x3054
  347. /*
  348. * TXRX_CSR6: ACK/CTS payload consumed time
  349. */
  350. #define TXRX_CSR6 0x3058
  351. /*
  352. * TXRX_CSR7: OFDM ACK/CTS payload consumed time for 6/9/12/18 mbps.
  353. */
  354. #define TXRX_CSR7 0x305c
  355. #define TXRX_CSR7_ACK_CTS_6MBS FIELD32(0x000000ff)
  356. #define TXRX_CSR7_ACK_CTS_9MBS FIELD32(0x0000ff00)
  357. #define TXRX_CSR7_ACK_CTS_12MBS FIELD32(0x00ff0000)
  358. #define TXRX_CSR7_ACK_CTS_18MBS FIELD32(0xff000000)
  359. /*
  360. * TXRX_CSR8: OFDM ACK/CTS payload consumed time for 24/36/48/54 mbps.
  361. */
  362. #define TXRX_CSR8 0x3060
  363. #define TXRX_CSR8_ACK_CTS_24MBS FIELD32(0x000000ff)
  364. #define TXRX_CSR8_ACK_CTS_36MBS FIELD32(0x0000ff00)
  365. #define TXRX_CSR8_ACK_CTS_48MBS FIELD32(0x00ff0000)
  366. #define TXRX_CSR8_ACK_CTS_54MBS FIELD32(0xff000000)
  367. /*
  368. * TXRX_CSR9: Synchronization control register.
  369. * BEACON_INTERVAL: In unit of 1/16 TU.
  370. * TSF_TICKING: Enable TSF auto counting.
  371. * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode.
  372. * BEACON_GEN: Enable beacon generator.
  373. */
  374. #define TXRX_CSR9 0x3064
  375. #define TXRX_CSR9_BEACON_INTERVAL FIELD32(0x0000ffff)
  376. #define TXRX_CSR9_TSF_TICKING FIELD32(0x00010000)
  377. #define TXRX_CSR9_TSF_SYNC FIELD32(0x00060000)
  378. #define TXRX_CSR9_TBTT_ENABLE FIELD32(0x00080000)
  379. #define TXRX_CSR9_BEACON_GEN FIELD32(0x00100000)
  380. #define TXRX_CSR9_TIMESTAMP_COMPENSATE FIELD32(0xff000000)
  381. /*
  382. * TXRX_CSR10: BEACON alignment.
  383. */
  384. #define TXRX_CSR10 0x3068
  385. /*
  386. * TXRX_CSR11: AES mask.
  387. */
  388. #define TXRX_CSR11 0x306c
  389. /*
  390. * TXRX_CSR12: TSF low 32.
  391. */
  392. #define TXRX_CSR12 0x3070
  393. #define TXRX_CSR12_LOW_TSFTIMER FIELD32(0xffffffff)
  394. /*
  395. * TXRX_CSR13: TSF high 32.
  396. */
  397. #define TXRX_CSR13 0x3074
  398. #define TXRX_CSR13_HIGH_TSFTIMER FIELD32(0xffffffff)
  399. /*
  400. * TXRX_CSR14: TBTT timer.
  401. */
  402. #define TXRX_CSR14 0x3078
  403. /*
  404. * TXRX_CSR15: TKIP MIC priority byte "AND" mask.
  405. */
  406. #define TXRX_CSR15 0x307c
  407. /*
  408. * PHY control registers.
  409. * Some values are set in TU, whereas 1 TU == 1024 us.
  410. */
  411. /*
  412. * PHY_CSR0: RF/PS control.
  413. */
  414. #define PHY_CSR0 0x3080
  415. #define PHY_CSR0_PA_PE_BG FIELD32(0x00010000)
  416. #define PHY_CSR0_PA_PE_A FIELD32(0x00020000)
  417. /*
  418. * PHY_CSR1
  419. */
  420. #define PHY_CSR1 0x3084
  421. #define PHY_CSR1_RF_RPI FIELD32(0x00010000)
  422. /*
  423. * PHY_CSR2: Pre-TX BBP control.
  424. */
  425. #define PHY_CSR2 0x3088
  426. /*
  427. * PHY_CSR3: BBP serial control register.
  428. * VALUE: Register value to program into BBP.
  429. * REG_NUM: Selected BBP register.
  430. * READ_CONTROL: 0: Write BBP, 1: Read BBP.
  431. * BUSY: 1: ASIC is busy execute BBP programming.
  432. */
  433. #define PHY_CSR3 0x308c
  434. #define PHY_CSR3_VALUE FIELD32(0x000000ff)
  435. #define PHY_CSR3_REGNUM FIELD32(0x00007f00)
  436. #define PHY_CSR3_READ_CONTROL FIELD32(0x00008000)
  437. #define PHY_CSR3_BUSY FIELD32(0x00010000)
  438. /*
  439. * PHY_CSR4: RF serial control register
  440. * VALUE: Register value (include register id) serial out to RF/IF chip.
  441. * NUMBER_OF_BITS: Number of bits used in RFRegValue (I:20, RFMD:22).
  442. * IF_SELECT: 1: select IF to program, 0: select RF to program.
  443. * PLL_LD: RF PLL_LD status.
  444. * BUSY: 1: ASIC is busy execute RF programming.
  445. */
  446. #define PHY_CSR4 0x3090
  447. #define PHY_CSR4_VALUE FIELD32(0x00ffffff)
  448. #define PHY_CSR4_NUMBER_OF_BITS FIELD32(0x1f000000)
  449. #define PHY_CSR4_IF_SELECT FIELD32(0x20000000)
  450. #define PHY_CSR4_PLL_LD FIELD32(0x40000000)
  451. #define PHY_CSR4_BUSY FIELD32(0x80000000)
  452. /*
  453. * PHY_CSR5: RX to TX signal switch timing control.
  454. */
  455. #define PHY_CSR5 0x3094
  456. #define PHY_CSR5_IQ_FLIP FIELD32(0x00000004)
  457. /*
  458. * PHY_CSR6: TX to RX signal timing control.
  459. */
  460. #define PHY_CSR6 0x3098
  461. #define PHY_CSR6_IQ_FLIP FIELD32(0x00000004)
  462. /*
  463. * PHY_CSR7: TX DAC switching timing control.
  464. */
  465. #define PHY_CSR7 0x309c
  466. /*
  467. * Security control register.
  468. */
  469. /*
  470. * SEC_CSR0: Shared key table control.
  471. */
  472. #define SEC_CSR0 0x30a0
  473. #define SEC_CSR0_BSS0_KEY0_VALID FIELD32(0x00000001)
  474. #define SEC_CSR0_BSS0_KEY1_VALID FIELD32(0x00000002)
  475. #define SEC_CSR0_BSS0_KEY2_VALID FIELD32(0x00000004)
  476. #define SEC_CSR0_BSS0_KEY3_VALID FIELD32(0x00000008)
  477. #define SEC_CSR0_BSS1_KEY0_VALID FIELD32(0x00000010)
  478. #define SEC_CSR0_BSS1_KEY1_VALID FIELD32(0x00000020)
  479. #define SEC_CSR0_BSS1_KEY2_VALID FIELD32(0x00000040)
  480. #define SEC_CSR0_BSS1_KEY3_VALID FIELD32(0x00000080)
  481. #define SEC_CSR0_BSS2_KEY0_VALID FIELD32(0x00000100)
  482. #define SEC_CSR0_BSS2_KEY1_VALID FIELD32(0x00000200)
  483. #define SEC_CSR0_BSS2_KEY2_VALID FIELD32(0x00000400)
  484. #define SEC_CSR0_BSS2_KEY3_VALID FIELD32(0x00000800)
  485. #define SEC_CSR0_BSS3_KEY0_VALID FIELD32(0x00001000)
  486. #define SEC_CSR0_BSS3_KEY1_VALID FIELD32(0x00002000)
  487. #define SEC_CSR0_BSS3_KEY2_VALID FIELD32(0x00004000)
  488. #define SEC_CSR0_BSS3_KEY3_VALID FIELD32(0x00008000)
  489. /*
  490. * SEC_CSR1: Shared key table security mode register.
  491. */
  492. #define SEC_CSR1 0x30a4
  493. #define SEC_CSR1_BSS0_KEY0_CIPHER_ALG FIELD32(0x00000007)
  494. #define SEC_CSR1_BSS0_KEY1_CIPHER_ALG FIELD32(0x00000070)
  495. #define SEC_CSR1_BSS0_KEY2_CIPHER_ALG FIELD32(0x00000700)
  496. #define SEC_CSR1_BSS0_KEY3_CIPHER_ALG FIELD32(0x00007000)
  497. #define SEC_CSR1_BSS1_KEY0_CIPHER_ALG FIELD32(0x00070000)
  498. #define SEC_CSR1_BSS1_KEY1_CIPHER_ALG FIELD32(0x00700000)
  499. #define SEC_CSR1_BSS1_KEY2_CIPHER_ALG FIELD32(0x07000000)
  500. #define SEC_CSR1_BSS1_KEY3_CIPHER_ALG FIELD32(0x70000000)
  501. /*
  502. * Pairwise key table valid bitmap registers.
  503. * SEC_CSR2: pairwise key table valid bitmap 0.
  504. * SEC_CSR3: pairwise key table valid bitmap 1.
  505. */
  506. #define SEC_CSR2 0x30a8
  507. #define SEC_CSR3 0x30ac
  508. /*
  509. * SEC_CSR4: Pairwise key table lookup control.
  510. */
  511. #define SEC_CSR4 0x30b0
  512. #define SEC_CSR4_ENABLE_BSS0 FIELD32(0x00000001)
  513. #define SEC_CSR4_ENABLE_BSS1 FIELD32(0x00000002)
  514. #define SEC_CSR4_ENABLE_BSS2 FIELD32(0x00000004)
  515. #define SEC_CSR4_ENABLE_BSS3 FIELD32(0x00000008)
  516. /*
  517. * SEC_CSR5: shared key table security mode register.
  518. */
  519. #define SEC_CSR5 0x30b4
  520. #define SEC_CSR5_BSS2_KEY0_CIPHER_ALG FIELD32(0x00000007)
  521. #define SEC_CSR5_BSS2_KEY1_CIPHER_ALG FIELD32(0x00000070)
  522. #define SEC_CSR5_BSS2_KEY2_CIPHER_ALG FIELD32(0x00000700)
  523. #define SEC_CSR5_BSS2_KEY3_CIPHER_ALG FIELD32(0x00007000)
  524. #define SEC_CSR5_BSS3_KEY0_CIPHER_ALG FIELD32(0x00070000)
  525. #define SEC_CSR5_BSS3_KEY1_CIPHER_ALG FIELD32(0x00700000)
  526. #define SEC_CSR5_BSS3_KEY2_CIPHER_ALG FIELD32(0x07000000)
  527. #define SEC_CSR5_BSS3_KEY3_CIPHER_ALG FIELD32(0x70000000)
  528. /*
  529. * STA control registers.
  530. */
  531. /*
  532. * STA_CSR0: RX PLCP error count & RX FCS error count.
  533. */
  534. #define STA_CSR0 0x30c0
  535. #define STA_CSR0_FCS_ERROR FIELD32(0x0000ffff)
  536. #define STA_CSR0_PLCP_ERROR FIELD32(0xffff0000)
  537. /*
  538. * STA_CSR1: RX False CCA count & RX LONG frame count.
  539. */
  540. #define STA_CSR1 0x30c4
  541. #define STA_CSR1_PHYSICAL_ERROR FIELD32(0x0000ffff)
  542. #define STA_CSR1_FALSE_CCA_ERROR FIELD32(0xffff0000)
  543. /*
  544. * STA_CSR2: TX Beacon count and RX FIFO overflow count.
  545. */
  546. #define STA_CSR2 0x30c8
  547. #define STA_CSR2_RX_FIFO_OVERFLOW_COUNT FIELD32(0x0000ffff)
  548. #define STA_CSR2_RX_OVERFLOW_COUNT FIELD32(0xffff0000)
  549. /*
  550. * STA_CSR3: TX Beacon count.
  551. */
  552. #define STA_CSR3 0x30cc
  553. #define STA_CSR3_TX_BEACON_COUNT FIELD32(0x0000ffff)
  554. /*
  555. * STA_CSR4: TX Retry count.
  556. */
  557. #define STA_CSR4 0x30d0
  558. #define STA_CSR4_TX_NO_RETRY_COUNT FIELD32(0x0000ffff)
  559. #define STA_CSR4_TX_ONE_RETRY_COUNT FIELD32(0xffff0000)
  560. /*
  561. * STA_CSR5: TX Retry count.
  562. */
  563. #define STA_CSR5 0x30d4
  564. #define STA_CSR4_TX_MULTI_RETRY_COUNT FIELD32(0x0000ffff)
  565. #define STA_CSR4_TX_RETRY_FAIL_COUNT FIELD32(0xffff0000)
  566. /*
  567. * QOS control registers.
  568. */
  569. /*
  570. * QOS_CSR1: TXOP holder MAC address register.
  571. */
  572. #define QOS_CSR1 0x30e4
  573. #define QOS_CSR1_BYTE4 FIELD32(0x000000ff)
  574. #define QOS_CSR1_BYTE5 FIELD32(0x0000ff00)
  575. /*
  576. * QOS_CSR2: TXOP holder timeout register.
  577. */
  578. #define QOS_CSR2 0x30e8
  579. /*
  580. * RX QOS-CFPOLL MAC address register.
  581. * QOS_CSR3: RX QOS-CFPOLL MAC address 0.
  582. * QOS_CSR4: RX QOS-CFPOLL MAC address 1.
  583. */
  584. #define QOS_CSR3 0x30ec
  585. #define QOS_CSR4 0x30f0
  586. /*
  587. * QOS_CSR5: "QosControl" field of the RX QOS-CFPOLL.
  588. */
  589. #define QOS_CSR5 0x30f4
  590. /*
  591. * WMM Scheduler Register
  592. */
  593. /*
  594. * AIFSN_CSR: AIFSN for each EDCA AC.
  595. * AIFSN0: For AC_BK.
  596. * AIFSN1: For AC_BE.
  597. * AIFSN2: For AC_VI.
  598. * AIFSN3: For AC_VO.
  599. */
  600. #define AIFSN_CSR 0x0400
  601. #define AIFSN_CSR_AIFSN0 FIELD32(0x0000000f)
  602. #define AIFSN_CSR_AIFSN1 FIELD32(0x000000f0)
  603. #define AIFSN_CSR_AIFSN2 FIELD32(0x00000f00)
  604. #define AIFSN_CSR_AIFSN3 FIELD32(0x0000f000)
  605. /*
  606. * CWMIN_CSR: CWmin for each EDCA AC.
  607. * CWMIN0: For AC_BK.
  608. * CWMIN1: For AC_BE.
  609. * CWMIN2: For AC_VI.
  610. * CWMIN3: For AC_VO.
  611. */
  612. #define CWMIN_CSR 0x0404
  613. #define CWMIN_CSR_CWMIN0 FIELD32(0x0000000f)
  614. #define CWMIN_CSR_CWMIN1 FIELD32(0x000000f0)
  615. #define CWMIN_CSR_CWMIN2 FIELD32(0x00000f00)
  616. #define CWMIN_CSR_CWMIN3 FIELD32(0x0000f000)
  617. /*
  618. * CWMAX_CSR: CWmax for each EDCA AC.
  619. * CWMAX0: For AC_BK.
  620. * CWMAX1: For AC_BE.
  621. * CWMAX2: For AC_VI.
  622. * CWMAX3: For AC_VO.
  623. */
  624. #define CWMAX_CSR 0x0408
  625. #define CWMAX_CSR_CWMAX0 FIELD32(0x0000000f)
  626. #define CWMAX_CSR_CWMAX1 FIELD32(0x000000f0)
  627. #define CWMAX_CSR_CWMAX2 FIELD32(0x00000f00)
  628. #define CWMAX_CSR_CWMAX3 FIELD32(0x0000f000)
  629. /*
  630. * AC_TXOP_CSR0: AC_BK/AC_BE TXOP register.
  631. * AC0_TX_OP: For AC_BK, in unit of 32us.
  632. * AC1_TX_OP: For AC_BE, in unit of 32us.
  633. */
  634. #define AC_TXOP_CSR0 0x040c
  635. #define AC_TXOP_CSR0_AC0_TX_OP FIELD32(0x0000ffff)
  636. #define AC_TXOP_CSR0_AC1_TX_OP FIELD32(0xffff0000)
  637. /*
  638. * AC_TXOP_CSR1: AC_VO/AC_VI TXOP register.
  639. * AC2_TX_OP: For AC_VI, in unit of 32us.
  640. * AC3_TX_OP: For AC_VO, in unit of 32us.
  641. */
  642. #define AC_TXOP_CSR1 0x0410
  643. #define AC_TXOP_CSR1_AC2_TX_OP FIELD32(0x0000ffff)
  644. #define AC_TXOP_CSR1_AC3_TX_OP FIELD32(0xffff0000)
  645. /*
  646. * BBP registers.
  647. * The wordsize of the BBP is 8 bits.
  648. */
  649. /*
  650. * R2
  651. */
  652. #define BBP_R2_BG_MODE FIELD8(0x20)
  653. /*
  654. * R3
  655. */
  656. #define BBP_R3_SMART_MODE FIELD8(0x01)
  657. /*
  658. * R4: RX antenna control
  659. * FRAME_END: 1 - DPDT, 0 - SPDT (Only valid for 802.11G, RF2527 & RF2529)
  660. */
  661. /*
  662. * ANTENNA_CONTROL semantics (guessed):
  663. * 0x1: Software controlled antenna switching (fixed or SW diversity)
  664. * 0x2: Hardware diversity.
  665. */
  666. #define BBP_R4_RX_ANTENNA_CONTROL FIELD8(0x03)
  667. #define BBP_R4_RX_FRAME_END FIELD8(0x20)
  668. /*
  669. * R77
  670. */
  671. #define BBP_R77_RX_ANTENNA FIELD8(0x03)
  672. /*
  673. * RF registers
  674. */
  675. /*
  676. * RF 3
  677. */
  678. #define RF3_TXPOWER FIELD32(0x00003e00)
  679. /*
  680. * RF 4
  681. */
  682. #define RF4_FREQ_OFFSET FIELD32(0x0003f000)
  683. /*
  684. * EEPROM content.
  685. * The wordsize of the EEPROM is 16 bits.
  686. */
  687. /*
  688. * HW MAC address.
  689. */
  690. #define EEPROM_MAC_ADDR_0 0x0002
  691. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  692. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  693. #define EEPROM_MAC_ADDR1 0x0003
  694. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  695. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  696. #define EEPROM_MAC_ADDR_2 0x0004
  697. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  698. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  699. /*
  700. * EEPROM antenna.
  701. * ANTENNA_NUM: Number of antenna's.
  702. * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  703. * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  704. * FRAME_TYPE: 0: DPDT , 1: SPDT , noted this bit is valid for g only.
  705. * DYN_TXAGC: Dynamic TX AGC control.
  706. * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0.
  707. * RF_TYPE: Rf_type of this adapter.
  708. */
  709. #define EEPROM_ANTENNA 0x0010
  710. #define EEPROM_ANTENNA_NUM FIELD16(0x0003)
  711. #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c)
  712. #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030)
  713. #define EEPROM_ANTENNA_FRAME_TYPE FIELD16(0x0040)
  714. #define EEPROM_ANTENNA_DYN_TXAGC FIELD16(0x0200)
  715. #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400)
  716. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0xf800)
  717. /*
  718. * EEPROM NIC config.
  719. * EXTERNAL_LNA: External LNA.
  720. */
  721. #define EEPROM_NIC 0x0011
  722. #define EEPROM_NIC_EXTERNAL_LNA FIELD16(0x0010)
  723. /*
  724. * EEPROM geography.
  725. * GEO_A: Default geographical setting for 5GHz band
  726. * GEO: Default geographical setting.
  727. */
  728. #define EEPROM_GEOGRAPHY 0x0012
  729. #define EEPROM_GEOGRAPHY_GEO_A FIELD16(0x00ff)
  730. #define EEPROM_GEOGRAPHY_GEO FIELD16(0xff00)
  731. /*
  732. * EEPROM BBP.
  733. */
  734. #define EEPROM_BBP_START 0x0013
  735. #define EEPROM_BBP_SIZE 16
  736. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  737. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  738. /*
  739. * EEPROM TXPOWER 802.11G
  740. */
  741. #define EEPROM_TXPOWER_G_START 0x0023
  742. #define EEPROM_TXPOWER_G_SIZE 7
  743. #define EEPROM_TXPOWER_G_1 FIELD16(0x00ff)
  744. #define EEPROM_TXPOWER_G_2 FIELD16(0xff00)
  745. /*
  746. * EEPROM Frequency
  747. */
  748. #define EEPROM_FREQ 0x002f
  749. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  750. #define EEPROM_FREQ_SEQ_MASK FIELD16(0xff00)
  751. #define EEPROM_FREQ_SEQ FIELD16(0x0300)
  752. /*
  753. * EEPROM LED.
  754. * POLARITY_RDY_G: Polarity RDY_G setting.
  755. * POLARITY_RDY_A: Polarity RDY_A setting.
  756. * POLARITY_ACT: Polarity ACT setting.
  757. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  758. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  759. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  760. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  761. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  762. * LED_MODE: Led mode.
  763. */
  764. #define EEPROM_LED 0x0030
  765. #define EEPROM_LED_POLARITY_RDY_G FIELD16(0x0001)
  766. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  767. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  768. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  769. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  770. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  771. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  772. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  773. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  774. /*
  775. * EEPROM TXPOWER 802.11A
  776. */
  777. #define EEPROM_TXPOWER_A_START 0x0031
  778. #define EEPROM_TXPOWER_A_SIZE 12
  779. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  780. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  781. /*
  782. * EEPROM RSSI offset 802.11BG
  783. */
  784. #define EEPROM_RSSI_OFFSET_BG 0x004d
  785. #define EEPROM_RSSI_OFFSET_BG_1 FIELD16(0x00ff)
  786. #define EEPROM_RSSI_OFFSET_BG_2 FIELD16(0xff00)
  787. /*
  788. * EEPROM RSSI offset 802.11A
  789. */
  790. #define EEPROM_RSSI_OFFSET_A 0x004e
  791. #define EEPROM_RSSI_OFFSET_A_1 FIELD16(0x00ff)
  792. #define EEPROM_RSSI_OFFSET_A_2 FIELD16(0xff00)
  793. /*
  794. * DMA descriptor defines.
  795. */
  796. #define TXD_DESC_SIZE ( 6 * sizeof(__le32) )
  797. #define TXINFO_SIZE ( 6 * sizeof(__le32) )
  798. #define RXD_DESC_SIZE ( 6 * sizeof(__le32) )
  799. /*
  800. * TX descriptor format for TX, PRIO and Beacon Ring.
  801. */
  802. /*
  803. * Word0
  804. * BURST: Next frame belongs to same "burst" event.
  805. * TKIP_MIC: ASIC appends TKIP MIC if TKIP is used.
  806. * KEY_TABLE: Use per-client pairwise KEY table.
  807. * KEY_INDEX:
  808. * Key index (0~31) to the pairwise KEY table.
  809. * 0~3 to shared KEY table 0 (BSS0).
  810. * 4~7 to shared KEY table 1 (BSS1).
  811. * 8~11 to shared KEY table 2 (BSS2).
  812. * 12~15 to shared KEY table 3 (BSS3).
  813. * BURST2: For backward compatibility, set to same value as BURST.
  814. */
  815. #define TXD_W0_BURST FIELD32(0x00000001)
  816. #define TXD_W0_VALID FIELD32(0x00000002)
  817. #define TXD_W0_MORE_FRAG FIELD32(0x00000004)
  818. #define TXD_W0_ACK FIELD32(0x00000008)
  819. #define TXD_W0_TIMESTAMP FIELD32(0x00000010)
  820. #define TXD_W0_OFDM FIELD32(0x00000020)
  821. #define TXD_W0_IFS FIELD32(0x00000040)
  822. #define TXD_W0_RETRY_MODE FIELD32(0x00000080)
  823. #define TXD_W0_TKIP_MIC FIELD32(0x00000100)
  824. #define TXD_W0_KEY_TABLE FIELD32(0x00000200)
  825. #define TXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  826. #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  827. #define TXD_W0_BURST2 FIELD32(0x10000000)
  828. #define TXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  829. /*
  830. * Word1
  831. * HOST_Q_ID: EDCA/HCCA queue ID.
  832. * HW_SEQUENCE: MAC overwrites the frame sequence number.
  833. * BUFFER_COUNT: Number of buffers in this TXD.
  834. */
  835. #define TXD_W1_HOST_Q_ID FIELD32(0x0000000f)
  836. #define TXD_W1_AIFSN FIELD32(0x000000f0)
  837. #define TXD_W1_CWMIN FIELD32(0x00000f00)
  838. #define TXD_W1_CWMAX FIELD32(0x0000f000)
  839. #define TXD_W1_IV_OFFSET FIELD32(0x003f0000)
  840. #define TXD_W1_HW_SEQUENCE FIELD32(0x10000000)
  841. #define TXD_W1_BUFFER_COUNT FIELD32(0xe0000000)
  842. /*
  843. * Word2: PLCP information
  844. */
  845. #define TXD_W2_PLCP_SIGNAL FIELD32(0x000000ff)
  846. #define TXD_W2_PLCP_SERVICE FIELD32(0x0000ff00)
  847. #define TXD_W2_PLCP_LENGTH_LOW FIELD32(0x00ff0000)
  848. #define TXD_W2_PLCP_LENGTH_HIGH FIELD32(0xff000000)
  849. /*
  850. * Word3
  851. */
  852. #define TXD_W3_IV FIELD32(0xffffffff)
  853. /*
  854. * Word4
  855. */
  856. #define TXD_W4_EIV FIELD32(0xffffffff)
  857. /*
  858. * Word5
  859. * FRAME_OFFSET: Frame start offset inside ASIC TXFIFO (after TXINFO field).
  860. * PACKET_ID: Driver assigned packet ID to categorize TXResult in interrupt.
  861. * WAITING_DMA_DONE_INT: TXD been filled with data
  862. * and waiting for TxDoneISR housekeeping.
  863. */
  864. #define TXD_W5_FRAME_OFFSET FIELD32(0x000000ff)
  865. #define TXD_W5_PACKET_ID FIELD32(0x0000ff00)
  866. #define TXD_W5_TX_POWER FIELD32(0x00ff0000)
  867. #define TXD_W5_WAITING_DMA_DONE_INT FIELD32(0x01000000)
  868. /*
  869. * RX descriptor format for RX Ring.
  870. */
  871. /*
  872. * Word0
  873. * CIPHER_ERROR: 1:ICV error, 2:MIC error, 3:invalid key.
  874. * KEY_INDEX: Decryption key actually used.
  875. */
  876. #define RXD_W0_OWNER_NIC FIELD32(0x00000001)
  877. #define RXD_W0_DROP FIELD32(0x00000002)
  878. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000004)
  879. #define RXD_W0_MULTICAST FIELD32(0x00000008)
  880. #define RXD_W0_BROADCAST FIELD32(0x00000010)
  881. #define RXD_W0_MY_BSS FIELD32(0x00000020)
  882. #define RXD_W0_CRC_ERROR FIELD32(0x00000040)
  883. #define RXD_W0_OFDM FIELD32(0x00000080)
  884. #define RXD_W0_CIPHER_ERROR FIELD32(0x00000300)
  885. #define RXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  886. #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  887. #define RXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  888. /*
  889. * WORD1
  890. * SIGNAL: RX raw data rate reported by BBP.
  891. * RSSI: RSSI reported by BBP.
  892. */
  893. #define RXD_W1_SIGNAL FIELD32(0x000000ff)
  894. #define RXD_W1_RSSI_AGC FIELD32(0x00001f00)
  895. #define RXD_W1_RSSI_LNA FIELD32(0x00006000)
  896. #define RXD_W1_FRAME_OFFSET FIELD32(0x7f000000)
  897. /*
  898. * Word2
  899. * IV: Received IV of originally encrypted.
  900. */
  901. #define RXD_W2_IV FIELD32(0xffffffff)
  902. /*
  903. * Word3
  904. * EIV: Received EIV of originally encrypted.
  905. */
  906. #define RXD_W3_EIV FIELD32(0xffffffff)
  907. /*
  908. * Word4
  909. * ICV: Received ICV of originally encrypted.
  910. * NOTE: This is a guess, the official definition is "reserved"
  911. */
  912. #define RXD_W4_ICV FIELD32(0xffffffff)
  913. /*
  914. * the above 20-byte is called RXINFO and will be DMAed to MAC RX block
  915. * and passed to the HOST driver.
  916. * The following fields are for DMA block and HOST usage only.
  917. * Can't be touched by ASIC MAC block.
  918. */
  919. /*
  920. * Word5
  921. */
  922. #define RXD_W5_RESERVED FIELD32(0xffffffff)
  923. /*
  924. * Macro's for converting txpower from EEPROM to mac80211 value
  925. * and from mac80211 value to register value.
  926. */
  927. #define MIN_TXPOWER 0
  928. #define MAX_TXPOWER 31
  929. #define DEFAULT_TXPOWER 24
  930. #define TXPOWER_FROM_DEV(__txpower) \
  931. (((u8)(__txpower)) > MAX_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  932. #define TXPOWER_TO_DEV(__txpower) \
  933. clamp_t(char, __txpower, MIN_TXPOWER, MAX_TXPOWER)
  934. #endif /* RT73USB_H */