iwl-core.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *****************************************************************************/
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <net/mac80211.h>
  31. #include "iwl-eeprom.h"
  32. #include "iwl-dev.h" /* FIXME: remove */
  33. #include "iwl-debug.h"
  34. #include "iwl-core.h"
  35. #include "iwl-io.h"
  36. #include "iwl-rfkill.h"
  37. #include "iwl-power.h"
  38. #include "iwl-sta.h"
  39. MODULE_DESCRIPTION("iwl core");
  40. MODULE_VERSION(IWLWIFI_VERSION);
  41. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  42. MODULE_LICENSE("GPL");
  43. #define IWL_DECLARE_RATE_INFO(r, s, ip, in, rp, rn, pp, np) \
  44. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  45. IWL_RATE_SISO_##s##M_PLCP, \
  46. IWL_RATE_MIMO2_##s##M_PLCP,\
  47. IWL_RATE_MIMO3_##s##M_PLCP,\
  48. IWL_RATE_##r##M_IEEE, \
  49. IWL_RATE_##ip##M_INDEX, \
  50. IWL_RATE_##in##M_INDEX, \
  51. IWL_RATE_##rp##M_INDEX, \
  52. IWL_RATE_##rn##M_INDEX, \
  53. IWL_RATE_##pp##M_INDEX, \
  54. IWL_RATE_##np##M_INDEX }
  55. /*
  56. * Parameter order:
  57. * rate, ht rate, prev rate, next rate, prev tgg rate, next tgg rate
  58. *
  59. * If there isn't a valid next or previous rate then INV is used which
  60. * maps to IWL_RATE_INVALID
  61. *
  62. */
  63. const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
  64. IWL_DECLARE_RATE_INFO(1, INV, INV, 2, INV, 2, INV, 2), /* 1mbps */
  65. IWL_DECLARE_RATE_INFO(2, INV, 1, 5, 1, 5, 1, 5), /* 2mbps */
  66. IWL_DECLARE_RATE_INFO(5, INV, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  67. IWL_DECLARE_RATE_INFO(11, INV, 9, 12, 9, 12, 5, 18), /* 11mbps */
  68. IWL_DECLARE_RATE_INFO(6, 6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  69. IWL_DECLARE_RATE_INFO(9, 6, 6, 11, 6, 11, 5, 11), /* 9mbps */
  70. IWL_DECLARE_RATE_INFO(12, 12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  71. IWL_DECLARE_RATE_INFO(18, 18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  72. IWL_DECLARE_RATE_INFO(24, 24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  73. IWL_DECLARE_RATE_INFO(36, 36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  74. IWL_DECLARE_RATE_INFO(48, 48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  75. IWL_DECLARE_RATE_INFO(54, 54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  76. IWL_DECLARE_RATE_INFO(60, 60, 48, INV, 48, INV, 48, INV),/* 60mbps */
  77. /* FIXME:RS: ^^ should be INV (legacy) */
  78. };
  79. EXPORT_SYMBOL(iwl_rates);
  80. /**
  81. * translate ucode response to mac80211 tx status control values
  82. */
  83. void iwl_hwrate_to_tx_control(struct iwl_priv *priv, u32 rate_n_flags,
  84. struct ieee80211_tx_info *info)
  85. {
  86. int rate_index;
  87. struct ieee80211_tx_rate *r = &info->control.rates[0];
  88. info->antenna_sel_tx =
  89. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  90. if (rate_n_flags & RATE_MCS_HT_MSK)
  91. r->flags |= IEEE80211_TX_RC_MCS;
  92. if (rate_n_flags & RATE_MCS_GF_MSK)
  93. r->flags |= IEEE80211_TX_RC_GREEN_FIELD;
  94. if (rate_n_flags & RATE_MCS_FAT_MSK)
  95. r->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  96. if (rate_n_flags & RATE_MCS_DUP_MSK)
  97. r->flags |= IEEE80211_TX_RC_DUP_DATA;
  98. if (rate_n_flags & RATE_MCS_SGI_MSK)
  99. r->flags |= IEEE80211_TX_RC_SHORT_GI;
  100. rate_index = iwl_hwrate_to_plcp_idx(rate_n_flags);
  101. if (info->band == IEEE80211_BAND_5GHZ)
  102. rate_index -= IWL_FIRST_OFDM_RATE;
  103. r->idx = rate_index;
  104. }
  105. EXPORT_SYMBOL(iwl_hwrate_to_tx_control);
  106. int iwl_hwrate_to_plcp_idx(u32 rate_n_flags)
  107. {
  108. int idx = 0;
  109. /* HT rate format */
  110. if (rate_n_flags & RATE_MCS_HT_MSK) {
  111. idx = (rate_n_flags & 0xff);
  112. if (idx >= IWL_RATE_MIMO3_6M_PLCP)
  113. idx = idx - IWL_RATE_MIMO3_6M_PLCP;
  114. else if (idx >= IWL_RATE_MIMO2_6M_PLCP)
  115. idx = idx - IWL_RATE_MIMO2_6M_PLCP;
  116. idx += IWL_FIRST_OFDM_RATE;
  117. /* skip 9M not supported in ht*/
  118. if (idx >= IWL_RATE_9M_INDEX)
  119. idx += 1;
  120. if ((idx >= IWL_FIRST_OFDM_RATE) && (idx <= IWL_LAST_OFDM_RATE))
  121. return idx;
  122. /* legacy rate format, search for match in table */
  123. } else {
  124. for (idx = 0; idx < ARRAY_SIZE(iwl_rates); idx++)
  125. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  126. return idx;
  127. }
  128. return -1;
  129. }
  130. EXPORT_SYMBOL(iwl_hwrate_to_plcp_idx);
  131. u8 iwl_toggle_tx_ant(struct iwl_priv *priv, u8 ant)
  132. {
  133. int i;
  134. u8 ind = ant;
  135. for (i = 0; i < RATE_ANT_NUM - 1; i++) {
  136. ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
  137. if (priv->hw_params.valid_tx_ant & BIT(ind))
  138. return ind;
  139. }
  140. return ant;
  141. }
  142. const u8 iwl_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  143. EXPORT_SYMBOL(iwl_bcast_addr);
  144. /* This function both allocates and initializes hw and priv. */
  145. struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg,
  146. struct ieee80211_ops *hw_ops)
  147. {
  148. struct iwl_priv *priv;
  149. /* mac80211 allocates memory for this device instance, including
  150. * space for this driver's private structure */
  151. struct ieee80211_hw *hw =
  152. ieee80211_alloc_hw(sizeof(struct iwl_priv), hw_ops);
  153. if (hw == NULL) {
  154. IWL_ERROR("Can not allocate network device\n");
  155. goto out;
  156. }
  157. priv = hw->priv;
  158. priv->hw = hw;
  159. out:
  160. return hw;
  161. }
  162. EXPORT_SYMBOL(iwl_alloc_all);
  163. void iwl_hw_detect(struct iwl_priv *priv)
  164. {
  165. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  166. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  167. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  168. }
  169. EXPORT_SYMBOL(iwl_hw_detect);
  170. int iwl_hw_nic_init(struct iwl_priv *priv)
  171. {
  172. unsigned long flags;
  173. struct iwl_rx_queue *rxq = &priv->rxq;
  174. int ret;
  175. /* nic_init */
  176. spin_lock_irqsave(&priv->lock, flags);
  177. priv->cfg->ops->lib->apm_ops.init(priv);
  178. iwl_write32(priv, CSR_INT_COALESCING, 512 / 32);
  179. spin_unlock_irqrestore(&priv->lock, flags);
  180. ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  181. priv->cfg->ops->lib->apm_ops.config(priv);
  182. /* Allocate the RX queue, or reset if it is already allocated */
  183. if (!rxq->bd) {
  184. ret = iwl_rx_queue_alloc(priv);
  185. if (ret) {
  186. IWL_ERROR("Unable to initialize Rx queue\n");
  187. return -ENOMEM;
  188. }
  189. } else
  190. iwl_rx_queue_reset(priv, rxq);
  191. iwl_rx_replenish(priv);
  192. iwl_rx_init(priv, rxq);
  193. spin_lock_irqsave(&priv->lock, flags);
  194. rxq->need_update = 1;
  195. iwl_rx_queue_update_write_ptr(priv, rxq);
  196. spin_unlock_irqrestore(&priv->lock, flags);
  197. /* Allocate and init all Tx and Command queues */
  198. ret = iwl_txq_ctx_reset(priv);
  199. if (ret)
  200. return ret;
  201. set_bit(STATUS_INIT, &priv->status);
  202. return 0;
  203. }
  204. EXPORT_SYMBOL(iwl_hw_nic_init);
  205. void iwl_reset_qos(struct iwl_priv *priv)
  206. {
  207. u16 cw_min = 15;
  208. u16 cw_max = 1023;
  209. u8 aifs = 2;
  210. bool is_legacy = false;
  211. unsigned long flags;
  212. int i;
  213. spin_lock_irqsave(&priv->lock, flags);
  214. /* QoS always active in AP and ADHOC mode
  215. * In STA mode wait for association
  216. */
  217. if (priv->iw_mode == NL80211_IFTYPE_ADHOC ||
  218. priv->iw_mode == NL80211_IFTYPE_AP)
  219. priv->qos_data.qos_active = 1;
  220. else
  221. priv->qos_data.qos_active = 0;
  222. /* check for legacy mode */
  223. if ((priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  224. (priv->active_rate & IWL_OFDM_RATES_MASK) == 0) ||
  225. (priv->iw_mode == NL80211_IFTYPE_STATION &&
  226. (priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK) == 0)) {
  227. cw_min = 31;
  228. is_legacy = 1;
  229. }
  230. if (priv->qos_data.qos_active)
  231. aifs = 3;
  232. priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
  233. priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
  234. priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
  235. priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
  236. priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
  237. if (priv->qos_data.qos_active) {
  238. i = 1;
  239. priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
  240. priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
  241. priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
  242. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  243. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  244. i = 2;
  245. priv->qos_data.def_qos_parm.ac[i].cw_min =
  246. cpu_to_le16((cw_min + 1) / 2 - 1);
  247. priv->qos_data.def_qos_parm.ac[i].cw_max =
  248. cpu_to_le16(cw_max);
  249. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  250. if (is_legacy)
  251. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  252. cpu_to_le16(6016);
  253. else
  254. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  255. cpu_to_le16(3008);
  256. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  257. i = 3;
  258. priv->qos_data.def_qos_parm.ac[i].cw_min =
  259. cpu_to_le16((cw_min + 1) / 4 - 1);
  260. priv->qos_data.def_qos_parm.ac[i].cw_max =
  261. cpu_to_le16((cw_max + 1) / 2 - 1);
  262. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  263. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  264. if (is_legacy)
  265. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  266. cpu_to_le16(3264);
  267. else
  268. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  269. cpu_to_le16(1504);
  270. } else {
  271. for (i = 1; i < 4; i++) {
  272. priv->qos_data.def_qos_parm.ac[i].cw_min =
  273. cpu_to_le16(cw_min);
  274. priv->qos_data.def_qos_parm.ac[i].cw_max =
  275. cpu_to_le16(cw_max);
  276. priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
  277. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  278. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  279. }
  280. }
  281. IWL_DEBUG_QOS("set QoS to default \n");
  282. spin_unlock_irqrestore(&priv->lock, flags);
  283. }
  284. EXPORT_SYMBOL(iwl_reset_qos);
  285. #define MAX_BIT_RATE_40_MHZ 150 /* Mbps */
  286. #define MAX_BIT_RATE_20_MHZ 72 /* Mbps */
  287. static void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
  288. struct ieee80211_sta_ht_cap *ht_info,
  289. enum ieee80211_band band)
  290. {
  291. u16 max_bit_rate = 0;
  292. u8 rx_chains_num = priv->hw_params.rx_chains_num;
  293. u8 tx_chains_num = priv->hw_params.tx_chains_num;
  294. ht_info->cap = 0;
  295. memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
  296. ht_info->ht_supported = true;
  297. ht_info->cap |= IEEE80211_HT_CAP_GRN_FLD;
  298. ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
  299. ht_info->cap |= (IEEE80211_HT_CAP_SM_PS &
  300. (WLAN_HT_CAP_SM_PS_DISABLED << 2));
  301. max_bit_rate = MAX_BIT_RATE_20_MHZ;
  302. if (priv->hw_params.fat_channel & BIT(band)) {
  303. ht_info->cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
  304. ht_info->cap |= IEEE80211_HT_CAP_SGI_40;
  305. ht_info->mcs.rx_mask[4] = 0x01;
  306. max_bit_rate = MAX_BIT_RATE_40_MHZ;
  307. }
  308. if (priv->cfg->mod_params->amsdu_size_8K)
  309. ht_info->cap |= IEEE80211_HT_CAP_MAX_AMSDU;
  310. ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
  311. ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
  312. ht_info->mcs.rx_mask[0] = 0xFF;
  313. if (rx_chains_num >= 2)
  314. ht_info->mcs.rx_mask[1] = 0xFF;
  315. if (rx_chains_num >= 3)
  316. ht_info->mcs.rx_mask[2] = 0xFF;
  317. /* Highest supported Rx data rate */
  318. max_bit_rate *= rx_chains_num;
  319. WARN_ON(max_bit_rate & ~IEEE80211_HT_MCS_RX_HIGHEST_MASK);
  320. ht_info->mcs.rx_highest = cpu_to_le16(max_bit_rate);
  321. /* Tx MCS capabilities */
  322. ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
  323. if (tx_chains_num != rx_chains_num) {
  324. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
  325. ht_info->mcs.tx_params |= ((tx_chains_num - 1) <<
  326. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  327. }
  328. }
  329. static void iwlcore_init_hw_rates(struct iwl_priv *priv,
  330. struct ieee80211_rate *rates)
  331. {
  332. int i;
  333. for (i = 0; i < IWL_RATE_COUNT; i++) {
  334. rates[i].bitrate = iwl_rates[i].ieee * 5;
  335. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  336. rates[i].hw_value_short = i;
  337. rates[i].flags = 0;
  338. if ((i > IWL_LAST_OFDM_RATE) || (i < IWL_FIRST_OFDM_RATE)) {
  339. /*
  340. * If CCK != 1M then set short preamble rate flag.
  341. */
  342. rates[i].flags |=
  343. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  344. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  345. }
  346. }
  347. }
  348. /**
  349. * iwlcore_init_geos - Initialize mac80211's geo/channel info based from eeprom
  350. */
  351. static int iwlcore_init_geos(struct iwl_priv *priv)
  352. {
  353. struct iwl_channel_info *ch;
  354. struct ieee80211_supported_band *sband;
  355. struct ieee80211_channel *channels;
  356. struct ieee80211_channel *geo_ch;
  357. struct ieee80211_rate *rates;
  358. int i = 0;
  359. if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
  360. priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
  361. IWL_DEBUG_INFO("Geography modes already initialized.\n");
  362. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  363. return 0;
  364. }
  365. channels = kzalloc(sizeof(struct ieee80211_channel) *
  366. priv->channel_count, GFP_KERNEL);
  367. if (!channels)
  368. return -ENOMEM;
  369. rates = kzalloc((sizeof(struct ieee80211_rate) * (IWL_RATE_COUNT + 1)),
  370. GFP_KERNEL);
  371. if (!rates) {
  372. kfree(channels);
  373. return -ENOMEM;
  374. }
  375. /* 5.2GHz channels start after the 2.4GHz channels */
  376. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  377. sband->channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
  378. /* just OFDM */
  379. sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
  380. sband->n_bitrates = IWL_RATE_COUNT - IWL_FIRST_OFDM_RATE;
  381. if (priv->cfg->sku & IWL_SKU_N)
  382. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  383. IEEE80211_BAND_5GHZ);
  384. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  385. sband->channels = channels;
  386. /* OFDM & CCK */
  387. sband->bitrates = rates;
  388. sband->n_bitrates = IWL_RATE_COUNT;
  389. if (priv->cfg->sku & IWL_SKU_N)
  390. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  391. IEEE80211_BAND_2GHZ);
  392. priv->ieee_channels = channels;
  393. priv->ieee_rates = rates;
  394. iwlcore_init_hw_rates(priv, rates);
  395. for (i = 0; i < priv->channel_count; i++) {
  396. ch = &priv->channel_info[i];
  397. /* FIXME: might be removed if scan is OK */
  398. if (!is_channel_valid(ch))
  399. continue;
  400. if (is_channel_a_band(ch))
  401. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  402. else
  403. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  404. geo_ch = &sband->channels[sband->n_channels++];
  405. geo_ch->center_freq =
  406. ieee80211_channel_to_frequency(ch->channel);
  407. geo_ch->max_power = ch->max_power_avg;
  408. geo_ch->max_antenna_gain = 0xff;
  409. geo_ch->hw_value = ch->channel;
  410. if (is_channel_valid(ch)) {
  411. if (!(ch->flags & EEPROM_CHANNEL_IBSS))
  412. geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
  413. if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
  414. geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
  415. if (ch->flags & EEPROM_CHANNEL_RADAR)
  416. geo_ch->flags |= IEEE80211_CHAN_RADAR;
  417. geo_ch->flags |= ch->fat_extension_channel;
  418. if (ch->max_power_avg > priv->tx_power_channel_lmt)
  419. priv->tx_power_channel_lmt = ch->max_power_avg;
  420. } else {
  421. geo_ch->flags |= IEEE80211_CHAN_DISABLED;
  422. }
  423. /* Save flags for reg domain usage */
  424. geo_ch->orig_flags = geo_ch->flags;
  425. IWL_DEBUG_INFO("Channel %d Freq=%d[%sGHz] %s flag=0x%X\n",
  426. ch->channel, geo_ch->center_freq,
  427. is_channel_a_band(ch) ? "5.2" : "2.4",
  428. geo_ch->flags & IEEE80211_CHAN_DISABLED ?
  429. "restricted" : "valid",
  430. geo_ch->flags);
  431. }
  432. if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
  433. priv->cfg->sku & IWL_SKU_A) {
  434. printk(KERN_INFO DRV_NAME
  435. ": Incorrectly detected BG card as ABG. Please send "
  436. "your PCI ID 0x%04X:0x%04X to maintainer.\n",
  437. priv->pci_dev->device, priv->pci_dev->subsystem_device);
  438. priv->cfg->sku &= ~IWL_SKU_A;
  439. }
  440. printk(KERN_INFO DRV_NAME
  441. ": Tunable channels: %d 802.11bg, %d 802.11a channels\n",
  442. priv->bands[IEEE80211_BAND_2GHZ].n_channels,
  443. priv->bands[IEEE80211_BAND_5GHZ].n_channels);
  444. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  445. return 0;
  446. }
  447. /*
  448. * iwlcore_free_geos - undo allocations in iwlcore_init_geos
  449. */
  450. static void iwlcore_free_geos(struct iwl_priv *priv)
  451. {
  452. kfree(priv->ieee_channels);
  453. kfree(priv->ieee_rates);
  454. clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
  455. }
  456. static bool is_single_rx_stream(struct iwl_priv *priv)
  457. {
  458. return !priv->current_ht_config.is_ht ||
  459. ((priv->current_ht_config.mcs.rx_mask[1] == 0) &&
  460. (priv->current_ht_config.mcs.rx_mask[2] == 0));
  461. }
  462. static u8 iwl_is_channel_extension(struct iwl_priv *priv,
  463. enum ieee80211_band band,
  464. u16 channel, u8 extension_chan_offset)
  465. {
  466. const struct iwl_channel_info *ch_info;
  467. ch_info = iwl_get_channel_info(priv, band, channel);
  468. if (!is_channel_valid(ch_info))
  469. return 0;
  470. if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_ABOVE)
  471. return !(ch_info->fat_extension_channel &
  472. IEEE80211_CHAN_NO_FAT_ABOVE);
  473. else if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_BELOW)
  474. return !(ch_info->fat_extension_channel &
  475. IEEE80211_CHAN_NO_FAT_BELOW);
  476. return 0;
  477. }
  478. u8 iwl_is_fat_tx_allowed(struct iwl_priv *priv,
  479. struct ieee80211_sta_ht_cap *sta_ht_inf)
  480. {
  481. struct iwl_ht_info *iwl_ht_conf = &priv->current_ht_config;
  482. if ((!iwl_ht_conf->is_ht) ||
  483. (iwl_ht_conf->supported_chan_width != IWL_CHANNEL_WIDTH_40MHZ) ||
  484. (iwl_ht_conf->extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_NONE))
  485. return 0;
  486. if (sta_ht_inf) {
  487. if ((!sta_ht_inf->ht_supported) ||
  488. (!(sta_ht_inf->cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40)))
  489. return 0;
  490. }
  491. return iwl_is_channel_extension(priv, priv->band,
  492. le16_to_cpu(priv->staging_rxon.channel),
  493. iwl_ht_conf->extension_chan_offset);
  494. }
  495. EXPORT_SYMBOL(iwl_is_fat_tx_allowed);
  496. void iwl_set_rxon_ht(struct iwl_priv *priv, struct iwl_ht_info *ht_info)
  497. {
  498. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  499. u32 val;
  500. if (!ht_info->is_ht) {
  501. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED_MSK |
  502. RXON_FLG_CHANNEL_MODE_PURE_40_MSK |
  503. RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK |
  504. RXON_FLG_FAT_PROT_MSK |
  505. RXON_FLG_HT_PROT_MSK);
  506. return;
  507. }
  508. /* Set up channel bandwidth: 20 MHz only, or 20/40 mixed if fat ok */
  509. if (iwl_is_fat_tx_allowed(priv, NULL))
  510. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  511. else
  512. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED_MSK |
  513. RXON_FLG_CHANNEL_MODE_PURE_40_MSK);
  514. /* Note: control channel is opposite of extension channel */
  515. switch (ht_info->extension_chan_offset) {
  516. case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
  517. rxon->flags &= ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  518. break;
  519. case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
  520. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  521. break;
  522. case IEEE80211_HT_PARAM_CHA_SEC_NONE:
  523. default:
  524. rxon->flags &= ~RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  525. break;
  526. }
  527. val = ht_info->ht_protection;
  528. rxon->flags |= cpu_to_le32(val << RXON_FLG_HT_OPERATING_MODE_POS);
  529. iwl_set_rxon_chain(priv);
  530. IWL_DEBUG_ASSOC("supported HT rate 0x%X 0x%X 0x%X "
  531. "rxon flags 0x%X operation mode :0x%X "
  532. "extension channel offset 0x%x\n",
  533. ht_info->mcs.rx_mask[0],
  534. ht_info->mcs.rx_mask[1],
  535. ht_info->mcs.rx_mask[2],
  536. le32_to_cpu(rxon->flags), ht_info->ht_protection,
  537. ht_info->extension_chan_offset);
  538. return;
  539. }
  540. EXPORT_SYMBOL(iwl_set_rxon_ht);
  541. #define IWL_NUM_RX_CHAINS_MULTIPLE 3
  542. #define IWL_NUM_RX_CHAINS_SINGLE 2
  543. #define IWL_NUM_IDLE_CHAINS_DUAL 2
  544. #define IWL_NUM_IDLE_CHAINS_SINGLE 1
  545. /* Determine how many receiver/antenna chains to use.
  546. * More provides better reception via diversity. Fewer saves power.
  547. * MIMO (dual stream) requires at least 2, but works better with 3.
  548. * This does not determine *which* chains to use, just how many.
  549. */
  550. static int iwl_get_active_rx_chain_count(struct iwl_priv *priv)
  551. {
  552. bool is_single = is_single_rx_stream(priv);
  553. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  554. /* # of Rx chains to use when expecting MIMO. */
  555. if (is_single || (!is_cam && (priv->current_ht_config.sm_ps ==
  556. WLAN_HT_CAP_SM_PS_STATIC)))
  557. return IWL_NUM_RX_CHAINS_SINGLE;
  558. else
  559. return IWL_NUM_RX_CHAINS_MULTIPLE;
  560. }
  561. static int iwl_get_idle_rx_chain_count(struct iwl_priv *priv, int active_cnt)
  562. {
  563. int idle_cnt;
  564. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  565. /* # Rx chains when idling and maybe trying to save power */
  566. switch (priv->current_ht_config.sm_ps) {
  567. case WLAN_HT_CAP_SM_PS_STATIC:
  568. case WLAN_HT_CAP_SM_PS_DYNAMIC:
  569. idle_cnt = (is_cam) ? IWL_NUM_IDLE_CHAINS_DUAL :
  570. IWL_NUM_IDLE_CHAINS_SINGLE;
  571. break;
  572. case WLAN_HT_CAP_SM_PS_DISABLED:
  573. idle_cnt = (is_cam) ? active_cnt : IWL_NUM_IDLE_CHAINS_SINGLE;
  574. break;
  575. case WLAN_HT_CAP_SM_PS_INVALID:
  576. default:
  577. IWL_ERROR("invalid mimo ps mode %d\n",
  578. priv->current_ht_config.sm_ps);
  579. WARN_ON(1);
  580. idle_cnt = -1;
  581. break;
  582. }
  583. return idle_cnt;
  584. }
  585. /* up to 4 chains */
  586. static u8 iwl_count_chain_bitmap(u32 chain_bitmap)
  587. {
  588. u8 res;
  589. res = (chain_bitmap & BIT(0)) >> 0;
  590. res += (chain_bitmap & BIT(1)) >> 1;
  591. res += (chain_bitmap & BIT(2)) >> 2;
  592. res += (chain_bitmap & BIT(4)) >> 4;
  593. return res;
  594. }
  595. /**
  596. * iwl_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  597. *
  598. * Selects how many and which Rx receivers/antennas/chains to use.
  599. * This should not be used for scan command ... it puts data in wrong place.
  600. */
  601. void iwl_set_rxon_chain(struct iwl_priv *priv)
  602. {
  603. bool is_single = is_single_rx_stream(priv);
  604. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  605. u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
  606. u32 active_chains;
  607. u16 rx_chain;
  608. /* Tell uCode which antennas are actually connected.
  609. * Before first association, we assume all antennas are connected.
  610. * Just after first association, iwl_chain_noise_calibration()
  611. * checks which antennas actually *are* connected. */
  612. if (priv->chain_noise_data.active_chains)
  613. active_chains = priv->chain_noise_data.active_chains;
  614. else
  615. active_chains = priv->hw_params.valid_rx_ant;
  616. rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
  617. /* How many receivers should we use? */
  618. active_rx_cnt = iwl_get_active_rx_chain_count(priv);
  619. idle_rx_cnt = iwl_get_idle_rx_chain_count(priv, active_rx_cnt);
  620. /* correct rx chain count according hw settings
  621. * and chain noise calibration
  622. */
  623. valid_rx_cnt = iwl_count_chain_bitmap(active_chains);
  624. if (valid_rx_cnt < active_rx_cnt)
  625. active_rx_cnt = valid_rx_cnt;
  626. if (valid_rx_cnt < idle_rx_cnt)
  627. idle_rx_cnt = valid_rx_cnt;
  628. rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
  629. rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
  630. priv->staging_rxon.rx_chain = cpu_to_le16(rx_chain);
  631. if (!is_single && (active_rx_cnt >= IWL_NUM_RX_CHAINS_SINGLE) && is_cam)
  632. priv->staging_rxon.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  633. else
  634. priv->staging_rxon.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  635. IWL_DEBUG_ASSOC("rx_chain=0x%X active=%d idle=%d\n",
  636. priv->staging_rxon.rx_chain,
  637. active_rx_cnt, idle_rx_cnt);
  638. WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
  639. active_rx_cnt < idle_rx_cnt);
  640. }
  641. EXPORT_SYMBOL(iwl_set_rxon_chain);
  642. /**
  643. * iwl_set_rxon_channel - Set the phymode and channel values in staging RXON
  644. * @phymode: MODE_IEEE80211A sets to 5.2GHz; all else set to 2.4GHz
  645. * @channel: Any channel valid for the requested phymode
  646. * In addition to setting the staging RXON, priv->phymode is also set.
  647. *
  648. * NOTE: Does not commit to the hardware; it sets appropriate bit fields
  649. * in the staging RXON flag structure based on the phymode
  650. */
  651. int iwl_set_rxon_channel(struct iwl_priv *priv, struct ieee80211_channel *ch)
  652. {
  653. enum ieee80211_band band = ch->band;
  654. u16 channel = ieee80211_frequency_to_channel(ch->center_freq);
  655. if (!iwl_get_channel_info(priv, band, channel)) {
  656. IWL_DEBUG_INFO("Could not set channel to %d [%d]\n",
  657. channel, band);
  658. return -EINVAL;
  659. }
  660. if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
  661. (priv->band == band))
  662. return 0;
  663. priv->staging_rxon.channel = cpu_to_le16(channel);
  664. if (band == IEEE80211_BAND_5GHZ)
  665. priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
  666. else
  667. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  668. priv->band = band;
  669. IWL_DEBUG_INFO("Staging channel set to %d [%d]\n", channel, band);
  670. return 0;
  671. }
  672. EXPORT_SYMBOL(iwl_set_rxon_channel);
  673. int iwl_setup_mac(struct iwl_priv *priv)
  674. {
  675. int ret;
  676. struct ieee80211_hw *hw = priv->hw;
  677. hw->rate_control_algorithm = "iwl-agn-rs";
  678. /* Tell mac80211 our characteristics */
  679. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  680. IEEE80211_HW_NOISE_DBM |
  681. IEEE80211_HW_AMPDU_AGGREGATION;
  682. hw->wiphy->interface_modes =
  683. BIT(NL80211_IFTYPE_STATION) |
  684. BIT(NL80211_IFTYPE_ADHOC);
  685. hw->wiphy->fw_handles_regulatory = true;
  686. /* Default value; 4 EDCA QOS priorities */
  687. hw->queues = 4;
  688. /* queues to support 11n aggregation */
  689. if (priv->cfg->sku & IWL_SKU_N)
  690. hw->ampdu_queues = priv->cfg->mod_params->num_of_ampdu_queues;
  691. hw->conf.beacon_int = 100;
  692. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  693. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  694. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  695. &priv->bands[IEEE80211_BAND_2GHZ];
  696. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  697. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  698. &priv->bands[IEEE80211_BAND_5GHZ];
  699. ret = ieee80211_register_hw(priv->hw);
  700. if (ret) {
  701. IWL_ERROR("Failed to register hw (error %d)\n", ret);
  702. return ret;
  703. }
  704. priv->mac80211_registered = 1;
  705. return 0;
  706. }
  707. EXPORT_SYMBOL(iwl_setup_mac);
  708. int iwl_set_hw_params(struct iwl_priv *priv)
  709. {
  710. priv->hw_params.sw_crypto = priv->cfg->mod_params->sw_crypto;
  711. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  712. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  713. if (priv->cfg->mod_params->amsdu_size_8K)
  714. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_8K;
  715. else
  716. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_4K;
  717. priv->hw_params.max_pkt_size = priv->hw_params.rx_buf_size - 256;
  718. if (priv->cfg->mod_params->disable_11n)
  719. priv->cfg->sku &= ~IWL_SKU_N;
  720. /* Device-specific setup */
  721. return priv->cfg->ops->lib->set_hw_params(priv);
  722. }
  723. EXPORT_SYMBOL(iwl_set_hw_params);
  724. int iwl_init_drv(struct iwl_priv *priv)
  725. {
  726. int ret;
  727. priv->retry_rate = 1;
  728. priv->ibss_beacon = NULL;
  729. spin_lock_init(&priv->lock);
  730. spin_lock_init(&priv->power_data.lock);
  731. spin_lock_init(&priv->sta_lock);
  732. spin_lock_init(&priv->hcmd_lock);
  733. INIT_LIST_HEAD(&priv->free_frames);
  734. mutex_init(&priv->mutex);
  735. /* Clear the driver's (not device's) station table */
  736. iwl_clear_stations_table(priv);
  737. priv->data_retry_limit = -1;
  738. priv->ieee_channels = NULL;
  739. priv->ieee_rates = NULL;
  740. priv->band = IEEE80211_BAND_2GHZ;
  741. priv->iw_mode = NL80211_IFTYPE_STATION;
  742. priv->current_ht_config.sm_ps = WLAN_HT_CAP_SM_PS_DISABLED;
  743. /* Choose which receivers/antennas to use */
  744. iwl_set_rxon_chain(priv);
  745. iwl_init_scan_params(priv);
  746. iwl_reset_qos(priv);
  747. priv->qos_data.qos_active = 0;
  748. priv->qos_data.qos_cap.val = 0;
  749. priv->rates_mask = IWL_RATES_MASK;
  750. /* If power management is turned on, default to AC mode */
  751. priv->power_mode = IWL_POWER_AC;
  752. priv->tx_power_user_lmt = IWL_TX_POWER_TARGET_POWER_MAX;
  753. ret = iwl_init_channel_map(priv);
  754. if (ret) {
  755. IWL_ERROR("initializing regulatory failed: %d\n", ret);
  756. goto err;
  757. }
  758. ret = iwlcore_init_geos(priv);
  759. if (ret) {
  760. IWL_ERROR("initializing geos failed: %d\n", ret);
  761. goto err_free_channel_map;
  762. }
  763. return 0;
  764. err_free_channel_map:
  765. iwl_free_channel_map(priv);
  766. err:
  767. return ret;
  768. }
  769. EXPORT_SYMBOL(iwl_init_drv);
  770. int iwl_set_tx_power(struct iwl_priv *priv, s8 tx_power, bool force)
  771. {
  772. int ret = 0;
  773. if (tx_power < IWL_TX_POWER_TARGET_POWER_MIN) {
  774. IWL_WARNING("Requested user TXPOWER %d below limit.\n",
  775. priv->tx_power_user_lmt);
  776. return -EINVAL;
  777. }
  778. if (tx_power > IWL_TX_POWER_TARGET_POWER_MAX) {
  779. IWL_WARNING("Requested user TXPOWER %d above limit.\n",
  780. priv->tx_power_user_lmt);
  781. return -EINVAL;
  782. }
  783. if (priv->tx_power_user_lmt != tx_power)
  784. force = true;
  785. priv->tx_power_user_lmt = tx_power;
  786. if (force && priv->cfg->ops->lib->send_tx_power)
  787. ret = priv->cfg->ops->lib->send_tx_power(priv);
  788. return ret;
  789. }
  790. EXPORT_SYMBOL(iwl_set_tx_power);
  791. void iwl_uninit_drv(struct iwl_priv *priv)
  792. {
  793. iwl_calib_free_results(priv);
  794. iwlcore_free_geos(priv);
  795. iwl_free_channel_map(priv);
  796. kfree(priv->scan);
  797. }
  798. EXPORT_SYMBOL(iwl_uninit_drv);
  799. void iwl_disable_interrupts(struct iwl_priv *priv)
  800. {
  801. clear_bit(STATUS_INT_ENABLED, &priv->status);
  802. /* disable interrupts from uCode/NIC to host */
  803. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  804. /* acknowledge/clear/reset any interrupts still pending
  805. * from uCode or flow handler (Rx/Tx DMA) */
  806. iwl_write32(priv, CSR_INT, 0xffffffff);
  807. iwl_write32(priv, CSR_FH_INT_STATUS, 0xffffffff);
  808. IWL_DEBUG_ISR("Disabled interrupts\n");
  809. }
  810. EXPORT_SYMBOL(iwl_disable_interrupts);
  811. void iwl_enable_interrupts(struct iwl_priv *priv)
  812. {
  813. IWL_DEBUG_ISR("Enabling interrupts\n");
  814. set_bit(STATUS_INT_ENABLED, &priv->status);
  815. iwl_write32(priv, CSR_INT_MASK, CSR_INI_SET_MASK);
  816. }
  817. EXPORT_SYMBOL(iwl_enable_interrupts);
  818. int iwl_send_statistics_request(struct iwl_priv *priv, u8 flags)
  819. {
  820. u32 stat_flags = 0;
  821. struct iwl_host_cmd cmd = {
  822. .id = REPLY_STATISTICS_CMD,
  823. .meta.flags = flags,
  824. .len = sizeof(stat_flags),
  825. .data = (u8 *) &stat_flags,
  826. };
  827. return iwl_send_cmd(priv, &cmd);
  828. }
  829. EXPORT_SYMBOL(iwl_send_statistics_request);
  830. /**
  831. * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
  832. * using sample data 100 bytes apart. If these sample points are good,
  833. * it's a pretty good bet that everything between them is good, too.
  834. */
  835. static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
  836. {
  837. u32 val;
  838. int ret = 0;
  839. u32 errcnt = 0;
  840. u32 i;
  841. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  842. ret = iwl_grab_nic_access(priv);
  843. if (ret)
  844. return ret;
  845. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  846. /* read data comes through single port, auto-incr addr */
  847. /* NOTE: Use the debugless read so we don't flood kernel log
  848. * if IWL_DL_IO is set */
  849. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  850. i + RTC_INST_LOWER_BOUND);
  851. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  852. if (val != le32_to_cpu(*image)) {
  853. ret = -EIO;
  854. errcnt++;
  855. if (errcnt >= 3)
  856. break;
  857. }
  858. }
  859. iwl_release_nic_access(priv);
  860. return ret;
  861. }
  862. /**
  863. * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
  864. * looking at all data.
  865. */
  866. static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
  867. u32 len)
  868. {
  869. u32 val;
  870. u32 save_len = len;
  871. int ret = 0;
  872. u32 errcnt;
  873. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  874. ret = iwl_grab_nic_access(priv);
  875. if (ret)
  876. return ret;
  877. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, RTC_INST_LOWER_BOUND);
  878. errcnt = 0;
  879. for (; len > 0; len -= sizeof(u32), image++) {
  880. /* read data comes through single port, auto-incr addr */
  881. /* NOTE: Use the debugless read so we don't flood kernel log
  882. * if IWL_DL_IO is set */
  883. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  884. if (val != le32_to_cpu(*image)) {
  885. IWL_ERROR("uCode INST section is invalid at "
  886. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  887. save_len - len, val, le32_to_cpu(*image));
  888. ret = -EIO;
  889. errcnt++;
  890. if (errcnt >= 20)
  891. break;
  892. }
  893. }
  894. iwl_release_nic_access(priv);
  895. if (!errcnt)
  896. IWL_DEBUG_INFO
  897. ("ucode image in INSTRUCTION memory is good\n");
  898. return ret;
  899. }
  900. /**
  901. * iwl_verify_ucode - determine which instruction image is in SRAM,
  902. * and verify its contents
  903. */
  904. int iwl_verify_ucode(struct iwl_priv *priv)
  905. {
  906. __le32 *image;
  907. u32 len;
  908. int ret;
  909. /* Try bootstrap */
  910. image = (__le32 *)priv->ucode_boot.v_addr;
  911. len = priv->ucode_boot.len;
  912. ret = iwlcore_verify_inst_sparse(priv, image, len);
  913. if (!ret) {
  914. IWL_DEBUG_INFO("Bootstrap uCode is good in inst SRAM\n");
  915. return 0;
  916. }
  917. /* Try initialize */
  918. image = (__le32 *)priv->ucode_init.v_addr;
  919. len = priv->ucode_init.len;
  920. ret = iwlcore_verify_inst_sparse(priv, image, len);
  921. if (!ret) {
  922. IWL_DEBUG_INFO("Initialize uCode is good in inst SRAM\n");
  923. return 0;
  924. }
  925. /* Try runtime/protocol */
  926. image = (__le32 *)priv->ucode_code.v_addr;
  927. len = priv->ucode_code.len;
  928. ret = iwlcore_verify_inst_sparse(priv, image, len);
  929. if (!ret) {
  930. IWL_DEBUG_INFO("Runtime uCode is good in inst SRAM\n");
  931. return 0;
  932. }
  933. IWL_ERROR("NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  934. /* Since nothing seems to match, show first several data entries in
  935. * instruction SRAM, so maybe visual inspection will give a clue.
  936. * Selection of bootstrap image (vs. other images) is arbitrary. */
  937. image = (__le32 *)priv->ucode_boot.v_addr;
  938. len = priv->ucode_boot.len;
  939. ret = iwl_verify_inst_full(priv, image, len);
  940. return ret;
  941. }
  942. EXPORT_SYMBOL(iwl_verify_ucode);
  943. static const char *desc_lookup_text[] = {
  944. "OK",
  945. "FAIL",
  946. "BAD_PARAM",
  947. "BAD_CHECKSUM",
  948. "NMI_INTERRUPT_WDG",
  949. "SYSASSERT",
  950. "FATAL_ERROR",
  951. "BAD_COMMAND",
  952. "HW_ERROR_TUNE_LOCK",
  953. "HW_ERROR_TEMPERATURE",
  954. "ILLEGAL_CHAN_FREQ",
  955. "VCC_NOT_STABLE",
  956. "FH_ERROR",
  957. "NMI_INTERRUPT_HOST",
  958. "NMI_INTERRUPT_ACTION_PT",
  959. "NMI_INTERRUPT_UNKNOWN",
  960. "UCODE_VERSION_MISMATCH",
  961. "HW_ERROR_ABS_LOCK",
  962. "HW_ERROR_CAL_LOCK_FAIL",
  963. "NMI_INTERRUPT_INST_ACTION_PT",
  964. "NMI_INTERRUPT_DATA_ACTION_PT",
  965. "NMI_TRM_HW_ER",
  966. "NMI_INTERRUPT_TRM",
  967. "NMI_INTERRUPT_BREAK_POINT"
  968. "DEBUG_0",
  969. "DEBUG_1",
  970. "DEBUG_2",
  971. "DEBUG_3",
  972. "UNKNOWN"
  973. };
  974. static const char *desc_lookup(int i)
  975. {
  976. int max = ARRAY_SIZE(desc_lookup_text) - 1;
  977. if (i < 0 || i > max)
  978. i = max;
  979. return desc_lookup_text[i];
  980. }
  981. #define ERROR_START_OFFSET (1 * sizeof(u32))
  982. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  983. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  984. {
  985. u32 data2, line;
  986. u32 desc, time, count, base, data1;
  987. u32 blink1, blink2, ilink1, ilink2;
  988. int ret;
  989. if (priv->ucode_type == UCODE_INIT)
  990. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  991. else
  992. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  993. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  994. IWL_ERROR("Not valid error log pointer 0x%08X\n", base);
  995. return;
  996. }
  997. ret = iwl_grab_nic_access(priv);
  998. if (ret) {
  999. IWL_WARNING("Can not read from adapter at this time.\n");
  1000. return;
  1001. }
  1002. count = iwl_read_targ_mem(priv, base);
  1003. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  1004. IWL_ERROR("Start IWL Error Log Dump:\n");
  1005. IWL_ERROR("Status: 0x%08lX, count: %d\n", priv->status, count);
  1006. }
  1007. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  1008. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  1009. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  1010. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  1011. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  1012. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  1013. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  1014. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  1015. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  1016. IWL_ERROR("Desc Time "
  1017. "data1 data2 line\n");
  1018. IWL_ERROR("%-28s (#%02d) %010u 0x%08X 0x%08X %u\n",
  1019. desc_lookup(desc), desc, time, data1, data2, line);
  1020. IWL_ERROR("blink1 blink2 ilink1 ilink2\n");
  1021. IWL_ERROR("0x%05X 0x%05X 0x%05X 0x%05X\n", blink1, blink2,
  1022. ilink1, ilink2);
  1023. iwl_release_nic_access(priv);
  1024. }
  1025. EXPORT_SYMBOL(iwl_dump_nic_error_log);
  1026. #define EVENT_START_OFFSET (4 * sizeof(u32))
  1027. /**
  1028. * iwl_print_event_log - Dump error event log to syslog
  1029. *
  1030. * NOTE: Must be called with iwl_grab_nic_access() already obtained!
  1031. */
  1032. static void iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  1033. u32 num_events, u32 mode)
  1034. {
  1035. u32 i;
  1036. u32 base; /* SRAM byte address of event log header */
  1037. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  1038. u32 ptr; /* SRAM byte address of log data */
  1039. u32 ev, time, data; /* event log data */
  1040. if (num_events == 0)
  1041. return;
  1042. if (priv->ucode_type == UCODE_INIT)
  1043. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1044. else
  1045. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1046. if (mode == 0)
  1047. event_size = 2 * sizeof(u32);
  1048. else
  1049. event_size = 3 * sizeof(u32);
  1050. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  1051. /* "time" is actually "data" for mode 0 (no timestamp).
  1052. * place event id # at far right for easier visual parsing. */
  1053. for (i = 0; i < num_events; i++) {
  1054. ev = iwl_read_targ_mem(priv, ptr);
  1055. ptr += sizeof(u32);
  1056. time = iwl_read_targ_mem(priv, ptr);
  1057. ptr += sizeof(u32);
  1058. if (mode == 0) {
  1059. /* data, ev */
  1060. IWL_ERROR("EVT_LOG:0x%08x:%04u\n", time, ev);
  1061. } else {
  1062. data = iwl_read_targ_mem(priv, ptr);
  1063. ptr += sizeof(u32);
  1064. IWL_ERROR("EVT_LOGT:%010u:0x%08x:%04u\n",
  1065. time, data, ev);
  1066. }
  1067. }
  1068. }
  1069. void iwl_dump_nic_event_log(struct iwl_priv *priv)
  1070. {
  1071. int ret;
  1072. u32 base; /* SRAM byte address of event log header */
  1073. u32 capacity; /* event log capacity in # entries */
  1074. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  1075. u32 num_wraps; /* # times uCode wrapped to top of log */
  1076. u32 next_entry; /* index of next entry to be written by uCode */
  1077. u32 size; /* # entries that we'll print */
  1078. if (priv->ucode_type == UCODE_INIT)
  1079. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1080. else
  1081. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1082. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1083. IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
  1084. return;
  1085. }
  1086. ret = iwl_grab_nic_access(priv);
  1087. if (ret) {
  1088. IWL_WARNING("Can not read from adapter at this time.\n");
  1089. return;
  1090. }
  1091. /* event log header */
  1092. capacity = iwl_read_targ_mem(priv, base);
  1093. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  1094. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  1095. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  1096. size = num_wraps ? capacity : next_entry;
  1097. /* bail out if nothing in log */
  1098. if (size == 0) {
  1099. IWL_ERROR("Start IWL Event Log Dump: nothing in log\n");
  1100. iwl_release_nic_access(priv);
  1101. return;
  1102. }
  1103. IWL_ERROR("Start IWL Event Log Dump: display count %d, wraps %d\n",
  1104. size, num_wraps);
  1105. /* if uCode has wrapped back to top of log, start at the oldest entry,
  1106. * i.e the next one that uCode would fill. */
  1107. if (num_wraps)
  1108. iwl_print_event_log(priv, next_entry,
  1109. capacity - next_entry, mode);
  1110. /* (then/else) start at top of log */
  1111. iwl_print_event_log(priv, 0, next_entry, mode);
  1112. iwl_release_nic_access(priv);
  1113. }
  1114. EXPORT_SYMBOL(iwl_dump_nic_event_log);
  1115. void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  1116. {
  1117. struct iwl_ct_kill_config cmd;
  1118. unsigned long flags;
  1119. int ret = 0;
  1120. spin_lock_irqsave(&priv->lock, flags);
  1121. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  1122. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  1123. spin_unlock_irqrestore(&priv->lock, flags);
  1124. cmd.critical_temperature_R =
  1125. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1126. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1127. sizeof(cmd), &cmd);
  1128. if (ret)
  1129. IWL_ERROR("REPLY_CT_KILL_CONFIG_CMD failed\n");
  1130. else
  1131. IWL_DEBUG_INFO("REPLY_CT_KILL_CONFIG_CMD succeeded, "
  1132. "critical temperature is %d\n",
  1133. cmd.critical_temperature_R);
  1134. }
  1135. EXPORT_SYMBOL(iwl_rf_kill_ct_config);
  1136. /*
  1137. * CARD_STATE_CMD
  1138. *
  1139. * Use: Sets the device's internal card state to enable, disable, or halt
  1140. *
  1141. * When in the 'enable' state the card operates as normal.
  1142. * When in the 'disable' state, the card enters into a low power mode.
  1143. * When in the 'halt' state, the card is shut down and must be fully
  1144. * restarted to come back on.
  1145. */
  1146. static int iwl_send_card_state(struct iwl_priv *priv, u32 flags, u8 meta_flag)
  1147. {
  1148. struct iwl_host_cmd cmd = {
  1149. .id = REPLY_CARD_STATE_CMD,
  1150. .len = sizeof(u32),
  1151. .data = &flags,
  1152. .meta.flags = meta_flag,
  1153. };
  1154. return iwl_send_cmd(priv, &cmd);
  1155. }
  1156. void iwl_radio_kill_sw_disable_radio(struct iwl_priv *priv)
  1157. {
  1158. unsigned long flags;
  1159. if (test_bit(STATUS_RF_KILL_SW, &priv->status))
  1160. return;
  1161. IWL_DEBUG_RF_KILL("Manual SW RF KILL set to: RADIO OFF\n");
  1162. iwl_scan_cancel(priv);
  1163. /* FIXME: This is a workaround for AP */
  1164. if (priv->iw_mode != NL80211_IFTYPE_AP) {
  1165. spin_lock_irqsave(&priv->lock, flags);
  1166. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  1167. CSR_UCODE_SW_BIT_RFKILL);
  1168. spin_unlock_irqrestore(&priv->lock, flags);
  1169. /* call the host command only if no hw rf-kill set */
  1170. if (!test_bit(STATUS_RF_KILL_HW, &priv->status) &&
  1171. iwl_is_ready(priv))
  1172. iwl_send_card_state(priv,
  1173. CARD_STATE_CMD_DISABLE, 0);
  1174. set_bit(STATUS_RF_KILL_SW, &priv->status);
  1175. /* make sure mac80211 stop sending Tx frame */
  1176. if (priv->mac80211_registered)
  1177. ieee80211_stop_queues(priv->hw);
  1178. }
  1179. }
  1180. EXPORT_SYMBOL(iwl_radio_kill_sw_disable_radio);
  1181. int iwl_radio_kill_sw_enable_radio(struct iwl_priv *priv)
  1182. {
  1183. unsigned long flags;
  1184. if (!test_bit(STATUS_RF_KILL_SW, &priv->status))
  1185. return 0;
  1186. IWL_DEBUG_RF_KILL("Manual SW RF KILL set to: RADIO ON\n");
  1187. spin_lock_irqsave(&priv->lock, flags);
  1188. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  1189. /* If the driver is up it will receive CARD_STATE_NOTIFICATION
  1190. * notification where it will clear SW rfkill status.
  1191. * Setting it here would break the handler. Only if the
  1192. * interface is down we can set here since we don't
  1193. * receive any further notification.
  1194. */
  1195. if (!priv->is_open)
  1196. clear_bit(STATUS_RF_KILL_SW, &priv->status);
  1197. spin_unlock_irqrestore(&priv->lock, flags);
  1198. /* wake up ucode */
  1199. msleep(10);
  1200. spin_lock_irqsave(&priv->lock, flags);
  1201. iwl_read32(priv, CSR_UCODE_DRV_GP1);
  1202. if (!iwl_grab_nic_access(priv))
  1203. iwl_release_nic_access(priv);
  1204. spin_unlock_irqrestore(&priv->lock, flags);
  1205. if (test_bit(STATUS_RF_KILL_HW, &priv->status)) {
  1206. IWL_DEBUG_RF_KILL("Can not turn radio back on - "
  1207. "disabled by HW switch\n");
  1208. return 0;
  1209. }
  1210. /* when driver is up while rfkill is on, it wont receive
  1211. * any CARD_STATE_NOTIFICATION notifications so we have to
  1212. * restart it in here
  1213. */
  1214. if (priv->is_open && !test_bit(STATUS_ALIVE, &priv->status)) {
  1215. clear_bit(STATUS_RF_KILL_SW, &priv->status);
  1216. if (!iwl_is_rfkill(priv))
  1217. queue_work(priv->workqueue, &priv->up);
  1218. }
  1219. /* If the driver is already loaded, it will receive
  1220. * CARD_STATE_NOTIFICATION notifications and the handler will
  1221. * call restart to reload the driver.
  1222. */
  1223. return 1;
  1224. }
  1225. EXPORT_SYMBOL(iwl_radio_kill_sw_enable_radio);