iwl-3945-hw.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2005 - 2008 Intel Corporation. All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of version 2 of the GNU General Public License as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  22. * USA
  23. *
  24. * The full GNU General Public License is included in this distribution
  25. * in the file called LICENSE.GPL.
  26. *
  27. * Contact Information:
  28. * Intel Linux Wireless <ilw@linux.intel.com>
  29. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  30. *
  31. * BSD LICENSE
  32. *
  33. * Copyright(c) 2005 - 2008 Intel Corporation. All rights reserved.
  34. * All rights reserved.
  35. *
  36. * Redistribution and use in source and binary forms, with or without
  37. * modification, are permitted provided that the following conditions
  38. * are met:
  39. *
  40. * * Redistributions of source code must retain the above copyright
  41. * notice, this list of conditions and the following disclaimer.
  42. * * Redistributions in binary form must reproduce the above copyright
  43. * notice, this list of conditions and the following disclaimer in
  44. * the documentation and/or other materials provided with the
  45. * distribution.
  46. * * Neither the name Intel Corporation nor the names of its
  47. * contributors may be used to endorse or promote products derived
  48. * from this software without specific prior written permission.
  49. *
  50. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  51. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  52. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  53. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  54. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  55. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  56. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  57. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  58. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  59. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  60. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  61. *
  62. *****************************************************************************/
  63. /*
  64. * Please use this file (iwl-3945-hw.h) only for hardware-related definitions.
  65. * Please use iwl-3945-commands.h for uCode API definitions.
  66. * Please use iwl-3945.h for driver implementation definitions.
  67. */
  68. #ifndef __iwl_3945_hw__
  69. #define __iwl_3945_hw__
  70. /*
  71. * uCode queue management definitions ...
  72. * Queue #4 is the command queue for 3945 and 4965.
  73. */
  74. #define IWL_CMD_QUEUE_NUM 4
  75. /* Tx rates */
  76. #define IWL_CCK_RATES 4
  77. #define IWL_OFDM_RATES 8
  78. #define IWL_HT_RATES 0
  79. #define IWL_MAX_RATES (IWL_CCK_RATES+IWL_OFDM_RATES+IWL_HT_RATES)
  80. /* Time constants */
  81. #define SHORT_SLOT_TIME 9
  82. #define LONG_SLOT_TIME 20
  83. /* RSSI to dBm */
  84. #define IWL_RSSI_OFFSET 95
  85. /*
  86. * EEPROM related constants, enums, and structures.
  87. */
  88. /*
  89. * EEPROM access time values:
  90. *
  91. * Driver initiates EEPROM read by writing byte address << 1 to CSR_EEPROM_REG,
  92. * then clearing (with subsequent read/modify/write) CSR_EEPROM_REG bit
  93. * CSR_EEPROM_REG_BIT_CMD (0x2).
  94. * Driver then polls CSR_EEPROM_REG for CSR_EEPROM_REG_READ_VALID_MSK (0x1).
  95. * When polling, wait 10 uSec between polling loops, up to a maximum 5000 uSec.
  96. * Driver reads 16-bit value from bits 31-16 of CSR_EEPROM_REG.
  97. */
  98. #define IWL_EEPROM_ACCESS_TIMEOUT 5000 /* uSec */
  99. /*
  100. * Regulatory channel usage flags in EEPROM struct iwl_eeprom_channel.flags.
  101. *
  102. * IBSS and/or AP operation is allowed *only* on those channels with
  103. * (VALID && IBSS && ACTIVE && !RADAR). This restriction is in place because
  104. * RADAR detection is not supported by the 3945 driver, but is a
  105. * requirement for establishing a new network for legal operation on channels
  106. * requiring RADAR detection or restricting ACTIVE scanning.
  107. *
  108. * NOTE: "WIDE" flag indicates that 20 MHz channel is supported;
  109. * 3945 does not support FAT 40 MHz-wide channels.
  110. *
  111. * NOTE: Using a channel inappropriately will result in a uCode error!
  112. */
  113. enum {
  114. EEPROM_CHANNEL_VALID = (1 << 0), /* usable for this SKU/geo */
  115. EEPROM_CHANNEL_IBSS = (1 << 1), /* usable as an IBSS channel */
  116. /* Bit 2 Reserved */
  117. EEPROM_CHANNEL_ACTIVE = (1 << 3), /* active scanning allowed */
  118. EEPROM_CHANNEL_RADAR = (1 << 4), /* radar detection required */
  119. EEPROM_CHANNEL_WIDE = (1 << 5), /* 20 MHz channel okay */
  120. /* Bit 6 Reserved (was Narrow Channel) */
  121. EEPROM_CHANNEL_DFS = (1 << 7), /* dynamic freq selection candidate */
  122. };
  123. /* SKU Capabilities */
  124. #define EEPROM_SKU_CAP_SW_RF_KILL_ENABLE (1 << 0)
  125. #define EEPROM_SKU_CAP_HW_RF_KILL_ENABLE (1 << 1)
  126. #define EEPROM_SKU_CAP_OP_MODE_MRC (1 << 7)
  127. /* *regulatory* channel data from eeprom, one for each channel */
  128. struct iwl3945_eeprom_channel {
  129. u8 flags; /* flags copied from EEPROM */
  130. s8 max_power_avg; /* max power (dBm) on this chnl, limit 31 */
  131. } __attribute__ ((packed));
  132. /*
  133. * Mapping of a Tx power level, at factory calibration temperature,
  134. * to a radio/DSP gain table index.
  135. * One for each of 5 "sample" power levels in each band.
  136. * v_det is measured at the factory, using the 3945's built-in power amplifier
  137. * (PA) output voltage detector. This same detector is used during Tx of
  138. * long packets in normal operation to provide feedback as to proper output
  139. * level.
  140. * Data copied from EEPROM.
  141. * DO NOT ALTER THIS STRUCTURE!!!
  142. */
  143. struct iwl3945_eeprom_txpower_sample {
  144. u8 gain_index; /* index into power (gain) setup table ... */
  145. s8 power; /* ... for this pwr level for this chnl group */
  146. u16 v_det; /* PA output voltage */
  147. } __attribute__ ((packed));
  148. /*
  149. * Mappings of Tx power levels -> nominal radio/DSP gain table indexes.
  150. * One for each channel group (a.k.a. "band") (1 for BG, 4 for A).
  151. * Tx power setup code interpolates between the 5 "sample" power levels
  152. * to determine the nominal setup for a requested power level.
  153. * Data copied from EEPROM.
  154. * DO NOT ALTER THIS STRUCTURE!!!
  155. */
  156. struct iwl3945_eeprom_txpower_group {
  157. struct iwl3945_eeprom_txpower_sample samples[5]; /* 5 power levels */
  158. s32 a, b, c, d, e; /* coefficients for voltage->power
  159. * formula (signed) */
  160. s32 Fa, Fb, Fc, Fd, Fe; /* these modify coeffs based on
  161. * frequency (signed) */
  162. s8 saturation_power; /* highest power possible by h/w in this
  163. * band */
  164. u8 group_channel; /* "representative" channel # in this band */
  165. s16 temperature; /* h/w temperature at factory calib this band
  166. * (signed) */
  167. } __attribute__ ((packed));
  168. /*
  169. * Temperature-based Tx-power compensation data, not band-specific.
  170. * These coefficients are use to modify a/b/c/d/e coeffs based on
  171. * difference between current temperature and factory calib temperature.
  172. * Data copied from EEPROM.
  173. */
  174. struct iwl3945_eeprom_temperature_corr {
  175. u32 Ta;
  176. u32 Tb;
  177. u32 Tc;
  178. u32 Td;
  179. u32 Te;
  180. } __attribute__ ((packed));
  181. /*
  182. * EEPROM map
  183. */
  184. struct iwl3945_eeprom {
  185. u8 reserved0[16];
  186. u16 device_id; /* abs.ofs: 16 */
  187. u8 reserved1[2];
  188. u16 pmc; /* abs.ofs: 20 */
  189. u8 reserved2[20];
  190. u8 mac_address[6]; /* abs.ofs: 42 */
  191. u8 reserved3[58];
  192. u16 board_revision; /* abs.ofs: 106 */
  193. u8 reserved4[11];
  194. u8 board_pba_number[9]; /* abs.ofs: 119 */
  195. u8 reserved5[8];
  196. u16 version; /* abs.ofs: 136 */
  197. u8 sku_cap; /* abs.ofs: 138 */
  198. u8 leds_mode; /* abs.ofs: 139 */
  199. u16 oem_mode;
  200. u16 wowlan_mode; /* abs.ofs: 142 */
  201. u16 leds_time_interval; /* abs.ofs: 144 */
  202. u8 leds_off_time; /* abs.ofs: 146 */
  203. u8 leds_on_time; /* abs.ofs: 147 */
  204. u8 almgor_m_version; /* abs.ofs: 148 */
  205. u8 antenna_switch_type; /* abs.ofs: 149 */
  206. u8 reserved6[42];
  207. u8 sku_id[4]; /* abs.ofs: 192 */
  208. /*
  209. * Per-channel regulatory data.
  210. *
  211. * Each channel that *might* be supported by 3945 or 4965 has a fixed location
  212. * in EEPROM containing EEPROM_CHANNEL_* usage flags (LSB) and max regulatory
  213. * txpower (MSB).
  214. *
  215. * Entries immediately below are for 20 MHz channel width. FAT (40 MHz)
  216. * channels (only for 4965, not supported by 3945) appear later in the EEPROM.
  217. *
  218. * 2.4 GHz channels 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14
  219. */
  220. u16 band_1_count; /* abs.ofs: 196 */
  221. struct iwl3945_eeprom_channel band_1_channels[14]; /* abs.ofs: 196 */
  222. /*
  223. * 4.9 GHz channels 183, 184, 185, 187, 188, 189, 192, 196,
  224. * 5.0 GHz channels 7, 8, 11, 12, 16
  225. * (4915-5080MHz) (none of these is ever supported)
  226. */
  227. u16 band_2_count; /* abs.ofs: 226 */
  228. struct iwl3945_eeprom_channel band_2_channels[13]; /* abs.ofs: 228 */
  229. /*
  230. * 5.2 GHz channels 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64
  231. * (5170-5320MHz)
  232. */
  233. u16 band_3_count; /* abs.ofs: 254 */
  234. struct iwl3945_eeprom_channel band_3_channels[12]; /* abs.ofs: 256 */
  235. /*
  236. * 5.5 GHz channels 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140
  237. * (5500-5700MHz)
  238. */
  239. u16 band_4_count; /* abs.ofs: 280 */
  240. struct iwl3945_eeprom_channel band_4_channels[11]; /* abs.ofs: 282 */
  241. /*
  242. * 5.7 GHz channels 145, 149, 153, 157, 161, 165
  243. * (5725-5825MHz)
  244. */
  245. u16 band_5_count; /* abs.ofs: 304 */
  246. struct iwl3945_eeprom_channel band_5_channels[6]; /* abs.ofs: 306 */
  247. u8 reserved9[194];
  248. /*
  249. * 3945 Txpower calibration data.
  250. */
  251. #define IWL_NUM_TX_CALIB_GROUPS 5
  252. struct iwl3945_eeprom_txpower_group groups[IWL_NUM_TX_CALIB_GROUPS];
  253. /* abs.ofs: 512 */
  254. struct iwl3945_eeprom_temperature_corr corrections; /* abs.ofs: 832 */
  255. u8 reserved16[172]; /* fill out to full 1024 byte block */
  256. } __attribute__ ((packed));
  257. #define IWL_EEPROM_IMAGE_SIZE 1024
  258. /* End of EEPROM */
  259. #include "iwl-3945-commands.h"
  260. #define PCI_LINK_CTRL 0x0F0
  261. #define PCI_POWER_SOURCE 0x0C8
  262. #define PCI_REG_WUM8 0x0E8
  263. #define PCI_CFG_PMC_PME_FROM_D3COLD_SUPPORT (0x80000000)
  264. /*=== FH (data Flow Handler) ===*/
  265. #define FH_BASE (0x800)
  266. #define FH_CBCC_TABLE (FH_BASE+0x140)
  267. #define FH_TFDB_TABLE (FH_BASE+0x180)
  268. #define FH_RCSR_TABLE (FH_BASE+0x400)
  269. #define FH_RSSR_TABLE (FH_BASE+0x4c0)
  270. #define FH_TCSR_TABLE (FH_BASE+0x500)
  271. #define FH_TSSR_TABLE (FH_BASE+0x680)
  272. /* TFDB (Transmit Frame Buffer Descriptor) */
  273. #define FH_TFDB(_channel, buf) \
  274. (FH_TFDB_TABLE+((_channel)*2+(buf))*0x28)
  275. #define ALM_FH_TFDB_CHNL_BUF_CTRL_REG(_channel) \
  276. (FH_TFDB_TABLE + 0x50 * _channel)
  277. /* CBCC _channel is [0,2] */
  278. #define FH_CBCC(_channel) (FH_CBCC_TABLE+(_channel)*0x8)
  279. #define FH_CBCC_CTRL(_channel) (FH_CBCC(_channel)+0x00)
  280. #define FH_CBCC_BASE(_channel) (FH_CBCC(_channel)+0x04)
  281. /* RCSR _channel is [0,2] */
  282. #define FH_RCSR(_channel) (FH_RCSR_TABLE+(_channel)*0x40)
  283. #define FH_RCSR_CONFIG(_channel) (FH_RCSR(_channel)+0x00)
  284. #define FH_RCSR_RBD_BASE(_channel) (FH_RCSR(_channel)+0x04)
  285. #define FH_RCSR_WPTR(_channel) (FH_RCSR(_channel)+0x20)
  286. #define FH_RCSR_RPTR_ADDR(_channel) (FH_RCSR(_channel)+0x24)
  287. #define FH_RSCSR_CHNL0_WPTR (FH_RCSR_WPTR(0))
  288. /* RSSR */
  289. #define FH_RSSR_CTRL (FH_RSSR_TABLE+0x000)
  290. #define FH_RSSR_STATUS (FH_RSSR_TABLE+0x004)
  291. #define FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE (0x01000000)
  292. /* TCSR */
  293. #define FH_TCSR(_channel) (FH_TCSR_TABLE+(_channel)*0x20)
  294. #define FH_TCSR_CONFIG(_channel) (FH_TCSR(_channel)+0x00)
  295. #define FH_TCSR_CREDIT(_channel) (FH_TCSR(_channel)+0x04)
  296. #define FH_TCSR_BUFF_STTS(_channel) (FH_TCSR(_channel)+0x08)
  297. /* TSSR */
  298. #define FH_TSSR_CBB_BASE (FH_TSSR_TABLE+0x000)
  299. #define FH_TSSR_MSG_CONFIG (FH_TSSR_TABLE+0x008)
  300. #define FH_TSSR_TX_STATUS (FH_TSSR_TABLE+0x010)
  301. /* DBM */
  302. #define ALM_FH_SRVC_CHNL (6)
  303. #define ALM_FH_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE (20)
  304. #define ALM_FH_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH (4)
  305. #define ALM_FH_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN (0x08000000)
  306. #define ALM_FH_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE (0x80000000)
  307. #define ALM_FH_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE (0x20000000)
  308. #define ALM_FH_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 (0x01000000)
  309. #define ALM_FH_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST (0x00001000)
  310. #define ALM_FH_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH (0x00000000)
  311. #define ALM_FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF (0x00000000)
  312. #define ALM_FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_DRIVER (0x00000001)
  313. #define ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE_VAL (0x00000000)
  314. #define ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL (0x00000008)
  315. #define ALM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD (0x00200000)
  316. #define ALM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT (0x00000000)
  317. #define ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE (0x00000000)
  318. #define ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE (0x80000000)
  319. #define ALM_FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID (0x00004000)
  320. #define ALM_FH_TCSR_CHNL_TX_BUF_STS_REG_BIT_TFDB_WPTR (0x00000001)
  321. #define ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON (0xFF000000)
  322. #define ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON (0x00FF0000)
  323. #define ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B (0x00000400)
  324. #define ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON (0x00000100)
  325. #define ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON (0x00000080)
  326. #define ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH (0x00000020)
  327. #define ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH (0x00000005)
  328. #define ALM_TB_MAX_BYTES_COUNT (0xFFF0)
  329. #define ALM_FH_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_channel) \
  330. ((1LU << _channel) << 24)
  331. #define ALM_FH_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_channel) \
  332. ((1LU << _channel) << 16)
  333. #define ALM_FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(_channel) \
  334. (ALM_FH_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_channel) | \
  335. ALM_FH_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_channel))
  336. #define PCI_CFG_REV_ID_BIT_BASIC_SKU (0x40) /* bit 6 */
  337. #define PCI_CFG_REV_ID_BIT_RTP (0x80) /* bit 7 */
  338. #define TFD_QUEUE_MIN 0
  339. #define TFD_QUEUE_MAX 6
  340. #define TFD_QUEUE_SIZE_MAX (256)
  341. #define IWL_NUM_SCAN_RATES (2)
  342. #define IWL_DEFAULT_TX_RETRY 15
  343. /*********************************************/
  344. #define RFD_SIZE 4
  345. #define NUM_TFD_CHUNKS 4
  346. #define RX_QUEUE_SIZE 256
  347. #define RX_QUEUE_MASK 255
  348. #define RX_QUEUE_SIZE_LOG 8
  349. #define U32_PAD(n) ((4-(n))&0x3)
  350. #define TFD_CTL_COUNT_SET(n) (n << 24)
  351. #define TFD_CTL_COUNT_GET(ctl) ((ctl >> 24) & 7)
  352. #define TFD_CTL_PAD_SET(n) (n << 28)
  353. #define TFD_CTL_PAD_GET(ctl) (ctl >> 28)
  354. #define TFD_TX_CMD_SLOTS 256
  355. #define TFD_CMD_SLOTS 32
  356. #define TFD_MAX_PAYLOAD_SIZE (sizeof(struct iwl3945_cmd) - \
  357. sizeof(struct iwl3945_cmd_meta))
  358. /*
  359. * RX related structures and functions
  360. */
  361. #define RX_FREE_BUFFERS 64
  362. #define RX_LOW_WATERMARK 8
  363. /* Sizes and addresses for instruction and data memory (SRAM) in
  364. * 3945's embedded processor. Driver access is via HBUS_TARG_MEM_* regs. */
  365. #define RTC_INST_LOWER_BOUND (0x000000)
  366. #define ALM_RTC_INST_UPPER_BOUND (0x014000)
  367. #define RTC_DATA_LOWER_BOUND (0x800000)
  368. #define ALM_RTC_DATA_UPPER_BOUND (0x808000)
  369. #define ALM_RTC_INST_SIZE (ALM_RTC_INST_UPPER_BOUND - RTC_INST_LOWER_BOUND)
  370. #define ALM_RTC_DATA_SIZE (ALM_RTC_DATA_UPPER_BOUND - RTC_DATA_LOWER_BOUND)
  371. #define IWL_MAX_INST_SIZE ALM_RTC_INST_SIZE
  372. #define IWL_MAX_DATA_SIZE ALM_RTC_DATA_SIZE
  373. /* Size of uCode instruction memory in bootstrap state machine */
  374. #define IWL_MAX_BSM_SIZE ALM_RTC_INST_SIZE
  375. #define IWL39_MAX_NUM_QUEUES 8
  376. static inline int iwl3945_hw_valid_rtc_data_addr(u32 addr)
  377. {
  378. return (addr >= RTC_DATA_LOWER_BOUND) &&
  379. (addr < ALM_RTC_DATA_UPPER_BOUND);
  380. }
  381. /* Base physical address of iwl3945_shared is provided to FH_TSSR_CBB_BASE
  382. * and &iwl3945_shared.rx_read_ptr[0] is provided to FH_RCSR_RPTR_ADDR(0) */
  383. struct iwl3945_shared {
  384. __le32 tx_base_ptr[8];
  385. __le32 rx_read_ptr[3];
  386. } __attribute__ ((packed));
  387. struct iwl3945_tfd_frame_data {
  388. __le32 addr;
  389. __le32 len;
  390. } __attribute__ ((packed));
  391. struct iwl3945_tfd_frame {
  392. __le32 control_flags;
  393. struct iwl3945_tfd_frame_data pa[4];
  394. u8 reserved[28];
  395. } __attribute__ ((packed));
  396. static inline u8 iwl3945_hw_get_rate(__le16 rate_n_flags)
  397. {
  398. return le16_to_cpu(rate_n_flags) & 0xFF;
  399. }
  400. static inline u16 iwl3945_hw_get_rate_n_flags(__le16 rate_n_flags)
  401. {
  402. return le16_to_cpu(rate_n_flags);
  403. }
  404. static inline __le16 iwl3945_hw_set_rate_n_flags(u8 rate, u16 flags)
  405. {
  406. return cpu_to_le16((u16)rate|flags);
  407. }
  408. #endif