b43.h 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875
  1. #ifndef B43_H_
  2. #define B43_H_
  3. #include <linux/kernel.h>
  4. #include <linux/spinlock.h>
  5. #include <linux/interrupt.h>
  6. #include <linux/hw_random.h>
  7. #include <linux/ssb/ssb.h>
  8. #include <net/mac80211.h>
  9. #include "debugfs.h"
  10. #include "leds.h"
  11. #include "rfkill.h"
  12. #include "lo.h"
  13. #include "phy_common.h"
  14. /* The unique identifier of the firmware that's officially supported by
  15. * this driver version. */
  16. #define B43_SUPPORTED_FIRMWARE_ID "FW13"
  17. #ifdef CONFIG_B43_DEBUG
  18. # define B43_DEBUG 1
  19. #else
  20. # define B43_DEBUG 0
  21. #endif
  22. #define B43_RX_MAX_SSI 60
  23. /* MMIO offsets */
  24. #define B43_MMIO_DMA0_REASON 0x20
  25. #define B43_MMIO_DMA0_IRQ_MASK 0x24
  26. #define B43_MMIO_DMA1_REASON 0x28
  27. #define B43_MMIO_DMA1_IRQ_MASK 0x2C
  28. #define B43_MMIO_DMA2_REASON 0x30
  29. #define B43_MMIO_DMA2_IRQ_MASK 0x34
  30. #define B43_MMIO_DMA3_REASON 0x38
  31. #define B43_MMIO_DMA3_IRQ_MASK 0x3C
  32. #define B43_MMIO_DMA4_REASON 0x40
  33. #define B43_MMIO_DMA4_IRQ_MASK 0x44
  34. #define B43_MMIO_DMA5_REASON 0x48
  35. #define B43_MMIO_DMA5_IRQ_MASK 0x4C
  36. #define B43_MMIO_MACCTL 0x120 /* MAC control */
  37. #define B43_MMIO_MACCMD 0x124 /* MAC command */
  38. #define B43_MMIO_GEN_IRQ_REASON 0x128
  39. #define B43_MMIO_GEN_IRQ_MASK 0x12C
  40. #define B43_MMIO_RAM_CONTROL 0x130
  41. #define B43_MMIO_RAM_DATA 0x134
  42. #define B43_MMIO_PS_STATUS 0x140
  43. #define B43_MMIO_RADIO_HWENABLED_HI 0x158
  44. #define B43_MMIO_SHM_CONTROL 0x160
  45. #define B43_MMIO_SHM_DATA 0x164
  46. #define B43_MMIO_SHM_DATA_UNALIGNED 0x166
  47. #define B43_MMIO_XMITSTAT_0 0x170
  48. #define B43_MMIO_XMITSTAT_1 0x174
  49. #define B43_MMIO_REV3PLUS_TSF_LOW 0x180 /* core rev >= 3 only */
  50. #define B43_MMIO_REV3PLUS_TSF_HIGH 0x184 /* core rev >= 3 only */
  51. #define B43_MMIO_TSF_CFP_REP 0x188
  52. #define B43_MMIO_TSF_CFP_START 0x18C
  53. #define B43_MMIO_TSF_CFP_MAXDUR 0x190
  54. /* 32-bit DMA */
  55. #define B43_MMIO_DMA32_BASE0 0x200
  56. #define B43_MMIO_DMA32_BASE1 0x220
  57. #define B43_MMIO_DMA32_BASE2 0x240
  58. #define B43_MMIO_DMA32_BASE3 0x260
  59. #define B43_MMIO_DMA32_BASE4 0x280
  60. #define B43_MMIO_DMA32_BASE5 0x2A0
  61. /* 64-bit DMA */
  62. #define B43_MMIO_DMA64_BASE0 0x200
  63. #define B43_MMIO_DMA64_BASE1 0x240
  64. #define B43_MMIO_DMA64_BASE2 0x280
  65. #define B43_MMIO_DMA64_BASE3 0x2C0
  66. #define B43_MMIO_DMA64_BASE4 0x300
  67. #define B43_MMIO_DMA64_BASE5 0x340
  68. /* PIO on core rev < 11 */
  69. #define B43_MMIO_PIO_BASE0 0x300
  70. #define B43_MMIO_PIO_BASE1 0x310
  71. #define B43_MMIO_PIO_BASE2 0x320
  72. #define B43_MMIO_PIO_BASE3 0x330
  73. #define B43_MMIO_PIO_BASE4 0x340
  74. #define B43_MMIO_PIO_BASE5 0x350
  75. #define B43_MMIO_PIO_BASE6 0x360
  76. #define B43_MMIO_PIO_BASE7 0x370
  77. /* PIO on core rev >= 11 */
  78. #define B43_MMIO_PIO11_BASE0 0x200
  79. #define B43_MMIO_PIO11_BASE1 0x240
  80. #define B43_MMIO_PIO11_BASE2 0x280
  81. #define B43_MMIO_PIO11_BASE3 0x2C0
  82. #define B43_MMIO_PIO11_BASE4 0x300
  83. #define B43_MMIO_PIO11_BASE5 0x340
  84. #define B43_MMIO_PHY_VER 0x3E0
  85. #define B43_MMIO_PHY_RADIO 0x3E2
  86. #define B43_MMIO_PHY0 0x3E6
  87. #define B43_MMIO_ANTENNA 0x3E8
  88. #define B43_MMIO_CHANNEL 0x3F0
  89. #define B43_MMIO_CHANNEL_EXT 0x3F4
  90. #define B43_MMIO_RADIO_CONTROL 0x3F6
  91. #define B43_MMIO_RADIO_DATA_HIGH 0x3F8
  92. #define B43_MMIO_RADIO_DATA_LOW 0x3FA
  93. #define B43_MMIO_PHY_CONTROL 0x3FC
  94. #define B43_MMIO_PHY_DATA 0x3FE
  95. #define B43_MMIO_MACFILTER_CONTROL 0x420
  96. #define B43_MMIO_MACFILTER_DATA 0x422
  97. #define B43_MMIO_RCMTA_COUNT 0x43C
  98. #define B43_MMIO_RADIO_HWENABLED_LO 0x49A
  99. #define B43_MMIO_GPIO_CONTROL 0x49C
  100. #define B43_MMIO_GPIO_MASK 0x49E
  101. #define B43_MMIO_TSF_CFP_START_LOW 0x604
  102. #define B43_MMIO_TSF_CFP_START_HIGH 0x606
  103. #define B43_MMIO_TSF_CFP_PRETBTT 0x612
  104. #define B43_MMIO_TSF_0 0x632 /* core rev < 3 only */
  105. #define B43_MMIO_TSF_1 0x634 /* core rev < 3 only */
  106. #define B43_MMIO_TSF_2 0x636 /* core rev < 3 only */
  107. #define B43_MMIO_TSF_3 0x638 /* core rev < 3 only */
  108. #define B43_MMIO_RNG 0x65A
  109. #define B43_MMIO_IFSCTL 0x688 /* Interframe space control */
  110. #define B43_MMIO_IFSCTL_USE_EDCF 0x0004
  111. #define B43_MMIO_POWERUP_DELAY 0x6A8
  112. /* SPROM boardflags_lo values */
  113. #define B43_BFL_BTCOEXIST 0x0001 /* implements Bluetooth coexistance */
  114. #define B43_BFL_PACTRL 0x0002 /* GPIO 9 controlling the PA */
  115. #define B43_BFL_AIRLINEMODE 0x0004 /* implements GPIO 13 radio disable indication */
  116. #define B43_BFL_RSSI 0x0008 /* software calculates nrssi slope. */
  117. #define B43_BFL_ENETSPI 0x0010 /* has ephy roboswitch spi */
  118. #define B43_BFL_XTAL_NOSLOW 0x0020 /* no slow clock available */
  119. #define B43_BFL_CCKHIPWR 0x0040 /* can do high power CCK transmission */
  120. #define B43_BFL_ENETADM 0x0080 /* has ADMtek switch */
  121. #define B43_BFL_ENETVLAN 0x0100 /* can do vlan */
  122. #define B43_BFL_AFTERBURNER 0x0200 /* supports Afterburner mode */
  123. #define B43_BFL_NOPCI 0x0400 /* leaves PCI floating */
  124. #define B43_BFL_FEM 0x0800 /* supports the Front End Module */
  125. #define B43_BFL_EXTLNA 0x1000 /* has an external LNA */
  126. #define B43_BFL_HGPA 0x2000 /* had high gain PA */
  127. #define B43_BFL_BTCMOD 0x4000 /* BFL_BTCOEXIST is given in alternate GPIOs */
  128. #define B43_BFL_ALTIQ 0x8000 /* alternate I/Q settings */
  129. /* GPIO register offset, in both ChipCommon and PCI core. */
  130. #define B43_GPIO_CONTROL 0x6c
  131. /* SHM Routing */
  132. enum {
  133. B43_SHM_UCODE, /* Microcode memory */
  134. B43_SHM_SHARED, /* Shared memory */
  135. B43_SHM_SCRATCH, /* Scratch memory */
  136. B43_SHM_HW, /* Internal hardware register */
  137. B43_SHM_RCMTA, /* Receive match transmitter address (rev >= 5 only) */
  138. };
  139. /* SHM Routing modifiers */
  140. #define B43_SHM_AUTOINC_R 0x0200 /* Auto-increment address on read */
  141. #define B43_SHM_AUTOINC_W 0x0100 /* Auto-increment address on write */
  142. #define B43_SHM_AUTOINC_RW (B43_SHM_AUTOINC_R | \
  143. B43_SHM_AUTOINC_W)
  144. /* Misc SHM_SHARED offsets */
  145. #define B43_SHM_SH_WLCOREREV 0x0016 /* 802.11 core revision */
  146. #define B43_SHM_SH_PCTLWDPOS 0x0008
  147. #define B43_SHM_SH_RXPADOFF 0x0034 /* RX Padding data offset (PIO only) */
  148. #define B43_SHM_SH_PHYVER 0x0050 /* PHY version */
  149. #define B43_SHM_SH_PHYTYPE 0x0052 /* PHY type */
  150. #define B43_SHM_SH_ANTSWAP 0x005C /* Antenna swap threshold */
  151. #define B43_SHM_SH_HOSTFLO 0x005E /* Hostflags for ucode options (low) */
  152. #define B43_SHM_SH_HOSTFMI 0x0060 /* Hostflags for ucode options (middle) */
  153. #define B43_SHM_SH_HOSTFHI 0x0062 /* Hostflags for ucode options (high) */
  154. #define B43_SHM_SH_RFATT 0x0064 /* Current radio attenuation value */
  155. #define B43_SHM_SH_RADAR 0x0066 /* Radar register */
  156. #define B43_SHM_SH_PHYTXNOI 0x006E /* PHY noise directly after TX (lower 8bit only) */
  157. #define B43_SHM_SH_RFRXSP1 0x0072 /* RF RX SP Register 1 */
  158. #define B43_SHM_SH_CHAN 0x00A0 /* Current channel (low 8bit only) */
  159. #define B43_SHM_SH_CHAN_5GHZ 0x0100 /* Bit set, if 5Ghz channel */
  160. #define B43_SHM_SH_BCMCFIFOID 0x0108 /* Last posted cookie to the bcast/mcast FIFO */
  161. /* TSSI information */
  162. #define B43_SHM_SH_TSSI_CCK 0x0058 /* TSSI for last 4 CCK frames (32bit) */
  163. #define B43_SHM_SH_TSSI_OFDM_A 0x0068 /* TSSI for last 4 OFDM frames (32bit) */
  164. #define B43_SHM_SH_TSSI_OFDM_G 0x0070 /* TSSI for last 4 OFDM frames (32bit) */
  165. #define B43_TSSI_MAX 0x7F /* Max value for one TSSI value */
  166. /* SHM_SHARED TX FIFO variables */
  167. #define B43_SHM_SH_SIZE01 0x0098 /* TX FIFO size for FIFO 0 (low) and 1 (high) */
  168. #define B43_SHM_SH_SIZE23 0x009A /* TX FIFO size for FIFO 2 and 3 */
  169. #define B43_SHM_SH_SIZE45 0x009C /* TX FIFO size for FIFO 4 and 5 */
  170. #define B43_SHM_SH_SIZE67 0x009E /* TX FIFO size for FIFO 6 and 7 */
  171. /* SHM_SHARED background noise */
  172. #define B43_SHM_SH_JSSI0 0x0088 /* Measure JSSI 0 */
  173. #define B43_SHM_SH_JSSI1 0x008A /* Measure JSSI 1 */
  174. #define B43_SHM_SH_JSSIAUX 0x008C /* Measure JSSI AUX */
  175. /* SHM_SHARED crypto engine */
  176. #define B43_SHM_SH_DEFAULTIV 0x003C /* Default IV location */
  177. #define B43_SHM_SH_NRRXTRANS 0x003E /* # of soft RX transmitter addresses (max 8) */
  178. #define B43_SHM_SH_KTP 0x0056 /* Key table pointer */
  179. #define B43_SHM_SH_TKIPTSCTTAK 0x0318
  180. #define B43_SHM_SH_KEYIDXBLOCK 0x05D4 /* Key index/algorithm block (v4 firmware) */
  181. #define B43_SHM_SH_PSM 0x05F4 /* PSM transmitter address match block (rev < 5) */
  182. /* SHM_SHARED WME variables */
  183. #define B43_SHM_SH_EDCFSTAT 0x000E /* EDCF status */
  184. #define B43_SHM_SH_TXFCUR 0x0030 /* TXF current index */
  185. #define B43_SHM_SH_EDCFQ 0x0240 /* EDCF Q info */
  186. /* SHM_SHARED powersave mode related */
  187. #define B43_SHM_SH_SLOTT 0x0010 /* Slot time */
  188. #define B43_SHM_SH_DTIMPER 0x0012 /* DTIM period */
  189. #define B43_SHM_SH_NOSLPZNATDTIM 0x004C /* NOSLPZNAT DTIM */
  190. /* SHM_SHARED beacon/AP variables */
  191. #define B43_SHM_SH_BTL0 0x0018 /* Beacon template length 0 */
  192. #define B43_SHM_SH_BTL1 0x001A /* Beacon template length 1 */
  193. #define B43_SHM_SH_BTSFOFF 0x001C /* Beacon TSF offset */
  194. #define B43_SHM_SH_TIMBPOS 0x001E /* TIM B position in beacon */
  195. #define B43_SHM_SH_DTIMP 0x0012 /* DTIP period */
  196. #define B43_SHM_SH_MCASTCOOKIE 0x00A8 /* Last bcast/mcast frame ID */
  197. #define B43_SHM_SH_SFFBLIM 0x0044 /* Short frame fallback retry limit */
  198. #define B43_SHM_SH_LFFBLIM 0x0046 /* Long frame fallback retry limit */
  199. #define B43_SHM_SH_BEACPHYCTL 0x0054 /* Beacon PHY TX control word (see PHY TX control) */
  200. #define B43_SHM_SH_EXTNPHYCTL 0x00B0 /* Extended bytes for beacon PHY control (N) */
  201. /* SHM_SHARED ACK/CTS control */
  202. #define B43_SHM_SH_ACKCTSPHYCTL 0x0022 /* ACK/CTS PHY control word (see PHY TX control) */
  203. /* SHM_SHARED probe response variables */
  204. #define B43_SHM_SH_PRSSID 0x0160 /* Probe Response SSID */
  205. #define B43_SHM_SH_PRSSIDLEN 0x0048 /* Probe Response SSID length */
  206. #define B43_SHM_SH_PRTLEN 0x004A /* Probe Response template length */
  207. #define B43_SHM_SH_PRMAXTIME 0x0074 /* Probe Response max time */
  208. #define B43_SHM_SH_PRPHYCTL 0x0188 /* Probe Response PHY TX control word */
  209. /* SHM_SHARED rate tables */
  210. #define B43_SHM_SH_OFDMDIRECT 0x01C0 /* Pointer to OFDM direct map */
  211. #define B43_SHM_SH_OFDMBASIC 0x01E0 /* Pointer to OFDM basic rate map */
  212. #define B43_SHM_SH_CCKDIRECT 0x0200 /* Pointer to CCK direct map */
  213. #define B43_SHM_SH_CCKBASIC 0x0220 /* Pointer to CCK basic rate map */
  214. /* SHM_SHARED microcode soft registers */
  215. #define B43_SHM_SH_UCODEREV 0x0000 /* Microcode revision */
  216. #define B43_SHM_SH_UCODEPATCH 0x0002 /* Microcode patchlevel */
  217. #define B43_SHM_SH_UCODEDATE 0x0004 /* Microcode date */
  218. #define B43_SHM_SH_UCODETIME 0x0006 /* Microcode time */
  219. #define B43_SHM_SH_UCODESTAT 0x0040 /* Microcode debug status code */
  220. #define B43_SHM_SH_UCODESTAT_INVALID 0
  221. #define B43_SHM_SH_UCODESTAT_INIT 1
  222. #define B43_SHM_SH_UCODESTAT_ACTIVE 2
  223. #define B43_SHM_SH_UCODESTAT_SUSP 3 /* suspended */
  224. #define B43_SHM_SH_UCODESTAT_SLEEP 4 /* asleep (PS) */
  225. #define B43_SHM_SH_MAXBFRAMES 0x0080 /* Maximum number of frames in a burst */
  226. #define B43_SHM_SH_SPUWKUP 0x0094 /* pre-wakeup for synth PU in us */
  227. #define B43_SHM_SH_PRETBTT 0x0096 /* pre-TBTT in us */
  228. /* SHM_SCRATCH offsets */
  229. #define B43_SHM_SC_MINCONT 0x0003 /* Minimum contention window */
  230. #define B43_SHM_SC_MAXCONT 0x0004 /* Maximum contention window */
  231. #define B43_SHM_SC_CURCONT 0x0005 /* Current contention window */
  232. #define B43_SHM_SC_SRLIMIT 0x0006 /* Short retry count limit */
  233. #define B43_SHM_SC_LRLIMIT 0x0007 /* Long retry count limit */
  234. #define B43_SHM_SC_DTIMC 0x0008 /* Current DTIM count */
  235. #define B43_SHM_SC_BTL0LEN 0x0015 /* Beacon 0 template length */
  236. #define B43_SHM_SC_BTL1LEN 0x0016 /* Beacon 1 template length */
  237. #define B43_SHM_SC_SCFB 0x0017 /* Short frame transmit count threshold for rate fallback */
  238. #define B43_SHM_SC_LCFB 0x0018 /* Long frame transmit count threshold for rate fallback */
  239. /* Hardware Radio Enable masks */
  240. #define B43_MMIO_RADIO_HWENABLED_HI_MASK (1 << 16)
  241. #define B43_MMIO_RADIO_HWENABLED_LO_MASK (1 << 4)
  242. /* HostFlags. See b43_hf_read/write() */
  243. #define B43_HF_ANTDIVHELP 0x000000000001ULL /* ucode antenna div helper */
  244. #define B43_HF_SYMW 0x000000000002ULL /* G-PHY SYM workaround */
  245. #define B43_HF_RXPULLW 0x000000000004ULL /* RX pullup workaround */
  246. #define B43_HF_CCKBOOST 0x000000000008ULL /* 4dB CCK power boost (exclusive with OFDM boost) */
  247. #define B43_HF_BTCOEX 0x000000000010ULL /* Bluetooth coexistance */
  248. #define B43_HF_GDCW 0x000000000020ULL /* G-PHY DC canceller filter bw workaround */
  249. #define B43_HF_OFDMPABOOST 0x000000000040ULL /* Enable PA gain boost for OFDM */
  250. #define B43_HF_ACPR 0x000000000080ULL /* Disable for Japan, channel 14 */
  251. #define B43_HF_EDCF 0x000000000100ULL /* on if WME and MAC suspended */
  252. #define B43_HF_TSSIRPSMW 0x000000000200ULL /* TSSI reset PSM ucode workaround */
  253. #define B43_HF_20IN40IQW 0x000000000200ULL /* 20 in 40 MHz I/Q workaround (rev >= 13 only) */
  254. #define B43_HF_DSCRQ 0x000000000400ULL /* Disable slow clock request in ucode */
  255. #define B43_HF_ACIW 0x000000000800ULL /* ACI workaround: shift bits by 2 on PHY CRS */
  256. #define B43_HF_2060W 0x000000001000ULL /* 2060 radio workaround */
  257. #define B43_HF_RADARW 0x000000002000ULL /* Radar workaround */
  258. #define B43_HF_USEDEFKEYS 0x000000004000ULL /* Enable use of default keys */
  259. #define B43_HF_AFTERBURNER 0x000000008000ULL /* Afterburner enabled */
  260. #define B43_HF_BT4PRIOCOEX 0x000000010000ULL /* Bluetooth 4-priority coexistance */
  261. #define B43_HF_FWKUP 0x000000020000ULL /* Fast wake-up ucode */
  262. #define B43_HF_VCORECALC 0x000000040000ULL /* Force VCO recalculation when powering up synthpu */
  263. #define B43_HF_PCISCW 0x000000080000ULL /* PCI slow clock workaround */
  264. #define B43_HF_4318TSSI 0x000000200000ULL /* 4318 TSSI */
  265. #define B43_HF_FBCMCFIFO 0x000000400000ULL /* Flush bcast/mcast FIFO immediately */
  266. #define B43_HF_HWPCTL 0x000000800000ULL /* Enable hardwarre power control */
  267. #define B43_HF_BTCOEXALT 0x000001000000ULL /* Bluetooth coexistance in alternate pins */
  268. #define B43_HF_TXBTCHECK 0x000002000000ULL /* Bluetooth check during transmission */
  269. #define B43_HF_SKCFPUP 0x000004000000ULL /* Skip CFP update */
  270. #define B43_HF_N40W 0x000008000000ULL /* N PHY 40 MHz workaround (rev >= 13 only) */
  271. #define B43_HF_ANTSEL 0x000020000000ULL /* Antenna selection (for testing antenna div.) */
  272. #define B43_HF_BT3COEXT 0x000020000000ULL /* Bluetooth 3-wire coexistence (rev >= 13 only) */
  273. #define B43_HF_BTCANT 0x000040000000ULL /* Bluetooth coexistence (antenna mode) (rev >= 13 only) */
  274. #define B43_HF_ANTSELEN 0x000100000000ULL /* Antenna selection enabled (rev >= 13 only) */
  275. #define B43_HF_ANTSELMODE 0x000200000000ULL /* Antenna selection mode (rev >= 13 only) */
  276. #define B43_HF_MLADVW 0x001000000000ULL /* N PHY ML ADV workaround (rev >= 13 only) */
  277. #define B43_HF_PR45960W 0x080000000000ULL /* PR 45960 workaround (rev >= 13 only) */
  278. /* MacFilter offsets. */
  279. #define B43_MACFILTER_SELF 0x0000
  280. #define B43_MACFILTER_BSSID 0x0003
  281. /* PowerControl */
  282. #define B43_PCTL_IN 0xB0
  283. #define B43_PCTL_OUT 0xB4
  284. #define B43_PCTL_OUTENABLE 0xB8
  285. #define B43_PCTL_XTAL_POWERUP 0x40
  286. #define B43_PCTL_PLL_POWERDOWN 0x80
  287. /* PowerControl Clock Modes */
  288. #define B43_PCTL_CLK_FAST 0x00
  289. #define B43_PCTL_CLK_SLOW 0x01
  290. #define B43_PCTL_CLK_DYNAMIC 0x02
  291. #define B43_PCTL_FORCE_SLOW 0x0800
  292. #define B43_PCTL_FORCE_PLL 0x1000
  293. #define B43_PCTL_DYN_XTAL 0x2000
  294. /* PHYVersioning */
  295. #define B43_PHYTYPE_A 0x00
  296. #define B43_PHYTYPE_B 0x01
  297. #define B43_PHYTYPE_G 0x02
  298. #define B43_PHYTYPE_N 0x04
  299. #define B43_PHYTYPE_LP 0x05
  300. /* PHYRegisters */
  301. #define B43_PHY_ILT_A_CTRL 0x0072
  302. #define B43_PHY_ILT_A_DATA1 0x0073
  303. #define B43_PHY_ILT_A_DATA2 0x0074
  304. #define B43_PHY_G_LO_CONTROL 0x0810
  305. #define B43_PHY_ILT_G_CTRL 0x0472
  306. #define B43_PHY_ILT_G_DATA1 0x0473
  307. #define B43_PHY_ILT_G_DATA2 0x0474
  308. #define B43_PHY_A_PCTL 0x007B
  309. #define B43_PHY_G_PCTL 0x0029
  310. #define B43_PHY_A_CRS 0x0029
  311. #define B43_PHY_RADIO_BITFIELD 0x0401
  312. #define B43_PHY_G_CRS 0x0429
  313. #define B43_PHY_NRSSILT_CTRL 0x0803
  314. #define B43_PHY_NRSSILT_DATA 0x0804
  315. /* RadioRegisters */
  316. #define B43_RADIOCTL_ID 0x01
  317. /* MAC Control bitfield */
  318. #define B43_MACCTL_ENABLED 0x00000001 /* MAC Enabled */
  319. #define B43_MACCTL_PSM_RUN 0x00000002 /* Run Microcode */
  320. #define B43_MACCTL_PSM_JMP0 0x00000004 /* Microcode jump to 0 */
  321. #define B43_MACCTL_SHM_ENABLED 0x00000100 /* SHM Enabled */
  322. #define B43_MACCTL_SHM_UPPER 0x00000200 /* SHM Upper */
  323. #define B43_MACCTL_IHR_ENABLED 0x00000400 /* IHR Region Enabled */
  324. #define B43_MACCTL_PSM_DBG 0x00002000 /* Microcode debugging enabled */
  325. #define B43_MACCTL_GPOUTSMSK 0x0000C000 /* GPOUT Select Mask */
  326. #define B43_MACCTL_BE 0x00010000 /* Big Endian mode */
  327. #define B43_MACCTL_INFRA 0x00020000 /* Infrastructure mode */
  328. #define B43_MACCTL_AP 0x00040000 /* AccessPoint mode */
  329. #define B43_MACCTL_RADIOLOCK 0x00080000 /* Radio lock */
  330. #define B43_MACCTL_BEACPROMISC 0x00100000 /* Beacon Promiscuous */
  331. #define B43_MACCTL_KEEP_BADPLCP 0x00200000 /* Keep frames with bad PLCP */
  332. #define B43_MACCTL_KEEP_CTL 0x00400000 /* Keep control frames */
  333. #define B43_MACCTL_KEEP_BAD 0x00800000 /* Keep bad frames (FCS) */
  334. #define B43_MACCTL_PROMISC 0x01000000 /* Promiscuous mode */
  335. #define B43_MACCTL_HWPS 0x02000000 /* Hardware Power Saving */
  336. #define B43_MACCTL_AWAKE 0x04000000 /* Device is awake */
  337. #define B43_MACCTL_CLOSEDNET 0x08000000 /* Closed net (no SSID bcast) */
  338. #define B43_MACCTL_TBTTHOLD 0x10000000 /* TBTT Hold */
  339. #define B43_MACCTL_DISCTXSTAT 0x20000000 /* Discard TX status */
  340. #define B43_MACCTL_DISCPMQ 0x40000000 /* Discard Power Management Queue */
  341. #define B43_MACCTL_GMODE 0x80000000 /* G Mode */
  342. /* MAC Command bitfield */
  343. #define B43_MACCMD_BEACON0_VALID 0x00000001 /* Beacon 0 in template RAM is busy/valid */
  344. #define B43_MACCMD_BEACON1_VALID 0x00000002 /* Beacon 1 in template RAM is busy/valid */
  345. #define B43_MACCMD_DFQ_VALID 0x00000004 /* Directed frame queue valid (IBSS PS mode, ATIM) */
  346. #define B43_MACCMD_CCA 0x00000008 /* Clear channel assessment */
  347. #define B43_MACCMD_BGNOISE 0x00000010 /* Background noise */
  348. /* 802.11 core specific TM State Low (SSB_TMSLOW) flags */
  349. #define B43_TMSLOW_GMODE 0x20000000 /* G Mode Enable */
  350. #define B43_TMSLOW_PHYCLKSPEED 0x00C00000 /* PHY clock speed mask (N-PHY only) */
  351. #define B43_TMSLOW_PHYCLKSPEED_40MHZ 0x00000000 /* 40 MHz PHY */
  352. #define B43_TMSLOW_PHYCLKSPEED_80MHZ 0x00400000 /* 80 MHz PHY */
  353. #define B43_TMSLOW_PHYCLKSPEED_160MHZ 0x00800000 /* 160 MHz PHY */
  354. #define B43_TMSLOW_PLLREFSEL 0x00200000 /* PLL Frequency Reference Select (rev >= 5) */
  355. #define B43_TMSLOW_MACPHYCLKEN 0x00100000 /* MAC PHY Clock Control Enable (rev >= 5) */
  356. #define B43_TMSLOW_PHYRESET 0x00080000 /* PHY Reset */
  357. #define B43_TMSLOW_PHYCLKEN 0x00040000 /* PHY Clock Enable */
  358. /* 802.11 core specific TM State High (SSB_TMSHIGH) flags */
  359. #define B43_TMSHIGH_DUALBAND_PHY 0x00080000 /* Dualband PHY available */
  360. #define B43_TMSHIGH_FCLOCK 0x00040000 /* Fast Clock Available (rev >= 5) */
  361. #define B43_TMSHIGH_HAVE_5GHZ_PHY 0x00020000 /* 5 GHz PHY available (rev >= 5) */
  362. #define B43_TMSHIGH_HAVE_2GHZ_PHY 0x00010000 /* 2.4 GHz PHY available (rev >= 5) */
  363. /* Generic-Interrupt reasons. */
  364. #define B43_IRQ_MAC_SUSPENDED 0x00000001
  365. #define B43_IRQ_BEACON 0x00000002
  366. #define B43_IRQ_TBTT_INDI 0x00000004
  367. #define B43_IRQ_BEACON_TX_OK 0x00000008
  368. #define B43_IRQ_BEACON_CANCEL 0x00000010
  369. #define B43_IRQ_ATIM_END 0x00000020
  370. #define B43_IRQ_PMQ 0x00000040
  371. #define B43_IRQ_PIO_WORKAROUND 0x00000100
  372. #define B43_IRQ_MAC_TXERR 0x00000200
  373. #define B43_IRQ_PHY_TXERR 0x00000800
  374. #define B43_IRQ_PMEVENT 0x00001000
  375. #define B43_IRQ_TIMER0 0x00002000
  376. #define B43_IRQ_TIMER1 0x00004000
  377. #define B43_IRQ_DMA 0x00008000
  378. #define B43_IRQ_TXFIFO_FLUSH_OK 0x00010000
  379. #define B43_IRQ_CCA_MEASURE_OK 0x00020000
  380. #define B43_IRQ_NOISESAMPLE_OK 0x00040000
  381. #define B43_IRQ_UCODE_DEBUG 0x08000000
  382. #define B43_IRQ_RFKILL 0x10000000
  383. #define B43_IRQ_TX_OK 0x20000000
  384. #define B43_IRQ_PHY_G_CHANGED 0x40000000
  385. #define B43_IRQ_TIMEOUT 0x80000000
  386. #define B43_IRQ_ALL 0xFFFFFFFF
  387. #define B43_IRQ_MASKTEMPLATE (B43_IRQ_TBTT_INDI | \
  388. B43_IRQ_ATIM_END | \
  389. B43_IRQ_PMQ | \
  390. B43_IRQ_MAC_TXERR | \
  391. B43_IRQ_PHY_TXERR | \
  392. B43_IRQ_DMA | \
  393. B43_IRQ_TXFIFO_FLUSH_OK | \
  394. B43_IRQ_NOISESAMPLE_OK | \
  395. B43_IRQ_UCODE_DEBUG | \
  396. B43_IRQ_RFKILL | \
  397. B43_IRQ_TX_OK)
  398. /* The firmware register to fetch the debug-IRQ reason from. */
  399. #define B43_DEBUGIRQ_REASON_REG 63
  400. /* Debug-IRQ reasons. */
  401. #define B43_DEBUGIRQ_PANIC 0 /* The firmware panic'ed */
  402. #define B43_DEBUGIRQ_DUMP_SHM 1 /* Dump shared SHM */
  403. #define B43_DEBUGIRQ_DUMP_REGS 2 /* Dump the microcode registers */
  404. #define B43_DEBUGIRQ_MARKER 3 /* A "marker" was thrown by the firmware. */
  405. #define B43_DEBUGIRQ_ACK 0xFFFF /* The host writes that to ACK the IRQ */
  406. /* The firmware register that contains the "marker" line. */
  407. #define B43_MARKER_ID_REG 2
  408. #define B43_MARKER_LINE_REG 3
  409. /* The firmware register to fetch the panic reason from. */
  410. #define B43_FWPANIC_REASON_REG 3
  411. /* Firmware panic reason codes */
  412. #define B43_FWPANIC_DIE 0 /* Firmware died. Don't auto-restart it. */
  413. #define B43_FWPANIC_RESTART 1 /* Firmware died. Schedule a controller reset. */
  414. /* The firmware register that contains the watchdog counter. */
  415. #define B43_WATCHDOG_REG 1
  416. /* Device specific rate values.
  417. * The actual values defined here are (rate_in_mbps * 2).
  418. * Some code depends on this. Don't change it. */
  419. #define B43_CCK_RATE_1MB 0x02
  420. #define B43_CCK_RATE_2MB 0x04
  421. #define B43_CCK_RATE_5MB 0x0B
  422. #define B43_CCK_RATE_11MB 0x16
  423. #define B43_OFDM_RATE_6MB 0x0C
  424. #define B43_OFDM_RATE_9MB 0x12
  425. #define B43_OFDM_RATE_12MB 0x18
  426. #define B43_OFDM_RATE_18MB 0x24
  427. #define B43_OFDM_RATE_24MB 0x30
  428. #define B43_OFDM_RATE_36MB 0x48
  429. #define B43_OFDM_RATE_48MB 0x60
  430. #define B43_OFDM_RATE_54MB 0x6C
  431. /* Convert a b43 rate value to a rate in 100kbps */
  432. #define B43_RATE_TO_BASE100KBPS(rate) (((rate) * 10) / 2)
  433. #define B43_DEFAULT_SHORT_RETRY_LIMIT 7
  434. #define B43_DEFAULT_LONG_RETRY_LIMIT 4
  435. #define B43_PHY_TX_BADNESS_LIMIT 1000
  436. /* Max size of a security key */
  437. #define B43_SEC_KEYSIZE 16
  438. /* Security algorithms. */
  439. enum {
  440. B43_SEC_ALGO_NONE = 0, /* unencrypted, as of TX header. */
  441. B43_SEC_ALGO_WEP40,
  442. B43_SEC_ALGO_TKIP,
  443. B43_SEC_ALGO_AES,
  444. B43_SEC_ALGO_WEP104,
  445. B43_SEC_ALGO_AES_LEGACY,
  446. };
  447. struct b43_dmaring;
  448. /* The firmware file header */
  449. #define B43_FW_TYPE_UCODE 'u'
  450. #define B43_FW_TYPE_PCM 'p'
  451. #define B43_FW_TYPE_IV 'i'
  452. struct b43_fw_header {
  453. /* File type */
  454. u8 type;
  455. /* File format version */
  456. u8 ver;
  457. u8 __padding[2];
  458. /* Size of the data. For ucode and PCM this is in bytes.
  459. * For IV this is number-of-ivs. */
  460. __be32 size;
  461. } __attribute__((__packed__));
  462. /* Initial Value file format */
  463. #define B43_IV_OFFSET_MASK 0x7FFF
  464. #define B43_IV_32BIT 0x8000
  465. struct b43_iv {
  466. __be16 offset_size;
  467. union {
  468. __be16 d16;
  469. __be32 d32;
  470. } data __attribute__((__packed__));
  471. } __attribute__((__packed__));
  472. /* Data structures for DMA transmission, per 80211 core. */
  473. struct b43_dma {
  474. struct b43_dmaring *tx_ring_AC_BK; /* Background */
  475. struct b43_dmaring *tx_ring_AC_BE; /* Best Effort */
  476. struct b43_dmaring *tx_ring_AC_VI; /* Video */
  477. struct b43_dmaring *tx_ring_AC_VO; /* Voice */
  478. struct b43_dmaring *tx_ring_mcast; /* Multicast */
  479. struct b43_dmaring *rx_ring;
  480. };
  481. struct b43_pio_txqueue;
  482. struct b43_pio_rxqueue;
  483. /* Data structures for PIO transmission, per 80211 core. */
  484. struct b43_pio {
  485. struct b43_pio_txqueue *tx_queue_AC_BK; /* Background */
  486. struct b43_pio_txqueue *tx_queue_AC_BE; /* Best Effort */
  487. struct b43_pio_txqueue *tx_queue_AC_VI; /* Video */
  488. struct b43_pio_txqueue *tx_queue_AC_VO; /* Voice */
  489. struct b43_pio_txqueue *tx_queue_mcast; /* Multicast */
  490. struct b43_pio_rxqueue *rx_queue;
  491. };
  492. /* Context information for a noise calculation (Link Quality). */
  493. struct b43_noise_calculation {
  494. bool calculation_running;
  495. u8 nr_samples;
  496. s8 samples[8][4];
  497. };
  498. struct b43_stats {
  499. u8 link_noise;
  500. /* Store the last TX/RX times here for updating the leds. */
  501. unsigned long last_tx;
  502. unsigned long last_rx;
  503. };
  504. struct b43_key {
  505. /* If keyconf is NULL, this key is disabled.
  506. * keyconf is a cookie. Don't derefenrence it outside of the set_key
  507. * path, because b43 doesn't own it. */
  508. struct ieee80211_key_conf *keyconf;
  509. u8 algorithm;
  510. };
  511. /* SHM offsets to the QOS data structures for the 4 different queues. */
  512. #define B43_QOS_PARAMS(queue) (B43_SHM_SH_EDCFQ + \
  513. (B43_NR_QOSPARAMS * sizeof(u16) * (queue)))
  514. #define B43_QOS_BACKGROUND B43_QOS_PARAMS(0)
  515. #define B43_QOS_BESTEFFORT B43_QOS_PARAMS(1)
  516. #define B43_QOS_VIDEO B43_QOS_PARAMS(2)
  517. #define B43_QOS_VOICE B43_QOS_PARAMS(3)
  518. /* QOS parameter hardware data structure offsets. */
  519. #define B43_NR_QOSPARAMS 16
  520. enum {
  521. B43_QOSPARAM_TXOP = 0,
  522. B43_QOSPARAM_CWMIN,
  523. B43_QOSPARAM_CWMAX,
  524. B43_QOSPARAM_CWCUR,
  525. B43_QOSPARAM_AIFS,
  526. B43_QOSPARAM_BSLOTS,
  527. B43_QOSPARAM_REGGAP,
  528. B43_QOSPARAM_STATUS,
  529. };
  530. /* QOS parameters for a queue. */
  531. struct b43_qos_params {
  532. /* The QOS parameters */
  533. struct ieee80211_tx_queue_params p;
  534. };
  535. struct b43_wldev;
  536. /* Data structure for the WLAN parts (802.11 cores) of the b43 chip. */
  537. struct b43_wl {
  538. /* Pointer to the active wireless device on this chip */
  539. struct b43_wldev *current_dev;
  540. /* Pointer to the ieee80211 hardware data structure */
  541. struct ieee80211_hw *hw;
  542. struct mutex mutex;
  543. spinlock_t irq_lock;
  544. /* R/W lock for data transmission.
  545. * Transmissions on 2+ queues can run concurrently, but somebody else
  546. * might sync with TX by write_lock_irqsave()'ing. */
  547. rwlock_t tx_lock;
  548. /* Lock for LEDs access. */
  549. spinlock_t leds_lock;
  550. /* Lock for SHM access. */
  551. spinlock_t shm_lock;
  552. /* We can only have one operating interface (802.11 core)
  553. * at a time. General information about this interface follows.
  554. */
  555. struct ieee80211_vif *vif;
  556. /* The MAC address of the operating interface. */
  557. u8 mac_addr[ETH_ALEN];
  558. /* Current BSSID */
  559. u8 bssid[ETH_ALEN];
  560. /* Interface type. (IEEE80211_IF_TYPE_XXX) */
  561. int if_type;
  562. /* Is the card operating in AP, STA or IBSS mode? */
  563. bool operating;
  564. /* filter flags */
  565. unsigned int filter_flags;
  566. /* Stats about the wireless interface */
  567. struct ieee80211_low_level_stats ieee_stats;
  568. struct hwrng rng;
  569. u8 rng_initialized;
  570. char rng_name[30 + 1];
  571. /* The RF-kill button */
  572. struct b43_rfkill rfkill;
  573. /* List of all wireless devices on this chip */
  574. struct list_head devlist;
  575. u8 nr_devs;
  576. bool radiotap_enabled;
  577. /* The beacon we are currently using (AP or IBSS mode).
  578. * This beacon stuff is protected by the irq_lock. */
  579. struct sk_buff *current_beacon;
  580. bool beacon0_uploaded;
  581. bool beacon1_uploaded;
  582. bool beacon_templates_virgin; /* Never wrote the templates? */
  583. struct work_struct beacon_update_trigger;
  584. /* The current QOS parameters for the 4 queues. */
  585. struct b43_qos_params qos_params[4];
  586. /* Work for adjustment of the transmission power.
  587. * This is scheduled when we determine that the actual TX output
  588. * power doesn't match what we want. */
  589. struct work_struct txpower_adjust_work;
  590. };
  591. /* In-memory representation of a cached microcode file. */
  592. struct b43_firmware_file {
  593. const char *filename;
  594. const struct firmware *data;
  595. };
  596. /* Pointers to the firmware data and meta information about it. */
  597. struct b43_firmware {
  598. /* Microcode */
  599. struct b43_firmware_file ucode;
  600. /* PCM code */
  601. struct b43_firmware_file pcm;
  602. /* Initial MMIO values for the firmware */
  603. struct b43_firmware_file initvals;
  604. /* Initial MMIO values for the firmware, band-specific */
  605. struct b43_firmware_file initvals_band;
  606. /* Firmware revision */
  607. u16 rev;
  608. /* Firmware patchlevel */
  609. u16 patch;
  610. /* Set to true, if we are using an opensource firmware. */
  611. bool opensource;
  612. /* Set to true, if the core needs a PCM firmware, but
  613. * we failed to load one. This is always false for
  614. * core rev > 10, as these don't need PCM firmware. */
  615. bool pcm_request_failed;
  616. };
  617. /* Device (802.11 core) initialization status. */
  618. enum {
  619. B43_STAT_UNINIT = 0, /* Uninitialized. */
  620. B43_STAT_INITIALIZED = 1, /* Initialized, but not started, yet. */
  621. B43_STAT_STARTED = 2, /* Up and running. */
  622. };
  623. #define b43_status(wldev) atomic_read(&(wldev)->__init_status)
  624. #define b43_set_status(wldev, stat) do { \
  625. atomic_set(&(wldev)->__init_status, (stat)); \
  626. smp_wmb(); \
  627. } while (0)
  628. /* XXX--- HOW LOCKING WORKS IN B43 ---XXX
  629. *
  630. * You should always acquire both, wl->mutex and wl->irq_lock unless:
  631. * - You don't need to acquire wl->irq_lock, if the interface is stopped.
  632. * - You don't need to acquire wl->mutex in the IRQ handler, IRQ tasklet
  633. * and packet TX path (and _ONLY_ there.)
  634. */
  635. /* Data structure for one wireless device (802.11 core) */
  636. struct b43_wldev {
  637. struct ssb_device *dev;
  638. struct b43_wl *wl;
  639. /* The device initialization status.
  640. * Use b43_status() to query. */
  641. atomic_t __init_status;
  642. /* Saved init status for handling suspend. */
  643. int suspend_init_status;
  644. bool bad_frames_preempt; /* Use "Bad Frames Preemption" (default off) */
  645. bool dfq_valid; /* Directed frame queue valid (IBSS PS mode, ATIM) */
  646. bool radio_hw_enable; /* saved state of radio hardware enabled state */
  647. bool suspend_in_progress; /* TRUE, if we are in a suspend/resume cycle */
  648. /* PHY/Radio device. */
  649. struct b43_phy phy;
  650. union {
  651. /* DMA engines. */
  652. struct b43_dma dma;
  653. /* PIO engines. */
  654. struct b43_pio pio;
  655. };
  656. /* Use b43_using_pio_transfers() to check whether we are using
  657. * DMA or PIO data transfers. */
  658. bool __using_pio_transfers;
  659. /* Various statistics about the physical device. */
  660. struct b43_stats stats;
  661. /* The device LEDs. */
  662. struct b43_led led_tx;
  663. struct b43_led led_rx;
  664. struct b43_led led_assoc;
  665. struct b43_led led_radio;
  666. /* Reason code of the last interrupt. */
  667. u32 irq_reason;
  668. u32 dma_reason[6];
  669. /* saved irq enable/disable state bitfield. */
  670. u32 irq_savedstate;
  671. /* Link Quality calculation context. */
  672. struct b43_noise_calculation noisecalc;
  673. /* if > 0 MAC is suspended. if == 0 MAC is enabled. */
  674. int mac_suspended;
  675. /* Interrupt Service Routine tasklet (bottom-half) */
  676. struct tasklet_struct isr_tasklet;
  677. /* Periodic tasks */
  678. struct delayed_work periodic_work;
  679. unsigned int periodic_state;
  680. struct work_struct restart_work;
  681. /* encryption/decryption */
  682. u16 ktp; /* Key table pointer */
  683. u8 max_nr_keys;
  684. struct b43_key key[58];
  685. /* Firmware data */
  686. struct b43_firmware fw;
  687. /* Devicelist in struct b43_wl (all 802.11 cores) */
  688. struct list_head list;
  689. /* Debugging stuff follows. */
  690. #ifdef CONFIG_B43_DEBUG
  691. struct b43_dfsentry *dfsentry;
  692. #endif
  693. };
  694. static inline struct b43_wl *hw_to_b43_wl(struct ieee80211_hw *hw)
  695. {
  696. return hw->priv;
  697. }
  698. static inline struct b43_wldev *dev_to_b43_wldev(struct device *dev)
  699. {
  700. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  701. return ssb_get_drvdata(ssb_dev);
  702. }
  703. /* Is the device operating in a specified mode (IEEE80211_IF_TYPE_XXX). */
  704. static inline int b43_is_mode(struct b43_wl *wl, int type)
  705. {
  706. return (wl->operating && wl->if_type == type);
  707. }
  708. /**
  709. * b43_current_band - Returns the currently used band.
  710. * Returns one of IEEE80211_BAND_2GHZ and IEEE80211_BAND_5GHZ.
  711. */
  712. static inline enum ieee80211_band b43_current_band(struct b43_wl *wl)
  713. {
  714. return wl->hw->conf.channel->band;
  715. }
  716. static inline u16 b43_read16(struct b43_wldev *dev, u16 offset)
  717. {
  718. return ssb_read16(dev->dev, offset);
  719. }
  720. static inline void b43_write16(struct b43_wldev *dev, u16 offset, u16 value)
  721. {
  722. ssb_write16(dev->dev, offset, value);
  723. }
  724. static inline u32 b43_read32(struct b43_wldev *dev, u16 offset)
  725. {
  726. return ssb_read32(dev->dev, offset);
  727. }
  728. static inline void b43_write32(struct b43_wldev *dev, u16 offset, u32 value)
  729. {
  730. ssb_write32(dev->dev, offset, value);
  731. }
  732. static inline bool b43_using_pio_transfers(struct b43_wldev *dev)
  733. {
  734. #ifdef CONFIG_B43_PIO
  735. return dev->__using_pio_transfers;
  736. #else
  737. return 0;
  738. #endif
  739. }
  740. #ifdef CONFIG_B43_FORCE_PIO
  741. # define B43_FORCE_PIO 1
  742. #else
  743. # define B43_FORCE_PIO 0
  744. #endif
  745. /* Message printing */
  746. void b43info(struct b43_wl *wl, const char *fmt, ...)
  747. __attribute__ ((format(printf, 2, 3)));
  748. void b43err(struct b43_wl *wl, const char *fmt, ...)
  749. __attribute__ ((format(printf, 2, 3)));
  750. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  751. __attribute__ ((format(printf, 2, 3)));
  752. #if B43_DEBUG
  753. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  754. __attribute__ ((format(printf, 2, 3)));
  755. #else /* DEBUG */
  756. # define b43dbg(wl, fmt...) do { /* nothing */ } while (0)
  757. #endif /* DEBUG */
  758. /* A WARN_ON variant that vanishes when b43 debugging is disabled.
  759. * This _also_ evaluates the arg with debugging disabled. */
  760. #if B43_DEBUG
  761. # define B43_WARN_ON(x) WARN_ON(x)
  762. #else
  763. static inline bool __b43_warn_on_dummy(bool x) { return x; }
  764. # define B43_WARN_ON(x) __b43_warn_on_dummy(unlikely(!!(x)))
  765. #endif
  766. /* Convert an integer to a Q5.2 value */
  767. #define INT_TO_Q52(i) ((i) << 2)
  768. /* Convert a Q5.2 value to an integer (precision loss!) */
  769. #define Q52_TO_INT(q52) ((q52) >> 2)
  770. /* Macros for printing a value in Q5.2 format */
  771. #define Q52_FMT "%u.%u"
  772. #define Q52_ARG(q52) Q52_TO_INT(q52), ((((q52) & 0x3) * 100) / 4)
  773. #endif /* B43_H_ */