reg.h 95 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592
  1. /*
  2. * Copyright (c) 2006-2008 Nick Kossifidis <mickflemm@gmail.com>
  3. * Copyright (c) 2004-2008 Reyk Floeter <reyk@openbsd.org>
  4. * Copyright (c) 2007-2008 Michael Taylor <mike.taylor@apprion.com>
  5. *
  6. * Permission to use, copy, modify, and distribute this software for any
  7. * purpose with or without fee is hereby granted, provided that the above
  8. * copyright notice and this permission notice appear in all copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  11. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  13. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  14. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  15. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  16. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  17. *
  18. */
  19. /*
  20. * Register values for Atheros 5210/5211/5212 cards from OpenBSD's ar5k
  21. * maintained by Reyk Floeter
  22. *
  23. * I tried to document those registers by looking at ar5k code, some
  24. * 802.11 (802.11e mostly) papers and by reading various public available
  25. * Atheros presentations and papers like these:
  26. *
  27. * 5210 - http://nova.stanford.edu/~bbaas/ps/isscc2002_slides.pdf
  28. * http://www.it.iitb.ac.in/~janak/wifire/01222734.pdf
  29. *
  30. * 5211 - http://www.hotchips.org/archives/hc14/3_Tue/16_mcfarland.pdf
  31. *
  32. * This file also contains register values found on a memory dump of
  33. * Atheros's ART program (Atheros Radio Test), on ath9k, on legacy-hal
  34. * released by Atheros and on various debug messages found on the net.
  35. */
  36. /*====MAC DMA REGISTERS====*/
  37. /*
  38. * AR5210-Specific TXDP registers
  39. * 5210 has only 2 transmit queues so no DCU/QCU, just
  40. * 2 transmit descriptor pointers...
  41. */
  42. #define AR5K_NOQCU_TXDP0 0x0000 /* Queue 0 - data */
  43. #define AR5K_NOQCU_TXDP1 0x0004 /* Queue 1 - beacons */
  44. /*
  45. * Mac Control Register
  46. */
  47. #define AR5K_CR 0x0008 /* Register Address */
  48. #define AR5K_CR_TXE0 0x00000001 /* TX Enable for queue 0 on 5210 */
  49. #define AR5K_CR_TXE1 0x00000002 /* TX Enable for queue 1 on 5210 */
  50. #define AR5K_CR_RXE 0x00000004 /* RX Enable */
  51. #define AR5K_CR_TXD0 0x00000008 /* TX Disable for queue 0 on 5210 */
  52. #define AR5K_CR_TXD1 0x00000010 /* TX Disable for queue 1 on 5210 */
  53. #define AR5K_CR_RXD 0x00000020 /* RX Disable */
  54. #define AR5K_CR_SWI 0x00000040 /* Software Interrupt */
  55. /*
  56. * RX Descriptor Pointer register
  57. */
  58. #define AR5K_RXDP 0x000c
  59. /*
  60. * Configuration and status register
  61. */
  62. #define AR5K_CFG 0x0014 /* Register Address */
  63. #define AR5K_CFG_SWTD 0x00000001 /* Byte-swap TX descriptor (for big endian archs) */
  64. #define AR5K_CFG_SWTB 0x00000002 /* Byte-swap TX buffer */
  65. #define AR5K_CFG_SWRD 0x00000004 /* Byte-swap RX descriptor */
  66. #define AR5K_CFG_SWRB 0x00000008 /* Byte-swap RX buffer */
  67. #define AR5K_CFG_SWRG 0x00000010 /* Byte-swap Register access */
  68. #define AR5K_CFG_ADHOC 0x00000020 /* AP/Adhoc indication [5211+] */
  69. #define AR5K_CFG_PHY_OK 0x00000100 /* [5211+] */
  70. #define AR5K_CFG_EEBS 0x00000200 /* EEPROM is busy */
  71. #define AR5K_CFG_CLKGD 0x00000400 /* Clock gated (Disable dynamic clock) */
  72. #define AR5K_CFG_TXCNT 0x00007800 /* Tx frame count (?) [5210] */
  73. #define AR5K_CFG_TXCNT_S 11
  74. #define AR5K_CFG_TXFSTAT 0x00008000 /* Tx frame status (?) [5210] */
  75. #define AR5K_CFG_TXFSTRT 0x00010000 /* [5210] */
  76. #define AR5K_CFG_PCI_THRES 0x00060000 /* PCI Master req q threshold [5211+] */
  77. #define AR5K_CFG_PCI_THRES_S 17
  78. /*
  79. * Interrupt enable register
  80. */
  81. #define AR5K_IER 0x0024 /* Register Address */
  82. #define AR5K_IER_DISABLE 0x00000000 /* Disable card interrupts */
  83. #define AR5K_IER_ENABLE 0x00000001 /* Enable card interrupts */
  84. /*
  85. * 0x0028 is Beacon Control Register on 5210
  86. * and first RTS duration register on 5211
  87. */
  88. /*
  89. * Beacon control register [5210]
  90. */
  91. #define AR5K_BCR 0x0028 /* Register Address */
  92. #define AR5K_BCR_AP 0x00000000 /* AP mode */
  93. #define AR5K_BCR_ADHOC 0x00000001 /* Ad-Hoc mode */
  94. #define AR5K_BCR_BDMAE 0x00000002 /* DMA enable */
  95. #define AR5K_BCR_TQ1FV 0x00000004 /* Use Queue1 for CAB traffic */
  96. #define AR5K_BCR_TQ1V 0x00000008 /* Use Queue1 for Beacon traffic */
  97. #define AR5K_BCR_BCGET 0x00000010
  98. /*
  99. * First RTS duration register [5211]
  100. */
  101. #define AR5K_RTSD0 0x0028 /* Register Address */
  102. #define AR5K_RTSD0_6 0x000000ff /* 6Mb RTS duration mask (?) */
  103. #define AR5K_RTSD0_6_S 0 /* 6Mb RTS duration shift (?) */
  104. #define AR5K_RTSD0_9 0x0000ff00 /* 9Mb*/
  105. #define AR5K_RTSD0_9_S 8
  106. #define AR5K_RTSD0_12 0x00ff0000 /* 12Mb*/
  107. #define AR5K_RTSD0_12_S 16
  108. #define AR5K_RTSD0_18 0xff000000 /* 16Mb*/
  109. #define AR5K_RTSD0_18_S 24
  110. /*
  111. * 0x002c is Beacon Status Register on 5210
  112. * and second RTS duration register on 5211
  113. */
  114. /*
  115. * Beacon status register [5210]
  116. *
  117. * As i can see in ar5k_ar5210_tx_start Reyk uses some of the values of BCR
  118. * for this register, so i guess TQ1V,TQ1FV and BDMAE have the same meaning
  119. * here and SNP/SNAP means "snapshot" (so this register gets synced with BCR).
  120. * So SNAPPEDBCRVALID sould also stand for "snapped BCR -values- valid", so i
  121. * renamed it to SNAPSHOTSVALID to make more sense. I realy have no idea what
  122. * else can it be. I also renamed SNPBCMD to SNPADHOC to match BCR.
  123. */
  124. #define AR5K_BSR 0x002c /* Register Address */
  125. #define AR5K_BSR_BDLYSW 0x00000001 /* SW Beacon delay (?) */
  126. #define AR5K_BSR_BDLYDMA 0x00000002 /* DMA Beacon delay (?) */
  127. #define AR5K_BSR_TXQ1F 0x00000004 /* Beacon queue (1) finished */
  128. #define AR5K_BSR_ATIMDLY 0x00000008 /* ATIM delay (?) */
  129. #define AR5K_BSR_SNPADHOC 0x00000100 /* Ad-hoc mode set (?) */
  130. #define AR5K_BSR_SNPBDMAE 0x00000200 /* Beacon DMA enabled (?) */
  131. #define AR5K_BSR_SNPTQ1FV 0x00000400 /* Queue1 is used for CAB traffic (?) */
  132. #define AR5K_BSR_SNPTQ1V 0x00000800 /* Queue1 is used for Beacon traffic (?) */
  133. #define AR5K_BSR_SNAPSHOTSVALID 0x00001000 /* BCR snapshots are valid (?) */
  134. #define AR5K_BSR_SWBA_CNT 0x00ff0000
  135. /*
  136. * Second RTS duration register [5211]
  137. */
  138. #define AR5K_RTSD1 0x002c /* Register Address */
  139. #define AR5K_RTSD1_24 0x000000ff /* 24Mb */
  140. #define AR5K_RTSD1_24_S 0
  141. #define AR5K_RTSD1_36 0x0000ff00 /* 36Mb */
  142. #define AR5K_RTSD1_36_S 8
  143. #define AR5K_RTSD1_48 0x00ff0000 /* 48Mb */
  144. #define AR5K_RTSD1_48_S 16
  145. #define AR5K_RTSD1_54 0xff000000 /* 54Mb */
  146. #define AR5K_RTSD1_54_S 24
  147. /*
  148. * Transmit configuration register
  149. */
  150. #define AR5K_TXCFG 0x0030 /* Register Address */
  151. #define AR5K_TXCFG_SDMAMR 0x00000007 /* DMA size (read) */
  152. #define AR5K_TXCFG_SDMAMR_S 0
  153. #define AR5K_TXCFG_B_MODE 0x00000008 /* Set b mode for 5111 (enable 2111) */
  154. #define AR5K_TXCFG_TXFSTP 0x00000008 /* TX DMA full Stop [5210] */
  155. #define AR5K_TXCFG_TXFULL 0x000003f0 /* TX Triger level mask */
  156. #define AR5K_TXCFG_TXFULL_S 4
  157. #define AR5K_TXCFG_TXFULL_0B 0x00000000
  158. #define AR5K_TXCFG_TXFULL_64B 0x00000010
  159. #define AR5K_TXCFG_TXFULL_128B 0x00000020
  160. #define AR5K_TXCFG_TXFULL_192B 0x00000030
  161. #define AR5K_TXCFG_TXFULL_256B 0x00000040
  162. #define AR5K_TXCFG_TXCONT_EN 0x00000080
  163. #define AR5K_TXCFG_DMASIZE 0x00000100 /* Flag for passing DMA size [5210] */
  164. #define AR5K_TXCFG_JUMBO_DESC_EN 0x00000400 /* Enable jumbo tx descriptors [5211+] */
  165. #define AR5K_TXCFG_ADHOC_BCN_ATIM 0x00000800 /* Adhoc Beacon ATIM Policy */
  166. #define AR5K_TXCFG_ATIM_WINDOW_DEF_DIS 0x00001000 /* Disable ATIM window defer [5211+] */
  167. #define AR5K_TXCFG_RTSRND 0x00001000 /* [5211+] */
  168. #define AR5K_TXCFG_FRMPAD_DIS 0x00002000 /* [5211+] */
  169. #define AR5K_TXCFG_RDY_CBR_DIS 0x00004000 /* Ready time CBR disable [5211+] */
  170. #define AR5K_TXCFG_JUMBO_FRM_MODE 0x00008000 /* Jumbo frame mode [5211+] */
  171. #define AR5K_TXCFG_DCU_CACHING_DIS 0x00010000 /* Disable DCU caching */
  172. /*
  173. * Receive configuration register
  174. */
  175. #define AR5K_RXCFG 0x0034 /* Register Address */
  176. #define AR5K_RXCFG_SDMAMW 0x00000007 /* DMA size (write) */
  177. #define AR5K_RXCFG_SDMAMW_S 0
  178. #define AR5K_RXCFG_ZLFDMA 0x00000008 /* Enable Zero-length frame DMA */
  179. #define AR5K_RXCFG_DEF_ANTENNA 0x00000010 /* Default antenna (?) */
  180. #define AR5K_RXCFG_JUMBO_RXE 0x00000020 /* Enable jumbo rx descriptors [5211+] */
  181. #define AR5K_RXCFG_JUMBO_WRAP 0x00000040 /* Wrap jumbo frames [5211+] */
  182. #define AR5K_RXCFG_SLE_ENTRY 0x00000080 /* Sleep entry policy */
  183. /*
  184. * Receive jumbo descriptor last address register
  185. * Only found in 5211 (?)
  186. */
  187. #define AR5K_RXJLA 0x0038
  188. /*
  189. * MIB control register
  190. */
  191. #define AR5K_MIBC 0x0040 /* Register Address */
  192. #define AR5K_MIBC_COW 0x00000001 /* Warn test indicator */
  193. #define AR5K_MIBC_FMC 0x00000002 /* Freeze MIB Counters */
  194. #define AR5K_MIBC_CMC 0x00000004 /* Clean MIB Counters */
  195. #define AR5K_MIBC_MCS 0x00000008 /* MIB counter strobe */
  196. /*
  197. * Timeout prescale register
  198. */
  199. #define AR5K_TOPS 0x0044
  200. #define AR5K_TOPS_M 0x0000ffff
  201. /*
  202. * Receive timeout register (no frame received)
  203. */
  204. #define AR5K_RXNOFRM 0x0048
  205. #define AR5K_RXNOFRM_M 0x000003ff
  206. /*
  207. * Transmit timeout register (no frame sent)
  208. */
  209. #define AR5K_TXNOFRM 0x004c
  210. #define AR5K_TXNOFRM_M 0x000003ff
  211. #define AR5K_TXNOFRM_QCU 0x000ffc00
  212. #define AR5K_TXNOFRM_QCU_S 10
  213. /*
  214. * Receive frame gap timeout register
  215. */
  216. #define AR5K_RPGTO 0x0050
  217. #define AR5K_RPGTO_M 0x000003ff
  218. /*
  219. * Receive frame count limit register
  220. */
  221. #define AR5K_RFCNT 0x0054
  222. #define AR5K_RFCNT_M 0x0000001f /* [5211+] (?) */
  223. #define AR5K_RFCNT_RFCL 0x0000000f /* [5210] */
  224. /*
  225. * Misc settings register
  226. * (reserved0-3)
  227. */
  228. #define AR5K_MISC 0x0058 /* Register Address */
  229. #define AR5K_MISC_DMA_OBS_M 0x000001e0
  230. #define AR5K_MISC_DMA_OBS_S 5
  231. #define AR5K_MISC_MISC_OBS_M 0x00000e00
  232. #define AR5K_MISC_MISC_OBS_S 9
  233. #define AR5K_MISC_MAC_OBS_LSB_M 0x00007000
  234. #define AR5K_MISC_MAC_OBS_LSB_S 12
  235. #define AR5K_MISC_MAC_OBS_MSB_M 0x00038000
  236. #define AR5K_MISC_MAC_OBS_MSB_S 15
  237. #define AR5K_MISC_LED_DECAY 0x001c0000 /* [5210] */
  238. #define AR5K_MISC_LED_BLINK 0x00e00000 /* [5210] */
  239. /*
  240. * QCU/DCU clock gating register (5311)
  241. * (reserved4-5)
  242. */
  243. #define AR5K_QCUDCU_CLKGT 0x005c /* Register Address (?) */
  244. #define AR5K_QCUDCU_CLKGT_QCU 0x0000ffff /* Mask for QCU clock */
  245. #define AR5K_QCUDCU_CLKGT_DCU 0x07ff0000 /* Mask for DCU clock */
  246. /*
  247. * Interrupt Status Registers
  248. *
  249. * For 5210 there is only one status register but for
  250. * 5211/5212 we have one primary and 4 secondary registers.
  251. * So we have AR5K_ISR for 5210 and AR5K_PISR /SISRx for 5211/5212.
  252. * Most of these bits are common for all chipsets.
  253. */
  254. #define AR5K_ISR 0x001c /* Register Address [5210] */
  255. #define AR5K_PISR 0x0080 /* Register Address [5211+] */
  256. #define AR5K_ISR_RXOK 0x00000001 /* Frame successfuly recieved */
  257. #define AR5K_ISR_RXDESC 0x00000002 /* RX descriptor request */
  258. #define AR5K_ISR_RXERR 0x00000004 /* Receive error */
  259. #define AR5K_ISR_RXNOFRM 0x00000008 /* No frame received (receive timeout) */
  260. #define AR5K_ISR_RXEOL 0x00000010 /* Empty RX descriptor */
  261. #define AR5K_ISR_RXORN 0x00000020 /* Receive FIFO overrun */
  262. #define AR5K_ISR_TXOK 0x00000040 /* Frame successfuly transmited */
  263. #define AR5K_ISR_TXDESC 0x00000080 /* TX descriptor request */
  264. #define AR5K_ISR_TXERR 0x00000100 /* Transmit error */
  265. #define AR5K_ISR_TXNOFRM 0x00000200 /* No frame transmited (transmit timeout) */
  266. #define AR5K_ISR_TXEOL 0x00000400 /* Empty TX descriptor */
  267. #define AR5K_ISR_TXURN 0x00000800 /* Transmit FIFO underrun */
  268. #define AR5K_ISR_MIB 0x00001000 /* Update MIB counters */
  269. #define AR5K_ISR_SWI 0x00002000 /* Software interrupt */
  270. #define AR5K_ISR_RXPHY 0x00004000 /* PHY error */
  271. #define AR5K_ISR_RXKCM 0x00008000 /* RX Key cache miss */
  272. #define AR5K_ISR_SWBA 0x00010000 /* Software beacon alert */
  273. #define AR5K_ISR_BRSSI 0x00020000 /* Beacon rssi below threshold (?) */
  274. #define AR5K_ISR_BMISS 0x00040000 /* Beacon missed */
  275. #define AR5K_ISR_HIUERR 0x00080000 /* Host Interface Unit error [5211+] */
  276. #define AR5K_ISR_BNR 0x00100000 /* Beacon not ready [5211+] */
  277. #define AR5K_ISR_MCABT 0x00100000 /* Master Cycle Abort [5210] */
  278. #define AR5K_ISR_RXCHIRP 0x00200000 /* CHIRP Received [5212+] */
  279. #define AR5K_ISR_SSERR 0x00200000 /* Signaled System Error [5210] */
  280. #define AR5K_ISR_DPERR 0x00400000 /* Det par Error (?) [5210] */
  281. #define AR5K_ISR_RXDOPPLER 0x00400000 /* Doppler chirp received [5212+] */
  282. #define AR5K_ISR_TIM 0x00800000 /* [5211+] */
  283. #define AR5K_ISR_BCNMISC 0x00800000 /* 'or' of TIM, CAB_END, DTIM_SYNC, BCN_TIMEOUT,
  284. CAB_TIMEOUT and DTIM bits from SISR2 [5212+] */
  285. #define AR5K_ISR_GPIO 0x01000000 /* GPIO (rf kill) */
  286. #define AR5K_ISR_QCBRORN 0x02000000 /* QCU CBR overrun [5211+] */
  287. #define AR5K_ISR_QCBRURN 0x04000000 /* QCU CBR underrun [5211+] */
  288. #define AR5K_ISR_QTRIG 0x08000000 /* QCU scheduling trigger [5211+] */
  289. /*
  290. * Secondary status registers [5211+] (0 - 4)
  291. *
  292. * These give the status for each QCU, only QCUs 0-9 are
  293. * represented.
  294. */
  295. #define AR5K_SISR0 0x0084 /* Register Address [5211+] */
  296. #define AR5K_SISR0_QCU_TXOK 0x000003ff /* Mask for QCU_TXOK */
  297. #define AR5K_SISR0_QCU_TXOK_S 0
  298. #define AR5K_SISR0_QCU_TXDESC 0x03ff0000 /* Mask for QCU_TXDESC */
  299. #define AR5K_SISR0_QCU_TXDESC_S 16
  300. #define AR5K_SISR1 0x0088 /* Register Address [5211+] */
  301. #define AR5K_SISR1_QCU_TXERR 0x000003ff /* Mask for QCU_TXERR */
  302. #define AR5K_SISR1_QCU_TXERR_S 0
  303. #define AR5K_SISR1_QCU_TXEOL 0x03ff0000 /* Mask for QCU_TXEOL */
  304. #define AR5K_SISR1_QCU_TXEOL_S 16
  305. #define AR5K_SISR2 0x008c /* Register Address [5211+] */
  306. #define AR5K_SISR2_QCU_TXURN 0x000003ff /* Mask for QCU_TXURN */
  307. #define AR5K_SISR2_QCU_TXURN_S 0
  308. #define AR5K_SISR2_MCABT 0x00100000 /* Master Cycle Abort */
  309. #define AR5K_SISR2_SSERR 0x00200000 /* Signaled System Error */
  310. #define AR5K_SISR2_DPERR 0x00400000 /* Bus parity error */
  311. #define AR5K_SISR2_TIM 0x01000000 /* [5212+] */
  312. #define AR5K_SISR2_CAB_END 0x02000000 /* [5212+] */
  313. #define AR5K_SISR2_DTIM_SYNC 0x04000000 /* DTIM sync lost [5212+] */
  314. #define AR5K_SISR2_BCN_TIMEOUT 0x08000000 /* Beacon Timeout [5212+] */
  315. #define AR5K_SISR2_CAB_TIMEOUT 0x10000000 /* CAB Timeout [5212+] */
  316. #define AR5K_SISR2_DTIM 0x20000000 /* [5212+] */
  317. #define AR5K_SISR2_TSFOOR 0x80000000 /* TSF OOR (?) */
  318. #define AR5K_SISR3 0x0090 /* Register Address [5211+] */
  319. #define AR5K_SISR3_QCBRORN 0x000003ff /* Mask for QCBRORN */
  320. #define AR5K_SISR3_QCBRORN_S 0
  321. #define AR5K_SISR3_QCBRURN 0x03ff0000 /* Mask for QCBRURN */
  322. #define AR5K_SISR3_QCBRURN_S 16
  323. #define AR5K_SISR4 0x0094 /* Register Address [5211+] */
  324. #define AR5K_SISR4_QTRIG 0x000003ff /* Mask for QTRIG */
  325. #define AR5K_SISR4_QTRIG_S 0
  326. /*
  327. * Shadow read-and-clear interrupt status registers [5211+]
  328. */
  329. #define AR5K_RAC_PISR 0x00c0 /* Read and clear PISR */
  330. #define AR5K_RAC_SISR0 0x00c4 /* Read and clear SISR0 */
  331. #define AR5K_RAC_SISR1 0x00c8 /* Read and clear SISR1 */
  332. #define AR5K_RAC_SISR2 0x00cc /* Read and clear SISR2 */
  333. #define AR5K_RAC_SISR3 0x00d0 /* Read and clear SISR3 */
  334. #define AR5K_RAC_SISR4 0x00d4 /* Read and clear SISR4 */
  335. /*
  336. * Interrupt Mask Registers
  337. *
  338. * As whith ISRs 5210 has one IMR (AR5K_IMR) and 5211/5212 has one primary
  339. * (AR5K_PIMR) and 4 secondary IMRs (AR5K_SIMRx). Note that ISR/IMR flags match.
  340. */
  341. #define AR5K_IMR 0x0020 /* Register Address [5210] */
  342. #define AR5K_PIMR 0x00a0 /* Register Address [5211+] */
  343. #define AR5K_IMR_RXOK 0x00000001 /* Frame successfuly recieved*/
  344. #define AR5K_IMR_RXDESC 0x00000002 /* RX descriptor request*/
  345. #define AR5K_IMR_RXERR 0x00000004 /* Receive error*/
  346. #define AR5K_IMR_RXNOFRM 0x00000008 /* No frame received (receive timeout)*/
  347. #define AR5K_IMR_RXEOL 0x00000010 /* Empty RX descriptor*/
  348. #define AR5K_IMR_RXORN 0x00000020 /* Receive FIFO overrun*/
  349. #define AR5K_IMR_TXOK 0x00000040 /* Frame successfuly transmited*/
  350. #define AR5K_IMR_TXDESC 0x00000080 /* TX descriptor request*/
  351. #define AR5K_IMR_TXERR 0x00000100 /* Transmit error*/
  352. #define AR5K_IMR_TXNOFRM 0x00000200 /* No frame transmited (transmit timeout)*/
  353. #define AR5K_IMR_TXEOL 0x00000400 /* Empty TX descriptor*/
  354. #define AR5K_IMR_TXURN 0x00000800 /* Transmit FIFO underrun*/
  355. #define AR5K_IMR_MIB 0x00001000 /* Update MIB counters*/
  356. #define AR5K_IMR_SWI 0x00002000 /* Software interrupt */
  357. #define AR5K_IMR_RXPHY 0x00004000 /* PHY error*/
  358. #define AR5K_IMR_RXKCM 0x00008000 /* RX Key cache miss */
  359. #define AR5K_IMR_SWBA 0x00010000 /* Software beacon alert*/
  360. #define AR5K_IMR_BRSSI 0x00020000 /* Beacon rssi below threshold (?) */
  361. #define AR5K_IMR_BMISS 0x00040000 /* Beacon missed*/
  362. #define AR5K_IMR_HIUERR 0x00080000 /* Host Interface Unit error [5211+] */
  363. #define AR5K_IMR_BNR 0x00100000 /* Beacon not ready [5211+] */
  364. #define AR5K_IMR_MCABT 0x00100000 /* Master Cycle Abort [5210] */
  365. #define AR5K_IMR_RXCHIRP 0x00200000 /* CHIRP Received [5212+]*/
  366. #define AR5K_IMR_SSERR 0x00200000 /* Signaled System Error [5210] */
  367. #define AR5K_IMR_DPERR 0x00400000 /* Det par Error (?) [5210] */
  368. #define AR5K_IMR_RXDOPPLER 0x00400000 /* Doppler chirp received [5212+] */
  369. #define AR5K_IMR_TIM 0x00800000 /* [5211+] */
  370. #define AR5K_IMR_BCNMISC 0x00800000 /* 'or' of TIM, CAB_END, DTIM_SYNC, BCN_TIMEOUT,
  371. CAB_TIMEOUT and DTIM bits from SISR2 [5212+] */
  372. #define AR5K_IMR_GPIO 0x01000000 /* GPIO (rf kill)*/
  373. #define AR5K_IMR_QCBRORN 0x02000000 /* QCU CBR overrun (?) [5211+] */
  374. #define AR5K_IMR_QCBRURN 0x04000000 /* QCU CBR underrun (?) [5211+] */
  375. #define AR5K_IMR_QTRIG 0x08000000 /* QCU scheduling trigger [5211+] */
  376. /*
  377. * Secondary interrupt mask registers [5211+] (0 - 4)
  378. */
  379. #define AR5K_SIMR0 0x00a4 /* Register Address [5211+] */
  380. #define AR5K_SIMR0_QCU_TXOK 0x000003ff /* Mask for QCU_TXOK */
  381. #define AR5K_SIMR0_QCU_TXOK_S 0
  382. #define AR5K_SIMR0_QCU_TXDESC 0x03ff0000 /* Mask for QCU_TXDESC */
  383. #define AR5K_SIMR0_QCU_TXDESC_S 16
  384. #define AR5K_SIMR1 0x00a8 /* Register Address [5211+] */
  385. #define AR5K_SIMR1_QCU_TXERR 0x000003ff /* Mask for QCU_TXERR */
  386. #define AR5K_SIMR1_QCU_TXERR_S 0
  387. #define AR5K_SIMR1_QCU_TXEOL 0x03ff0000 /* Mask for QCU_TXEOL */
  388. #define AR5K_SIMR1_QCU_TXEOL_S 16
  389. #define AR5K_SIMR2 0x00ac /* Register Address [5211+] */
  390. #define AR5K_SIMR2_QCU_TXURN 0x000003ff /* Mask for QCU_TXURN */
  391. #define AR5K_SIMR2_QCU_TXURN_S 0
  392. #define AR5K_SIMR2_MCABT 0x00100000 /* Master Cycle Abort */
  393. #define AR5K_SIMR2_SSERR 0x00200000 /* Signaled System Error */
  394. #define AR5K_SIMR2_DPERR 0x00400000 /* Bus parity error */
  395. #define AR5K_SIMR2_TIM 0x01000000 /* [5212+] */
  396. #define AR5K_SIMR2_CAB_END 0x02000000 /* [5212+] */
  397. #define AR5K_SIMR2_DTIM_SYNC 0x04000000 /* DTIM Sync lost [5212+] */
  398. #define AR5K_SIMR2_BCN_TIMEOUT 0x08000000 /* Beacon Timeout [5212+] */
  399. #define AR5K_SIMR2_CAB_TIMEOUT 0x10000000 /* CAB Timeout [5212+] */
  400. #define AR5K_SIMR2_DTIM 0x20000000 /* [5212+] */
  401. #define AR5K_SIMR2_TSFOOR 0x80000000 /* TSF OOR (?) */
  402. #define AR5K_SIMR3 0x00b0 /* Register Address [5211+] */
  403. #define AR5K_SIMR3_QCBRORN 0x000003ff /* Mask for QCBRORN */
  404. #define AR5K_SIMR3_QCBRORN_S 0
  405. #define AR5K_SIMR3_QCBRURN 0x03ff0000 /* Mask for QCBRURN */
  406. #define AR5K_SIMR3_QCBRURN_S 16
  407. #define AR5K_SIMR4 0x00b4 /* Register Address [5211+] */
  408. #define AR5K_SIMR4_QTRIG 0x000003ff /* Mask for QTRIG */
  409. #define AR5K_SIMR4_QTRIG_S 0
  410. /*
  411. * DMA Debug registers 0-7
  412. * 0xe0 - 0xfc
  413. */
  414. /*
  415. * Decompression mask registers [5212+]
  416. */
  417. #define AR5K_DCM_ADDR 0x0400 /*Decompression mask address (index) */
  418. #define AR5K_DCM_DATA 0x0404 /*Decompression mask data */
  419. /*
  420. * Wake On Wireless pattern control register [5212+]
  421. */
  422. #define AR5K_WOW_PCFG 0x0410 /* Register Address */
  423. #define AR5K_WOW_PCFG_PAT_MATCH_EN 0x00000001 /* Pattern match enable */
  424. #define AR5K_WOW_PCFG_LONG_FRAME_POL 0x00000002 /* Long frame policy */
  425. #define AR5K_WOW_PCFG_WOBMISS 0x00000004 /* Wake on bea(con) miss (?) */
  426. #define AR5K_WOW_PCFG_PAT_0_EN 0x00000100 /* Enable pattern 0 */
  427. #define AR5K_WOW_PCFG_PAT_1_EN 0x00000200 /* Enable pattern 1 */
  428. #define AR5K_WOW_PCFG_PAT_2_EN 0x00000400 /* Enable pattern 2 */
  429. #define AR5K_WOW_PCFG_PAT_3_EN 0x00000800 /* Enable pattern 3 */
  430. #define AR5K_WOW_PCFG_PAT_4_EN 0x00001000 /* Enable pattern 4 */
  431. #define AR5K_WOW_PCFG_PAT_5_EN 0x00002000 /* Enable pattern 5 */
  432. /*
  433. * Wake On Wireless pattern index register (?) [5212+]
  434. */
  435. #define AR5K_WOW_PAT_IDX 0x0414
  436. /*
  437. * Wake On Wireless pattern data register [5212+]
  438. */
  439. #define AR5K_WOW_PAT_DATA 0x0418 /* Register Address */
  440. #define AR5K_WOW_PAT_DATA_0_3_V 0x00000001 /* Pattern 0, 3 value */
  441. #define AR5K_WOW_PAT_DATA_1_4_V 0x00000100 /* Pattern 1, 4 value */
  442. #define AR5K_WOW_PAT_DATA_2_5_V 0x00010000 /* Pattern 2, 5 value */
  443. #define AR5K_WOW_PAT_DATA_0_3_M 0x01000000 /* Pattern 0, 3 mask */
  444. #define AR5K_WOW_PAT_DATA_1_4_M 0x04000000 /* Pattern 1, 4 mask */
  445. #define AR5K_WOW_PAT_DATA_2_5_M 0x10000000 /* Pattern 2, 5 mask */
  446. /*
  447. * Decompression configuration registers [5212+]
  448. */
  449. #define AR5K_DCCFG 0x0420 /* Register Address */
  450. #define AR5K_DCCFG_GLOBAL_EN 0x00000001 /* Enable decompression on all queues */
  451. #define AR5K_DCCFG_BYPASS_EN 0x00000002 /* Bypass decompression */
  452. #define AR5K_DCCFG_BCAST_EN 0x00000004 /* Enable decompression for bcast frames */
  453. #define AR5K_DCCFG_MCAST_EN 0x00000008 /* Enable decompression for mcast frames */
  454. /*
  455. * Compression configuration registers [5212+]
  456. */
  457. #define AR5K_CCFG 0x0600 /* Register Address */
  458. #define AR5K_CCFG_WINDOW_SIZE 0x00000007 /* Compression window size */
  459. #define AR5K_CCFG_CPC_EN 0x00000008 /* Enable performance counters */
  460. #define AR5K_CCFG_CCU 0x0604 /* Register Address */
  461. #define AR5K_CCFG_CCU_CUP_EN 0x00000001 /* CCU Catchup enable */
  462. #define AR5K_CCFG_CCU_CREDIT 0x00000002 /* CCU Credit (field) */
  463. #define AR5K_CCFG_CCU_CD_THRES 0x00000080 /* CCU Cyc(lic?) debt threshold (field) */
  464. #define AR5K_CCFG_CCU_CUP_LCNT 0x00010000 /* CCU Catchup lit(?) count */
  465. #define AR5K_CCFG_CCU_INIT 0x00100200 /* Initial value during reset */
  466. /*
  467. * Compression performance counter registers [5212+]
  468. */
  469. #define AR5K_CPC0 0x0610 /* Compression performance counter 0 */
  470. #define AR5K_CPC1 0x0614 /* Compression performance counter 1*/
  471. #define AR5K_CPC2 0x0618 /* Compression performance counter 2 */
  472. #define AR5K_CPC3 0x061c /* Compression performance counter 3 */
  473. #define AR5K_CPCOVF 0x0620 /* Compression performance overflow */
  474. /*
  475. * Queue control unit (QCU) registers [5211+]
  476. *
  477. * Card has 12 TX Queues but i see that only 0-9 are used (?)
  478. * both in binary HAL (see ah.h) and ar5k. Each queue has it's own
  479. * TXDP at addresses 0x0800 - 0x082c, a CBR (Constant Bit Rate)
  480. * configuration register (0x08c0 - 0x08ec), a ready time configuration
  481. * register (0x0900 - 0x092c), a misc configuration register (0x09c0 -
  482. * 0x09ec) and a status register (0x0a00 - 0x0a2c). We also have some
  483. * global registers, QCU transmit enable/disable and "one shot arm (?)"
  484. * set/clear, which contain status for all queues (we shift by 1 for each
  485. * queue). To access these registers easily we define some macros here
  486. * that are used inside HAL. For more infos check out *_tx_queue functs.
  487. */
  488. /*
  489. * Generic QCU Register access macros
  490. */
  491. #define AR5K_QUEUE_REG(_r, _q) (((_q) << 2) + _r)
  492. #define AR5K_QCU_GLOBAL_READ(_r, _q) (AR5K_REG_READ(_r) & (1 << _q))
  493. #define AR5K_QCU_GLOBAL_WRITE(_r, _q) AR5K_REG_WRITE(_r, (1 << _q))
  494. /*
  495. * QCU Transmit descriptor pointer registers
  496. */
  497. #define AR5K_QCU_TXDP_BASE 0x0800 /* Register Address - Queue0 TXDP */
  498. #define AR5K_QUEUE_TXDP(_q) AR5K_QUEUE_REG(AR5K_QCU_TXDP_BASE, _q)
  499. /*
  500. * QCU Transmit enable register
  501. */
  502. #define AR5K_QCU_TXE 0x0840
  503. #define AR5K_ENABLE_QUEUE(_q) AR5K_QCU_GLOBAL_WRITE(AR5K_QCU_TXE, _q)
  504. #define AR5K_QUEUE_ENABLED(_q) AR5K_QCU_GLOBAL_READ(AR5K_QCU_TXE, _q)
  505. /*
  506. * QCU Transmit disable register
  507. */
  508. #define AR5K_QCU_TXD 0x0880
  509. #define AR5K_DISABLE_QUEUE(_q) AR5K_QCU_GLOBAL_WRITE(AR5K_QCU_TXD, _q)
  510. #define AR5K_QUEUE_DISABLED(_q) AR5K_QCU_GLOBAL_READ(AR5K_QCU_TXD, _q)
  511. /*
  512. * QCU Constant Bit Rate configuration registers
  513. */
  514. #define AR5K_QCU_CBRCFG_BASE 0x08c0 /* Register Address - Queue0 CBRCFG */
  515. #define AR5K_QCU_CBRCFG_INTVAL 0x00ffffff /* CBR Interval mask */
  516. #define AR5K_QCU_CBRCFG_INTVAL_S 0
  517. #define AR5K_QCU_CBRCFG_ORN_THRES 0xff000000 /* CBR overrun threshold mask */
  518. #define AR5K_QCU_CBRCFG_ORN_THRES_S 24
  519. #define AR5K_QUEUE_CBRCFG(_q) AR5K_QUEUE_REG(AR5K_QCU_CBRCFG_BASE, _q)
  520. /*
  521. * QCU Ready time configuration registers
  522. */
  523. #define AR5K_QCU_RDYTIMECFG_BASE 0x0900 /* Register Address - Queue0 RDYTIMECFG */
  524. #define AR5K_QCU_RDYTIMECFG_INTVAL 0x00ffffff /* Ready time interval mask */
  525. #define AR5K_QCU_RDYTIMECFG_INTVAL_S 0
  526. #define AR5K_QCU_RDYTIMECFG_ENABLE 0x01000000 /* Ready time enable mask */
  527. #define AR5K_QUEUE_RDYTIMECFG(_q) AR5K_QUEUE_REG(AR5K_QCU_RDYTIMECFG_BASE, _q)
  528. /*
  529. * QCU one shot arm set registers
  530. */
  531. #define AR5K_QCU_ONESHOTARM_SET 0x0940 /* Register Address -QCU "one shot arm set (?)" */
  532. #define AR5K_QCU_ONESHOTARM_SET_M 0x0000ffff
  533. /*
  534. * QCU one shot arm clear registers
  535. */
  536. #define AR5K_QCU_ONESHOTARM_CLEAR 0x0980 /* Register Address -QCU "one shot arm clear (?)" */
  537. #define AR5K_QCU_ONESHOTARM_CLEAR_M 0x0000ffff
  538. /*
  539. * QCU misc registers
  540. */
  541. #define AR5K_QCU_MISC_BASE 0x09c0 /* Register Address -Queue0 MISC */
  542. #define AR5K_QCU_MISC_FRSHED_M 0x0000000f /* Frame sheduling mask */
  543. #define AR5K_QCU_MISC_FRSHED_ASAP 0 /* ASAP */
  544. #define AR5K_QCU_MISC_FRSHED_CBR 1 /* Constant Bit Rate */
  545. #define AR5K_QCU_MISC_FRSHED_DBA_GT 2 /* DMA Beacon alert gated */
  546. #define AR5K_QCU_MISC_FRSHED_TIM_GT 3 /* TIMT gated */
  547. #define AR5K_QCU_MISC_FRSHED_BCN_SENT_GT 4 /* Beacon sent gated */
  548. #define AR5K_QCU_MISC_ONESHOT_ENABLE 0x00000010 /* Oneshot enable */
  549. #define AR5K_QCU_MISC_CBREXP_DIS 0x00000020 /* Disable CBR expired counter (normal queue) */
  550. #define AR5K_QCU_MISC_CBREXP_BCN_DIS 0x00000040 /* Disable CBR expired counter (beacon queue) */
  551. #define AR5K_QCU_MISC_BCN_ENABLE 0x00000080 /* Enable Beacon use */
  552. #define AR5K_QCU_MISC_CBR_THRES_ENABLE 0x00000100 /* CBR expired threshold enabled */
  553. #define AR5K_QCU_MISC_RDY_VEOL_POLICY 0x00000200 /* TXE reset when RDYTIME expired or VEOL */
  554. #define AR5K_QCU_MISC_CBR_RESET_CNT 0x00000400 /* CBR threshold (counter) reset */
  555. #define AR5K_QCU_MISC_DCU_EARLY 0x00000800 /* DCU early termination */
  556. #define AR5K_QCU_MISC_DCU_CMP_EN 0x00001000 /* Enable frame compression */
  557. #define AR5K_QUEUE_MISC(_q) AR5K_QUEUE_REG(AR5K_QCU_MISC_BASE, _q)
  558. /*
  559. * QCU status registers
  560. */
  561. #define AR5K_QCU_STS_BASE 0x0a00 /* Register Address - Queue0 STS */
  562. #define AR5K_QCU_STS_FRMPENDCNT 0x00000003 /* Frames pending counter */
  563. #define AR5K_QCU_STS_CBREXPCNT 0x0000ff00 /* CBR expired counter */
  564. #define AR5K_QUEUE_STATUS(_q) AR5K_QUEUE_REG(AR5K_QCU_STS_BASE, _q)
  565. /*
  566. * QCU ready time shutdown register
  567. */
  568. #define AR5K_QCU_RDYTIMESHDN 0x0a40
  569. #define AR5K_QCU_RDYTIMESHDN_M 0x000003ff
  570. /*
  571. * QCU compression buffer base registers [5212+]
  572. */
  573. #define AR5K_QCU_CBB_SELECT 0x0b00
  574. #define AR5K_QCU_CBB_ADDR 0x0b04
  575. #define AR5K_QCU_CBB_ADDR_S 9
  576. /*
  577. * QCU compression buffer configuration register [5212+]
  578. * (buffer size)
  579. */
  580. #define AR5K_QCU_CBCFG 0x0b08
  581. /*
  582. * Distributed Coordination Function (DCF) control unit (DCU)
  583. * registers [5211+]
  584. *
  585. * These registers control the various characteristics of each queue
  586. * for 802.11e (WME) combatibility so they go together with
  587. * QCU registers in pairs. For each queue we have a QCU mask register,
  588. * (0x1000 - 0x102c), a local-IFS settings register (0x1040 - 0x106c),
  589. * a retry limit register (0x1080 - 0x10ac), a channel time register
  590. * (0x10c0 - 0x10ec), a misc-settings register (0x1100 - 0x112c) and
  591. * a sequence number register (0x1140 - 0x116c). It seems that "global"
  592. * registers here afect all queues (see use of DCU_GBL_IFS_SLOT in ar5k).
  593. * We use the same macros here for easier register access.
  594. *
  595. */
  596. /*
  597. * DCU QCU mask registers
  598. */
  599. #define AR5K_DCU_QCUMASK_BASE 0x1000 /* Register Address -Queue0 DCU_QCUMASK */
  600. #define AR5K_DCU_QCUMASK_M 0x000003ff
  601. #define AR5K_QUEUE_QCUMASK(_q) AR5K_QUEUE_REG(AR5K_DCU_QCUMASK_BASE, _q)
  602. /*
  603. * DCU local Inter Frame Space settings register
  604. */
  605. #define AR5K_DCU_LCL_IFS_BASE 0x1040 /* Register Address -Queue0 DCU_LCL_IFS */
  606. #define AR5K_DCU_LCL_IFS_CW_MIN 0x000003ff /* Minimum Contention Window */
  607. #define AR5K_DCU_LCL_IFS_CW_MIN_S 0
  608. #define AR5K_DCU_LCL_IFS_CW_MAX 0x000ffc00 /* Maximum Contention Window */
  609. #define AR5K_DCU_LCL_IFS_CW_MAX_S 10
  610. #define AR5K_DCU_LCL_IFS_AIFS 0x0ff00000 /* Arbitrated Interframe Space */
  611. #define AR5K_DCU_LCL_IFS_AIFS_S 20
  612. #define AR5K_DCU_LCL_IFS_AIFS_MAX 0xfc /* Anything above that can cause DCU to hang */
  613. #define AR5K_QUEUE_DFS_LOCAL_IFS(_q) AR5K_QUEUE_REG(AR5K_DCU_LCL_IFS_BASE, _q)
  614. /*
  615. * DCU retry limit registers
  616. */
  617. #define AR5K_DCU_RETRY_LMT_BASE 0x1080 /* Register Address -Queue0 DCU_RETRY_LMT */
  618. #define AR5K_DCU_RETRY_LMT_SH_RETRY 0x0000000f /* Short retry limit mask */
  619. #define AR5K_DCU_RETRY_LMT_SH_RETRY_S 0
  620. #define AR5K_DCU_RETRY_LMT_LG_RETRY 0x000000f0 /* Long retry limit mask */
  621. #define AR5K_DCU_RETRY_LMT_LG_RETRY_S 4
  622. #define AR5K_DCU_RETRY_LMT_SSH_RETRY 0x00003f00 /* Station short retry limit mask (?) */
  623. #define AR5K_DCU_RETRY_LMT_SSH_RETRY_S 8
  624. #define AR5K_DCU_RETRY_LMT_SLG_RETRY 0x000fc000 /* Station long retry limit mask (?) */
  625. #define AR5K_DCU_RETRY_LMT_SLG_RETRY_S 14
  626. #define AR5K_QUEUE_DFS_RETRY_LIMIT(_q) AR5K_QUEUE_REG(AR5K_DCU_RETRY_LMT_BASE, _q)
  627. /*
  628. * DCU channel time registers
  629. */
  630. #define AR5K_DCU_CHAN_TIME_BASE 0x10c0 /* Register Address -Queue0 DCU_CHAN_TIME */
  631. #define AR5K_DCU_CHAN_TIME_DUR 0x000fffff /* Channel time duration */
  632. #define AR5K_DCU_CHAN_TIME_DUR_S 0
  633. #define AR5K_DCU_CHAN_TIME_ENABLE 0x00100000 /* Enable channel time */
  634. #define AR5K_QUEUE_DFS_CHANNEL_TIME(_q) AR5K_QUEUE_REG(AR5K_DCU_CHAN_TIME_BASE, _q)
  635. /*
  636. * DCU misc registers [5211+]
  637. *
  638. * Note: Arbiter lockout control controls the
  639. * behaviour on low priority queues when we have multiple queues
  640. * with pending frames. Intra-frame lockout means we wait until
  641. * the queue's current frame transmits (with post frame backoff and bursting)
  642. * before we transmit anything else and global lockout means we
  643. * wait for the whole queue to finish before higher priority queues
  644. * can transmit (this is used on beacon and CAB queues).
  645. * No lockout means there is no special handling.
  646. */
  647. #define AR5K_DCU_MISC_BASE 0x1100 /* Register Address -Queue0 DCU_MISC */
  648. #define AR5K_DCU_MISC_BACKOFF 0x0000003f /* Mask for backoff threshold */
  649. #define AR5K_DCU_MISC_ETS_RTS_POL 0x00000040 /* End of transmission series
  650. station RTS/data failure count
  651. reset policy (?) */
  652. #define AR5K_DCU_MISC_ETS_CW_POL 0x00000080 /* End of transmission series
  653. CW reset policy */
  654. #define AR5K_DCU_MISC_FRAG_WAIT 0x00000100 /* Wait for next fragment */
  655. #define AR5K_DCU_MISC_BACKOFF_FRAG 0x00000200 /* Enable backoff while bursting */
  656. #define AR5K_DCU_MISC_HCFPOLL_ENABLE 0x00000800 /* CF - Poll enable */
  657. #define AR5K_DCU_MISC_BACKOFF_PERSIST 0x00001000 /* Persistent backoff */
  658. #define AR5K_DCU_MISC_FRMPRFTCH_ENABLE 0x00002000 /* Enable frame pre-fetch */
  659. #define AR5K_DCU_MISC_VIRTCOL 0x0000c000 /* Mask for Virtual Collision (?) */
  660. #define AR5K_DCU_MISC_VIRTCOL_NORMAL 0
  661. #define AR5K_DCU_MISC_VIRTCOL_IGNORE 1
  662. #define AR5K_DCU_MISC_BCN_ENABLE 0x00010000 /* Enable Beacon use */
  663. #define AR5K_DCU_MISC_ARBLOCK_CTL 0x00060000 /* Arbiter lockout control mask */
  664. #define AR5K_DCU_MISC_ARBLOCK_CTL_S 17
  665. #define AR5K_DCU_MISC_ARBLOCK_CTL_NONE 0 /* No arbiter lockout */
  666. #define AR5K_DCU_MISC_ARBLOCK_CTL_INTFRM 1 /* Intra-frame lockout */
  667. #define AR5K_DCU_MISC_ARBLOCK_CTL_GLOBAL 2 /* Global lockout */
  668. #define AR5K_DCU_MISC_ARBLOCK_IGNORE 0x00080000 /* Ignore Arbiter lockout */
  669. #define AR5K_DCU_MISC_SEQ_NUM_INCR_DIS 0x00100000 /* Disable sequence number increment */
  670. #define AR5K_DCU_MISC_POST_FR_BKOFF_DIS 0x00200000 /* Disable post-frame backoff */
  671. #define AR5K_DCU_MISC_VIRT_COLL_POLICY 0x00400000 /* Virtual Collision cw policy */
  672. #define AR5K_DCU_MISC_BLOWN_IFS_POLICY 0x00800000 /* Blown IFS policy (?) */
  673. #define AR5K_DCU_MISC_SEQNUM_CTL 0x01000000 /* Sequence number control (?) */
  674. #define AR5K_QUEUE_DFS_MISC(_q) AR5K_QUEUE_REG(AR5K_DCU_MISC_BASE, _q)
  675. /*
  676. * DCU frame sequence number registers
  677. */
  678. #define AR5K_DCU_SEQNUM_BASE 0x1140
  679. #define AR5K_DCU_SEQNUM_M 0x00000fff
  680. #define AR5K_QUEUE_DFS_SEQNUM(_q) AR5K_QUEUE_REG(AR5K_DCU_SEQNUM_BASE, _q)
  681. /*
  682. * DCU global IFS SIFS register
  683. */
  684. #define AR5K_DCU_GBL_IFS_SIFS 0x1030
  685. #define AR5K_DCU_GBL_IFS_SIFS_M 0x0000ffff
  686. /*
  687. * DCU global IFS slot interval register
  688. */
  689. #define AR5K_DCU_GBL_IFS_SLOT 0x1070
  690. #define AR5K_DCU_GBL_IFS_SLOT_M 0x0000ffff
  691. /*
  692. * DCU global IFS EIFS register
  693. */
  694. #define AR5K_DCU_GBL_IFS_EIFS 0x10b0
  695. #define AR5K_DCU_GBL_IFS_EIFS_M 0x0000ffff
  696. /*
  697. * DCU global IFS misc register
  698. *
  699. * LFSR stands for Linear Feedback Shift Register
  700. * and it's used for generating pseudo-random
  701. * number sequences.
  702. *
  703. * (If i understand corectly, random numbers are
  704. * used for idle sensing -multiplied with cwmin/max etc-)
  705. */
  706. #define AR5K_DCU_GBL_IFS_MISC 0x10f0 /* Register Address */
  707. #define AR5K_DCU_GBL_IFS_MISC_LFSR_SLICE 0x00000007 /* LFSR Slice Select */
  708. #define AR5K_DCU_GBL_IFS_MISC_TURBO_MODE 0x00000008 /* Turbo mode */
  709. #define AR5K_DCU_GBL_IFS_MISC_SIFS_DUR_USEC 0x000003f0 /* SIFS Duration mask */
  710. #define AR5K_DCU_GBL_IFS_MISC_USEC_DUR 0x000ffc00 /* USEC Duration mask */
  711. #define AR5K_DCU_GBL_IFS_MISC_USEC_DUR_S 10
  712. #define AR5K_DCU_GBL_IFS_MISC_DCU_ARB_DELAY 0x00300000 /* DCU Arbiter delay mask */
  713. #define AR5K_DCU_GBL_IFS_MISC_SIFS_CNT_RST 0x00400000 /* SIFS cnt reset policy (?) */
  714. #define AR5K_DCU_GBL_IFS_MISC_AIFS_CNT_RST 0x00800000 /* AIFS cnt reset policy (?) */
  715. #define AR5K_DCU_GBL_IFS_MISC_RND_LFSR_SL_DIS 0x01000000 /* Disable random LFSR slice */
  716. /*
  717. * DCU frame prefetch control register
  718. */
  719. #define AR5K_DCU_FP 0x1230 /* Register Address */
  720. #define AR5K_DCU_FP_NOBURST_DCU_EN 0x00000001 /* Enable non-burst prefetch on DCU (?) */
  721. #define AR5K_DCU_FP_NOBURST_EN 0x00000010 /* Enable non-burst prefetch (?) */
  722. #define AR5K_DCU_FP_BURST_DCU_EN 0x00000020 /* Enable burst prefetch on DCU (?) */
  723. /*
  724. * DCU transmit pause control/status register
  725. */
  726. #define AR5K_DCU_TXP 0x1270 /* Register Address */
  727. #define AR5K_DCU_TXP_M 0x000003ff /* Tx pause mask */
  728. #define AR5K_DCU_TXP_STATUS 0x00010000 /* Tx pause status */
  729. /*
  730. * DCU transmit filter table 0 (32 entries)
  731. */
  732. #define AR5K_DCU_TX_FILTER_0_BASE 0x1038
  733. #define AR5K_DCU_TX_FILTER_0(_n) (AR5K_DCU_TX_FILTER_0_BASE + (_n * 64))
  734. /*
  735. * DCU transmit filter table 1 (16 entries)
  736. */
  737. #define AR5K_DCU_TX_FILTER_1_BASE 0x103c
  738. #define AR5K_DCU_TX_FILTER_1(_n) (AR5K_DCU_TX_FILTER_1_BASE + ((_n - 32) * 64))
  739. /*
  740. * DCU clear transmit filter register
  741. */
  742. #define AR5K_DCU_TX_FILTER_CLR 0x143c
  743. /*
  744. * DCU set transmit filter register
  745. */
  746. #define AR5K_DCU_TX_FILTER_SET 0x147c
  747. /*
  748. * Reset control register
  749. */
  750. #define AR5K_RESET_CTL 0x4000 /* Register Address */
  751. #define AR5K_RESET_CTL_PCU 0x00000001 /* Protocol Control Unit reset */
  752. #define AR5K_RESET_CTL_DMA 0x00000002 /* DMA (Rx/Tx) reset [5210] */
  753. #define AR5K_RESET_CTL_BASEBAND 0x00000002 /* Baseband reset [5211+] */
  754. #define AR5K_RESET_CTL_MAC 0x00000004 /* MAC reset (PCU+Baseband ?) [5210] */
  755. #define AR5K_RESET_CTL_PHY 0x00000008 /* PHY reset [5210] */
  756. #define AR5K_RESET_CTL_PCI 0x00000010 /* PCI Core reset (interrupts etc) */
  757. /*
  758. * Sleep control register
  759. */
  760. #define AR5K_SLEEP_CTL 0x4004 /* Register Address */
  761. #define AR5K_SLEEP_CTL_SLDUR 0x0000ffff /* Sleep duration mask */
  762. #define AR5K_SLEEP_CTL_SLDUR_S 0
  763. #define AR5K_SLEEP_CTL_SLE 0x00030000 /* Sleep enable mask */
  764. #define AR5K_SLEEP_CTL_SLE_S 16
  765. #define AR5K_SLEEP_CTL_SLE_WAKE 0x00000000 /* Force chip awake */
  766. #define AR5K_SLEEP_CTL_SLE_SLP 0x00010000 /* Force chip sleep */
  767. #define AR5K_SLEEP_CTL_SLE_ALLOW 0x00020000 /* Normal sleep policy */
  768. #define AR5K_SLEEP_CTL_SLE_UNITS 0x00000008 /* [5211+] */
  769. #define AR5K_SLEEP_CTL_DUR_TIM_POL 0x00040000 /* Sleep duration timing policy */
  770. #define AR5K_SLEEP_CTL_DUR_WRITE_POL 0x00080000 /* Sleep duration write policy */
  771. #define AR5K_SLEEP_CTL_SLE_POL 0x00100000 /* Sleep policy mode */
  772. /*
  773. * Interrupt pending register
  774. */
  775. #define AR5K_INTPEND 0x4008
  776. #define AR5K_INTPEND_M 0x00000001
  777. /*
  778. * Sleep force register
  779. */
  780. #define AR5K_SFR 0x400c
  781. #define AR5K_SFR_EN 0x00000001
  782. /*
  783. * PCI configuration register
  784. * TODO: Fix LED stuff
  785. */
  786. #define AR5K_PCICFG 0x4010 /* Register Address */
  787. #define AR5K_PCICFG_EEAE 0x00000001 /* Eeprom access enable [5210] */
  788. #define AR5K_PCICFG_SLEEP_CLOCK_EN 0x00000002 /* Enable sleep clock */
  789. #define AR5K_PCICFG_CLKRUNEN 0x00000004 /* CLKRUN enable [5211+] */
  790. #define AR5K_PCICFG_EESIZE 0x00000018 /* Mask for EEPROM size [5211+] */
  791. #define AR5K_PCICFG_EESIZE_S 3
  792. #define AR5K_PCICFG_EESIZE_4K 0 /* 4K */
  793. #define AR5K_PCICFG_EESIZE_8K 1 /* 8K */
  794. #define AR5K_PCICFG_EESIZE_16K 2 /* 16K */
  795. #define AR5K_PCICFG_EESIZE_FAIL 3 /* Failed to get size [5211+] */
  796. #define AR5K_PCICFG_LED 0x00000060 /* Led status [5211+] */
  797. #define AR5K_PCICFG_LED_NONE 0x00000000 /* Default [5211+] */
  798. #define AR5K_PCICFG_LED_PEND 0x00000020 /* Scan / Auth pending */
  799. #define AR5K_PCICFG_LED_ASSOC 0x00000040 /* Associated */
  800. #define AR5K_PCICFG_BUS_SEL 0x00000380 /* Mask for "bus select" [5211+] (?) */
  801. #define AR5K_PCICFG_CBEFIX_DIS 0x00000400 /* Disable CBE fix */
  802. #define AR5K_PCICFG_SL_INTEN 0x00000800 /* Enable interrupts when asleep */
  803. #define AR5K_PCICFG_LED_BCTL 0x00001000 /* Led blink (?) [5210] */
  804. #define AR5K_PCICFG_RETRY_FIX 0x00001000 /* Enable pci core retry fix */
  805. #define AR5K_PCICFG_SL_INPEN 0x00002000 /* Sleep even whith pending interrupts*/
  806. #define AR5K_PCICFG_SPWR_DN 0x00010000 /* Mask for power status */
  807. #define AR5K_PCICFG_LEDMODE 0x000e0000 /* Ledmode [5211+] */
  808. #define AR5K_PCICFG_LEDMODE_PROP 0x00000000 /* Blink on standard traffic [5211+] */
  809. #define AR5K_PCICFG_LEDMODE_PROM 0x00020000 /* Default mode (blink on any traffic) [5211+] */
  810. #define AR5K_PCICFG_LEDMODE_PWR 0x00040000 /* Some other blinking mode (?) [5211+] */
  811. #define AR5K_PCICFG_LEDMODE_RAND 0x00060000 /* Random blinking (?) [5211+] */
  812. #define AR5K_PCICFG_LEDBLINK 0x00700000 /* Led blink rate */
  813. #define AR5K_PCICFG_LEDBLINK_S 20
  814. #define AR5K_PCICFG_LEDSLOW 0x00800000 /* Slowest led blink rate [5211+] */
  815. #define AR5K_PCICFG_LEDSTATE \
  816. (AR5K_PCICFG_LED | AR5K_PCICFG_LEDMODE | \
  817. AR5K_PCICFG_LEDBLINK | AR5K_PCICFG_LEDSLOW)
  818. #define AR5K_PCICFG_SLEEP_CLOCK_RATE 0x03000000 /* Sleep clock rate */
  819. #define AR5K_PCICFG_SLEEP_CLOCK_RATE_S 24
  820. /*
  821. * "General Purpose Input/Output" (GPIO) control register
  822. *
  823. * I'm not sure about this but after looking at the code
  824. * for all chipsets here is what i got.
  825. *
  826. * We have 6 GPIOs (pins), each GPIO has 4 modes (2 bits)
  827. * Mode 0 -> always input
  828. * Mode 1 -> output when GPIODO for this GPIO is set to 0
  829. * Mode 2 -> output when GPIODO for this GPIO is set to 1
  830. * Mode 3 -> always output
  831. *
  832. * For more infos check out get_gpio/set_gpio and
  833. * set_gpio_input/set_gpio_output functs.
  834. * For more infos on gpio interrupt check out set_gpio_intr.
  835. */
  836. #define AR5K_NUM_GPIO 6
  837. #define AR5K_GPIOCR 0x4014 /* Register Address */
  838. #define AR5K_GPIOCR_INT_ENA 0x00008000 /* Enable GPIO interrupt */
  839. #define AR5K_GPIOCR_INT_SELL 0x00000000 /* Generate interrupt when pin is low */
  840. #define AR5K_GPIOCR_INT_SELH 0x00010000 /* Generate interrupt when pin is high */
  841. #define AR5K_GPIOCR_IN(n) (0 << ((n) * 2)) /* Mode 0 for pin n */
  842. #define AR5K_GPIOCR_OUT0(n) (1 << ((n) * 2)) /* Mode 1 for pin n */
  843. #define AR5K_GPIOCR_OUT1(n) (2 << ((n) * 2)) /* Mode 2 for pin n */
  844. #define AR5K_GPIOCR_OUT(n) (3 << ((n) * 2)) /* Mode 3 for pin n */
  845. #define AR5K_GPIOCR_INT_SEL(n) ((n) << 12) /* Interrupt for GPIO pin n */
  846. /*
  847. * "General Purpose Input/Output" (GPIO) data output register
  848. */
  849. #define AR5K_GPIODO 0x4018
  850. /*
  851. * "General Purpose Input/Output" (GPIO) data input register
  852. */
  853. #define AR5K_GPIODI 0x401c
  854. #define AR5K_GPIODI_M 0x0000002f
  855. /*
  856. * Silicon revision register
  857. */
  858. #define AR5K_SREV 0x4020 /* Register Address */
  859. #define AR5K_SREV_REV 0x0000000f /* Mask for revision */
  860. #define AR5K_SREV_REV_S 0
  861. #define AR5K_SREV_VER 0x000000ff /* Mask for version */
  862. #define AR5K_SREV_VER_S 4
  863. /*
  864. * TXE write posting register
  865. */
  866. #define AR5K_TXEPOST 0x4028
  867. /*
  868. * QCU sleep mask
  869. */
  870. #define AR5K_QCU_SLEEP_MASK 0x402c
  871. /* 0x4068 is compression buffer configuration
  872. * register on 5414 and pm configuration register
  873. * on 5424 and newer pci-e chips. */
  874. /*
  875. * Compression buffer configuration
  876. * register (enable/disable) [5414]
  877. */
  878. #define AR5K_5414_CBCFG 0x4068
  879. #define AR5K_5414_CBCFG_BUF_DIS 0x10 /* Disable buffer */
  880. /*
  881. * PCI-E Power managment configuration
  882. * and status register [5424+]
  883. */
  884. #define AR5K_PCIE_PM_CTL 0x4068 /* Register address */
  885. /* Only 5424 */
  886. #define AR5K_PCIE_PM_CTL_L1_WHEN_D2 0x00000001 /* enable PCIe core enter L1
  887. when d2_sleep_en is asserted */
  888. #define AR5K_PCIE_PM_CTL_L0_L0S_CLEAR 0x00000002 /* Clear L0 and L0S counters */
  889. #define AR5K_PCIE_PM_CTL_L0_L0S_EN 0x00000004 /* Start L0 nd L0S counters */
  890. #define AR5K_PCIE_PM_CTL_LDRESET_EN 0x00000008 /* Enable reset when link goes
  891. down */
  892. /* Wake On Wireless */
  893. #define AR5K_PCIE_PM_CTL_PME_EN 0x00000010 /* PME Enable */
  894. #define AR5K_PCIE_PM_CTL_AUX_PWR_DET 0x00000020 /* Aux power detect */
  895. #define AR5K_PCIE_PM_CTL_PME_CLEAR 0x00000040 /* Clear PME */
  896. #define AR5K_PCIE_PM_CTL_PSM_D0 0x00000080
  897. #define AR5K_PCIE_PM_CTL_PSM_D1 0x00000100
  898. #define AR5K_PCIE_PM_CTL_PSM_D2 0x00000200
  899. #define AR5K_PCIE_PM_CTL_PSM_D3 0x00000400
  900. /*
  901. * PCI-E Workaround enable register
  902. */
  903. #define AR5K_PCIE_WAEN 0x407c
  904. /*
  905. * PCI-E Serializer/Desirializer
  906. * registers
  907. */
  908. #define AR5K_PCIE_SERDES 0x4080
  909. #define AR5K_PCIE_SERDES_RESET 0x4084
  910. /*====EEPROM REGISTERS====*/
  911. /*
  912. * EEPROM access registers
  913. *
  914. * Here we got a difference between 5210/5211-12
  915. * read data register for 5210 is at 0x6800 and
  916. * status register is at 0x6c00. There is also
  917. * no eeprom command register on 5210 and the
  918. * offsets are different.
  919. *
  920. * To read eeprom data for a specific offset:
  921. * 5210 - enable eeprom access (AR5K_PCICFG_EEAE)
  922. * read AR5K_EEPROM_BASE +(4 * offset)
  923. * check the eeprom status register
  924. * and read eeprom data register.
  925. *
  926. * 5211 - write offset to AR5K_EEPROM_BASE
  927. * 5212 write AR5K_EEPROM_CMD_READ on AR5K_EEPROM_CMD
  928. * check the eeprom status register
  929. * and read eeprom data register.
  930. *
  931. * To write eeprom data for a specific offset:
  932. * 5210 - enable eeprom access (AR5K_PCICFG_EEAE)
  933. * write data to AR5K_EEPROM_BASE +(4 * offset)
  934. * check the eeprom status register
  935. * 5211 - write AR5K_EEPROM_CMD_RESET on AR5K_EEPROM_CMD
  936. * 5212 write offset to AR5K_EEPROM_BASE
  937. * write data to data register
  938. * write AR5K_EEPROM_CMD_WRITE on AR5K_EEPROM_CMD
  939. * check the eeprom status register
  940. *
  941. * For more infos check eeprom_* functs and the ar5k.c
  942. * file posted in madwifi-devel mailing list.
  943. * http://sourceforge.net/mailarchive/message.php?msg_id=8966525
  944. *
  945. */
  946. #define AR5K_EEPROM_BASE 0x6000
  947. /*
  948. * EEPROM data register
  949. */
  950. #define AR5K_EEPROM_DATA_5211 0x6004
  951. #define AR5K_EEPROM_DATA_5210 0x6800
  952. #define AR5K_EEPROM_DATA (ah->ah_version == AR5K_AR5210 ? \
  953. AR5K_EEPROM_DATA_5210 : AR5K_EEPROM_DATA_5211)
  954. /*
  955. * EEPROM command register
  956. */
  957. #define AR5K_EEPROM_CMD 0x6008 /* Register Addres */
  958. #define AR5K_EEPROM_CMD_READ 0x00000001 /* EEPROM read */
  959. #define AR5K_EEPROM_CMD_WRITE 0x00000002 /* EEPROM write */
  960. #define AR5K_EEPROM_CMD_RESET 0x00000004 /* EEPROM reset */
  961. /*
  962. * EEPROM status register
  963. */
  964. #define AR5K_EEPROM_STAT_5210 0x6c00 /* Register Address [5210] */
  965. #define AR5K_EEPROM_STAT_5211 0x600c /* Register Address [5211+] */
  966. #define AR5K_EEPROM_STATUS (ah->ah_version == AR5K_AR5210 ? \
  967. AR5K_EEPROM_STAT_5210 : AR5K_EEPROM_STAT_5211)
  968. #define AR5K_EEPROM_STAT_RDERR 0x00000001 /* EEPROM read failed */
  969. #define AR5K_EEPROM_STAT_RDDONE 0x00000002 /* EEPROM read successful */
  970. #define AR5K_EEPROM_STAT_WRERR 0x00000004 /* EEPROM write failed */
  971. #define AR5K_EEPROM_STAT_WRDONE 0x00000008 /* EEPROM write successful */
  972. /*
  973. * EEPROM config register
  974. */
  975. #define AR5K_EEPROM_CFG 0x6010 /* Register Addres */
  976. #define AR5K_EEPROM_CFG_SIZE 0x00000003 /* Size determination override */
  977. #define AR5K_EEPROM_CFG_SIZE_AUTO 0
  978. #define AR5K_EEPROM_CFG_SIZE_4KBIT 1
  979. #define AR5K_EEPROM_CFG_SIZE_8KBIT 2
  980. #define AR5K_EEPROM_CFG_SIZE_16KBIT 3
  981. #define AR5K_EEPROM_CFG_WR_WAIT_DIS 0x00000004 /* Disable write wait */
  982. #define AR5K_EEPROM_CFG_CLK_RATE 0x00000018 /* Clock rate */
  983. #define AR5K_EEPROM_CFG_CLK_RATE_S 3
  984. #define AR5K_EEPROM_CFG_CLK_RATE_156KHZ 0
  985. #define AR5K_EEPROM_CFG_CLK_RATE_312KHZ 1
  986. #define AR5K_EEPROM_CFG_CLK_RATE_625KHZ 2
  987. #define AR5K_EEPROM_CFG_PROT_KEY 0x00ffff00 /* Protection key */
  988. #define AR5K_EEPROM_CFG_PROT_KEY_S 8
  989. #define AR5K_EEPROM_CFG_LIND_EN 0x01000000 /* Enable length indicator (?) */
  990. /*
  991. * TODO: Wake On Wireless registers
  992. * Range 0x7000 - 0x7ce0
  993. */
  994. /*
  995. * Protocol Control Unit (PCU) registers
  996. */
  997. /*
  998. * Used for checking initial register writes
  999. * during channel reset (see reset func)
  1000. */
  1001. #define AR5K_PCU_MIN 0x8000
  1002. #define AR5K_PCU_MAX 0x8fff
  1003. /*
  1004. * First station id register (Lower 32 bits of MAC address)
  1005. */
  1006. #define AR5K_STA_ID0 0x8000
  1007. #define AR5K_STA_ID0_ARRD_L32 0xffffffff
  1008. /*
  1009. * Second station id register (Upper 16 bits of MAC address + PCU settings)
  1010. */
  1011. #define AR5K_STA_ID1 0x8004 /* Register Address */
  1012. #define AR5K_STA_ID1_ADDR_U16 0x0000ffff /* Upper 16 bits of MAC addres */
  1013. #define AR5K_STA_ID1_AP 0x00010000 /* Set AP mode */
  1014. #define AR5K_STA_ID1_ADHOC 0x00020000 /* Set Ad-Hoc mode */
  1015. #define AR5K_STA_ID1_PWR_SV 0x00040000 /* Power save reporting */
  1016. #define AR5K_STA_ID1_NO_KEYSRCH 0x00080000 /* No key search */
  1017. #define AR5K_STA_ID1_NO_PSPOLL 0x00100000 /* No power save polling [5210] */
  1018. #define AR5K_STA_ID1_PCF_5211 0x00100000 /* Enable PCF on [5211+] */
  1019. #define AR5K_STA_ID1_PCF_5210 0x00200000 /* Enable PCF on [5210]*/
  1020. #define AR5K_STA_ID1_PCF (ah->ah_version == AR5K_AR5210 ? \
  1021. AR5K_STA_ID1_PCF_5210 : AR5K_STA_ID1_PCF_5211)
  1022. #define AR5K_STA_ID1_DEFAULT_ANTENNA 0x00200000 /* Use default antenna */
  1023. #define AR5K_STA_ID1_DESC_ANTENNA 0x00400000 /* Update antenna from descriptor */
  1024. #define AR5K_STA_ID1_RTS_DEF_ANTENNA 0x00800000 /* Use default antenna for RTS */
  1025. #define AR5K_STA_ID1_ACKCTS_6MB 0x01000000 /* Use 6Mbit/s for ACK/CTS */
  1026. #define AR5K_STA_ID1_BASE_RATE_11B 0x02000000 /* Use 11b base rate for ACK/CTS [5211+] */
  1027. #define AR5K_STA_ID1_SELFGEN_DEF_ANT 0x04000000 /* Use def. antenna for self generated frames */
  1028. #define AR5K_STA_ID1_CRYPT_MIC_EN 0x08000000 /* Enable MIC */
  1029. #define AR5K_STA_ID1_KEYSRCH_MODE 0x10000000 /* Look up key when key id != 0 */
  1030. #define AR5K_STA_ID1_PRESERVE_SEQ_NUM 0x20000000 /* Preserve sequence number */
  1031. #define AR5K_STA_ID1_CBCIV_ENDIAN 0x40000000 /* ??? */
  1032. #define AR5K_STA_ID1_KEYSRCH_MCAST 0x80000000 /* Do key cache search for mcast frames */
  1033. /*
  1034. * First BSSID register (MAC address, lower 32bits)
  1035. */
  1036. #define AR5K_BSS_ID0 0x8008
  1037. /*
  1038. * Second BSSID register (MAC address in upper 16 bits)
  1039. *
  1040. * AID: Association ID
  1041. */
  1042. #define AR5K_BSS_ID1 0x800c
  1043. #define AR5K_BSS_ID1_AID 0xffff0000
  1044. #define AR5K_BSS_ID1_AID_S 16
  1045. /*
  1046. * Backoff slot time register
  1047. */
  1048. #define AR5K_SLOT_TIME 0x8010
  1049. /*
  1050. * ACK/CTS timeout register
  1051. */
  1052. #define AR5K_TIME_OUT 0x8014 /* Register Address */
  1053. #define AR5K_TIME_OUT_ACK 0x00001fff /* ACK timeout mask */
  1054. #define AR5K_TIME_OUT_ACK_S 0
  1055. #define AR5K_TIME_OUT_CTS 0x1fff0000 /* CTS timeout mask */
  1056. #define AR5K_TIME_OUT_CTS_S 16
  1057. /*
  1058. * RSSI threshold register
  1059. */
  1060. #define AR5K_RSSI_THR 0x8018 /* Register Address */
  1061. #define AR5K_RSSI_THR_M 0x000000ff /* Mask for RSSI threshold [5211+] */
  1062. #define AR5K_RSSI_THR_BMISS_5210 0x00000700 /* Mask for Beacon Missed threshold [5210] */
  1063. #define AR5K_RSSI_THR_BMISS_5210_S 8
  1064. #define AR5K_RSSI_THR_BMISS_5211 0x0000ff00 /* Mask for Beacon Missed threshold [5211+] */
  1065. #define AR5K_RSSI_THR_BMISS_5211_S 8
  1066. #define AR5K_RSSI_THR_BMISS (ah->ah_version == AR5K_AR5210 ? \
  1067. AR5K_RSSI_THR_BMISS_5210 : AR5K_RSSI_THR_BMISS_5211)
  1068. #define AR5K_RSSI_THR_BMISS_S 8
  1069. /*
  1070. * 5210 has more PCU registers because there is no QCU/DCU
  1071. * so queue parameters are set here, this way a lot common
  1072. * registers have different address for 5210. To make things
  1073. * easier we define a macro based on ah->ah_version for common
  1074. * registers with different addresses and common flags.
  1075. */
  1076. /*
  1077. * Retry limit register
  1078. *
  1079. * Retry limit register for 5210 (no QCU/DCU so it's done in PCU)
  1080. */
  1081. #define AR5K_NODCU_RETRY_LMT 0x801c /* Register Address */
  1082. #define AR5K_NODCU_RETRY_LMT_SH_RETRY 0x0000000f /* Short retry limit mask */
  1083. #define AR5K_NODCU_RETRY_LMT_SH_RETRY_S 0
  1084. #define AR5K_NODCU_RETRY_LMT_LG_RETRY 0x000000f0 /* Long retry mask */
  1085. #define AR5K_NODCU_RETRY_LMT_LG_RETRY_S 4
  1086. #define AR5K_NODCU_RETRY_LMT_SSH_RETRY 0x00003f00 /* Station short retry limit mask */
  1087. #define AR5K_NODCU_RETRY_LMT_SSH_RETRY_S 8
  1088. #define AR5K_NODCU_RETRY_LMT_SLG_RETRY 0x000fc000 /* Station long retry limit mask */
  1089. #define AR5K_NODCU_RETRY_LMT_SLG_RETRY_S 14
  1090. #define AR5K_NODCU_RETRY_LMT_CW_MIN 0x3ff00000 /* Minimum contention window mask */
  1091. #define AR5K_NODCU_RETRY_LMT_CW_MIN_S 20
  1092. /*
  1093. * Transmit latency register
  1094. */
  1095. #define AR5K_USEC_5210 0x8020 /* Register Address [5210] */
  1096. #define AR5K_USEC_5211 0x801c /* Register Address [5211+] */
  1097. #define AR5K_USEC (ah->ah_version == AR5K_AR5210 ? \
  1098. AR5K_USEC_5210 : AR5K_USEC_5211)
  1099. #define AR5K_USEC_1 0x0000007f /* clock cycles for 1us */
  1100. #define AR5K_USEC_1_S 0
  1101. #define AR5K_USEC_32 0x00003f80 /* clock cycles for 1us while on 32Mhz clock */
  1102. #define AR5K_USEC_32_S 7
  1103. #define AR5K_USEC_TX_LATENCY_5211 0x007fc000
  1104. #define AR5K_USEC_TX_LATENCY_5211_S 14
  1105. #define AR5K_USEC_RX_LATENCY_5211 0x1f800000
  1106. #define AR5K_USEC_RX_LATENCY_5211_S 23
  1107. #define AR5K_USEC_TX_LATENCY_5210 0x000fc000 /* also for 5311 */
  1108. #define AR5K_USEC_TX_LATENCY_5210_S 14
  1109. #define AR5K_USEC_RX_LATENCY_5210 0x03f00000 /* also for 5311 */
  1110. #define AR5K_USEC_RX_LATENCY_5210_S 20
  1111. /*
  1112. * PCU beacon control register
  1113. */
  1114. #define AR5K_BEACON_5210 0x8024 /*Register Address [5210] */
  1115. #define AR5K_BEACON_5211 0x8020 /*Register Address [5211+] */
  1116. #define AR5K_BEACON (ah->ah_version == AR5K_AR5210 ? \
  1117. AR5K_BEACON_5210 : AR5K_BEACON_5211)
  1118. #define AR5K_BEACON_PERIOD 0x0000ffff /* Mask for beacon period */
  1119. #define AR5K_BEACON_PERIOD_S 0
  1120. #define AR5K_BEACON_TIM 0x007f0000 /* Mask for TIM offset */
  1121. #define AR5K_BEACON_TIM_S 16
  1122. #define AR5K_BEACON_ENABLE 0x00800000 /* Enable beacons */
  1123. #define AR5K_BEACON_RESET_TSF 0x01000000 /* Force TSF reset */
  1124. /*
  1125. * CFP period register
  1126. */
  1127. #define AR5K_CFP_PERIOD_5210 0x8028
  1128. #define AR5K_CFP_PERIOD_5211 0x8024
  1129. #define AR5K_CFP_PERIOD (ah->ah_version == AR5K_AR5210 ? \
  1130. AR5K_CFP_PERIOD_5210 : AR5K_CFP_PERIOD_5211)
  1131. /*
  1132. * Next beacon time register
  1133. */
  1134. #define AR5K_TIMER0_5210 0x802c
  1135. #define AR5K_TIMER0_5211 0x8028
  1136. #define AR5K_TIMER0 (ah->ah_version == AR5K_AR5210 ? \
  1137. AR5K_TIMER0_5210 : AR5K_TIMER0_5211)
  1138. /*
  1139. * Next DMA beacon alert register
  1140. */
  1141. #define AR5K_TIMER1_5210 0x8030
  1142. #define AR5K_TIMER1_5211 0x802c
  1143. #define AR5K_TIMER1 (ah->ah_version == AR5K_AR5210 ? \
  1144. AR5K_TIMER1_5210 : AR5K_TIMER1_5211)
  1145. /*
  1146. * Next software beacon alert register
  1147. */
  1148. #define AR5K_TIMER2_5210 0x8034
  1149. #define AR5K_TIMER2_5211 0x8030
  1150. #define AR5K_TIMER2 (ah->ah_version == AR5K_AR5210 ? \
  1151. AR5K_TIMER2_5210 : AR5K_TIMER2_5211)
  1152. /*
  1153. * Next ATIM window time register
  1154. */
  1155. #define AR5K_TIMER3_5210 0x8038
  1156. #define AR5K_TIMER3_5211 0x8034
  1157. #define AR5K_TIMER3 (ah->ah_version == AR5K_AR5210 ? \
  1158. AR5K_TIMER3_5210 : AR5K_TIMER3_5211)
  1159. /*
  1160. * 5210 First inter frame spacing register (IFS)
  1161. */
  1162. #define AR5K_IFS0 0x8040
  1163. #define AR5K_IFS0_SIFS 0x000007ff
  1164. #define AR5K_IFS0_SIFS_S 0
  1165. #define AR5K_IFS0_DIFS 0x007ff800
  1166. #define AR5K_IFS0_DIFS_S 11
  1167. /*
  1168. * 5210 Second inter frame spacing register (IFS)
  1169. */
  1170. #define AR5K_IFS1 0x8044
  1171. #define AR5K_IFS1_PIFS 0x00000fff
  1172. #define AR5K_IFS1_PIFS_S 0
  1173. #define AR5K_IFS1_EIFS 0x03fff000
  1174. #define AR5K_IFS1_EIFS_S 12
  1175. #define AR5K_IFS1_CS_EN 0x04000000
  1176. /*
  1177. * CFP duration register
  1178. */
  1179. #define AR5K_CFP_DUR_5210 0x8048
  1180. #define AR5K_CFP_DUR_5211 0x8038
  1181. #define AR5K_CFP_DUR (ah->ah_version == AR5K_AR5210 ? \
  1182. AR5K_CFP_DUR_5210 : AR5K_CFP_DUR_5211)
  1183. /*
  1184. * Receive filter register
  1185. */
  1186. #define AR5K_RX_FILTER_5210 0x804c /* Register Address [5210] */
  1187. #define AR5K_RX_FILTER_5211 0x803c /* Register Address [5211+] */
  1188. #define AR5K_RX_FILTER (ah->ah_version == AR5K_AR5210 ? \
  1189. AR5K_RX_FILTER_5210 : AR5K_RX_FILTER_5211)
  1190. #define AR5K_RX_FILTER_UCAST 0x00000001 /* Don't filter unicast frames */
  1191. #define AR5K_RX_FILTER_MCAST 0x00000002 /* Don't filter multicast frames */
  1192. #define AR5K_RX_FILTER_BCAST 0x00000004 /* Don't filter broadcast frames */
  1193. #define AR5K_RX_FILTER_CONTROL 0x00000008 /* Don't filter control frames */
  1194. #define AR5K_RX_FILTER_BEACON 0x00000010 /* Don't filter beacon frames */
  1195. #define AR5K_RX_FILTER_PROM 0x00000020 /* Set promiscuous mode */
  1196. #define AR5K_RX_FILTER_XRPOLL 0x00000040 /* Don't filter XR poll frame [5212+] */
  1197. #define AR5K_RX_FILTER_PROBEREQ 0x00000080 /* Don't filter probe requests [5212+] */
  1198. #define AR5K_RX_FILTER_PHYERR_5212 0x00000100 /* Don't filter phy errors [5212+] */
  1199. #define AR5K_RX_FILTER_RADARERR_5212 0x00000200 /* Don't filter phy radar errors [5212+] */
  1200. #define AR5K_RX_FILTER_PHYERR_5211 0x00000040 /* [5211] */
  1201. #define AR5K_RX_FILTER_RADARERR_5211 0x00000080 /* [5211] */
  1202. #define AR5K_RX_FILTER_PHYERR \
  1203. ((ah->ah_version == AR5K_AR5211 ? \
  1204. AR5K_RX_FILTER_PHYERR_5211 : AR5K_RX_FILTER_PHYERR_5212))
  1205. #define AR5K_RX_FILTER_RADARERR \
  1206. ((ah->ah_version == AR5K_AR5211 ? \
  1207. AR5K_RX_FILTER_RADARERR_5211 : AR5K_RX_FILTER_RADARERR_5212))
  1208. /*
  1209. * Multicast filter register (lower 32 bits)
  1210. */
  1211. #define AR5K_MCAST_FILTER0_5210 0x8050
  1212. #define AR5K_MCAST_FILTER0_5211 0x8040
  1213. #define AR5K_MCAST_FILTER0 (ah->ah_version == AR5K_AR5210 ? \
  1214. AR5K_MCAST_FILTER0_5210 : AR5K_MCAST_FILTER0_5211)
  1215. /*
  1216. * Multicast filter register (higher 16 bits)
  1217. */
  1218. #define AR5K_MCAST_FILTER1_5210 0x8054
  1219. #define AR5K_MCAST_FILTER1_5211 0x8044
  1220. #define AR5K_MCAST_FILTER1 (ah->ah_version == AR5K_AR5210 ? \
  1221. AR5K_MCAST_FILTER1_5210 : AR5K_MCAST_FILTER1_5211)
  1222. /*
  1223. * Transmit mask register (lower 32 bits) [5210]
  1224. */
  1225. #define AR5K_TX_MASK0 0x8058
  1226. /*
  1227. * Transmit mask register (higher 16 bits) [5210]
  1228. */
  1229. #define AR5K_TX_MASK1 0x805c
  1230. /*
  1231. * Clear transmit mask [5210]
  1232. */
  1233. #define AR5K_CLR_TMASK 0x8060
  1234. /*
  1235. * Trigger level register (before transmission) [5210]
  1236. */
  1237. #define AR5K_TRIG_LVL 0x8064
  1238. /*
  1239. * PCU control register
  1240. *
  1241. * Only DIS_RX is used in the code, the rest i guess are
  1242. * for tweaking/diagnostics.
  1243. */
  1244. #define AR5K_DIAG_SW_5210 0x8068 /* Register Address [5210] */
  1245. #define AR5K_DIAG_SW_5211 0x8048 /* Register Address [5211+] */
  1246. #define AR5K_DIAG_SW (ah->ah_version == AR5K_AR5210 ? \
  1247. AR5K_DIAG_SW_5210 : AR5K_DIAG_SW_5211)
  1248. #define AR5K_DIAG_SW_DIS_WEP_ACK 0x00000001 /* Disable ACKs if WEP key is invalid */
  1249. #define AR5K_DIAG_SW_DIS_ACK 0x00000002 /* Disable ACKs */
  1250. #define AR5K_DIAG_SW_DIS_CTS 0x00000004 /* Disable CTSs */
  1251. #define AR5K_DIAG_SW_DIS_ENC 0x00000008 /* Disable encryption */
  1252. #define AR5K_DIAG_SW_DIS_DEC 0x00000010 /* Disable decryption */
  1253. #define AR5K_DIAG_SW_DIS_TX 0x00000020 /* Disable transmit [5210] */
  1254. #define AR5K_DIAG_SW_DIS_RX_5210 0x00000040 /* Disable recieve */
  1255. #define AR5K_DIAG_SW_DIS_RX_5211 0x00000020
  1256. #define AR5K_DIAG_SW_DIS_RX (ah->ah_version == AR5K_AR5210 ? \
  1257. AR5K_DIAG_SW_DIS_RX_5210 : AR5K_DIAG_SW_DIS_RX_5211)
  1258. #define AR5K_DIAG_SW_LOOP_BACK_5210 0x00000080 /* Loopback (i guess it goes with DIS_TX) [5210] */
  1259. #define AR5K_DIAG_SW_LOOP_BACK_5211 0x00000040
  1260. #define AR5K_DIAG_SW_LOOP_BACK (ah->ah_version == AR5K_AR5210 ? \
  1261. AR5K_DIAG_SW_LOOP_BACK_5210 : AR5K_DIAG_SW_LOOP_BACK_5211)
  1262. #define AR5K_DIAG_SW_CORR_FCS_5210 0x00000100 /* Corrupted FCS */
  1263. #define AR5K_DIAG_SW_CORR_FCS_5211 0x00000080
  1264. #define AR5K_DIAG_SW_CORR_FCS (ah->ah_version == AR5K_AR5210 ? \
  1265. AR5K_DIAG_SW_CORR_FCS_5210 : AR5K_DIAG_SW_CORR_FCS_5211)
  1266. #define AR5K_DIAG_SW_CHAN_INFO_5210 0x00000200 /* Dump channel info */
  1267. #define AR5K_DIAG_SW_CHAN_INFO_5211 0x00000100
  1268. #define AR5K_DIAG_SW_CHAN_INFO (ah->ah_version == AR5K_AR5210 ? \
  1269. AR5K_DIAG_SW_CHAN_INFO_5210 : AR5K_DIAG_SW_CHAN_INFO_5211)
  1270. #define AR5K_DIAG_SW_EN_SCRAM_SEED_5210 0x00000400 /* Enable fixed scrambler seed */
  1271. #define AR5K_DIAG_SW_EN_SCRAM_SEED_5211 0x00000200
  1272. #define AR5K_DIAG_SW_EN_SCRAM_SEED (ah->ah_version == AR5K_AR5210 ? \
  1273. AR5K_DIAG_SW_EN_SCRAM_SEED_5210 : AR5K_DIAG_SW_EN_SCRAM_SEED_5211)
  1274. #define AR5K_DIAG_SW_ECO_ENABLE 0x00000400 /* [5211+] */
  1275. #define AR5K_DIAG_SW_SCVRAM_SEED 0x0003f800 /* [5210] */
  1276. #define AR5K_DIAG_SW_SCRAM_SEED_M 0x0001fc00 /* Scrambler seed mask */
  1277. #define AR5K_DIAG_SW_SCRAM_SEED_S 10
  1278. #define AR5K_DIAG_SW_DIS_SEQ_INC 0x00040000 /* Disable seqnum increment (?)[5210] */
  1279. #define AR5K_DIAG_SW_FRAME_NV0_5210 0x00080000
  1280. #define AR5K_DIAG_SW_FRAME_NV0_5211 0x00020000 /* Accept frames of non-zero protocol number */
  1281. #define AR5K_DIAG_SW_FRAME_NV0 (ah->ah_version == AR5K_AR5210 ? \
  1282. AR5K_DIAG_SW_FRAME_NV0_5210 : AR5K_DIAG_SW_FRAME_NV0_5211)
  1283. #define AR5K_DIAG_SW_OBSPT_M 0x000c0000 /* Observation point select (?) */
  1284. #define AR5K_DIAG_SW_OBSPT_S 18
  1285. #define AR5K_DIAG_SW_RX_CLEAR_HIGH 0x0010000 /* Force RX Clear high */
  1286. #define AR5K_DIAG_SW_IGNORE_CARR_SENSE 0x0020000 /* Ignore virtual carrier sense */
  1287. #define AR5K_DIAG_SW_CHANEL_IDLE_HIGH 0x0040000 /* Force channel idle high */
  1288. #define AR5K_DIAG_SW_PHEAR_ME 0x0080000 /* ??? */
  1289. /*
  1290. * TSF (clock) register (lower 32 bits)
  1291. */
  1292. #define AR5K_TSF_L32_5210 0x806c
  1293. #define AR5K_TSF_L32_5211 0x804c
  1294. #define AR5K_TSF_L32 (ah->ah_version == AR5K_AR5210 ? \
  1295. AR5K_TSF_L32_5210 : AR5K_TSF_L32_5211)
  1296. /*
  1297. * TSF (clock) register (higher 32 bits)
  1298. */
  1299. #define AR5K_TSF_U32_5210 0x8070
  1300. #define AR5K_TSF_U32_5211 0x8050
  1301. #define AR5K_TSF_U32 (ah->ah_version == AR5K_AR5210 ? \
  1302. AR5K_TSF_U32_5210 : AR5K_TSF_U32_5211)
  1303. /*
  1304. * Last beacon timestamp register
  1305. */
  1306. #define AR5K_LAST_TSTP 0x8080
  1307. /*
  1308. * ADDAC test register [5211+]
  1309. */
  1310. #define AR5K_ADDAC_TEST 0x8054 /* Register Address */
  1311. #define AR5K_ADDAC_TEST_TXCONT 0x00000001 /* Test continuous tx */
  1312. #define AR5K_ADDAC_TEST_TST_MODE 0x00000002 /* Test mode */
  1313. #define AR5K_ADDAC_TEST_LOOP_EN 0x00000004 /* Enable loop */
  1314. #define AR5K_ADDAC_TEST_LOOP_LEN 0x00000008 /* Loop length (field) */
  1315. #define AR5K_ADDAC_TEST_USE_U8 0x00004000 /* Use upper 8 bits */
  1316. #define AR5K_ADDAC_TEST_MSB 0x00008000 /* State of MSB */
  1317. #define AR5K_ADDAC_TEST_TRIG_SEL 0x00010000 /* Trigger select */
  1318. #define AR5K_ADDAC_TEST_TRIG_PTY 0x00020000 /* Trigger polarity */
  1319. #define AR5K_ADDAC_TEST_RXCONT 0x00040000 /* Continuous capture */
  1320. #define AR5K_ADDAC_TEST_CAPTURE 0x00080000 /* Begin capture */
  1321. #define AR5K_ADDAC_TEST_TST_ARM 0x00100000 /* Test ARM (Adaptive Radio Mode ?) */
  1322. /*
  1323. * Default antenna register [5211+]
  1324. */
  1325. #define AR5K_DEFAULT_ANTENNA 0x8058
  1326. /*
  1327. * Frame control QoS mask register (?) [5211+]
  1328. * (FC_QOS_MASK)
  1329. */
  1330. #define AR5K_FRAME_CTL_QOSM 0x805c
  1331. /*
  1332. * Seq mask register (?) [5211+]
  1333. */
  1334. #define AR5K_SEQ_MASK 0x8060
  1335. /*
  1336. * Retry count register [5210]
  1337. */
  1338. #define AR5K_RETRY_CNT 0x8084 /* Register Address [5210] */
  1339. #define AR5K_RETRY_CNT_SSH 0x0000003f /* Station short retry count (?) */
  1340. #define AR5K_RETRY_CNT_SLG 0x00000fc0 /* Station long retry count (?) */
  1341. /*
  1342. * Back-off status register [5210]
  1343. */
  1344. #define AR5K_BACKOFF 0x8088 /* Register Address [5210] */
  1345. #define AR5K_BACKOFF_CW 0x000003ff /* Backoff Contention Window (?) */
  1346. #define AR5K_BACKOFF_CNT 0x03ff0000 /* Backoff count (?) */
  1347. /*
  1348. * NAV register (current)
  1349. */
  1350. #define AR5K_NAV_5210 0x808c
  1351. #define AR5K_NAV_5211 0x8084
  1352. #define AR5K_NAV (ah->ah_version == AR5K_AR5210 ? \
  1353. AR5K_NAV_5210 : AR5K_NAV_5211)
  1354. /*
  1355. * RTS success register
  1356. */
  1357. #define AR5K_RTS_OK_5210 0x8090
  1358. #define AR5K_RTS_OK_5211 0x8088
  1359. #define AR5K_RTS_OK (ah->ah_version == AR5K_AR5210 ? \
  1360. AR5K_RTS_OK_5210 : AR5K_RTS_OK_5211)
  1361. /*
  1362. * RTS failure register
  1363. */
  1364. #define AR5K_RTS_FAIL_5210 0x8094
  1365. #define AR5K_RTS_FAIL_5211 0x808c
  1366. #define AR5K_RTS_FAIL (ah->ah_version == AR5K_AR5210 ? \
  1367. AR5K_RTS_FAIL_5210 : AR5K_RTS_FAIL_5211)
  1368. /*
  1369. * ACK failure register
  1370. */
  1371. #define AR5K_ACK_FAIL_5210 0x8098
  1372. #define AR5K_ACK_FAIL_5211 0x8090
  1373. #define AR5K_ACK_FAIL (ah->ah_version == AR5K_AR5210 ? \
  1374. AR5K_ACK_FAIL_5210 : AR5K_ACK_FAIL_5211)
  1375. /*
  1376. * FCS failure register
  1377. */
  1378. #define AR5K_FCS_FAIL_5210 0x809c
  1379. #define AR5K_FCS_FAIL_5211 0x8094
  1380. #define AR5K_FCS_FAIL (ah->ah_version == AR5K_AR5210 ? \
  1381. AR5K_FCS_FAIL_5210 : AR5K_FCS_FAIL_5211)
  1382. /*
  1383. * Beacon count register
  1384. */
  1385. #define AR5K_BEACON_CNT_5210 0x80a0
  1386. #define AR5K_BEACON_CNT_5211 0x8098
  1387. #define AR5K_BEACON_CNT (ah->ah_version == AR5K_AR5210 ? \
  1388. AR5K_BEACON_CNT_5210 : AR5K_BEACON_CNT_5211)
  1389. /*===5212 Specific PCU registers===*/
  1390. /*
  1391. * XR (eXtended Range) mode register
  1392. */
  1393. #define AR5K_XRMODE 0x80c0 /* Register Address */
  1394. #define AR5K_XRMODE_POLL_TYPE_M 0x0000003f /* Mask for Poll type (?) */
  1395. #define AR5K_XRMODE_POLL_TYPE_S 0
  1396. #define AR5K_XRMODE_POLL_SUBTYPE_M 0x0000003c /* Mask for Poll subtype (?) */
  1397. #define AR5K_XRMODE_POLL_SUBTYPE_S 2
  1398. #define AR5K_XRMODE_POLL_WAIT_ALL 0x00000080 /* Wait for poll */
  1399. #define AR5K_XRMODE_SIFS_DELAY 0x000fff00 /* Mask for SIFS delay */
  1400. #define AR5K_XRMODE_FRAME_HOLD_M 0xfff00000 /* Mask for frame hold (?) */
  1401. #define AR5K_XRMODE_FRAME_HOLD_S 20
  1402. /*
  1403. * XR delay register
  1404. */
  1405. #define AR5K_XRDELAY 0x80c4 /* Register Address */
  1406. #define AR5K_XRDELAY_SLOT_DELAY_M 0x0000ffff /* Mask for slot delay */
  1407. #define AR5K_XRDELAY_SLOT_DELAY_S 0
  1408. #define AR5K_XRDELAY_CHIRP_DELAY_M 0xffff0000 /* Mask for CHIRP data delay */
  1409. #define AR5K_XRDELAY_CHIRP_DELAY_S 16
  1410. /*
  1411. * XR timeout register
  1412. */
  1413. #define AR5K_XRTIMEOUT 0x80c8 /* Register Address */
  1414. #define AR5K_XRTIMEOUT_CHIRP_M 0x0000ffff /* Mask for CHIRP timeout */
  1415. #define AR5K_XRTIMEOUT_CHIRP_S 0
  1416. #define AR5K_XRTIMEOUT_POLL_M 0xffff0000 /* Mask for Poll timeout */
  1417. #define AR5K_XRTIMEOUT_POLL_S 16
  1418. /*
  1419. * XR chirp register
  1420. */
  1421. #define AR5K_XRCHIRP 0x80cc /* Register Address */
  1422. #define AR5K_XRCHIRP_SEND 0x00000001 /* Send CHIRP */
  1423. #define AR5K_XRCHIRP_GAP 0xffff0000 /* Mask for CHIRP gap (?) */
  1424. /*
  1425. * XR stomp register
  1426. */
  1427. #define AR5K_XRSTOMP 0x80d0 /* Register Address */
  1428. #define AR5K_XRSTOMP_TX 0x00000001 /* Stomp Tx (?) */
  1429. #define AR5K_XRSTOMP_RX 0x00000002 /* Stomp Rx (?) */
  1430. #define AR5K_XRSTOMP_TX_RSSI 0x00000004 /* Stomp Tx RSSI (?) */
  1431. #define AR5K_XRSTOMP_TX_BSSID 0x00000008 /* Stomp Tx BSSID (?) */
  1432. #define AR5K_XRSTOMP_DATA 0x00000010 /* Stomp data (?)*/
  1433. #define AR5K_XRSTOMP_RSSI_THRES 0x0000ff00 /* Mask for XR RSSI threshold */
  1434. /*
  1435. * First enhanced sleep register
  1436. */
  1437. #define AR5K_SLEEP0 0x80d4 /* Register Address */
  1438. #define AR5K_SLEEP0_NEXT_DTIM 0x0007ffff /* Mask for next DTIM (?) */
  1439. #define AR5K_SLEEP0_NEXT_DTIM_S 0
  1440. #define AR5K_SLEEP0_ASSUME_DTIM 0x00080000 /* Assume DTIM */
  1441. #define AR5K_SLEEP0_ENH_SLEEP_EN 0x00100000 /* Enable enchanced sleep control */
  1442. #define AR5K_SLEEP0_CABTO 0xff000000 /* Mask for CAB Time Out */
  1443. #define AR5K_SLEEP0_CABTO_S 24
  1444. /*
  1445. * Second enhanced sleep register
  1446. */
  1447. #define AR5K_SLEEP1 0x80d8 /* Register Address */
  1448. #define AR5K_SLEEP1_NEXT_TIM 0x0007ffff /* Mask for next TIM (?) */
  1449. #define AR5K_SLEEP1_NEXT_TIM_S 0
  1450. #define AR5K_SLEEP1_BEACON_TO 0xff000000 /* Mask for Beacon Time Out */
  1451. #define AR5K_SLEEP1_BEACON_TO_S 24
  1452. /*
  1453. * Third enhanced sleep register
  1454. */
  1455. #define AR5K_SLEEP2 0x80dc /* Register Address */
  1456. #define AR5K_SLEEP2_TIM_PER 0x0000ffff /* Mask for TIM period (?) */
  1457. #define AR5K_SLEEP2_TIM_PER_S 0
  1458. #define AR5K_SLEEP2_DTIM_PER 0xffff0000 /* Mask for DTIM period (?) */
  1459. #define AR5K_SLEEP2_DTIM_PER_S 16
  1460. /*
  1461. * BSSID mask registers
  1462. */
  1463. #define AR5K_BSS_IDM0 0x80e0 /* Upper bits */
  1464. #define AR5K_BSS_IDM1 0x80e4 /* Lower bits */
  1465. /*
  1466. * TX power control (TPC) register
  1467. *
  1468. * XXX: PCDAC steps (0.5dbm) or DBM ?
  1469. *
  1470. */
  1471. #define AR5K_TXPC 0x80e8 /* Register Address */
  1472. #define AR5K_TXPC_ACK_M 0x0000003f /* ACK tx power */
  1473. #define AR5K_TXPC_ACK_S 0
  1474. #define AR5K_TXPC_CTS_M 0x00003f00 /* CTS tx power */
  1475. #define AR5K_TXPC_CTS_S 8
  1476. #define AR5K_TXPC_CHIRP_M 0x003f0000 /* CHIRP tx power */
  1477. #define AR5K_TXPC_CHIRP_S 16
  1478. #define AR5K_TXPC_DOPPLER 0x0f000000 /* Doppler chirp span (?) */
  1479. #define AR5K_TXPC_DOPPLER_S 24
  1480. /*
  1481. * Profile count registers
  1482. */
  1483. #define AR5K_PROFCNT_TX 0x80ec /* Tx count */
  1484. #define AR5K_PROFCNT_RX 0x80f0 /* Rx count */
  1485. #define AR5K_PROFCNT_RXCLR 0x80f4 /* Clear Rx count */
  1486. #define AR5K_PROFCNT_CYCLE 0x80f8 /* Cycle count (?) */
  1487. /*
  1488. * Quiet period control registers
  1489. */
  1490. #define AR5K_QUIET_CTL1 0x80fc /* Register Address */
  1491. #define AR5K_QUIET_CTL1_NEXT_QT_TSF 0x0000ffff /* Next quiet period TSF (TU) */
  1492. #define AR5K_QUIET_CTL1_NEXT_QT_TSF_S 0
  1493. #define AR5K_QUIET_CTL1_QT_EN 0x00010000 /* Enable quiet period */
  1494. #define AR5K_QUIET_CTL1_ACK_CTS_EN 0x00020000 /* Send ACK/CTS during quiet period */
  1495. #define AR5K_QUIET_CTL2 0x8100 /* Register Address */
  1496. #define AR5K_QUIET_CTL2_QT_PER 0x0000ffff /* Mask for quiet period periodicity */
  1497. #define AR5K_QUIET_CTL2_QT_PER_S 0
  1498. #define AR5K_QUIET_CTL2_QT_DUR 0xffff0000 /* Mask for quiet period duration */
  1499. #define AR5K_QUIET_CTL2_QT_DUR_S 16
  1500. /*
  1501. * TSF parameter register
  1502. */
  1503. #define AR5K_TSF_PARM 0x8104 /* Register Address */
  1504. #define AR5K_TSF_PARM_INC_M 0x000000ff /* Mask for TSF increment */
  1505. #define AR5K_TSF_PARM_INC_S 0
  1506. /*
  1507. * QoS NOACK policy
  1508. */
  1509. #define AR5K_QOS_NOACK 0x8108 /* Register Address */
  1510. #define AR5K_QOS_NOACK_2BIT_VALUES 0x0000000f /* ??? */
  1511. #define AR5K_QOS_NOACK_2BIT_VALUES_S 0
  1512. #define AR5K_QOS_NOACK_BIT_OFFSET 0x00000070 /* ??? */
  1513. #define AR5K_QOS_NOACK_BIT_OFFSET_S 4
  1514. #define AR5K_QOS_NOACK_BYTE_OFFSET 0x00000180 /* ??? */
  1515. #define AR5K_QOS_NOACK_BYTE_OFFSET_S 8
  1516. /*
  1517. * PHY error filter register
  1518. */
  1519. #define AR5K_PHY_ERR_FIL 0x810c
  1520. #define AR5K_PHY_ERR_FIL_RADAR 0x00000020 /* Radar signal */
  1521. #define AR5K_PHY_ERR_FIL_OFDM 0x00020000 /* OFDM false detect (ANI) */
  1522. #define AR5K_PHY_ERR_FIL_CCK 0x02000000 /* CCK false detect (ANI) */
  1523. /*
  1524. * XR latency register
  1525. */
  1526. #define AR5K_XRLAT_TX 0x8110
  1527. /*
  1528. * ACK SIFS register
  1529. */
  1530. #define AR5K_ACKSIFS 0x8114 /* Register Address */
  1531. #define AR5K_ACKSIFS_INC 0x00000000 /* ACK SIFS Increment (field) */
  1532. /*
  1533. * MIC QoS control register (?)
  1534. */
  1535. #define AR5K_MIC_QOS_CTL 0x8118 /* Register Address */
  1536. #define AR5K_MIC_QOS_CTL_OFF(_n) (1 << (_n * 2))
  1537. #define AR5K_MIC_QOS_CTL_MQ_EN 0x00010000 /* Enable MIC QoS */
  1538. /*
  1539. * MIC QoS select register (?)
  1540. */
  1541. #define AR5K_MIC_QOS_SEL 0x811c
  1542. #define AR5K_MIC_QOS_SEL_OFF(_n) (1 << (_n * 4))
  1543. /*
  1544. * Misc mode control register (?)
  1545. */
  1546. #define AR5K_MISC_MODE 0x8120 /* Register Address */
  1547. #define AR5K_MISC_MODE_FBSSID_MATCH 0x00000001 /* Force BSSID match */
  1548. #define AR5K_MISC_MODE_ACKSIFS_MEM 0x00000002 /* ACK SIFS memory (?) */
  1549. #define AR5K_MISC_MODE_COMBINED_MIC 0x00000004 /* use rx/tx MIC key */
  1550. /* more bits */
  1551. /*
  1552. * OFDM Filter counter
  1553. */
  1554. #define AR5K_OFDM_FIL_CNT 0x8124
  1555. /*
  1556. * CCK Filter counter
  1557. */
  1558. #define AR5K_CCK_FIL_CNT 0x8128
  1559. /*
  1560. * PHY Error Counters (?)
  1561. */
  1562. #define AR5K_PHYERR_CNT1 0x812c
  1563. #define AR5K_PHYERR_CNT1_MASK 0x8130
  1564. #define AR5K_PHYERR_CNT2 0x8134
  1565. #define AR5K_PHYERR_CNT2_MASK 0x8138
  1566. /*
  1567. * TSF Threshold register (?)
  1568. */
  1569. #define AR5K_TSF_THRES 0x813c
  1570. /*
  1571. * TODO: Wake On Wireless registers
  1572. * Range: 0x8147 - 0x818c
  1573. */
  1574. /*
  1575. * Rate -> ACK SIFS mapping table (32 entries)
  1576. */
  1577. #define AR5K_RATE_ACKSIFS_BASE 0x8680 /* Register Address */
  1578. #define AR5K_RATE_ACKSIFS(_n) (AR5K_RATE_ACKSIFS_BSE + ((_n) << 2))
  1579. #define AR5K_RATE_ACKSIFS_NORMAL 0x00000001 /* Normal SIFS (field) */
  1580. #define AR5K_RATE_ACKSIFS_TURBO 0x00000400 /* Turbo SIFS (field) */
  1581. /*
  1582. * Rate -> duration mapping table (32 entries)
  1583. */
  1584. #define AR5K_RATE_DUR_BASE 0x8700
  1585. #define AR5K_RATE_DUR(_n) (AR5K_RATE_DUR_BASE + ((_n) << 2))
  1586. /*
  1587. * Rate -> db mapping table
  1588. * (8 entries, each one has 4 8bit fields)
  1589. */
  1590. #define AR5K_RATE2DB_BASE 0x87c0
  1591. #define AR5K_RATE2DB(_n) (AR5K_RATE2DB_BASE + ((_n) << 2))
  1592. /*
  1593. * db -> Rate mapping table
  1594. * (8 entries, each one has 4 8bit fields)
  1595. */
  1596. #define AR5K_DB2RATE_BASE 0x87e0
  1597. #define AR5K_DB2RATE(_n) (AR5K_DB2RATE_BASE + ((_n) << 2))
  1598. /*===5212 end===*/
  1599. /*
  1600. * Key table (WEP) register
  1601. */
  1602. #define AR5K_KEYTABLE_0_5210 0x9000
  1603. #define AR5K_KEYTABLE_0_5211 0x8800
  1604. #define AR5K_KEYTABLE_5210(_n) (AR5K_KEYTABLE_0_5210 + ((_n) << 5))
  1605. #define AR5K_KEYTABLE_5211(_n) (AR5K_KEYTABLE_0_5211 + ((_n) << 5))
  1606. #define AR5K_KEYTABLE(_n) (ah->ah_version == AR5K_AR5210 ? \
  1607. AR5K_KEYTABLE_5210(_n) : AR5K_KEYTABLE_5211(_n))
  1608. #define AR5K_KEYTABLE_OFF(_n, x) (AR5K_KEYTABLE(_n) + (x << 2))
  1609. #define AR5K_KEYTABLE_TYPE(_n) AR5K_KEYTABLE_OFF(_n, 5)
  1610. #define AR5K_KEYTABLE_TYPE_40 0x00000000
  1611. #define AR5K_KEYTABLE_TYPE_104 0x00000001
  1612. #define AR5K_KEYTABLE_TYPE_128 0x00000003
  1613. #define AR5K_KEYTABLE_TYPE_TKIP 0x00000004 /* [5212+] */
  1614. #define AR5K_KEYTABLE_TYPE_AES 0x00000005 /* [5211+] */
  1615. #define AR5K_KEYTABLE_TYPE_CCM 0x00000006 /* [5212+] */
  1616. #define AR5K_KEYTABLE_TYPE_NULL 0x00000007 /* [5211+] */
  1617. #define AR5K_KEYTABLE_ANTENNA 0x00000008 /* [5212+] */
  1618. #define AR5K_KEYTABLE_MAC0(_n) AR5K_KEYTABLE_OFF(_n, 6)
  1619. #define AR5K_KEYTABLE_MAC1(_n) AR5K_KEYTABLE_OFF(_n, 7)
  1620. #define AR5K_KEYTABLE_VALID 0x00008000
  1621. /* If key type is TKIP and MIC is enabled
  1622. * MIC key goes in offset entry + 64 */
  1623. #define AR5K_KEYTABLE_MIC_OFFSET 64
  1624. /* WEP 40-bit = 40-bit entered key + 24 bit IV = 64-bit
  1625. * WEP 104-bit = 104-bit entered key + 24-bit IV = 128-bit
  1626. * WEP 128-bit = 128-bit entered key + 24 bit IV = 152-bit
  1627. *
  1628. * Some vendors have introduced bigger WEP keys to address
  1629. * security vulnerabilities in WEP. This includes:
  1630. *
  1631. * WEP 232-bit = 232-bit entered key + 24 bit IV = 256-bit
  1632. *
  1633. * We can expand this if we find ar5k Atheros cards with a larger
  1634. * key table size.
  1635. */
  1636. #define AR5K_KEYTABLE_SIZE_5210 64
  1637. #define AR5K_KEYTABLE_SIZE_5211 128
  1638. #define AR5K_KEYTABLE_SIZE (ah->ah_version == AR5K_AR5210 ? \
  1639. AR5K_KEYTABLE_SIZE_5210 : AR5K_KEYTABLE_SIZE_5211)
  1640. /*===PHY REGISTERS===*/
  1641. /*
  1642. * PHY registers start
  1643. */
  1644. #define AR5K_PHY_BASE 0x9800
  1645. #define AR5K_PHY(_n) (AR5K_PHY_BASE + ((_n) << 2))
  1646. /*
  1647. * TST_2 (Misc config parameters)
  1648. */
  1649. #define AR5K_PHY_TST2 0x9800 /* Register Address */
  1650. #define AR5K_PHY_TST2_TRIG_SEL 0x00000001 /* Trigger select (?) (field ?) */
  1651. #define AR5K_PHY_TST2_TRIG 0x00000010 /* Trigger (?) (field ?) */
  1652. #define AR5K_PHY_TST2_CBUS_MODE 0x00000100 /* Cardbus mode (?) */
  1653. /* bit reserved */
  1654. #define AR5K_PHY_TST2_CLK32 0x00000400 /* CLK_OUT is CLK32 (32Khz external) */
  1655. #define AR5K_PHY_TST2_CHANCOR_DUMP_EN 0x00000800 /* Enable Chancor dump (?) */
  1656. #define AR5K_PHY_TST2_EVEN_CHANCOR_DUMP 0x00001000 /* Even Chancor dump (?) */
  1657. #define AR5K_PHY_TST2_RFSILENT_EN 0x00002000 /* Enable RFSILENT */
  1658. #define AR5K_PHY_TST2_ALT_RFDATA 0x00004000 /* Alternate RFDATA (5-2GHz switch) */
  1659. #define AR5K_PHY_TST2_MINI_OBS_EN 0x00008000 /* Enable mini OBS (?) */
  1660. #define AR5K_PHY_TST2_RX2_IS_RX5_INV 0x00010000 /* 2GHz rx path is the 5GHz path inverted (?) */
  1661. #define AR5K_PHY_TST2_SLOW_CLK160 0x00020000 /* Slow CLK160 (?) */
  1662. #define AR5K_PHY_TST2_AGC_OBS_SEL_3 0x00040000 /* AGC OBS Select 3 (?) */
  1663. #define AR5K_PHY_TST2_BBB_OBS_SEL 0x00080000 /* BB OBS Select (field ?) */
  1664. #define AR5K_PHY_TST2_ADC_OBS_SEL 0x00800000 /* ADC OBS Select (field ?) */
  1665. #define AR5K_PHY_TST2_RX_CLR_SEL 0x08000000 /* RX Clear Select (?) */
  1666. #define AR5K_PHY_TST2_FORCE_AGC_CLR 0x10000000 /* Force AGC clear (?) */
  1667. #define AR5K_PHY_SHIFT_2GHZ 0x00004007 /* Used to access 2GHz radios */
  1668. #define AR5K_PHY_SHIFT_5GHZ 0x00000007 /* Used to access 5GHz radios (default) */
  1669. /*
  1670. * PHY frame control register [5110] /turbo mode register [5111+]
  1671. *
  1672. * There is another frame control register for [5111+]
  1673. * at address 0x9944 (see below) but the 2 first flags
  1674. * are common here between 5110 frame control register
  1675. * and [5111+] turbo mode register, so this also works as
  1676. * a "turbo mode register" for 5110. We treat this one as
  1677. * a frame control register for 5110 below.
  1678. */
  1679. #define AR5K_PHY_TURBO 0x9804 /* Register Address */
  1680. #define AR5K_PHY_TURBO_MODE 0x00000001 /* Enable turbo mode */
  1681. #define AR5K_PHY_TURBO_SHORT 0x00000002 /* Set short symbols to turbo mode */
  1682. #define AR5K_PHY_TURBO_MIMO 0x00000004 /* Set turbo for mimo mimo */
  1683. /*
  1684. * PHY agility command register
  1685. * (aka TST_1)
  1686. */
  1687. #define AR5K_PHY_AGC 0x9808 /* Register Address */
  1688. #define AR5K_PHY_TST1 0x9808
  1689. #define AR5K_PHY_AGC_DISABLE 0x08000000 /* Disable AGC to A2 (?)*/
  1690. #define AR5K_PHY_TST1_TXHOLD 0x00003800 /* Set tx hold (?) */
  1691. #define AR5K_PHY_TST1_TXSRC_SRC 0x00000002 /* Used with bit 7 (?) */
  1692. #define AR5K_PHY_TST1_TXSRC_SRC_S 1
  1693. #define AR5K_PHY_TST1_TXSRC_ALT 0x00000080 /* Set input to tsdac (?) */
  1694. #define AR5K_PHY_TST1_TXSRC_ALT_S 7
  1695. /*
  1696. * PHY timing register 3 [5112+]
  1697. */
  1698. #define AR5K_PHY_TIMING_3 0x9814
  1699. #define AR5K_PHY_TIMING_3_DSC_MAN 0xfffe0000
  1700. #define AR5K_PHY_TIMING_3_DSC_MAN_S 17
  1701. #define AR5K_PHY_TIMING_3_DSC_EXP 0x0001e000
  1702. #define AR5K_PHY_TIMING_3_DSC_EXP_S 13
  1703. /*
  1704. * PHY chip revision register
  1705. */
  1706. #define AR5K_PHY_CHIP_ID 0x9818
  1707. /*
  1708. * PHY activation register
  1709. */
  1710. #define AR5K_PHY_ACT 0x981c /* Register Address */
  1711. #define AR5K_PHY_ACT_ENABLE 0x00000001 /* Activate PHY */
  1712. #define AR5K_PHY_ACT_DISABLE 0x00000002 /* Deactivate PHY */
  1713. /*
  1714. * PHY RF control registers
  1715. */
  1716. #define AR5K_PHY_RF_CTL2 0x9824 /* Register Address */
  1717. #define AR5K_PHY_RF_CTL2_TXF2TXD_START 0x0000000f /* TX frame to TX data start */
  1718. #define AR5K_PHY_RF_CTL2_TXF2TXD_START_S 0
  1719. #define AR5K_PHY_RF_CTL3 0x9828 /* Register Address */
  1720. #define AR5K_PHY_RF_CTL3_TXE2XLNA_ON 0x0000000f /* TX end to XLNA on */
  1721. #define AR5K_PHY_RF_CTL3_TXE2XLNA_ON_S 0
  1722. #define AR5K_PHY_ADC_CTL 0x982c
  1723. #define AR5K_PHY_ADC_CTL_INBUFGAIN_OFF 0x00000003
  1724. #define AR5K_PHY_ADC_CTL_INBUFGAIN_OFF_S 0
  1725. #define AR5K_PHY_ADC_CTL_PWD_DAC_OFF 0x00002000
  1726. #define AR5K_PHY_ADC_CTL_PWD_BAND_GAP_OFF 0x00004000
  1727. #define AR5K_PHY_ADC_CTL_PWD_ADC_OFF 0x00008000
  1728. #define AR5K_PHY_ADC_CTL_INBUFGAIN_ON 0x00030000
  1729. #define AR5K_PHY_ADC_CTL_INBUFGAIN_ON_S 16
  1730. #define AR5K_PHY_RF_CTL4 0x9834 /* Register Address */
  1731. #define AR5K_PHY_RF_CTL4_TXF2XPA_A_ON 0x00000001 /* TX frame to XPA A on (field) */
  1732. #define AR5K_PHY_RF_CTL4_TXF2XPA_B_ON 0x00000100 /* TX frame to XPA B on (field) */
  1733. #define AR5K_PHY_RF_CTL4_TXE2XPA_A_OFF 0x00010000 /* TX end to XPA A off (field) */
  1734. #define AR5K_PHY_RF_CTL4_TXE2XPA_B_OFF 0x01000000 /* TX end to XPA B off (field) */
  1735. /*
  1736. * Pre-Amplifier control register
  1737. * (XPA -> external pre-amplifier)
  1738. */
  1739. #define AR5K_PHY_PA_CTL 0x9838 /* Register Address */
  1740. #define AR5K_PHY_PA_CTL_XPA_A_HI 0x00000001 /* XPA A high (?) */
  1741. #define AR5K_PHY_PA_CTL_XPA_B_HI 0x00000002 /* XPA B high (?) */
  1742. #define AR5K_PHY_PA_CTL_XPA_A_EN 0x00000004 /* Enable XPA A */
  1743. #define AR5K_PHY_PA_CTL_XPA_B_EN 0x00000008 /* Enable XPA B */
  1744. /*
  1745. * PHY settling register
  1746. */
  1747. #define AR5K_PHY_SETTLING 0x9844 /* Register Address */
  1748. #define AR5K_PHY_SETTLING_AGC 0x0000007f /* AGC settling time */
  1749. #define AR5K_PHY_SETTLING_AGC_S 0
  1750. #define AR5K_PHY_SETTLING_SWITCH 0x00003f80 /* Switch settlig time */
  1751. #define AR5K_PHY_SETTLINK_SWITCH_S 7
  1752. /*
  1753. * PHY Gain registers
  1754. */
  1755. #define AR5K_PHY_GAIN 0x9848 /* Register Address */
  1756. #define AR5K_PHY_GAIN_TXRX_ATTEN 0x0003f000 /* TX-RX Attenuation */
  1757. #define AR5K_PHY_GAIN_TXRX_ATTEN_S 12
  1758. #define AR5K_PHY_GAIN_TXRX_RF_MAX 0x007c0000
  1759. #define AR5K_PHY_GAIN_TXRX_RF_MAX_S 18
  1760. #define AR5K_PHY_GAIN_OFFSET 0x984c /* Register Address */
  1761. #define AR5K_PHY_GAIN_OFFSET_RXTX_FLAG 0x00020000 /* RX-TX flag (?) */
  1762. /*
  1763. * Desired ADC/PGA size register
  1764. * (for more infos read ANI patent)
  1765. */
  1766. #define AR5K_PHY_DESIRED_SIZE 0x9850 /* Register Address */
  1767. #define AR5K_PHY_DESIRED_SIZE_ADC 0x000000ff /* ADC desired size */
  1768. #define AR5K_PHY_DESIRED_SIZE_ADC_S 0
  1769. #define AR5K_PHY_DESIRED_SIZE_PGA 0x0000ff00 /* PGA desired size */
  1770. #define AR5K_PHY_DESIRED_SIZE_PGA_S 8
  1771. #define AR5K_PHY_DESIRED_SIZE_TOT 0x0ff00000 /* Total desired size */
  1772. #define AR5K_PHY_DESIRED_SIZE_TOT_S 20
  1773. /*
  1774. * PHY signal register
  1775. * (for more infos read ANI patent)
  1776. */
  1777. #define AR5K_PHY_SIG 0x9858 /* Register Address */
  1778. #define AR5K_PHY_SIG_FIRSTEP 0x0003f000 /* FIRSTEP */
  1779. #define AR5K_PHY_SIG_FIRSTEP_S 12
  1780. #define AR5K_PHY_SIG_FIRPWR 0x03fc0000 /* FIPWR */
  1781. #define AR5K_PHY_SIG_FIRPWR_S 18
  1782. /*
  1783. * PHY coarse agility control register
  1784. * (for more infos read ANI patent)
  1785. */
  1786. #define AR5K_PHY_AGCCOARSE 0x985c /* Register Address */
  1787. #define AR5K_PHY_AGCCOARSE_LO 0x00007f80 /* AGC Coarse low */
  1788. #define AR5K_PHY_AGCCOARSE_LO_S 7
  1789. #define AR5K_PHY_AGCCOARSE_HI 0x003f8000 /* AGC Coarse high */
  1790. #define AR5K_PHY_AGCCOARSE_HI_S 15
  1791. /*
  1792. * PHY agility control register
  1793. */
  1794. #define AR5K_PHY_AGCCTL 0x9860 /* Register address */
  1795. #define AR5K_PHY_AGCCTL_CAL 0x00000001 /* Enable PHY calibration */
  1796. #define AR5K_PHY_AGCCTL_NF 0x00000002 /* Enable Noise Floor calibration */
  1797. #define AR5K_PHY_AGCCTL_NF_EN 0x00008000 /* Enable nf calibration to happen (?) */
  1798. #define AR5K_PHY_AGCCTL_NF_NOUPDATE 0x00020000 /* Don't update nf automaticaly */
  1799. /*
  1800. * PHY noise floor status register
  1801. */
  1802. #define AR5K_PHY_NF 0x9864 /* Register address */
  1803. #define AR5K_PHY_NF_M 0x000001ff /* Noise floor mask */
  1804. #define AR5K_PHY_NF_ACTIVE 0x00000100 /* Noise floor calibration still active */
  1805. #define AR5K_PHY_NF_RVAL(_n) (((_n) >> 19) & AR5K_PHY_NF_M)
  1806. #define AR5K_PHY_NF_AVAL(_n) (-((_n) ^ AR5K_PHY_NF_M) + 1)
  1807. #define AR5K_PHY_NF_SVAL(_n) (((_n) & AR5K_PHY_NF_M) | (1 << 9))
  1808. #define AR5K_PHY_NF_THRESH62 0x0007f000 /* Thresh62 -check ANI patent- (field) */
  1809. #define AR5K_PHY_NF_THRESH62_S 12
  1810. #define AR5K_PHY_NF_MINCCA_PWR 0x0ff80000 /* ??? */
  1811. #define AR5K_PHY_NF_MINCCA_PWR_S 19
  1812. /*
  1813. * PHY ADC saturation register [5110]
  1814. */
  1815. #define AR5K_PHY_ADCSAT 0x9868
  1816. #define AR5K_PHY_ADCSAT_ICNT 0x0001f800
  1817. #define AR5K_PHY_ADCSAT_ICNT_S 11
  1818. #define AR5K_PHY_ADCSAT_THR 0x000007e0
  1819. #define AR5K_PHY_ADCSAT_THR_S 5
  1820. /*
  1821. * PHY Weak ofdm signal detection threshold registers (ANI) [5212+]
  1822. */
  1823. /* High thresholds */
  1824. #define AR5K_PHY_WEAK_OFDM_HIGH_THR 0x9868
  1825. #define AR5K_PHY_WEAK_OFDM_HIGH_THR_M2_COUNT 0x0000001f
  1826. #define AR5K_PHY_WEAK_OFDM_HIGH_THR_M2_COUNT_S 0
  1827. #define AR5K_PHY_WEAK_OFDM_HIGH_THR_M1 0x00fe0000
  1828. #define AR5K_PHY_WEAK_OFDM_HIGH_THR_M1_S 17
  1829. #define AR5K_PHY_WEAK_OFDM_HIGH_THR_M2 0x7f000000
  1830. #define AR5K_PHY_WEAK_OFDM_HIGH_THR_M2_S 24
  1831. /* Low thresholds */
  1832. #define AR5K_PHY_WEAK_OFDM_LOW_THR 0x986c
  1833. #define AR5K_PHY_WEAK_OFDM_LOW_THR_SELFCOR_EN 0x00000001
  1834. #define AR5K_PHY_WEAK_OFDM_LOW_THR_M2_COUNT 0x00003f00
  1835. #define AR5K_PHY_WEAK_OFDM_LOW_THR_M2_COUNT_S 8
  1836. #define AR5K_PHY_WEAK_OFDM_LOW_THR_M1 0x001fc000
  1837. #define AR5K_PHY_WEAK_OFDM_LOW_THR_M1_S 14
  1838. #define AR5K_PHY_WEAK_OFDM_LOW_THR_M2 0x0fe00000
  1839. #define AR5K_PHY_WEAK_OFDM_LOW_THR_M2_S 21
  1840. /*
  1841. * PHY sleep registers [5112+]
  1842. */
  1843. #define AR5K_PHY_SCR 0x9870
  1844. #define AR5K_PHY_SCR_32MHZ 0x0000001f
  1845. #define AR5K_PHY_SLMT 0x9874
  1846. #define AR5K_PHY_SLMT_32MHZ 0x0000007f
  1847. #define AR5K_PHY_SCAL 0x9878
  1848. #define AR5K_PHY_SCAL_32MHZ 0x0000000e
  1849. /*
  1850. * PHY PLL (Phase Locked Loop) control register
  1851. */
  1852. #define AR5K_PHY_PLL 0x987c
  1853. #define AR5K_PHY_PLL_20MHZ 0x00000013 /* For half rate (?) */
  1854. /* 40MHz -> 5GHz band */
  1855. #define AR5K_PHY_PLL_40MHZ_5211 0x00000018
  1856. #define AR5K_PHY_PLL_40MHZ_5212 0x000000aa
  1857. #define AR5K_PHY_PLL_40MHZ_5413 0x00000004
  1858. #define AR5K_PHY_PLL_40MHZ (ah->ah_version == AR5K_AR5211 ? \
  1859. AR5K_PHY_PLL_40MHZ_5211 : AR5K_PHY_PLL_40MHZ_5212)
  1860. /* 44MHz -> 2.4GHz band */
  1861. #define AR5K_PHY_PLL_44MHZ_5211 0x00000019
  1862. #define AR5K_PHY_PLL_44MHZ_5212 0x000000ab
  1863. #define AR5K_PHY_PLL_44MHZ (ah->ah_version == AR5K_AR5211 ? \
  1864. AR5K_PHY_PLL_44MHZ_5211 : AR5K_PHY_PLL_44MHZ_5212)
  1865. #define AR5K_PHY_PLL_RF5111 0x00000000
  1866. #define AR5K_PHY_PLL_RF5112 0x00000040
  1867. #define AR5K_PHY_PLL_HALF_RATE 0x00000100
  1868. #define AR5K_PHY_PLL_QUARTER_RATE 0x00000200
  1869. /*
  1870. * RF Buffer register
  1871. *
  1872. * There are some special control registers on the RF chip
  1873. * that hold various operation settings related mostly to
  1874. * the analog parts (channel, gain adjustment etc).
  1875. *
  1876. * We don't write on those registers directly but
  1877. * we send a data packet on the buffer register and
  1878. * then write on another special register to notify hw
  1879. * to apply the settings. This is done so that control registers
  1880. * can be dynamicaly programmed during operation and the settings
  1881. * are applied faster on the hw.
  1882. *
  1883. * We sent such data packets during rf initialization and channel change
  1884. * through ath5k_hw_rf*_rfregs and ath5k_hw_rf*_channel functions.
  1885. *
  1886. * The data packets we send during initializadion are inside ath5k_ini_rf
  1887. * struct (see ath5k_hw.h) and each one is related to an "rf register bank".
  1888. * We use *rfregs functions to modify them acording to current operation
  1889. * mode and eeprom values and pass them all together to the chip.
  1890. *
  1891. * It's obvious from the code that 0x989c is the buffer register but
  1892. * for the other special registers that we write to after sending each
  1893. * packet, i have no idea. So i'll name them BUFFER_CONTROL_X registers
  1894. * for now. It's interesting that they are also used for some other operations.
  1895. *
  1896. * Also check out hw.h and U.S. Patent 6677779 B1 (about buffer
  1897. * registers and control registers):
  1898. *
  1899. * http://www.google.com/patents?id=qNURAAAAEBAJ
  1900. */
  1901. #define AR5K_RF_BUFFER 0x989c
  1902. #define AR5K_RF_BUFFER_CONTROL_0 0x98c0 /* Channel on 5110 */
  1903. #define AR5K_RF_BUFFER_CONTROL_1 0x98c4 /* Bank 7 on 5112 */
  1904. #define AR5K_RF_BUFFER_CONTROL_2 0x98cc /* Bank 7 on 5111 */
  1905. #define AR5K_RF_BUFFER_CONTROL_3 0x98d0 /* Bank 2 on 5112 */
  1906. /* Channel set on 5111 */
  1907. /* Used to read radio revision*/
  1908. #define AR5K_RF_BUFFER_CONTROL_4 0x98d4 /* RF Stage register on 5110 */
  1909. /* Bank 0,1,2,6 on 5111 */
  1910. /* Bank 1 on 5112 */
  1911. /* Used during activation on 5111 */
  1912. #define AR5K_RF_BUFFER_CONTROL_5 0x98d8 /* Bank 3 on 5111 */
  1913. /* Used during activation on 5111 */
  1914. /* Channel on 5112 */
  1915. /* Bank 6 on 5112 */
  1916. #define AR5K_RF_BUFFER_CONTROL_6 0x98dc /* Bank 3 on 5112 */
  1917. /*
  1918. * PHY RF stage register [5210]
  1919. */
  1920. #define AR5K_PHY_RFSTG 0x98d4
  1921. #define AR5K_PHY_RFSTG_DISABLE 0x00000021
  1922. /*
  1923. * BIN masks (?)
  1924. */
  1925. #define AR5K_PHY_BIN_MASK_1 0x9900
  1926. #define AR5K_PHY_BIN_MASK_2 0x9904
  1927. #define AR5K_PHY_BIN_MASK_3 0x9908
  1928. #define AR5K_PHY_BIN_MASK_CTL 0x990c
  1929. #define AR5K_PHY_BIN_MASK_CTL_MASK_4 0x00003fff
  1930. #define AR5K_PHY_BIN_MASK_CTL_MASK_4_S 0
  1931. #define AR5K_PHY_BIN_MASK_CTL_RATE 0xff000000
  1932. #define AR5K_PHY_BIN_MASK_CTL_RATE_S 24
  1933. /*
  1934. * PHY Antenna control register
  1935. */
  1936. #define AR5K_PHY_ANT_CTL 0x9910 /* Register Address */
  1937. #define AR5K_PHY_ANT_CTL_TXRX_EN 0x00000001 /* Enable TX/RX (?) */
  1938. #define AR5K_PHY_ANT_CTL_SECTORED_ANT 0x00000004 /* Sectored Antenna */
  1939. #define AR5K_PHY_ANT_CTL_HITUNE5 0x00000008 /* Hitune5 (?) */
  1940. #define AR5K_PHY_ANT_CTL_SWTABLE_IDLE 0x00000010 /* Switch table idle (?) */
  1941. /*
  1942. * PHY receiver delay register [5111+]
  1943. */
  1944. #define AR5K_PHY_RX_DELAY 0x9914 /* Register Address */
  1945. #define AR5K_PHY_RX_DELAY_M 0x00003fff /* Mask for RX activate to receive delay (/100ns) */
  1946. /*
  1947. * PHY max rx length register (?) [5111]
  1948. */
  1949. #define AR5K_PHY_MAX_RX_LEN 0x991c
  1950. /*
  1951. * PHY timing register 4
  1952. * I(nphase)/Q(adrature) calibration register [5111+]
  1953. */
  1954. #define AR5K_PHY_IQ 0x9920 /* Register Address */
  1955. #define AR5K_PHY_IQ_CORR_Q_Q_COFF 0x0000001f /* Mask for q correction info */
  1956. #define AR5K_PHY_IQ_CORR_Q_I_COFF 0x000007e0 /* Mask for i correction info */
  1957. #define AR5K_PHY_IQ_CORR_Q_I_COFF_S 5
  1958. #define AR5K_PHY_IQ_CORR_ENABLE 0x00000800 /* Enable i/q correction */
  1959. #define AR5K_PHY_IQ_CAL_NUM_LOG_MAX 0x0000f000 /* Mask for max number of samples in log scale */
  1960. #define AR5K_PHY_IQ_CAL_NUM_LOG_MAX_S 12
  1961. #define AR5K_PHY_IQ_RUN 0x00010000 /* Run i/q calibration */
  1962. #define AR5K_PHY_IQ_USE_PT_DF 0x00020000 /* Use pilot track df (?) */
  1963. #define AR5K_PHY_IQ_EARLY_TRIG_THR 0x00200000 /* Early trigger threshold (?) (field) */
  1964. #define AR5K_PHY_IQ_PILOT_MASK_EN 0x10000000 /* Enable pilot mask (?) */
  1965. #define AR5K_PHY_IQ_CHAN_MASK_EN 0x20000000 /* Enable channel mask (?) */
  1966. #define AR5K_PHY_IQ_SPUR_FILT_EN 0x40000000 /* Enable spur filter */
  1967. #define AR5K_PHY_IQ_SPUR_RSSI_EN 0x80000000 /* Enable spur rssi */
  1968. /*
  1969. * PHY timing register 5
  1970. * OFDM Self-correlator Cyclic RSSI threshold params
  1971. * (Check out bb_cycpwr_thr1 on ANI patent)
  1972. */
  1973. #define AR5K_PHY_OFDM_SELFCORR 0x9924 /* Register Address */
  1974. #define AR5K_PHY_OFDM_SELFCORR_CYPWR_THR1_EN 0x00000001 /* Enable cyclic RSSI thr 1 */
  1975. #define AR5K_PHY_OFDM_SELFCORR_CYPWR_THR1 0x000000fe /* Mask for Cyclic RSSI threshold 1 */
  1976. #define AR5K_PHY_OFDM_SELFCORR_CYPWR_THR1_S 0
  1977. #define AR5K_PHY_OFDM_SELFCORR_CYPWR_THR3 0x00000100 /* Cyclic RSSI threshold 3 (field) (?) */
  1978. #define AR5K_PHY_OFDM_SELFCORR_RSSI_1ATHR_EN 0x00008000 /* Enable 1A RSSI threshold (?) */
  1979. #define AR5K_PHY_OFDM_SELFCORR_RSSI_1ATHR 0x00010000 /* 1A RSSI threshold (field) (?) */
  1980. #define AR5K_PHY_OFDM_SELFCORR_LSCTHR_HIRSSI 0x00800000 /* Long sc threshold hi rssi (?) */
  1981. /*
  1982. * PHY-only warm reset register
  1983. */
  1984. #define AR5K_PHY_WARM_RESET 0x9928
  1985. /*
  1986. * PHY-only control register
  1987. */
  1988. #define AR5K_PHY_CTL 0x992c /* Register Address */
  1989. #define AR5K_PHY_CTL_RX_DRAIN_RATE 0x00000001 /* RX drain rate (?) */
  1990. #define AR5K_PHY_CTL_LATE_TX_SIG_SYM 0x00000002 /* Late tx signal symbol (?) */
  1991. #define AR5K_PHY_CTL_GEN_SCRAMBLER 0x00000004 /* Generate scrambler */
  1992. #define AR5K_PHY_CTL_TX_ANT_SEL 0x00000008 /* TX antenna select */
  1993. #define AR5K_PHY_CTL_TX_ANT_STATIC 0x00000010 /* Static TX antenna */
  1994. #define AR5K_PHY_CTL_RX_ANT_SEL 0x00000020 /* RX antenna select */
  1995. #define AR5K_PHY_CTL_RX_ANT_STATIC 0x00000040 /* Static RX antenna */
  1996. #define AR5K_PHY_CTL_LOW_FREQ_SLE_EN 0x00000080 /* Enable low freq sleep */
  1997. /*
  1998. * PHY PAPD probe register [5111+ (?)]
  1999. * Is this only present in 5212 ?
  2000. * Because it's always 0 in 5211 initialization code
  2001. */
  2002. #define AR5K_PHY_PAPD_PROBE 0x9930
  2003. #define AR5K_PHY_PAPD_PROBE_SH_HI_PAR 0x00000001
  2004. #define AR5K_PHY_PAPD_PROBE_PCDAC_BIAS 0x00000002
  2005. #define AR5K_PHY_PAPD_PROBE_COMP_GAIN 0x00000040
  2006. #define AR5K_PHY_PAPD_PROBE_TXPOWER 0x00007e00
  2007. #define AR5K_PHY_PAPD_PROBE_TXPOWER_S 9
  2008. #define AR5K_PHY_PAPD_PROBE_TX_NEXT 0x00008000
  2009. #define AR5K_PHY_PAPD_PROBE_PREDIST_EN 0x00010000
  2010. #define AR5K_PHY_PAPD_PROBE_TYPE 0x01800000 /* [5112+] */
  2011. #define AR5K_PHY_PAPD_PROBE_TYPE_S 23
  2012. #define AR5K_PHY_PAPD_PROBE_TYPE_OFDM 0
  2013. #define AR5K_PHY_PAPD_PROBE_TYPE_XR 1
  2014. #define AR5K_PHY_PAPD_PROBE_TYPE_CCK 2
  2015. #define AR5K_PHY_PAPD_PROBE_GAINF 0xfe000000
  2016. #define AR5K_PHY_PAPD_PROBE_GAINF_S 25
  2017. #define AR5K_PHY_PAPD_PROBE_INI_5111 0x00004883 /* [5212+] */
  2018. #define AR5K_PHY_PAPD_PROBE_INI_5112 0x00004882 /* [5212+] */
  2019. /*
  2020. * PHY TX rate power registers [5112+]
  2021. */
  2022. #define AR5K_PHY_TXPOWER_RATE1 0x9934
  2023. #define AR5K_PHY_TXPOWER_RATE2 0x9938
  2024. #define AR5K_PHY_TXPOWER_RATE_MAX 0x993c
  2025. #define AR5K_PHY_TXPOWER_RATE_MAX_TPC_ENABLE 0x00000040
  2026. #define AR5K_PHY_TXPOWER_RATE3 0xa234
  2027. #define AR5K_PHY_TXPOWER_RATE4 0xa238
  2028. /*
  2029. * PHY frame control register [5111+]
  2030. */
  2031. #define AR5K_PHY_FRAME_CTL_5210 0x9804
  2032. #define AR5K_PHY_FRAME_CTL_5211 0x9944
  2033. #define AR5K_PHY_FRAME_CTL (ah->ah_version == AR5K_AR5210 ? \
  2034. AR5K_PHY_FRAME_CTL_5210 : AR5K_PHY_FRAME_CTL_5211)
  2035. /*---[5111+]---*/
  2036. #define AR5K_PHY_FRAME_CTL_TX_CLIP 0x00000038 /* Mask for tx clip (?) */
  2037. #define AR5K_PHY_FRAME_CTL_TX_CLIP_S 3
  2038. #define AR5K_PHY_FRAME_CTL_PREP_CHINFO 0x00010000 /* Prepend chan info */
  2039. #define AR5K_PHY_FRAME_CTL_EMU 0x80000000
  2040. #define AR5K_PHY_FRAME_CTL_EMU_S 31
  2041. /*---[5110/5111]---*/
  2042. #define AR5K_PHY_FRAME_CTL_TIMING_ERR 0x01000000 /* PHY timing error */
  2043. #define AR5K_PHY_FRAME_CTL_PARITY_ERR 0x02000000 /* Parity error */
  2044. #define AR5K_PHY_FRAME_CTL_ILLRATE_ERR 0x04000000 /* Illegal rate */
  2045. #define AR5K_PHY_FRAME_CTL_ILLLEN_ERR 0x08000000 /* Illegal length */
  2046. #define AR5K_PHY_FRAME_CTL_SERVICE_ERR 0x20000000
  2047. #define AR5K_PHY_FRAME_CTL_TXURN_ERR 0x40000000 /* TX underrun */
  2048. #define AR5K_PHY_FRAME_CTL_INI AR5K_PHY_FRAME_CTL_SERVICE_ERR | \
  2049. AR5K_PHY_FRAME_CTL_TXURN_ERR | \
  2050. AR5K_PHY_FRAME_CTL_ILLLEN_ERR | \
  2051. AR5K_PHY_FRAME_CTL_ILLRATE_ERR | \
  2052. AR5K_PHY_FRAME_CTL_PARITY_ERR | \
  2053. AR5K_PHY_FRAME_CTL_TIMING_ERR
  2054. /*
  2055. * PHY radar detection register [5111+]
  2056. */
  2057. #define AR5K_PHY_RADAR 0x9954
  2058. #define AR5K_PHY_RADAR_ENABLE 0x00000001
  2059. #define AR5K_PHY_RADAR_DISABLE 0x00000000
  2060. #define AR5K_PHY_RADAR_INBANDTHR 0x0000003e /* Inband threshold
  2061. 5-bits, units unknown {0..31}
  2062. (? MHz ?) */
  2063. #define AR5K_PHY_RADAR_INBANDTHR_S 1
  2064. #define AR5K_PHY_RADAR_PRSSI_THR 0x00000fc0 /* Pulse RSSI/SNR threshold
  2065. 6-bits, dBm range {0..63}
  2066. in dBm units. */
  2067. #define AR5K_PHY_RADAR_PRSSI_THR_S 6
  2068. #define AR5K_PHY_RADAR_PHEIGHT_THR 0x0003f000 /* Pulse height threshold
  2069. 6-bits, dBm range {0..63}
  2070. in dBm units. */
  2071. #define AR5K_PHY_RADAR_PHEIGHT_THR_S 12
  2072. #define AR5K_PHY_RADAR_RSSI_THR 0x00fc0000 /* Radar RSSI/SNR threshold.
  2073. 6-bits, dBm range {0..63}
  2074. in dBm units. */
  2075. #define AR5K_PHY_RADAR_RSSI_THR_S 18
  2076. #define AR5K_PHY_RADAR_FIRPWR_THR 0x7f000000 /* Finite Impulse Response
  2077. filter power out threshold.
  2078. 7-bits, standard power range
  2079. {0..127} in 1/2 dBm units. */
  2080. #define AR5K_PHY_RADAR_FIRPWR_THRS 24
  2081. /*
  2082. * PHY antenna switch table registers
  2083. */
  2084. #define AR5K_PHY_ANT_SWITCH_TABLE_0 0x9960
  2085. #define AR5K_PHY_ANT_SWITCH_TABLE_1 0x9964
  2086. /*
  2087. * PHY Noise floor threshold
  2088. */
  2089. #define AR5K_PHY_NFTHRES 0x9968
  2090. /*
  2091. * Sigma Delta register (?) [5213]
  2092. */
  2093. #define AR5K_PHY_SIGMA_DELTA 0x996C
  2094. #define AR5K_PHY_SIGMA_DELTA_ADC_SEL 0x00000003
  2095. #define AR5K_PHY_SIGMA_DELTA_ADC_SEL_S 0
  2096. #define AR5K_PHY_SIGMA_DELTA_FILT2 0x000000f8
  2097. #define AR5K_PHY_SIGMA_DELTA_FILT2_S 3
  2098. #define AR5K_PHY_SIGMA_DELTA_FILT1 0x00001f00
  2099. #define AR5K_PHY_SIGMA_DELTA_FILT1_S 8
  2100. #define AR5K_PHY_SIGMA_DELTA_ADC_CLIP 0x01ff3000
  2101. #define AR5K_PHY_SIGMA_DELTA_ADC_CLIP_S 13
  2102. /*
  2103. * RF restart register [5112+] (?)
  2104. */
  2105. #define AR5K_PHY_RESTART 0x9970 /* restart */
  2106. #define AR5K_PHY_RESTART_DIV_GC 0x001c0000 /* Fast diversity gc_limit (?) */
  2107. #define AR5K_PHY_RESTART_DIV_GC_S 18
  2108. /*
  2109. * RF Bus access request register (for synth-oly channel switching)
  2110. */
  2111. #define AR5K_PHY_RFBUS_REQ 0x997C
  2112. #define AR5K_PHY_RFBUS_REQ_REQUEST 0x00000001
  2113. /*
  2114. * Spur mitigation masks (?)
  2115. */
  2116. #define AR5K_PHY_TIMING_7 0x9980
  2117. #define AR5K_PHY_TIMING_8 0x9984
  2118. #define AR5K_PHY_TIMING_8_PILOT_MASK_2 0x000fffff
  2119. #define AR5K_PHY_TIMING_8_PILOT_MASK_2_S 0
  2120. #define AR5K_PHY_BIN_MASK2_1 0x9988
  2121. #define AR5K_PHY_BIN_MASK2_2 0x998c
  2122. #define AR5K_PHY_BIN_MASK2_3 0x9990
  2123. #define AR5K_PHY_BIN_MASK2_4 0x9994
  2124. #define AR5K_PHY_BIN_MASK2_4_MASK_4 0x00003fff
  2125. #define AR5K_PHY_BIN_MASK2_4_MASK_4_S 0
  2126. #define AR_PHY_TIMING_9 0x9998
  2127. #define AR_PHY_TIMING_10 0x999c
  2128. #define AR_PHY_TIMING_10_PILOT_MASK_2 0x000fffff
  2129. #define AR_PHY_TIMING_10_PILOT_MASK_2_S 0
  2130. /*
  2131. * Spur mitigation control
  2132. */
  2133. #define AR_PHY_TIMING_11 0x99a0 /* Register address */
  2134. #define AR_PHY_TIMING_11_SPUR_DELTA_PHASE 0x000fffff /* Spur delta phase */
  2135. #define AR_PHY_TIMING_11_SPUR_DELTA_PHASE_S 0
  2136. #define AR_PHY_TIMING_11_SPUR_FREQ_SD 0x3ff00000 /* Freq sigma delta */
  2137. #define AR_PHY_TIMING_11_SPUR_FREQ_SD_S 20
  2138. #define AR_PHY_TIMING_11_USE_SPUR_IN_AGC 0x40000000 /* Spur filter in AGC detector */
  2139. #define AR_PHY_TIMING_11_USE_SPUR_IN_SELFCOR 0x80000000 /* Spur filter in OFDM self correlator */
  2140. /*
  2141. * Gain tables
  2142. */
  2143. #define AR5K_BB_GAIN_BASE 0x9b00 /* BaseBand Amplifier Gain table base address */
  2144. #define AR5K_BB_GAIN(_n) (AR5K_BB_GAIN_BASE + ((_n) << 2))
  2145. #define AR5K_RF_GAIN_BASE 0x9a00 /* RF Amplrifier Gain table base address */
  2146. #define AR5K_RF_GAIN(_n) (AR5K_RF_GAIN_BASE + ((_n) << 2))
  2147. /*
  2148. * PHY timing IQ calibration result register [5111+]
  2149. */
  2150. #define AR5K_PHY_IQRES_CAL_PWR_I 0x9c10 /* I (Inphase) power value */
  2151. #define AR5K_PHY_IQRES_CAL_PWR_Q 0x9c14 /* Q (Quadrature) power value */
  2152. #define AR5K_PHY_IQRES_CAL_CORR 0x9c18 /* I/Q Correlation */
  2153. /*
  2154. * PHY current RSSI register [5111+]
  2155. */
  2156. #define AR5K_PHY_CURRENT_RSSI 0x9c1c
  2157. /*
  2158. * PHY RF Bus grant register
  2159. */
  2160. #define AR5K_PHY_RFBUS_GRANT 0x9c20
  2161. #define AR5K_PHY_RFBUS_GRANT_OK 0x00000001
  2162. /*
  2163. * PHY ADC test register
  2164. */
  2165. #define AR5K_PHY_ADC_TEST 0x9c24
  2166. #define AR5K_PHY_ADC_TEST_I 0x00000001
  2167. #define AR5K_PHY_ADC_TEST_Q 0x00000200
  2168. /*
  2169. * PHY DAC test register
  2170. */
  2171. #define AR5K_PHY_DAC_TEST 0x9c28
  2172. #define AR5K_PHY_DAC_TEST_I 0x00000001
  2173. #define AR5K_PHY_DAC_TEST_Q 0x00000200
  2174. /*
  2175. * PHY PTAT register (?)
  2176. */
  2177. #define AR5K_PHY_PTAT 0x9c2c
  2178. /*
  2179. * PHY Illegal TX rate register [5112+]
  2180. */
  2181. #define AR5K_PHY_BAD_TX_RATE 0x9c30
  2182. /*
  2183. * PHY SPUR Power register [5112+]
  2184. */
  2185. #define AR5K_PHY_SPUR_PWR 0x9c34 /* Register Address */
  2186. #define AR5K_PHY_SPUR_PWR_I 0x00000001 /* SPUR Power estimate for I (field) */
  2187. #define AR5K_PHY_SPUR_PWR_Q 0x00000100 /* SPUR Power estimate for Q (field) */
  2188. #define AR5K_PHY_SPUR_PWR_FILT 0x00010000 /* Power with SPUR removed (field) */
  2189. /*
  2190. * PHY Channel status register [5112+] (?)
  2191. */
  2192. #define AR5K_PHY_CHAN_STATUS 0x9c38
  2193. #define AR5K_PHY_CHAN_STATUS_BT_ACT 0x00000001
  2194. #define AR5K_PHY_CHAN_STATUS_RX_CLR_RAW 0x00000002
  2195. #define AR5K_PHY_CHAN_STATUS_RX_CLR_MAC 0x00000004
  2196. #define AR5K_PHY_CHAN_STATUS_RX_CLR_PAP 0x00000008
  2197. /*
  2198. * Heavy clip enable register
  2199. */
  2200. #define AR5K_PHY_HEAVY_CLIP_ENABLE 0x99e0
  2201. /*
  2202. * PHY clock sleep registers [5112+]
  2203. */
  2204. #define AR5K_PHY_SCLOCK 0x99f0
  2205. #define AR5K_PHY_SCLOCK_32MHZ 0x0000000c
  2206. #define AR5K_PHY_SDELAY 0x99f4
  2207. #define AR5K_PHY_SDELAY_32MHZ 0x000000ff
  2208. #define AR5K_PHY_SPENDING 0x99f8
  2209. #define AR5K_PHY_SPENDING_14 0x00000014
  2210. #define AR5K_PHY_SPENDING_18 0x00000018
  2211. #define AR5K_PHY_SPENDING_RF5111 0x00000018
  2212. #define AR5K_PHY_SPENDING_RF5112 0x00000014
  2213. /* #define AR5K_PHY_SPENDING_RF5112A 0x0000000e */
  2214. /* #define AR5K_PHY_SPENDING_RF5424 0x00000012 */
  2215. #define AR5K_PHY_SPENDING_RF5413 0x00000018
  2216. #define AR5K_PHY_SPENDING_RF2413 0x00000018
  2217. #define AR5K_PHY_SPENDING_RF2316 0x00000018
  2218. #define AR5K_PHY_SPENDING_RF2317 0x00000018
  2219. #define AR5K_PHY_SPENDING_RF2425 0x00000014
  2220. /*
  2221. * PHY PAPD I (power?) table (?)
  2222. * (92! entries)
  2223. */
  2224. #define AR5K_PHY_PAPD_I_BASE 0xa000
  2225. #define AR5K_PHY_PAPD_I(_n) (AR5K_PHY_PAPD_I_BASE + ((_n) << 2))
  2226. /*
  2227. * PHY PCDAC TX power table
  2228. */
  2229. #define AR5K_PHY_PCDAC_TXPOWER_BASE_5211 0xa180
  2230. #define AR5K_PHY_PCDAC_TXPOWER_BASE_2413 0xa280
  2231. #define AR5K_PHY_PCDAC_TXPOWER_BASE (ah->ah_radio >= AR5K_RF2413 ? \
  2232. AR5K_PHY_PCDAC_TXPOWER_BASE_2413 :\
  2233. AR5K_PHY_PCDAC_TXPOWER_BASE_5211)
  2234. #define AR5K_PHY_PCDAC_TXPOWER(_n) (AR5K_PHY_PCDAC_TXPOWER_BASE + ((_n) << 2))
  2235. /*
  2236. * PHY mode register [5111+]
  2237. */
  2238. #define AR5K_PHY_MODE 0x0a200 /* Register Address */
  2239. #define AR5K_PHY_MODE_MOD 0x00000001 /* PHY Modulation bit */
  2240. #define AR5K_PHY_MODE_MOD_OFDM 0
  2241. #define AR5K_PHY_MODE_MOD_CCK 1
  2242. #define AR5K_PHY_MODE_FREQ 0x00000002 /* Freq mode bit */
  2243. #define AR5K_PHY_MODE_FREQ_5GHZ 0
  2244. #define AR5K_PHY_MODE_FREQ_2GHZ 2
  2245. #define AR5K_PHY_MODE_MOD_DYN 0x00000004 /* Enable Dynamic OFDM/CCK mode [5112+] */
  2246. #define AR5K_PHY_MODE_RAD 0x00000008 /* [5212+] */
  2247. #define AR5K_PHY_MODE_RAD_RF5111 0
  2248. #define AR5K_PHY_MODE_RAD_RF5112 8
  2249. #define AR5K_PHY_MODE_XR 0x00000010 /* Enable XR mode [5112+] */
  2250. #define AR5K_PHY_MODE_HALF_RATE 0x00000020 /* Enable Half rate (test) */
  2251. #define AR5K_PHY_MODE_QUARTER_RATE 0x00000040 /* Enable Quarter rat (test) */
  2252. /*
  2253. * PHY CCK transmit control register [5111+ (?)]
  2254. */
  2255. #define AR5K_PHY_CCKTXCTL 0xa204
  2256. #define AR5K_PHY_CCKTXCTL_WORLD 0x00000000
  2257. #define AR5K_PHY_CCKTXCTL_JAPAN 0x00000010
  2258. #define AR5K_PHY_CCKTXCTL_SCRAMBLER_DIS 0x00000001
  2259. #define AR5K_PHY_CCKTXCTK_DAC_SCALE 0x00000004
  2260. /*
  2261. * PHY CCK Cross-correlator Barker RSSI threshold register [5212+]
  2262. */
  2263. #define AR5K_PHY_CCK_CROSSCORR 0xa208
  2264. #define AR5K_PHY_CCK_CROSSCORR_WEAK_SIG_THR 0x0000000f
  2265. #define AR5K_PHY_CCK_CROSSCORR_WEAK_SIG_THR_S 0
  2266. /* Same address is used for antenna diversity activation */
  2267. #define AR5K_PHY_FAST_ANT_DIV 0xa208
  2268. #define AR5K_PHY_FAST_ANT_DIV_EN 0x00002000
  2269. /*
  2270. * PHY 2GHz gain register [5111+]
  2271. */
  2272. #define AR5K_PHY_GAIN_2GHZ 0xa20c
  2273. #define AR5K_PHY_GAIN_2GHZ_MARGIN_TXRX 0x00fc0000
  2274. #define AR5K_PHY_GAIN_2GHZ_MARGIN_TXRX_S 18
  2275. #define AR5K_PHY_GAIN_2GHZ_INI_5111 0x6480416c
  2276. #define AR5K_PHY_CCK_RX_CTL_4 0xa21c
  2277. #define AR5K_PHY_CCK_RX_CTL_4_FREQ_EST_SHORT 0x01f80000
  2278. #define AR5K_PHY_CCK_RX_CTL_4_FREQ_EST_SHORT_S 19
  2279. #define AR5K_PHY_DAG_CCK_CTL 0xa228
  2280. #define AR5K_PHY_DAG_CCK_CTL_EN_RSSI_THR 0x00000200
  2281. #define AR5K_PHY_DAG_CCK_CTL_RSSI_THR 0x0001fc00
  2282. #define AR5K_PHY_DAG_CCK_CTL_RSSI_THR_S 10
  2283. #define AR5K_PHY_FAST_ADC 0xa24c
  2284. #define AR5K_PHY_BLUETOOTH 0xa254
  2285. /*
  2286. * Transmit Power Control register
  2287. * [2413+]
  2288. */
  2289. #define AR5K_PHY_TPC_RG1 0xa258
  2290. #define AR5K_PHY_TPC_RG1_NUM_PD_GAIN 0x0000c000
  2291. #define AR5K_PHY_TPC_RG1_NUM_PD_GAIN_S 14
  2292. #define AR5K_PHY_TPC_RG5 0xa26C
  2293. #define AR5K_PHY_TPC_RG5_PD_GAIN_OVERLAP 0x0000000F
  2294. #define AR5K_PHY_TPC_RG5_PD_GAIN_OVERLAP_S 0
  2295. #define AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_1 0x000003F0
  2296. #define AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_1_S 4
  2297. #define AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_2 0x0000FC00
  2298. #define AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_2_S 10
  2299. #define AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_3 0x003F0000
  2300. #define AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_3_S 16
  2301. #define AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_4 0x0FC00000
  2302. #define AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_4_S 22