gpio.c 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176
  1. /*
  2. * Copyright (c) 2004-2008 Reyk Floeter <reyk@openbsd.org>
  3. * Copyright (c) 2006-2008 Nick Kossifidis <mickflemm@gmail.com>
  4. *
  5. * Permission to use, copy, modify, and distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. *
  17. */
  18. /****************\
  19. GPIO Functions
  20. \****************/
  21. #include "ath5k.h"
  22. #include "reg.h"
  23. #include "debug.h"
  24. #include "base.h"
  25. /*
  26. * Set led state
  27. */
  28. void ath5k_hw_set_ledstate(struct ath5k_hw *ah, unsigned int state)
  29. {
  30. u32 led;
  31. /*5210 has different led mode handling*/
  32. u32 led_5210;
  33. ATH5K_TRACE(ah->ah_sc);
  34. /*Reset led status*/
  35. if (ah->ah_version != AR5K_AR5210)
  36. AR5K_REG_DISABLE_BITS(ah, AR5K_PCICFG,
  37. AR5K_PCICFG_LEDMODE | AR5K_PCICFG_LED);
  38. else
  39. AR5K_REG_DISABLE_BITS(ah, AR5K_PCICFG, AR5K_PCICFG_LED);
  40. /*
  41. * Some blinking values, define at your wish
  42. */
  43. switch (state) {
  44. case AR5K_LED_SCAN:
  45. case AR5K_LED_AUTH:
  46. led = AR5K_PCICFG_LEDMODE_PROP | AR5K_PCICFG_LED_PEND;
  47. led_5210 = AR5K_PCICFG_LED_PEND | AR5K_PCICFG_LED_BCTL;
  48. break;
  49. case AR5K_LED_INIT:
  50. led = AR5K_PCICFG_LEDMODE_PROP | AR5K_PCICFG_LED_NONE;
  51. led_5210 = AR5K_PCICFG_LED_PEND;
  52. break;
  53. case AR5K_LED_ASSOC:
  54. case AR5K_LED_RUN:
  55. led = AR5K_PCICFG_LEDMODE_PROP | AR5K_PCICFG_LED_ASSOC;
  56. led_5210 = AR5K_PCICFG_LED_ASSOC;
  57. break;
  58. default:
  59. led = AR5K_PCICFG_LEDMODE_PROM | AR5K_PCICFG_LED_NONE;
  60. led_5210 = AR5K_PCICFG_LED_PEND;
  61. break;
  62. }
  63. /*Write new status to the register*/
  64. if (ah->ah_version != AR5K_AR5210)
  65. AR5K_REG_ENABLE_BITS(ah, AR5K_PCICFG, led);
  66. else
  67. AR5K_REG_ENABLE_BITS(ah, AR5K_PCICFG, led_5210);
  68. }
  69. /*
  70. * Set GPIO inputs
  71. */
  72. int ath5k_hw_set_gpio_input(struct ath5k_hw *ah, u32 gpio)
  73. {
  74. ATH5K_TRACE(ah->ah_sc);
  75. if (gpio > AR5K_NUM_GPIO)
  76. return -EINVAL;
  77. ath5k_hw_reg_write(ah,
  78. (ath5k_hw_reg_read(ah, AR5K_GPIOCR) & ~AR5K_GPIOCR_OUT(gpio))
  79. | AR5K_GPIOCR_IN(gpio), AR5K_GPIOCR);
  80. return 0;
  81. }
  82. /*
  83. * Set GPIO outputs
  84. */
  85. int ath5k_hw_set_gpio_output(struct ath5k_hw *ah, u32 gpio)
  86. {
  87. ATH5K_TRACE(ah->ah_sc);
  88. if (gpio > AR5K_NUM_GPIO)
  89. return -EINVAL;
  90. ath5k_hw_reg_write(ah,
  91. (ath5k_hw_reg_read(ah, AR5K_GPIOCR) & ~AR5K_GPIOCR_OUT(gpio))
  92. | AR5K_GPIOCR_OUT(gpio), AR5K_GPIOCR);
  93. return 0;
  94. }
  95. /*
  96. * Get GPIO state
  97. */
  98. u32 ath5k_hw_get_gpio(struct ath5k_hw *ah, u32 gpio)
  99. {
  100. ATH5K_TRACE(ah->ah_sc);
  101. if (gpio > AR5K_NUM_GPIO)
  102. return 0xffffffff;
  103. /* GPIO input magic */
  104. return ((ath5k_hw_reg_read(ah, AR5K_GPIODI) & AR5K_GPIODI_M) >> gpio) &
  105. 0x1;
  106. }
  107. /*
  108. * Set GPIO state
  109. */
  110. int ath5k_hw_set_gpio(struct ath5k_hw *ah, u32 gpio, u32 val)
  111. {
  112. u32 data;
  113. ATH5K_TRACE(ah->ah_sc);
  114. if (gpio > AR5K_NUM_GPIO)
  115. return -EINVAL;
  116. /* GPIO output magic */
  117. data = ath5k_hw_reg_read(ah, AR5K_GPIODO);
  118. data &= ~(1 << gpio);
  119. data |= (val & 1) << gpio;
  120. ath5k_hw_reg_write(ah, data, AR5K_GPIODO);
  121. return 0;
  122. }
  123. /*
  124. * Initialize the GPIO interrupt (RFKill switch)
  125. */
  126. void ath5k_hw_set_gpio_intr(struct ath5k_hw *ah, unsigned int gpio,
  127. u32 interrupt_level)
  128. {
  129. u32 data;
  130. ATH5K_TRACE(ah->ah_sc);
  131. if (gpio > AR5K_NUM_GPIO)
  132. return;
  133. /*
  134. * Set the GPIO interrupt
  135. */
  136. data = (ath5k_hw_reg_read(ah, AR5K_GPIOCR) &
  137. ~(AR5K_GPIOCR_INT_SEL(gpio) | AR5K_GPIOCR_INT_SELH |
  138. AR5K_GPIOCR_INT_ENA | AR5K_GPIOCR_OUT(gpio))) |
  139. (AR5K_GPIOCR_INT_SEL(gpio) | AR5K_GPIOCR_INT_ENA);
  140. ath5k_hw_reg_write(ah, interrupt_level ? data :
  141. (data | AR5K_GPIOCR_INT_SELH), AR5K_GPIOCR);
  142. ah->ah_imr |= AR5K_IMR_GPIO;
  143. /* Enable GPIO interrupts */
  144. AR5K_REG_ENABLE_BITS(ah, AR5K_PIMR, AR5K_IMR_GPIO);
  145. }