base.c 84 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/pci.h>
  50. #include <linux/ethtool.h>
  51. #include <linux/uaccess.h>
  52. #include <net/ieee80211_radiotap.h>
  53. #include <asm/unaligned.h>
  54. #include "base.h"
  55. #include "reg.h"
  56. #include "debug.h"
  57. static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
  58. static int modparam_nohwcrypt;
  59. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  60. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  61. /******************\
  62. * Internal defines *
  63. \******************/
  64. /* Module info */
  65. MODULE_AUTHOR("Jiri Slaby");
  66. MODULE_AUTHOR("Nick Kossifidis");
  67. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  68. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  69. MODULE_LICENSE("Dual BSD/GPL");
  70. MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
  71. /* Known PCI ids */
  72. static struct pci_device_id ath5k_pci_id_table[] __devinitdata = {
  73. { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
  74. { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
  75. { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
  76. { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
  77. { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
  78. { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
  79. { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
  80. { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
  81. { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  82. { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  83. { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  84. { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  85. { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  86. { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  87. { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
  88. { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
  89. { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* PCI-E cards */
  90. { PCI_VDEVICE(ATHEROS, 0x001d), .driver_data = AR5K_AR5212 }, /* 2417 Nala */
  91. { 0 }
  92. };
  93. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  94. /* Known SREVs */
  95. static struct ath5k_srev_name srev_names[] = {
  96. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  97. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  98. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  99. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  100. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  101. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  102. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  103. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  104. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  105. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  106. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  107. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  108. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  109. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  110. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  111. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  112. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  113. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  114. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  115. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  116. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  117. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  118. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  119. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  120. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  121. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  122. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  123. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  124. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  125. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  126. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  127. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  128. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  129. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  130. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  131. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  132. };
  133. static struct ieee80211_rate ath5k_rates[] = {
  134. { .bitrate = 10,
  135. .hw_value = ATH5K_RATE_CODE_1M, },
  136. { .bitrate = 20,
  137. .hw_value = ATH5K_RATE_CODE_2M,
  138. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  139. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  140. { .bitrate = 55,
  141. .hw_value = ATH5K_RATE_CODE_5_5M,
  142. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  143. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  144. { .bitrate = 110,
  145. .hw_value = ATH5K_RATE_CODE_11M,
  146. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  147. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  148. { .bitrate = 60,
  149. .hw_value = ATH5K_RATE_CODE_6M,
  150. .flags = 0 },
  151. { .bitrate = 90,
  152. .hw_value = ATH5K_RATE_CODE_9M,
  153. .flags = 0 },
  154. { .bitrate = 120,
  155. .hw_value = ATH5K_RATE_CODE_12M,
  156. .flags = 0 },
  157. { .bitrate = 180,
  158. .hw_value = ATH5K_RATE_CODE_18M,
  159. .flags = 0 },
  160. { .bitrate = 240,
  161. .hw_value = ATH5K_RATE_CODE_24M,
  162. .flags = 0 },
  163. { .bitrate = 360,
  164. .hw_value = ATH5K_RATE_CODE_36M,
  165. .flags = 0 },
  166. { .bitrate = 480,
  167. .hw_value = ATH5K_RATE_CODE_48M,
  168. .flags = 0 },
  169. { .bitrate = 540,
  170. .hw_value = ATH5K_RATE_CODE_54M,
  171. .flags = 0 },
  172. /* XR missing */
  173. };
  174. /*
  175. * Prototypes - PCI stack related functions
  176. */
  177. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  178. const struct pci_device_id *id);
  179. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  180. #ifdef CONFIG_PM
  181. static int ath5k_pci_suspend(struct pci_dev *pdev,
  182. pm_message_t state);
  183. static int ath5k_pci_resume(struct pci_dev *pdev);
  184. #else
  185. #define ath5k_pci_suspend NULL
  186. #define ath5k_pci_resume NULL
  187. #endif /* CONFIG_PM */
  188. static struct pci_driver ath5k_pci_driver = {
  189. .name = KBUILD_MODNAME,
  190. .id_table = ath5k_pci_id_table,
  191. .probe = ath5k_pci_probe,
  192. .remove = __devexit_p(ath5k_pci_remove),
  193. .suspend = ath5k_pci_suspend,
  194. .resume = ath5k_pci_resume,
  195. };
  196. /*
  197. * Prototypes - MAC 802.11 stack related functions
  198. */
  199. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  200. static int ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel);
  201. static int ath5k_reset_wake(struct ath5k_softc *sc);
  202. static int ath5k_start(struct ieee80211_hw *hw);
  203. static void ath5k_stop(struct ieee80211_hw *hw);
  204. static int ath5k_add_interface(struct ieee80211_hw *hw,
  205. struct ieee80211_if_init_conf *conf);
  206. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  207. struct ieee80211_if_init_conf *conf);
  208. static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
  209. static int ath5k_config_interface(struct ieee80211_hw *hw,
  210. struct ieee80211_vif *vif,
  211. struct ieee80211_if_conf *conf);
  212. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  213. unsigned int changed_flags,
  214. unsigned int *new_flags,
  215. int mc_count, struct dev_mc_list *mclist);
  216. static int ath5k_set_key(struct ieee80211_hw *hw,
  217. enum set_key_cmd cmd,
  218. const u8 *local_addr, const u8 *addr,
  219. struct ieee80211_key_conf *key);
  220. static int ath5k_get_stats(struct ieee80211_hw *hw,
  221. struct ieee80211_low_level_stats *stats);
  222. static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
  223. struct ieee80211_tx_queue_stats *stats);
  224. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  225. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  226. static int ath5k_beacon_update(struct ath5k_softc *sc,
  227. struct sk_buff *skb);
  228. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  229. struct ieee80211_vif *vif,
  230. struct ieee80211_bss_conf *bss_conf,
  231. u32 changes);
  232. static struct ieee80211_ops ath5k_hw_ops = {
  233. .tx = ath5k_tx,
  234. .start = ath5k_start,
  235. .stop = ath5k_stop,
  236. .add_interface = ath5k_add_interface,
  237. .remove_interface = ath5k_remove_interface,
  238. .config = ath5k_config,
  239. .config_interface = ath5k_config_interface,
  240. .configure_filter = ath5k_configure_filter,
  241. .set_key = ath5k_set_key,
  242. .get_stats = ath5k_get_stats,
  243. .conf_tx = NULL,
  244. .get_tx_stats = ath5k_get_tx_stats,
  245. .get_tsf = ath5k_get_tsf,
  246. .reset_tsf = ath5k_reset_tsf,
  247. .bss_info_changed = ath5k_bss_info_changed,
  248. };
  249. /*
  250. * Prototypes - Internal functions
  251. */
  252. /* Attach detach */
  253. static int ath5k_attach(struct pci_dev *pdev,
  254. struct ieee80211_hw *hw);
  255. static void ath5k_detach(struct pci_dev *pdev,
  256. struct ieee80211_hw *hw);
  257. /* Channel/mode setup */
  258. static inline short ath5k_ieee2mhz(short chan);
  259. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  260. struct ieee80211_channel *channels,
  261. unsigned int mode,
  262. unsigned int max);
  263. static int ath5k_setup_bands(struct ieee80211_hw *hw);
  264. static int ath5k_chan_set(struct ath5k_softc *sc,
  265. struct ieee80211_channel *chan);
  266. static void ath5k_setcurmode(struct ath5k_softc *sc,
  267. unsigned int mode);
  268. static void ath5k_mode_setup(struct ath5k_softc *sc);
  269. /* Descriptor setup */
  270. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  271. struct pci_dev *pdev);
  272. static void ath5k_desc_free(struct ath5k_softc *sc,
  273. struct pci_dev *pdev);
  274. /* Buffers setup */
  275. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  276. struct ath5k_buf *bf);
  277. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  278. struct ath5k_buf *bf);
  279. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  280. struct ath5k_buf *bf)
  281. {
  282. BUG_ON(!bf);
  283. if (!bf->skb)
  284. return;
  285. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  286. PCI_DMA_TODEVICE);
  287. dev_kfree_skb_any(bf->skb);
  288. bf->skb = NULL;
  289. }
  290. /* Queues setup */
  291. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  292. int qtype, int subtype);
  293. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  294. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  295. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  296. struct ath5k_txq *txq);
  297. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  298. static void ath5k_txq_release(struct ath5k_softc *sc);
  299. /* Rx handling */
  300. static int ath5k_rx_start(struct ath5k_softc *sc);
  301. static void ath5k_rx_stop(struct ath5k_softc *sc);
  302. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  303. struct ath5k_desc *ds,
  304. struct sk_buff *skb,
  305. struct ath5k_rx_status *rs);
  306. static void ath5k_tasklet_rx(unsigned long data);
  307. /* Tx handling */
  308. static void ath5k_tx_processq(struct ath5k_softc *sc,
  309. struct ath5k_txq *txq);
  310. static void ath5k_tasklet_tx(unsigned long data);
  311. /* Beacon handling */
  312. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  313. struct ath5k_buf *bf);
  314. static void ath5k_beacon_send(struct ath5k_softc *sc);
  315. static void ath5k_beacon_config(struct ath5k_softc *sc);
  316. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  317. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  318. {
  319. u64 tsf = ath5k_hw_get_tsf64(ah);
  320. if ((tsf & 0x7fff) < rstamp)
  321. tsf -= 0x8000;
  322. return (tsf & ~0x7fff) | rstamp;
  323. }
  324. /* Interrupt handling */
  325. static int ath5k_init(struct ath5k_softc *sc, bool is_resume);
  326. static int ath5k_stop_locked(struct ath5k_softc *sc);
  327. static int ath5k_stop_hw(struct ath5k_softc *sc, bool is_suspend);
  328. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  329. static void ath5k_tasklet_reset(unsigned long data);
  330. static void ath5k_calibrate(unsigned long data);
  331. /* LED functions */
  332. static int ath5k_init_leds(struct ath5k_softc *sc);
  333. static void ath5k_led_enable(struct ath5k_softc *sc);
  334. static void ath5k_led_off(struct ath5k_softc *sc);
  335. static void ath5k_unregister_leds(struct ath5k_softc *sc);
  336. /*
  337. * Module init/exit functions
  338. */
  339. static int __init
  340. init_ath5k_pci(void)
  341. {
  342. int ret;
  343. ath5k_debug_init();
  344. ret = pci_register_driver(&ath5k_pci_driver);
  345. if (ret) {
  346. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  347. return ret;
  348. }
  349. return 0;
  350. }
  351. static void __exit
  352. exit_ath5k_pci(void)
  353. {
  354. pci_unregister_driver(&ath5k_pci_driver);
  355. ath5k_debug_finish();
  356. }
  357. module_init(init_ath5k_pci);
  358. module_exit(exit_ath5k_pci);
  359. /********************\
  360. * PCI Initialization *
  361. \********************/
  362. static const char *
  363. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  364. {
  365. const char *name = "xxxxx";
  366. unsigned int i;
  367. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  368. if (srev_names[i].sr_type != type)
  369. continue;
  370. if ((val & 0xf0) == srev_names[i].sr_val)
  371. name = srev_names[i].sr_name;
  372. if ((val & 0xff) == srev_names[i].sr_val) {
  373. name = srev_names[i].sr_name;
  374. break;
  375. }
  376. }
  377. return name;
  378. }
  379. static int __devinit
  380. ath5k_pci_probe(struct pci_dev *pdev,
  381. const struct pci_device_id *id)
  382. {
  383. void __iomem *mem;
  384. struct ath5k_softc *sc;
  385. struct ieee80211_hw *hw;
  386. int ret;
  387. u8 csz;
  388. ret = pci_enable_device(pdev);
  389. if (ret) {
  390. dev_err(&pdev->dev, "can't enable device\n");
  391. goto err;
  392. }
  393. /* XXX 32-bit addressing only */
  394. ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  395. if (ret) {
  396. dev_err(&pdev->dev, "32-bit DMA not available\n");
  397. goto err_dis;
  398. }
  399. /*
  400. * Cache line size is used to size and align various
  401. * structures used to communicate with the hardware.
  402. */
  403. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  404. if (csz == 0) {
  405. /*
  406. * Linux 2.4.18 (at least) writes the cache line size
  407. * register as a 16-bit wide register which is wrong.
  408. * We must have this setup properly for rx buffer
  409. * DMA to work so force a reasonable value here if it
  410. * comes up zero.
  411. */
  412. csz = L1_CACHE_BYTES / sizeof(u32);
  413. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  414. }
  415. /*
  416. * The default setting of latency timer yields poor results,
  417. * set it to the value used by other systems. It may be worth
  418. * tweaking this setting more.
  419. */
  420. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  421. /* Enable bus mastering */
  422. pci_set_master(pdev);
  423. /*
  424. * Disable the RETRY_TIMEOUT register (0x41) to keep
  425. * PCI Tx retries from interfering with C3 CPU state.
  426. */
  427. pci_write_config_byte(pdev, 0x41, 0);
  428. ret = pci_request_region(pdev, 0, "ath5k");
  429. if (ret) {
  430. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  431. goto err_dis;
  432. }
  433. mem = pci_iomap(pdev, 0, 0);
  434. if (!mem) {
  435. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  436. ret = -EIO;
  437. goto err_reg;
  438. }
  439. /*
  440. * Allocate hw (mac80211 main struct)
  441. * and hw->priv (driver private data)
  442. */
  443. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  444. if (hw == NULL) {
  445. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  446. ret = -ENOMEM;
  447. goto err_map;
  448. }
  449. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  450. /* Initialize driver private data */
  451. SET_IEEE80211_DEV(hw, &pdev->dev);
  452. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  453. IEEE80211_HW_SIGNAL_DBM |
  454. IEEE80211_HW_NOISE_DBM;
  455. hw->wiphy->interface_modes =
  456. BIT(NL80211_IFTYPE_STATION) |
  457. BIT(NL80211_IFTYPE_ADHOC) |
  458. BIT(NL80211_IFTYPE_MESH_POINT);
  459. hw->extra_tx_headroom = 2;
  460. hw->channel_change_time = 5000;
  461. sc = hw->priv;
  462. sc->hw = hw;
  463. sc->pdev = pdev;
  464. ath5k_debug_init_device(sc);
  465. /*
  466. * Mark the device as detached to avoid processing
  467. * interrupts until setup is complete.
  468. */
  469. __set_bit(ATH_STAT_INVALID, sc->status);
  470. sc->iobase = mem; /* So we can unmap it on detach */
  471. sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
  472. sc->opmode = NL80211_IFTYPE_STATION;
  473. mutex_init(&sc->lock);
  474. spin_lock_init(&sc->rxbuflock);
  475. spin_lock_init(&sc->txbuflock);
  476. spin_lock_init(&sc->block);
  477. /* Set private data */
  478. pci_set_drvdata(pdev, hw);
  479. /* Setup interrupt handler */
  480. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  481. if (ret) {
  482. ATH5K_ERR(sc, "request_irq failed\n");
  483. goto err_free;
  484. }
  485. /* Initialize device */
  486. sc->ah = ath5k_hw_attach(sc, id->driver_data);
  487. if (IS_ERR(sc->ah)) {
  488. ret = PTR_ERR(sc->ah);
  489. goto err_irq;
  490. }
  491. /* set up multi-rate retry capabilities */
  492. if (sc->ah->ah_version == AR5K_AR5212) {
  493. hw->max_rates = 4;
  494. hw->max_rate_tries = 11;
  495. }
  496. /* Finish private driver data initialization */
  497. ret = ath5k_attach(pdev, hw);
  498. if (ret)
  499. goto err_ah;
  500. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  501. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  502. sc->ah->ah_mac_srev,
  503. sc->ah->ah_phy_revision);
  504. if (!sc->ah->ah_single_chip) {
  505. /* Single chip radio (!RF5111) */
  506. if (sc->ah->ah_radio_5ghz_revision &&
  507. !sc->ah->ah_radio_2ghz_revision) {
  508. /* No 5GHz support -> report 2GHz radio */
  509. if (!test_bit(AR5K_MODE_11A,
  510. sc->ah->ah_capabilities.cap_mode)) {
  511. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  512. ath5k_chip_name(AR5K_VERSION_RAD,
  513. sc->ah->ah_radio_5ghz_revision),
  514. sc->ah->ah_radio_5ghz_revision);
  515. /* No 2GHz support (5110 and some
  516. * 5Ghz only cards) -> report 5Ghz radio */
  517. } else if (!test_bit(AR5K_MODE_11B,
  518. sc->ah->ah_capabilities.cap_mode)) {
  519. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  520. ath5k_chip_name(AR5K_VERSION_RAD,
  521. sc->ah->ah_radio_5ghz_revision),
  522. sc->ah->ah_radio_5ghz_revision);
  523. /* Multiband radio */
  524. } else {
  525. ATH5K_INFO(sc, "RF%s multiband radio found"
  526. " (0x%x)\n",
  527. ath5k_chip_name(AR5K_VERSION_RAD,
  528. sc->ah->ah_radio_5ghz_revision),
  529. sc->ah->ah_radio_5ghz_revision);
  530. }
  531. }
  532. /* Multi chip radio (RF5111 - RF2111) ->
  533. * report both 2GHz/5GHz radios */
  534. else if (sc->ah->ah_radio_5ghz_revision &&
  535. sc->ah->ah_radio_2ghz_revision){
  536. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  537. ath5k_chip_name(AR5K_VERSION_RAD,
  538. sc->ah->ah_radio_5ghz_revision),
  539. sc->ah->ah_radio_5ghz_revision);
  540. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  541. ath5k_chip_name(AR5K_VERSION_RAD,
  542. sc->ah->ah_radio_2ghz_revision),
  543. sc->ah->ah_radio_2ghz_revision);
  544. }
  545. }
  546. /* ready to process interrupts */
  547. __clear_bit(ATH_STAT_INVALID, sc->status);
  548. return 0;
  549. err_ah:
  550. ath5k_hw_detach(sc->ah);
  551. err_irq:
  552. free_irq(pdev->irq, sc);
  553. err_free:
  554. ieee80211_free_hw(hw);
  555. err_map:
  556. pci_iounmap(pdev, mem);
  557. err_reg:
  558. pci_release_region(pdev, 0);
  559. err_dis:
  560. pci_disable_device(pdev);
  561. err:
  562. return ret;
  563. }
  564. static void __devexit
  565. ath5k_pci_remove(struct pci_dev *pdev)
  566. {
  567. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  568. struct ath5k_softc *sc = hw->priv;
  569. ath5k_debug_finish_device(sc);
  570. ath5k_detach(pdev, hw);
  571. ath5k_hw_detach(sc->ah);
  572. free_irq(pdev->irq, sc);
  573. pci_iounmap(pdev, sc->iobase);
  574. pci_release_region(pdev, 0);
  575. pci_disable_device(pdev);
  576. ieee80211_free_hw(hw);
  577. }
  578. #ifdef CONFIG_PM
  579. static int
  580. ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  581. {
  582. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  583. struct ath5k_softc *sc = hw->priv;
  584. ath5k_led_off(sc);
  585. ath5k_stop_hw(sc, true);
  586. free_irq(pdev->irq, sc);
  587. pci_save_state(pdev);
  588. pci_disable_device(pdev);
  589. pci_set_power_state(pdev, PCI_D3hot);
  590. return 0;
  591. }
  592. static int
  593. ath5k_pci_resume(struct pci_dev *pdev)
  594. {
  595. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  596. struct ath5k_softc *sc = hw->priv;
  597. int err;
  598. pci_restore_state(pdev);
  599. err = pci_enable_device(pdev);
  600. if (err)
  601. return err;
  602. /*
  603. * Suspend/Resume resets the PCI configuration space, so we have to
  604. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  605. * PCI Tx retries from interfering with C3 CPU state
  606. */
  607. pci_write_config_byte(pdev, 0x41, 0);
  608. err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  609. if (err) {
  610. ATH5K_ERR(sc, "request_irq failed\n");
  611. goto err_no_irq;
  612. }
  613. err = ath5k_init(sc, true);
  614. if (err)
  615. goto err_irq;
  616. ath5k_led_enable(sc);
  617. return 0;
  618. err_irq:
  619. free_irq(pdev->irq, sc);
  620. err_no_irq:
  621. pci_disable_device(pdev);
  622. return err;
  623. }
  624. #endif /* CONFIG_PM */
  625. /***********************\
  626. * Driver Initialization *
  627. \***********************/
  628. static int
  629. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  630. {
  631. struct ath5k_softc *sc = hw->priv;
  632. struct ath5k_hw *ah = sc->ah;
  633. u8 mac[ETH_ALEN] = {};
  634. int ret;
  635. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  636. /*
  637. * Check if the MAC has multi-rate retry support.
  638. * We do this by trying to setup a fake extended
  639. * descriptor. MAC's that don't have support will
  640. * return false w/o doing anything. MAC's that do
  641. * support it will return true w/o doing anything.
  642. */
  643. ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  644. if (ret < 0)
  645. goto err;
  646. if (ret > 0)
  647. __set_bit(ATH_STAT_MRRETRY, sc->status);
  648. /*
  649. * Collect the channel list. The 802.11 layer
  650. * is resposible for filtering this list based
  651. * on settings like the phy mode and regulatory
  652. * domain restrictions.
  653. */
  654. ret = ath5k_setup_bands(hw);
  655. if (ret) {
  656. ATH5K_ERR(sc, "can't get channels\n");
  657. goto err;
  658. }
  659. /* NB: setup here so ath5k_rate_update is happy */
  660. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  661. ath5k_setcurmode(sc, AR5K_MODE_11A);
  662. else
  663. ath5k_setcurmode(sc, AR5K_MODE_11B);
  664. /*
  665. * Allocate tx+rx descriptors and populate the lists.
  666. */
  667. ret = ath5k_desc_alloc(sc, pdev);
  668. if (ret) {
  669. ATH5K_ERR(sc, "can't allocate descriptors\n");
  670. goto err;
  671. }
  672. /*
  673. * Allocate hardware transmit queues: one queue for
  674. * beacon frames and one data queue for each QoS
  675. * priority. Note that hw functions handle reseting
  676. * these queues at the needed time.
  677. */
  678. ret = ath5k_beaconq_setup(ah);
  679. if (ret < 0) {
  680. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  681. goto err_desc;
  682. }
  683. sc->bhalq = ret;
  684. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  685. if (IS_ERR(sc->txq)) {
  686. ATH5K_ERR(sc, "can't setup xmit queue\n");
  687. ret = PTR_ERR(sc->txq);
  688. goto err_bhal;
  689. }
  690. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  691. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  692. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  693. setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
  694. ret = ath5k_eeprom_read_mac(ah, mac);
  695. if (ret) {
  696. ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
  697. sc->pdev->device);
  698. goto err_queues;
  699. }
  700. SET_IEEE80211_PERM_ADDR(hw, mac);
  701. /* All MAC address bits matter for ACKs */
  702. memset(sc->bssidmask, 0xff, ETH_ALEN);
  703. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  704. ret = ieee80211_register_hw(hw);
  705. if (ret) {
  706. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  707. goto err_queues;
  708. }
  709. ath5k_init_leds(sc);
  710. return 0;
  711. err_queues:
  712. ath5k_txq_release(sc);
  713. err_bhal:
  714. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  715. err_desc:
  716. ath5k_desc_free(sc, pdev);
  717. err:
  718. return ret;
  719. }
  720. static void
  721. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  722. {
  723. struct ath5k_softc *sc = hw->priv;
  724. /*
  725. * NB: the order of these is important:
  726. * o call the 802.11 layer before detaching ath5k_hw to
  727. * insure callbacks into the driver to delete global
  728. * key cache entries can be handled
  729. * o reclaim the tx queue data structures after calling
  730. * the 802.11 layer as we'll get called back to reclaim
  731. * node state and potentially want to use them
  732. * o to cleanup the tx queues the hal is called, so detach
  733. * it last
  734. * XXX: ??? detach ath5k_hw ???
  735. * Other than that, it's straightforward...
  736. */
  737. ieee80211_unregister_hw(hw);
  738. ath5k_desc_free(sc, pdev);
  739. ath5k_txq_release(sc);
  740. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  741. ath5k_unregister_leds(sc);
  742. /*
  743. * NB: can't reclaim these until after ieee80211_ifdetach
  744. * returns because we'll get called back to reclaim node
  745. * state and potentially want to use them.
  746. */
  747. }
  748. /********************\
  749. * Channel/mode setup *
  750. \********************/
  751. /*
  752. * Convert IEEE channel number to MHz frequency.
  753. */
  754. static inline short
  755. ath5k_ieee2mhz(short chan)
  756. {
  757. if (chan <= 14 || chan >= 27)
  758. return ieee80211chan2mhz(chan);
  759. else
  760. return 2212 + chan * 20;
  761. }
  762. static unsigned int
  763. ath5k_copy_channels(struct ath5k_hw *ah,
  764. struct ieee80211_channel *channels,
  765. unsigned int mode,
  766. unsigned int max)
  767. {
  768. unsigned int i, count, size, chfreq, freq, ch;
  769. if (!test_bit(mode, ah->ah_modes))
  770. return 0;
  771. switch (mode) {
  772. case AR5K_MODE_11A:
  773. case AR5K_MODE_11A_TURBO:
  774. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  775. size = 220 ;
  776. chfreq = CHANNEL_5GHZ;
  777. break;
  778. case AR5K_MODE_11B:
  779. case AR5K_MODE_11G:
  780. case AR5K_MODE_11G_TURBO:
  781. size = 26;
  782. chfreq = CHANNEL_2GHZ;
  783. break;
  784. default:
  785. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  786. return 0;
  787. }
  788. for (i = 0, count = 0; i < size && max > 0; i++) {
  789. ch = i + 1 ;
  790. freq = ath5k_ieee2mhz(ch);
  791. /* Check if channel is supported by the chipset */
  792. if (!ath5k_channel_ok(ah, freq, chfreq))
  793. continue;
  794. /* Write channel info and increment counter */
  795. channels[count].center_freq = freq;
  796. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  797. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  798. switch (mode) {
  799. case AR5K_MODE_11A:
  800. case AR5K_MODE_11G:
  801. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  802. break;
  803. case AR5K_MODE_11A_TURBO:
  804. case AR5K_MODE_11G_TURBO:
  805. channels[count].hw_value = chfreq |
  806. CHANNEL_OFDM | CHANNEL_TURBO;
  807. break;
  808. case AR5K_MODE_11B:
  809. channels[count].hw_value = CHANNEL_B;
  810. }
  811. count++;
  812. max--;
  813. }
  814. return count;
  815. }
  816. static void
  817. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  818. {
  819. u8 i;
  820. for (i = 0; i < AR5K_MAX_RATES; i++)
  821. sc->rate_idx[b->band][i] = -1;
  822. for (i = 0; i < b->n_bitrates; i++) {
  823. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  824. if (b->bitrates[i].hw_value_short)
  825. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  826. }
  827. }
  828. static int
  829. ath5k_setup_bands(struct ieee80211_hw *hw)
  830. {
  831. struct ath5k_softc *sc = hw->priv;
  832. struct ath5k_hw *ah = sc->ah;
  833. struct ieee80211_supported_band *sband;
  834. int max_c, count_c = 0;
  835. int i;
  836. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  837. max_c = ARRAY_SIZE(sc->channels);
  838. /* 2GHz band */
  839. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  840. sband->band = IEEE80211_BAND_2GHZ;
  841. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  842. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  843. /* G mode */
  844. memcpy(sband->bitrates, &ath5k_rates[0],
  845. sizeof(struct ieee80211_rate) * 12);
  846. sband->n_bitrates = 12;
  847. sband->channels = sc->channels;
  848. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  849. AR5K_MODE_11G, max_c);
  850. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  851. count_c = sband->n_channels;
  852. max_c -= count_c;
  853. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  854. /* B mode */
  855. memcpy(sband->bitrates, &ath5k_rates[0],
  856. sizeof(struct ieee80211_rate) * 4);
  857. sband->n_bitrates = 4;
  858. /* 5211 only supports B rates and uses 4bit rate codes
  859. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  860. * fix them up here:
  861. */
  862. if (ah->ah_version == AR5K_AR5211) {
  863. for (i = 0; i < 4; i++) {
  864. sband->bitrates[i].hw_value =
  865. sband->bitrates[i].hw_value & 0xF;
  866. sband->bitrates[i].hw_value_short =
  867. sband->bitrates[i].hw_value_short & 0xF;
  868. }
  869. }
  870. sband->channels = sc->channels;
  871. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  872. AR5K_MODE_11B, max_c);
  873. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  874. count_c = sband->n_channels;
  875. max_c -= count_c;
  876. }
  877. ath5k_setup_rate_idx(sc, sband);
  878. /* 5GHz band, A mode */
  879. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  880. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  881. sband->band = IEEE80211_BAND_5GHZ;
  882. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  883. memcpy(sband->bitrates, &ath5k_rates[4],
  884. sizeof(struct ieee80211_rate) * 8);
  885. sband->n_bitrates = 8;
  886. sband->channels = &sc->channels[count_c];
  887. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  888. AR5K_MODE_11A, max_c);
  889. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  890. }
  891. ath5k_setup_rate_idx(sc, sband);
  892. ath5k_debug_dump_bands(sc);
  893. return 0;
  894. }
  895. /*
  896. * Set/change channels. If the channel is really being changed,
  897. * it's done by reseting the chip. To accomplish this we must
  898. * first cleanup any pending DMA, then restart stuff after a la
  899. * ath5k_init.
  900. */
  901. static int
  902. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  903. {
  904. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  905. sc->curchan->center_freq, chan->center_freq);
  906. if (chan->center_freq != sc->curchan->center_freq ||
  907. chan->hw_value != sc->curchan->hw_value) {
  908. sc->curchan = chan;
  909. sc->curband = &sc->sbands[chan->band];
  910. /*
  911. * To switch channels clear any pending DMA operations;
  912. * wait long enough for the RX fifo to drain, reset the
  913. * hardware at the new frequency, and then re-enable
  914. * the relevant bits of the h/w.
  915. */
  916. return ath5k_reset(sc, true, true);
  917. }
  918. return 0;
  919. }
  920. static void
  921. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  922. {
  923. sc->curmode = mode;
  924. if (mode == AR5K_MODE_11A) {
  925. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  926. } else {
  927. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  928. }
  929. }
  930. static void
  931. ath5k_mode_setup(struct ath5k_softc *sc)
  932. {
  933. struct ath5k_hw *ah = sc->ah;
  934. u32 rfilt;
  935. /* configure rx filter */
  936. rfilt = sc->filter_flags;
  937. ath5k_hw_set_rx_filter(ah, rfilt);
  938. if (ath5k_hw_hasbssidmask(ah))
  939. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  940. /* configure operational mode */
  941. ath5k_hw_set_opmode(ah);
  942. ath5k_hw_set_mcast_filter(ah, 0, 0);
  943. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  944. }
  945. static inline int
  946. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  947. {
  948. WARN_ON(hw_rix < 0 || hw_rix > AR5K_MAX_RATES);
  949. return sc->rate_idx[sc->curband->band][hw_rix];
  950. }
  951. /***************\
  952. * Buffers setup *
  953. \***************/
  954. static int
  955. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  956. {
  957. struct ath5k_hw *ah = sc->ah;
  958. struct sk_buff *skb = bf->skb;
  959. struct ath5k_desc *ds;
  960. if (likely(skb == NULL)) {
  961. unsigned int off;
  962. /*
  963. * Allocate buffer with headroom_needed space for the
  964. * fake physical layer header at the start.
  965. */
  966. skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
  967. if (unlikely(skb == NULL)) {
  968. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  969. sc->rxbufsize + sc->cachelsz - 1);
  970. return -ENOMEM;
  971. }
  972. /*
  973. * Cache-line-align. This is important (for the
  974. * 5210 at least) as not doing so causes bogus data
  975. * in rx'd frames.
  976. */
  977. off = ((unsigned long)skb->data) % sc->cachelsz;
  978. if (off != 0)
  979. skb_reserve(skb, sc->cachelsz - off);
  980. bf->skb = skb;
  981. bf->skbaddr = pci_map_single(sc->pdev,
  982. skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
  983. if (unlikely(pci_dma_mapping_error(sc->pdev, bf->skbaddr))) {
  984. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  985. dev_kfree_skb(skb);
  986. bf->skb = NULL;
  987. return -ENOMEM;
  988. }
  989. }
  990. /*
  991. * Setup descriptors. For receive we always terminate
  992. * the descriptor list with a self-linked entry so we'll
  993. * not get overrun under high load (as can happen with a
  994. * 5212 when ANI processing enables PHY error frames).
  995. *
  996. * To insure the last descriptor is self-linked we create
  997. * each descriptor as self-linked and add it to the end. As
  998. * each additional descriptor is added the previous self-linked
  999. * entry is ``fixed'' naturally. This should be safe even
  1000. * if DMA is happening. When processing RX interrupts we
  1001. * never remove/process the last, self-linked, entry on the
  1002. * descriptor list. This insures the hardware always has
  1003. * someplace to write a new frame.
  1004. */
  1005. ds = bf->desc;
  1006. ds->ds_link = bf->daddr; /* link to self */
  1007. ds->ds_data = bf->skbaddr;
  1008. ah->ah_setup_rx_desc(ah, ds,
  1009. skb_tailroom(skb), /* buffer size */
  1010. 0);
  1011. if (sc->rxlink != NULL)
  1012. *sc->rxlink = bf->daddr;
  1013. sc->rxlink = &ds->ds_link;
  1014. return 0;
  1015. }
  1016. static int
  1017. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1018. {
  1019. struct ath5k_hw *ah = sc->ah;
  1020. struct ath5k_txq *txq = sc->txq;
  1021. struct ath5k_desc *ds = bf->desc;
  1022. struct sk_buff *skb = bf->skb;
  1023. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1024. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1025. struct ieee80211_rate *rate;
  1026. unsigned int mrr_rate[3], mrr_tries[3];
  1027. int i, ret;
  1028. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1029. /* XXX endianness */
  1030. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1031. PCI_DMA_TODEVICE);
  1032. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  1033. flags |= AR5K_TXDESC_NOACK;
  1034. pktlen = skb->len;
  1035. if (info->control.hw_key) {
  1036. keyidx = info->control.hw_key->hw_key_idx;
  1037. pktlen += info->control.hw_key->icv_len;
  1038. }
  1039. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1040. ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
  1041. (sc->power_level * 2),
  1042. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1043. info->control.rates[0].count, keyidx, 0, flags, 0, 0);
  1044. if (ret)
  1045. goto err_unmap;
  1046. memset(mrr_rate, 0, sizeof(mrr_rate));
  1047. memset(mrr_tries, 0, sizeof(mrr_tries));
  1048. for (i = 0; i < 3; i++) {
  1049. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  1050. if (!rate)
  1051. break;
  1052. mrr_rate[i] = rate->hw_value;
  1053. mrr_tries[i] = info->control.rates[i + 1].count;
  1054. }
  1055. ah->ah_setup_mrr_tx_desc(ah, ds,
  1056. mrr_rate[0], mrr_tries[0],
  1057. mrr_rate[1], mrr_tries[1],
  1058. mrr_rate[2], mrr_tries[2]);
  1059. ds->ds_link = 0;
  1060. ds->ds_data = bf->skbaddr;
  1061. spin_lock_bh(&txq->lock);
  1062. list_add_tail(&bf->list, &txq->q);
  1063. sc->tx_stats[txq->qnum].len++;
  1064. if (txq->link == NULL) /* is this first packet? */
  1065. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  1066. else /* no, so only link it */
  1067. *txq->link = bf->daddr;
  1068. txq->link = &ds->ds_link;
  1069. ath5k_hw_start_tx_dma(ah, txq->qnum);
  1070. mmiowb();
  1071. spin_unlock_bh(&txq->lock);
  1072. return 0;
  1073. err_unmap:
  1074. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1075. return ret;
  1076. }
  1077. /*******************\
  1078. * Descriptors setup *
  1079. \*******************/
  1080. static int
  1081. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1082. {
  1083. struct ath5k_desc *ds;
  1084. struct ath5k_buf *bf;
  1085. dma_addr_t da;
  1086. unsigned int i;
  1087. int ret;
  1088. /* allocate descriptors */
  1089. sc->desc_len = sizeof(struct ath5k_desc) *
  1090. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1091. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1092. if (sc->desc == NULL) {
  1093. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1094. ret = -ENOMEM;
  1095. goto err;
  1096. }
  1097. ds = sc->desc;
  1098. da = sc->desc_daddr;
  1099. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1100. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1101. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1102. sizeof(struct ath5k_buf), GFP_KERNEL);
  1103. if (bf == NULL) {
  1104. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1105. ret = -ENOMEM;
  1106. goto err_free;
  1107. }
  1108. sc->bufptr = bf;
  1109. INIT_LIST_HEAD(&sc->rxbuf);
  1110. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1111. bf->desc = ds;
  1112. bf->daddr = da;
  1113. list_add_tail(&bf->list, &sc->rxbuf);
  1114. }
  1115. INIT_LIST_HEAD(&sc->txbuf);
  1116. sc->txbuf_len = ATH_TXBUF;
  1117. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1118. da += sizeof(*ds)) {
  1119. bf->desc = ds;
  1120. bf->daddr = da;
  1121. list_add_tail(&bf->list, &sc->txbuf);
  1122. }
  1123. /* beacon buffer */
  1124. bf->desc = ds;
  1125. bf->daddr = da;
  1126. sc->bbuf = bf;
  1127. return 0;
  1128. err_free:
  1129. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1130. err:
  1131. sc->desc = NULL;
  1132. return ret;
  1133. }
  1134. static void
  1135. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1136. {
  1137. struct ath5k_buf *bf;
  1138. ath5k_txbuf_free(sc, sc->bbuf);
  1139. list_for_each_entry(bf, &sc->txbuf, list)
  1140. ath5k_txbuf_free(sc, bf);
  1141. list_for_each_entry(bf, &sc->rxbuf, list)
  1142. ath5k_txbuf_free(sc, bf);
  1143. /* Free memory associated with all descriptors */
  1144. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1145. kfree(sc->bufptr);
  1146. sc->bufptr = NULL;
  1147. }
  1148. /**************\
  1149. * Queues setup *
  1150. \**************/
  1151. static struct ath5k_txq *
  1152. ath5k_txq_setup(struct ath5k_softc *sc,
  1153. int qtype, int subtype)
  1154. {
  1155. struct ath5k_hw *ah = sc->ah;
  1156. struct ath5k_txq *txq;
  1157. struct ath5k_txq_info qi = {
  1158. .tqi_subtype = subtype,
  1159. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1160. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1161. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1162. };
  1163. int qnum;
  1164. /*
  1165. * Enable interrupts only for EOL and DESC conditions.
  1166. * We mark tx descriptors to receive a DESC interrupt
  1167. * when a tx queue gets deep; otherwise waiting for the
  1168. * EOL to reap descriptors. Note that this is done to
  1169. * reduce interrupt load and this only defers reaping
  1170. * descriptors, never transmitting frames. Aside from
  1171. * reducing interrupts this also permits more concurrency.
  1172. * The only potential downside is if the tx queue backs
  1173. * up in which case the top half of the kernel may backup
  1174. * due to a lack of tx descriptors.
  1175. */
  1176. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1177. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1178. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1179. if (qnum < 0) {
  1180. /*
  1181. * NB: don't print a message, this happens
  1182. * normally on parts with too few tx queues
  1183. */
  1184. return ERR_PTR(qnum);
  1185. }
  1186. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1187. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1188. qnum, ARRAY_SIZE(sc->txqs));
  1189. ath5k_hw_release_tx_queue(ah, qnum);
  1190. return ERR_PTR(-EINVAL);
  1191. }
  1192. txq = &sc->txqs[qnum];
  1193. if (!txq->setup) {
  1194. txq->qnum = qnum;
  1195. txq->link = NULL;
  1196. INIT_LIST_HEAD(&txq->q);
  1197. spin_lock_init(&txq->lock);
  1198. txq->setup = true;
  1199. }
  1200. return &sc->txqs[qnum];
  1201. }
  1202. static int
  1203. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1204. {
  1205. struct ath5k_txq_info qi = {
  1206. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1207. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1208. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1209. /* NB: for dynamic turbo, don't enable any other interrupts */
  1210. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1211. };
  1212. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1213. }
  1214. static int
  1215. ath5k_beaconq_config(struct ath5k_softc *sc)
  1216. {
  1217. struct ath5k_hw *ah = sc->ah;
  1218. struct ath5k_txq_info qi;
  1219. int ret;
  1220. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1221. if (ret)
  1222. return ret;
  1223. if (sc->opmode == NL80211_IFTYPE_AP ||
  1224. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  1225. /*
  1226. * Always burst out beacon and CAB traffic
  1227. * (aifs = cwmin = cwmax = 0)
  1228. */
  1229. qi.tqi_aifs = 0;
  1230. qi.tqi_cw_min = 0;
  1231. qi.tqi_cw_max = 0;
  1232. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1233. /*
  1234. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1235. */
  1236. qi.tqi_aifs = 0;
  1237. qi.tqi_cw_min = 0;
  1238. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1239. }
  1240. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1241. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1242. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1243. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  1244. if (ret) {
  1245. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1246. "hardware queue!\n", __func__);
  1247. return ret;
  1248. }
  1249. return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
  1250. }
  1251. static void
  1252. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1253. {
  1254. struct ath5k_buf *bf, *bf0;
  1255. /*
  1256. * NB: this assumes output has been stopped and
  1257. * we do not need to block ath5k_tx_tasklet
  1258. */
  1259. spin_lock_bh(&txq->lock);
  1260. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1261. ath5k_debug_printtxbuf(sc, bf);
  1262. ath5k_txbuf_free(sc, bf);
  1263. spin_lock_bh(&sc->txbuflock);
  1264. sc->tx_stats[txq->qnum].len--;
  1265. list_move_tail(&bf->list, &sc->txbuf);
  1266. sc->txbuf_len++;
  1267. spin_unlock_bh(&sc->txbuflock);
  1268. }
  1269. txq->link = NULL;
  1270. spin_unlock_bh(&txq->lock);
  1271. }
  1272. /*
  1273. * Drain the transmit queues and reclaim resources.
  1274. */
  1275. static void
  1276. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1277. {
  1278. struct ath5k_hw *ah = sc->ah;
  1279. unsigned int i;
  1280. /* XXX return value */
  1281. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1282. /* don't touch the hardware if marked invalid */
  1283. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1284. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1285. ath5k_hw_get_txdp(ah, sc->bhalq));
  1286. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1287. if (sc->txqs[i].setup) {
  1288. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1289. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1290. "link %p\n",
  1291. sc->txqs[i].qnum,
  1292. ath5k_hw_get_txdp(ah,
  1293. sc->txqs[i].qnum),
  1294. sc->txqs[i].link);
  1295. }
  1296. }
  1297. ieee80211_wake_queues(sc->hw); /* XXX move to callers */
  1298. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1299. if (sc->txqs[i].setup)
  1300. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1301. }
  1302. static void
  1303. ath5k_txq_release(struct ath5k_softc *sc)
  1304. {
  1305. struct ath5k_txq *txq = sc->txqs;
  1306. unsigned int i;
  1307. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1308. if (txq->setup) {
  1309. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1310. txq->setup = false;
  1311. }
  1312. }
  1313. /*************\
  1314. * RX Handling *
  1315. \*************/
  1316. /*
  1317. * Enable the receive h/w following a reset.
  1318. */
  1319. static int
  1320. ath5k_rx_start(struct ath5k_softc *sc)
  1321. {
  1322. struct ath5k_hw *ah = sc->ah;
  1323. struct ath5k_buf *bf;
  1324. int ret;
  1325. sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
  1326. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
  1327. sc->cachelsz, sc->rxbufsize);
  1328. sc->rxlink = NULL;
  1329. spin_lock_bh(&sc->rxbuflock);
  1330. list_for_each_entry(bf, &sc->rxbuf, list) {
  1331. ret = ath5k_rxbuf_setup(sc, bf);
  1332. if (ret != 0) {
  1333. spin_unlock_bh(&sc->rxbuflock);
  1334. goto err;
  1335. }
  1336. }
  1337. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1338. spin_unlock_bh(&sc->rxbuflock);
  1339. ath5k_hw_set_rxdp(ah, bf->daddr);
  1340. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  1341. ath5k_mode_setup(sc); /* set filters, etc. */
  1342. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1343. return 0;
  1344. err:
  1345. return ret;
  1346. }
  1347. /*
  1348. * Disable the receive h/w in preparation for a reset.
  1349. */
  1350. static void
  1351. ath5k_rx_stop(struct ath5k_softc *sc)
  1352. {
  1353. struct ath5k_hw *ah = sc->ah;
  1354. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  1355. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1356. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1357. ath5k_debug_printrxbuffs(sc, ah);
  1358. sc->rxlink = NULL; /* just in case */
  1359. }
  1360. static unsigned int
  1361. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1362. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1363. {
  1364. struct ieee80211_hdr *hdr = (void *)skb->data;
  1365. unsigned int keyix, hlen;
  1366. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1367. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1368. return RX_FLAG_DECRYPTED;
  1369. /* Apparently when a default key is used to decrypt the packet
  1370. the hw does not set the index used to decrypt. In such cases
  1371. get the index from the packet. */
  1372. hlen = ieee80211_hdrlen(hdr->frame_control);
  1373. if (ieee80211_has_protected(hdr->frame_control) &&
  1374. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1375. skb->len >= hlen + 4) {
  1376. keyix = skb->data[hlen + 3] >> 6;
  1377. if (test_bit(keyix, sc->keymap))
  1378. return RX_FLAG_DECRYPTED;
  1379. }
  1380. return 0;
  1381. }
  1382. static void
  1383. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1384. struct ieee80211_rx_status *rxs)
  1385. {
  1386. u64 tsf, bc_tstamp;
  1387. u32 hw_tu;
  1388. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1389. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1390. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1391. memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
  1392. /*
  1393. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1394. * have updated the local TSF. We have to work around various
  1395. * hardware bugs, though...
  1396. */
  1397. tsf = ath5k_hw_get_tsf64(sc->ah);
  1398. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1399. hw_tu = TSF_TO_TU(tsf);
  1400. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1401. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1402. (unsigned long long)bc_tstamp,
  1403. (unsigned long long)rxs->mactime,
  1404. (unsigned long long)(rxs->mactime - bc_tstamp),
  1405. (unsigned long long)tsf);
  1406. /*
  1407. * Sometimes the HW will give us a wrong tstamp in the rx
  1408. * status, causing the timestamp extension to go wrong.
  1409. * (This seems to happen especially with beacon frames bigger
  1410. * than 78 byte (incl. FCS))
  1411. * But we know that the receive timestamp must be later than the
  1412. * timestamp of the beacon since HW must have synced to that.
  1413. *
  1414. * NOTE: here we assume mactime to be after the frame was
  1415. * received, not like mac80211 which defines it at the start.
  1416. */
  1417. if (bc_tstamp > rxs->mactime) {
  1418. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1419. "fixing mactime from %llx to %llx\n",
  1420. (unsigned long long)rxs->mactime,
  1421. (unsigned long long)tsf);
  1422. rxs->mactime = tsf;
  1423. }
  1424. /*
  1425. * Local TSF might have moved higher than our beacon timers,
  1426. * in that case we have to update them to continue sending
  1427. * beacons. This also takes care of synchronizing beacon sending
  1428. * times with other stations.
  1429. */
  1430. if (hw_tu >= sc->nexttbtt)
  1431. ath5k_beacon_update_timers(sc, bc_tstamp);
  1432. }
  1433. }
  1434. static void
  1435. ath5k_tasklet_rx(unsigned long data)
  1436. {
  1437. struct ieee80211_rx_status rxs = {};
  1438. struct ath5k_rx_status rs = {};
  1439. struct sk_buff *skb;
  1440. struct ath5k_softc *sc = (void *)data;
  1441. struct ath5k_buf *bf, *bf_last;
  1442. struct ath5k_desc *ds;
  1443. int ret;
  1444. int hdrlen;
  1445. int padsize;
  1446. spin_lock(&sc->rxbuflock);
  1447. if (list_empty(&sc->rxbuf)) {
  1448. ATH5K_WARN(sc, "empty rx buf pool\n");
  1449. goto unlock;
  1450. }
  1451. bf_last = list_entry(sc->rxbuf.prev, struct ath5k_buf, list);
  1452. do {
  1453. rxs.flag = 0;
  1454. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1455. BUG_ON(bf->skb == NULL);
  1456. skb = bf->skb;
  1457. ds = bf->desc;
  1458. /*
  1459. * last buffer must not be freed to ensure proper hardware
  1460. * function. When the hardware finishes also a packet next to
  1461. * it, we are sure, it doesn't use it anymore and we can go on.
  1462. */
  1463. if (bf_last == bf)
  1464. bf->flags |= 1;
  1465. if (bf->flags) {
  1466. struct ath5k_buf *bf_next = list_entry(bf->list.next,
  1467. struct ath5k_buf, list);
  1468. ret = sc->ah->ah_proc_rx_desc(sc->ah, bf_next->desc,
  1469. &rs);
  1470. if (ret)
  1471. break;
  1472. bf->flags &= ~1;
  1473. /* skip the overwritten one (even status is martian) */
  1474. goto next;
  1475. }
  1476. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1477. if (unlikely(ret == -EINPROGRESS))
  1478. break;
  1479. else if (unlikely(ret)) {
  1480. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1481. spin_unlock(&sc->rxbuflock);
  1482. return;
  1483. }
  1484. if (unlikely(rs.rs_more)) {
  1485. ATH5K_WARN(sc, "unsupported jumbo\n");
  1486. goto next;
  1487. }
  1488. if (unlikely(rs.rs_status)) {
  1489. if (rs.rs_status & AR5K_RXERR_PHY)
  1490. goto next;
  1491. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1492. /*
  1493. * Decrypt error. If the error occurred
  1494. * because there was no hardware key, then
  1495. * let the frame through so the upper layers
  1496. * can process it. This is necessary for 5210
  1497. * parts which have no way to setup a ``clear''
  1498. * key cache entry.
  1499. *
  1500. * XXX do key cache faulting
  1501. */
  1502. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1503. !(rs.rs_status & AR5K_RXERR_CRC))
  1504. goto accept;
  1505. }
  1506. if (rs.rs_status & AR5K_RXERR_MIC) {
  1507. rxs.flag |= RX_FLAG_MMIC_ERROR;
  1508. goto accept;
  1509. }
  1510. /* let crypto-error packets fall through in MNTR */
  1511. if ((rs.rs_status &
  1512. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1513. sc->opmode != NL80211_IFTYPE_MONITOR)
  1514. goto next;
  1515. }
  1516. accept:
  1517. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  1518. PCI_DMA_FROMDEVICE);
  1519. bf->skb = NULL;
  1520. skb_put(skb, rs.rs_datalen);
  1521. /* The MAC header is padded to have 32-bit boundary if the
  1522. * packet payload is non-zero. The general calculation for
  1523. * padsize would take into account odd header lengths:
  1524. * padsize = (4 - hdrlen % 4) % 4; However, since only
  1525. * even-length headers are used, padding can only be 0 or 2
  1526. * bytes and we can optimize this a bit. In addition, we must
  1527. * not try to remove padding from short control frames that do
  1528. * not have payload. */
  1529. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1530. padsize = ath5k_pad_size(hdrlen);
  1531. if (padsize) {
  1532. memmove(skb->data + padsize, skb->data, hdrlen);
  1533. skb_pull(skb, padsize);
  1534. }
  1535. /*
  1536. * always extend the mac timestamp, since this information is
  1537. * also needed for proper IBSS merging.
  1538. *
  1539. * XXX: it might be too late to do it here, since rs_tstamp is
  1540. * 15bit only. that means TSF extension has to be done within
  1541. * 32768usec (about 32ms). it might be necessary to move this to
  1542. * the interrupt handler, like it is done in madwifi.
  1543. *
  1544. * Unfortunately we don't know when the hardware takes the rx
  1545. * timestamp (beginning of phy frame, data frame, end of rx?).
  1546. * The only thing we know is that it is hardware specific...
  1547. * On AR5213 it seems the rx timestamp is at the end of the
  1548. * frame, but i'm not sure.
  1549. *
  1550. * NOTE: mac80211 defines mactime at the beginning of the first
  1551. * data symbol. Since we don't have any time references it's
  1552. * impossible to comply to that. This affects IBSS merge only
  1553. * right now, so it's not too bad...
  1554. */
  1555. rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1556. rxs.flag |= RX_FLAG_TSFT;
  1557. rxs.freq = sc->curchan->center_freq;
  1558. rxs.band = sc->curband->band;
  1559. rxs.noise = sc->ah->ah_noise_floor;
  1560. rxs.signal = rxs.noise + rs.rs_rssi;
  1561. /* An rssi of 35 indicates you should be able use
  1562. * 54 Mbps reliably. A more elaborate scheme can be used
  1563. * here but it requires a map of SNR/throughput for each
  1564. * possible mode used */
  1565. rxs.qual = rs.rs_rssi * 100 / 35;
  1566. /* rssi can be more than 35 though, anything above that
  1567. * should be considered at 100% */
  1568. if (rxs.qual > 100)
  1569. rxs.qual = 100;
  1570. rxs.antenna = rs.rs_antenna;
  1571. rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1572. rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1573. if (rxs.rate_idx >= 0 && rs.rs_rate ==
  1574. sc->curband->bitrates[rxs.rate_idx].hw_value_short)
  1575. rxs.flag |= RX_FLAG_SHORTPRE;
  1576. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1577. /* check beacons in IBSS mode */
  1578. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1579. ath5k_check_ibss_tsf(sc, skb, &rxs);
  1580. __ieee80211_rx(sc->hw, skb, &rxs);
  1581. next:
  1582. list_move_tail(&bf->list, &sc->rxbuf);
  1583. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1584. unlock:
  1585. spin_unlock(&sc->rxbuflock);
  1586. }
  1587. /*************\
  1588. * TX Handling *
  1589. \*************/
  1590. static void
  1591. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1592. {
  1593. struct ath5k_tx_status ts = {};
  1594. struct ath5k_buf *bf, *bf0;
  1595. struct ath5k_desc *ds;
  1596. struct sk_buff *skb;
  1597. struct ieee80211_tx_info *info;
  1598. int i, ret;
  1599. spin_lock(&txq->lock);
  1600. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1601. ds = bf->desc;
  1602. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1603. if (unlikely(ret == -EINPROGRESS))
  1604. break;
  1605. else if (unlikely(ret)) {
  1606. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1607. ret, txq->qnum);
  1608. break;
  1609. }
  1610. skb = bf->skb;
  1611. info = IEEE80211_SKB_CB(skb);
  1612. bf->skb = NULL;
  1613. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1614. PCI_DMA_TODEVICE);
  1615. ieee80211_tx_info_clear_status(info);
  1616. for (i = 0; i < 4; i++) {
  1617. struct ieee80211_tx_rate *r =
  1618. &info->status.rates[i];
  1619. if (ts.ts_rate[i]) {
  1620. r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
  1621. r->count = ts.ts_retry[i];
  1622. } else {
  1623. r->idx = -1;
  1624. r->count = 0;
  1625. }
  1626. }
  1627. /* count the successful attempt as well */
  1628. info->status.rates[ts.ts_final_idx].count++;
  1629. if (unlikely(ts.ts_status)) {
  1630. sc->ll_stats.dot11ACKFailureCount++;
  1631. if (ts.ts_status & AR5K_TXERR_FILT)
  1632. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1633. } else {
  1634. info->flags |= IEEE80211_TX_STAT_ACK;
  1635. info->status.ack_signal = ts.ts_rssi;
  1636. }
  1637. ieee80211_tx_status(sc->hw, skb);
  1638. sc->tx_stats[txq->qnum].count++;
  1639. spin_lock(&sc->txbuflock);
  1640. sc->tx_stats[txq->qnum].len--;
  1641. list_move_tail(&bf->list, &sc->txbuf);
  1642. sc->txbuf_len++;
  1643. spin_unlock(&sc->txbuflock);
  1644. }
  1645. if (likely(list_empty(&txq->q)))
  1646. txq->link = NULL;
  1647. spin_unlock(&txq->lock);
  1648. if (sc->txbuf_len > ATH_TXBUF / 5)
  1649. ieee80211_wake_queues(sc->hw);
  1650. }
  1651. static void
  1652. ath5k_tasklet_tx(unsigned long data)
  1653. {
  1654. struct ath5k_softc *sc = (void *)data;
  1655. ath5k_tx_processq(sc, sc->txq);
  1656. }
  1657. /*****************\
  1658. * Beacon handling *
  1659. \*****************/
  1660. /*
  1661. * Setup the beacon frame for transmit.
  1662. */
  1663. static int
  1664. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1665. {
  1666. struct sk_buff *skb = bf->skb;
  1667. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1668. struct ath5k_hw *ah = sc->ah;
  1669. struct ath5k_desc *ds;
  1670. int ret, antenna = 0;
  1671. u32 flags;
  1672. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1673. PCI_DMA_TODEVICE);
  1674. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1675. "skbaddr %llx\n", skb, skb->data, skb->len,
  1676. (unsigned long long)bf->skbaddr);
  1677. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1678. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1679. return -EIO;
  1680. }
  1681. ds = bf->desc;
  1682. flags = AR5K_TXDESC_NOACK;
  1683. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1684. ds->ds_link = bf->daddr; /* self-linked */
  1685. flags |= AR5K_TXDESC_VEOL;
  1686. /*
  1687. * Let hardware handle antenna switching if txantenna is not set
  1688. */
  1689. } else {
  1690. ds->ds_link = 0;
  1691. /*
  1692. * Switch antenna every 4 beacons if txantenna is not set
  1693. * XXX assumes two antennas
  1694. */
  1695. if (antenna == 0)
  1696. antenna = sc->bsent & 4 ? 2 : 1;
  1697. }
  1698. ds->ds_data = bf->skbaddr;
  1699. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1700. ieee80211_get_hdrlen_from_skb(skb),
  1701. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1702. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1703. 1, AR5K_TXKEYIX_INVALID,
  1704. antenna, flags, 0, 0);
  1705. if (ret)
  1706. goto err_unmap;
  1707. return 0;
  1708. err_unmap:
  1709. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1710. return ret;
  1711. }
  1712. /*
  1713. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1714. * frame contents are done as needed and the slot time is
  1715. * also adjusted based on current state.
  1716. *
  1717. * this is usually called from interrupt context (ath5k_intr())
  1718. * but also from ath5k_beacon_config() in IBSS mode which in turn
  1719. * can be called from a tasklet and user context
  1720. */
  1721. static void
  1722. ath5k_beacon_send(struct ath5k_softc *sc)
  1723. {
  1724. struct ath5k_buf *bf = sc->bbuf;
  1725. struct ath5k_hw *ah = sc->ah;
  1726. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1727. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1728. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1729. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1730. return;
  1731. }
  1732. /*
  1733. * Check if the previous beacon has gone out. If
  1734. * not don't don't try to post another, skip this
  1735. * period and wait for the next. Missed beacons
  1736. * indicate a problem and should not occur. If we
  1737. * miss too many consecutive beacons reset the device.
  1738. */
  1739. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1740. sc->bmisscount++;
  1741. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1742. "missed %u consecutive beacons\n", sc->bmisscount);
  1743. if (sc->bmisscount > 3) { /* NB: 3 is a guess */
  1744. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1745. "stuck beacon time (%u missed)\n",
  1746. sc->bmisscount);
  1747. tasklet_schedule(&sc->restq);
  1748. }
  1749. return;
  1750. }
  1751. if (unlikely(sc->bmisscount != 0)) {
  1752. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1753. "resume beacon xmit after %u misses\n",
  1754. sc->bmisscount);
  1755. sc->bmisscount = 0;
  1756. }
  1757. /*
  1758. * Stop any current dma and put the new frame on the queue.
  1759. * This should never fail since we check above that no frames
  1760. * are still pending on the queue.
  1761. */
  1762. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1763. ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
  1764. /* NB: hw still stops DMA, so proceed */
  1765. }
  1766. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1767. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1768. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1769. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1770. sc->bsent++;
  1771. }
  1772. /**
  1773. * ath5k_beacon_update_timers - update beacon timers
  1774. *
  1775. * @sc: struct ath5k_softc pointer we are operating on
  1776. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1777. * beacon timer update based on the current HW TSF.
  1778. *
  1779. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1780. * of a received beacon or the current local hardware TSF and write it to the
  1781. * beacon timer registers.
  1782. *
  1783. * This is called in a variety of situations, e.g. when a beacon is received,
  1784. * when a TSF update has been detected, but also when an new IBSS is created or
  1785. * when we otherwise know we have to update the timers, but we keep it in this
  1786. * function to have it all together in one place.
  1787. */
  1788. static void
  1789. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1790. {
  1791. struct ath5k_hw *ah = sc->ah;
  1792. u32 nexttbtt, intval, hw_tu, bc_tu;
  1793. u64 hw_tsf;
  1794. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1795. if (WARN_ON(!intval))
  1796. return;
  1797. /* beacon TSF converted to TU */
  1798. bc_tu = TSF_TO_TU(bc_tsf);
  1799. /* current TSF converted to TU */
  1800. hw_tsf = ath5k_hw_get_tsf64(ah);
  1801. hw_tu = TSF_TO_TU(hw_tsf);
  1802. #define FUDGE 3
  1803. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1804. if (bc_tsf == -1) {
  1805. /*
  1806. * no beacons received, called internally.
  1807. * just need to refresh timers based on HW TSF.
  1808. */
  1809. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1810. } else if (bc_tsf == 0) {
  1811. /*
  1812. * no beacon received, probably called by ath5k_reset_tsf().
  1813. * reset TSF to start with 0.
  1814. */
  1815. nexttbtt = intval;
  1816. intval |= AR5K_BEACON_RESET_TSF;
  1817. } else if (bc_tsf > hw_tsf) {
  1818. /*
  1819. * beacon received, SW merge happend but HW TSF not yet updated.
  1820. * not possible to reconfigure timers yet, but next time we
  1821. * receive a beacon with the same BSSID, the hardware will
  1822. * automatically update the TSF and then we need to reconfigure
  1823. * the timers.
  1824. */
  1825. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1826. "need to wait for HW TSF sync\n");
  1827. return;
  1828. } else {
  1829. /*
  1830. * most important case for beacon synchronization between STA.
  1831. *
  1832. * beacon received and HW TSF has been already updated by HW.
  1833. * update next TBTT based on the TSF of the beacon, but make
  1834. * sure it is ahead of our local TSF timer.
  1835. */
  1836. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1837. }
  1838. #undef FUDGE
  1839. sc->nexttbtt = nexttbtt;
  1840. intval |= AR5K_BEACON_ENA;
  1841. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1842. /*
  1843. * debugging output last in order to preserve the time critical aspect
  1844. * of this function
  1845. */
  1846. if (bc_tsf == -1)
  1847. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1848. "reconfigured timers based on HW TSF\n");
  1849. else if (bc_tsf == 0)
  1850. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1851. "reset HW TSF and timers\n");
  1852. else
  1853. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1854. "updated timers based on beacon TSF\n");
  1855. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1856. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1857. (unsigned long long) bc_tsf,
  1858. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1859. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1860. intval & AR5K_BEACON_PERIOD,
  1861. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1862. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1863. }
  1864. /**
  1865. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1866. *
  1867. * @sc: struct ath5k_softc pointer we are operating on
  1868. *
  1869. * When operating in station mode we want to receive a BMISS interrupt when we
  1870. * stop seeing beacons from the AP we've associated with so we can look for
  1871. * another AP to associate with.
  1872. *
  1873. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1874. * interrupts to detect TSF updates only.
  1875. */
  1876. static void
  1877. ath5k_beacon_config(struct ath5k_softc *sc)
  1878. {
  1879. struct ath5k_hw *ah = sc->ah;
  1880. ath5k_hw_set_imr(ah, 0);
  1881. sc->bmisscount = 0;
  1882. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1883. if (sc->opmode == NL80211_IFTYPE_STATION) {
  1884. sc->imask |= AR5K_INT_BMISS;
  1885. } else if (sc->opmode == NL80211_IFTYPE_ADHOC ||
  1886. sc->opmode == NL80211_IFTYPE_MESH_POINT ||
  1887. sc->opmode == NL80211_IFTYPE_AP) {
  1888. /*
  1889. * In IBSS mode we use a self-linked tx descriptor and let the
  1890. * hardware send the beacons automatically. We have to load it
  1891. * only once here.
  1892. * We use the SWBA interrupt only to keep track of the beacon
  1893. * timers in order to detect automatic TSF updates.
  1894. */
  1895. ath5k_beaconq_config(sc);
  1896. sc->imask |= AR5K_INT_SWBA;
  1897. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1898. if (ath5k_hw_hasveol(ah)) {
  1899. spin_lock(&sc->block);
  1900. ath5k_beacon_send(sc);
  1901. spin_unlock(&sc->block);
  1902. }
  1903. } else
  1904. ath5k_beacon_update_timers(sc, -1);
  1905. }
  1906. ath5k_hw_set_imr(ah, sc->imask);
  1907. }
  1908. /********************\
  1909. * Interrupt handling *
  1910. \********************/
  1911. static int
  1912. ath5k_init(struct ath5k_softc *sc, bool is_resume)
  1913. {
  1914. struct ath5k_hw *ah = sc->ah;
  1915. int ret, i;
  1916. mutex_lock(&sc->lock);
  1917. if (is_resume && !test_bit(ATH_STAT_STARTED, sc->status))
  1918. goto out_ok;
  1919. __clear_bit(ATH_STAT_STARTED, sc->status);
  1920. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  1921. /*
  1922. * Stop anything previously setup. This is safe
  1923. * no matter this is the first time through or not.
  1924. */
  1925. ath5k_stop_locked(sc);
  1926. /*
  1927. * The basic interface to setting the hardware in a good
  1928. * state is ``reset''. On return the hardware is known to
  1929. * be powered up and with interrupts disabled. This must
  1930. * be followed by initialization of the appropriate bits
  1931. * and then setup of the interrupt mask.
  1932. */
  1933. sc->curchan = sc->hw->conf.channel;
  1934. sc->curband = &sc->sbands[sc->curchan->band];
  1935. sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
  1936. AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
  1937. AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
  1938. ret = ath5k_reset(sc, false, false);
  1939. if (ret)
  1940. goto done;
  1941. /*
  1942. * Reset the key cache since some parts do not reset the
  1943. * contents on initial power up or resume from suspend.
  1944. */
  1945. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  1946. ath5k_hw_reset_key(ah, i);
  1947. __set_bit(ATH_STAT_STARTED, sc->status);
  1948. /* Set ack to be sent at low bit-rates */
  1949. ath5k_hw_set_ack_bitrate_high(ah, false);
  1950. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  1951. msecs_to_jiffies(ath5k_calinterval * 1000)));
  1952. out_ok:
  1953. ret = 0;
  1954. done:
  1955. mmiowb();
  1956. mutex_unlock(&sc->lock);
  1957. return ret;
  1958. }
  1959. static int
  1960. ath5k_stop_locked(struct ath5k_softc *sc)
  1961. {
  1962. struct ath5k_hw *ah = sc->ah;
  1963. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  1964. test_bit(ATH_STAT_INVALID, sc->status));
  1965. /*
  1966. * Shutdown the hardware and driver:
  1967. * stop output from above
  1968. * disable interrupts
  1969. * turn off timers
  1970. * turn off the radio
  1971. * clear transmit machinery
  1972. * clear receive machinery
  1973. * drain and release tx queues
  1974. * reclaim beacon resources
  1975. * power down hardware
  1976. *
  1977. * Note that some of this work is not possible if the
  1978. * hardware is gone (invalid).
  1979. */
  1980. ieee80211_stop_queues(sc->hw);
  1981. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1982. ath5k_led_off(sc);
  1983. ath5k_hw_set_imr(ah, 0);
  1984. synchronize_irq(sc->pdev->irq);
  1985. }
  1986. ath5k_txq_cleanup(sc);
  1987. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1988. ath5k_rx_stop(sc);
  1989. ath5k_hw_phy_disable(ah);
  1990. } else
  1991. sc->rxlink = NULL;
  1992. return 0;
  1993. }
  1994. /*
  1995. * Stop the device, grabbing the top-level lock to protect
  1996. * against concurrent entry through ath5k_init (which can happen
  1997. * if another thread does a system call and the thread doing the
  1998. * stop is preempted).
  1999. */
  2000. static int
  2001. ath5k_stop_hw(struct ath5k_softc *sc, bool is_suspend)
  2002. {
  2003. int ret;
  2004. mutex_lock(&sc->lock);
  2005. ret = ath5k_stop_locked(sc);
  2006. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  2007. /*
  2008. * Set the chip in full sleep mode. Note that we are
  2009. * careful to do this only when bringing the interface
  2010. * completely to a stop. When the chip is in this state
  2011. * it must be carefully woken up or references to
  2012. * registers in the PCI clock domain may freeze the bus
  2013. * (and system). This varies by chip and is mostly an
  2014. * issue with newer parts that go to sleep more quickly.
  2015. */
  2016. if (sc->ah->ah_mac_srev >= 0x78) {
  2017. /*
  2018. * XXX
  2019. * don't put newer MAC revisions > 7.8 to sleep because
  2020. * of the above mentioned problems
  2021. */
  2022. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
  2023. "not putting device to sleep\n");
  2024. } else {
  2025. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2026. "putting device to full sleep\n");
  2027. ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
  2028. }
  2029. }
  2030. ath5k_txbuf_free(sc, sc->bbuf);
  2031. if (!is_suspend)
  2032. __clear_bit(ATH_STAT_STARTED, sc->status);
  2033. mmiowb();
  2034. mutex_unlock(&sc->lock);
  2035. del_timer_sync(&sc->calib_tim);
  2036. tasklet_kill(&sc->rxtq);
  2037. tasklet_kill(&sc->txtq);
  2038. tasklet_kill(&sc->restq);
  2039. return ret;
  2040. }
  2041. static irqreturn_t
  2042. ath5k_intr(int irq, void *dev_id)
  2043. {
  2044. struct ath5k_softc *sc = dev_id;
  2045. struct ath5k_hw *ah = sc->ah;
  2046. enum ath5k_int status;
  2047. unsigned int counter = 1000;
  2048. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  2049. !ath5k_hw_is_intr_pending(ah)))
  2050. return IRQ_NONE;
  2051. do {
  2052. /*
  2053. * Figure out the reason(s) for the interrupt. Note
  2054. * that get_isr returns a pseudo-ISR that may include
  2055. * bits we haven't explicitly enabled so we mask the
  2056. * value to insure we only process bits we requested.
  2057. */
  2058. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2059. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2060. status, sc->imask);
  2061. status &= sc->imask; /* discard unasked for bits */
  2062. if (unlikely(status & AR5K_INT_FATAL)) {
  2063. /*
  2064. * Fatal errors are unrecoverable.
  2065. * Typically these are caused by DMA errors.
  2066. */
  2067. tasklet_schedule(&sc->restq);
  2068. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2069. tasklet_schedule(&sc->restq);
  2070. } else {
  2071. if (status & AR5K_INT_SWBA) {
  2072. /*
  2073. * Software beacon alert--time to send a beacon.
  2074. * Handle beacon transmission directly; deferring
  2075. * this is too slow to meet timing constraints
  2076. * under load.
  2077. *
  2078. * In IBSS mode we use this interrupt just to
  2079. * keep track of the next TBTT (target beacon
  2080. * transmission time) in order to detect wether
  2081. * automatic TSF updates happened.
  2082. */
  2083. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  2084. /* XXX: only if VEOL suppported */
  2085. u64 tsf = ath5k_hw_get_tsf64(ah);
  2086. sc->nexttbtt += sc->bintval;
  2087. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  2088. "SWBA nexttbtt: %x hw_tu: %x "
  2089. "TSF: %llx\n",
  2090. sc->nexttbtt,
  2091. TSF_TO_TU(tsf),
  2092. (unsigned long long) tsf);
  2093. } else {
  2094. spin_lock(&sc->block);
  2095. ath5k_beacon_send(sc);
  2096. spin_unlock(&sc->block);
  2097. }
  2098. }
  2099. if (status & AR5K_INT_RXEOL) {
  2100. /*
  2101. * NB: the hardware should re-read the link when
  2102. * RXE bit is written, but it doesn't work at
  2103. * least on older hardware revs.
  2104. */
  2105. sc->rxlink = NULL;
  2106. }
  2107. if (status & AR5K_INT_TXURN) {
  2108. /* bump tx trigger level */
  2109. ath5k_hw_update_tx_triglevel(ah, true);
  2110. }
  2111. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  2112. tasklet_schedule(&sc->rxtq);
  2113. if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
  2114. | AR5K_INT_TXERR | AR5K_INT_TXEOL))
  2115. tasklet_schedule(&sc->txtq);
  2116. if (status & AR5K_INT_BMISS) {
  2117. }
  2118. if (status & AR5K_INT_MIB) {
  2119. /*
  2120. * These stats are also used for ANI i think
  2121. * so how about updating them more often ?
  2122. */
  2123. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2124. }
  2125. }
  2126. } while (ath5k_hw_is_intr_pending(ah) && counter-- > 0);
  2127. if (unlikely(!counter))
  2128. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2129. return IRQ_HANDLED;
  2130. }
  2131. static void
  2132. ath5k_tasklet_reset(unsigned long data)
  2133. {
  2134. struct ath5k_softc *sc = (void *)data;
  2135. ath5k_reset_wake(sc);
  2136. }
  2137. /*
  2138. * Periodically recalibrate the PHY to account
  2139. * for temperature/environment changes.
  2140. */
  2141. static void
  2142. ath5k_calibrate(unsigned long data)
  2143. {
  2144. struct ath5k_softc *sc = (void *)data;
  2145. struct ath5k_hw *ah = sc->ah;
  2146. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2147. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2148. sc->curchan->hw_value);
  2149. if (ath5k_hw_get_rf_gain(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2150. /*
  2151. * Rfgain is out of bounds, reset the chip
  2152. * to load new gain values.
  2153. */
  2154. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2155. ath5k_reset_wake(sc);
  2156. }
  2157. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2158. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2159. ieee80211_frequency_to_channel(
  2160. sc->curchan->center_freq));
  2161. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2162. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2163. }
  2164. /***************\
  2165. * LED functions *
  2166. \***************/
  2167. static void
  2168. ath5k_led_enable(struct ath5k_softc *sc)
  2169. {
  2170. if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
  2171. ath5k_hw_set_gpio_output(sc->ah, sc->led_pin);
  2172. ath5k_led_off(sc);
  2173. }
  2174. }
  2175. static void
  2176. ath5k_led_on(struct ath5k_softc *sc)
  2177. {
  2178. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2179. return;
  2180. ath5k_hw_set_gpio(sc->ah, sc->led_pin, sc->led_on);
  2181. }
  2182. static void
  2183. ath5k_led_off(struct ath5k_softc *sc)
  2184. {
  2185. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2186. return;
  2187. ath5k_hw_set_gpio(sc->ah, sc->led_pin, !sc->led_on);
  2188. }
  2189. static void
  2190. ath5k_led_brightness_set(struct led_classdev *led_dev,
  2191. enum led_brightness brightness)
  2192. {
  2193. struct ath5k_led *led = container_of(led_dev, struct ath5k_led,
  2194. led_dev);
  2195. if (brightness == LED_OFF)
  2196. ath5k_led_off(led->sc);
  2197. else
  2198. ath5k_led_on(led->sc);
  2199. }
  2200. static int
  2201. ath5k_register_led(struct ath5k_softc *sc, struct ath5k_led *led,
  2202. const char *name, char *trigger)
  2203. {
  2204. int err;
  2205. led->sc = sc;
  2206. strncpy(led->name, name, sizeof(led->name));
  2207. led->led_dev.name = led->name;
  2208. led->led_dev.default_trigger = trigger;
  2209. led->led_dev.brightness_set = ath5k_led_brightness_set;
  2210. err = led_classdev_register(&sc->pdev->dev, &led->led_dev);
  2211. if (err) {
  2212. ATH5K_WARN(sc, "could not register LED %s\n", name);
  2213. led->sc = NULL;
  2214. }
  2215. return err;
  2216. }
  2217. static void
  2218. ath5k_unregister_led(struct ath5k_led *led)
  2219. {
  2220. if (!led->sc)
  2221. return;
  2222. led_classdev_unregister(&led->led_dev);
  2223. ath5k_led_off(led->sc);
  2224. led->sc = NULL;
  2225. }
  2226. static void
  2227. ath5k_unregister_leds(struct ath5k_softc *sc)
  2228. {
  2229. ath5k_unregister_led(&sc->rx_led);
  2230. ath5k_unregister_led(&sc->tx_led);
  2231. }
  2232. static int
  2233. ath5k_init_leds(struct ath5k_softc *sc)
  2234. {
  2235. int ret = 0;
  2236. struct ieee80211_hw *hw = sc->hw;
  2237. struct pci_dev *pdev = sc->pdev;
  2238. char name[ATH5K_LED_MAX_NAME_LEN + 1];
  2239. /*
  2240. * Auto-enable soft led processing for IBM cards and for
  2241. * 5211 minipci cards.
  2242. */
  2243. if (pdev->device == PCI_DEVICE_ID_ATHEROS_AR5212_IBM ||
  2244. pdev->device == PCI_DEVICE_ID_ATHEROS_AR5211) {
  2245. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2246. sc->led_pin = 0;
  2247. sc->led_on = 0; /* active low */
  2248. }
  2249. /* Enable softled on PIN1 on HP Compaq nc6xx, nc4000 & nx5000 laptops */
  2250. if (pdev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ) {
  2251. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2252. sc->led_pin = 1;
  2253. sc->led_on = 1; /* active high */
  2254. }
  2255. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2256. goto out;
  2257. ath5k_led_enable(sc);
  2258. snprintf(name, sizeof(name), "ath5k-%s::rx", wiphy_name(hw->wiphy));
  2259. ret = ath5k_register_led(sc, &sc->rx_led, name,
  2260. ieee80211_get_rx_led_name(hw));
  2261. if (ret)
  2262. goto out;
  2263. snprintf(name, sizeof(name), "ath5k-%s::tx", wiphy_name(hw->wiphy));
  2264. ret = ath5k_register_led(sc, &sc->tx_led, name,
  2265. ieee80211_get_tx_led_name(hw));
  2266. out:
  2267. return ret;
  2268. }
  2269. /********************\
  2270. * Mac80211 functions *
  2271. \********************/
  2272. static int
  2273. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2274. {
  2275. struct ath5k_softc *sc = hw->priv;
  2276. struct ath5k_buf *bf;
  2277. unsigned long flags;
  2278. int hdrlen;
  2279. int padsize;
  2280. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2281. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2282. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2283. /*
  2284. * the hardware expects the header padded to 4 byte boundaries
  2285. * if this is not the case we add the padding after the header
  2286. */
  2287. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  2288. padsize = ath5k_pad_size(hdrlen);
  2289. if (padsize) {
  2290. if (skb_headroom(skb) < padsize) {
  2291. ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
  2292. " headroom to pad %d\n", hdrlen, padsize);
  2293. return -1;
  2294. }
  2295. skb_push(skb, padsize);
  2296. memmove(skb->data, skb->data+padsize, hdrlen);
  2297. }
  2298. spin_lock_irqsave(&sc->txbuflock, flags);
  2299. if (list_empty(&sc->txbuf)) {
  2300. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2301. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2302. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  2303. return -1;
  2304. }
  2305. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2306. list_del(&bf->list);
  2307. sc->txbuf_len--;
  2308. if (list_empty(&sc->txbuf))
  2309. ieee80211_stop_queues(hw);
  2310. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2311. bf->skb = skb;
  2312. if (ath5k_txbuf_setup(sc, bf)) {
  2313. bf->skb = NULL;
  2314. spin_lock_irqsave(&sc->txbuflock, flags);
  2315. list_add_tail(&bf->list, &sc->txbuf);
  2316. sc->txbuf_len++;
  2317. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2318. dev_kfree_skb_any(skb);
  2319. return 0;
  2320. }
  2321. return 0;
  2322. }
  2323. static int
  2324. ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel)
  2325. {
  2326. struct ath5k_hw *ah = sc->ah;
  2327. int ret;
  2328. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2329. if (stop) {
  2330. ath5k_hw_set_imr(ah, 0);
  2331. ath5k_txq_cleanup(sc);
  2332. ath5k_rx_stop(sc);
  2333. }
  2334. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  2335. if (ret) {
  2336. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2337. goto err;
  2338. }
  2339. /*
  2340. * This is needed only to setup initial state
  2341. * but it's best done after a reset.
  2342. */
  2343. ath5k_hw_set_txpower_limit(sc->ah, 0);
  2344. ret = ath5k_rx_start(sc);
  2345. if (ret) {
  2346. ATH5K_ERR(sc, "can't start recv logic\n");
  2347. goto err;
  2348. }
  2349. /*
  2350. * Change channels and update the h/w rate map if we're switching;
  2351. * e.g. 11a to 11b/g.
  2352. *
  2353. * We may be doing a reset in response to an ioctl that changes the
  2354. * channel so update any state that might change as a result.
  2355. *
  2356. * XXX needed?
  2357. */
  2358. /* ath5k_chan_change(sc, c); */
  2359. ath5k_beacon_config(sc);
  2360. /* intrs are enabled by ath5k_beacon_config */
  2361. return 0;
  2362. err:
  2363. return ret;
  2364. }
  2365. static int
  2366. ath5k_reset_wake(struct ath5k_softc *sc)
  2367. {
  2368. int ret;
  2369. ret = ath5k_reset(sc, true, true);
  2370. if (!ret)
  2371. ieee80211_wake_queues(sc->hw);
  2372. return ret;
  2373. }
  2374. static int ath5k_start(struct ieee80211_hw *hw)
  2375. {
  2376. return ath5k_init(hw->priv, false);
  2377. }
  2378. static void ath5k_stop(struct ieee80211_hw *hw)
  2379. {
  2380. ath5k_stop_hw(hw->priv, false);
  2381. }
  2382. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2383. struct ieee80211_if_init_conf *conf)
  2384. {
  2385. struct ath5k_softc *sc = hw->priv;
  2386. int ret;
  2387. mutex_lock(&sc->lock);
  2388. if (sc->vif) {
  2389. ret = 0;
  2390. goto end;
  2391. }
  2392. sc->vif = conf->vif;
  2393. switch (conf->type) {
  2394. case NL80211_IFTYPE_AP:
  2395. case NL80211_IFTYPE_STATION:
  2396. case NL80211_IFTYPE_ADHOC:
  2397. case NL80211_IFTYPE_MESH_POINT:
  2398. case NL80211_IFTYPE_MONITOR:
  2399. sc->opmode = conf->type;
  2400. break;
  2401. default:
  2402. ret = -EOPNOTSUPP;
  2403. goto end;
  2404. }
  2405. /* Set to a reasonable value. Note that this will
  2406. * be set to mac80211's value at ath5k_config(). */
  2407. sc->bintval = 1000;
  2408. ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
  2409. ret = 0;
  2410. end:
  2411. mutex_unlock(&sc->lock);
  2412. return ret;
  2413. }
  2414. static void
  2415. ath5k_remove_interface(struct ieee80211_hw *hw,
  2416. struct ieee80211_if_init_conf *conf)
  2417. {
  2418. struct ath5k_softc *sc = hw->priv;
  2419. u8 mac[ETH_ALEN] = {};
  2420. mutex_lock(&sc->lock);
  2421. if (sc->vif != conf->vif)
  2422. goto end;
  2423. ath5k_hw_set_lladdr(sc->ah, mac);
  2424. sc->vif = NULL;
  2425. end:
  2426. mutex_unlock(&sc->lock);
  2427. }
  2428. /*
  2429. * TODO: Phy disable/diversity etc
  2430. */
  2431. static int
  2432. ath5k_config(struct ieee80211_hw *hw, u32 changed)
  2433. {
  2434. struct ath5k_softc *sc = hw->priv;
  2435. struct ieee80211_conf *conf = &hw->conf;
  2436. sc->bintval = conf->beacon_int;
  2437. sc->power_level = conf->power_level;
  2438. return ath5k_chan_set(sc, conf->channel);
  2439. }
  2440. static int
  2441. ath5k_config_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  2442. struct ieee80211_if_conf *conf)
  2443. {
  2444. struct ath5k_softc *sc = hw->priv;
  2445. struct ath5k_hw *ah = sc->ah;
  2446. int ret;
  2447. mutex_lock(&sc->lock);
  2448. if (sc->vif != vif) {
  2449. ret = -EIO;
  2450. goto unlock;
  2451. }
  2452. if (conf->changed & IEEE80211_IFCC_BSSID && conf->bssid) {
  2453. /* Cache for later use during resets */
  2454. memcpy(ah->ah_bssid, conf->bssid, ETH_ALEN);
  2455. /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
  2456. * a clean way of letting us retrieve this yet. */
  2457. ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
  2458. mmiowb();
  2459. }
  2460. if (conf->changed & IEEE80211_IFCC_BEACON &&
  2461. (vif->type == NL80211_IFTYPE_ADHOC ||
  2462. vif->type == NL80211_IFTYPE_MESH_POINT ||
  2463. vif->type == NL80211_IFTYPE_AP)) {
  2464. struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
  2465. if (!beacon) {
  2466. ret = -ENOMEM;
  2467. goto unlock;
  2468. }
  2469. ath5k_beacon_update(sc, beacon);
  2470. }
  2471. mutex_unlock(&sc->lock);
  2472. return ath5k_reset_wake(sc);
  2473. unlock:
  2474. mutex_unlock(&sc->lock);
  2475. return ret;
  2476. }
  2477. #define SUPPORTED_FIF_FLAGS \
  2478. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2479. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2480. FIF_BCN_PRBRESP_PROMISC
  2481. /*
  2482. * o always accept unicast, broadcast, and multicast traffic
  2483. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2484. * says it should be
  2485. * o maintain current state of phy ofdm or phy cck error reception.
  2486. * If the hardware detects any of these type of errors then
  2487. * ath5k_hw_get_rx_filter() will pass to us the respective
  2488. * hardware filters to be able to receive these type of frames.
  2489. * o probe request frames are accepted only when operating in
  2490. * hostap, adhoc, or monitor modes
  2491. * o enable promiscuous mode according to the interface state
  2492. * o accept beacons:
  2493. * - when operating in adhoc mode so the 802.11 layer creates
  2494. * node table entries for peers,
  2495. * - when operating in station mode for collecting rssi data when
  2496. * the station is otherwise quiet, or
  2497. * - when scanning
  2498. */
  2499. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2500. unsigned int changed_flags,
  2501. unsigned int *new_flags,
  2502. int mc_count, struct dev_mc_list *mclist)
  2503. {
  2504. struct ath5k_softc *sc = hw->priv;
  2505. struct ath5k_hw *ah = sc->ah;
  2506. u32 mfilt[2], val, rfilt;
  2507. u8 pos;
  2508. int i;
  2509. mfilt[0] = 0;
  2510. mfilt[1] = 0;
  2511. /* Only deal with supported flags */
  2512. changed_flags &= SUPPORTED_FIF_FLAGS;
  2513. *new_flags &= SUPPORTED_FIF_FLAGS;
  2514. /* If HW detects any phy or radar errors, leave those filters on.
  2515. * Also, always enable Unicast, Broadcasts and Multicast
  2516. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2517. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2518. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2519. AR5K_RX_FILTER_MCAST);
  2520. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2521. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2522. rfilt |= AR5K_RX_FILTER_PROM;
  2523. __set_bit(ATH_STAT_PROMISC, sc->status);
  2524. } else {
  2525. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2526. }
  2527. }
  2528. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2529. if (*new_flags & FIF_ALLMULTI) {
  2530. mfilt[0] = ~0;
  2531. mfilt[1] = ~0;
  2532. } else {
  2533. for (i = 0; i < mc_count; i++) {
  2534. if (!mclist)
  2535. break;
  2536. /* calculate XOR of eight 6-bit values */
  2537. val = get_unaligned_le32(mclist->dmi_addr + 0);
  2538. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2539. val = get_unaligned_le32(mclist->dmi_addr + 3);
  2540. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2541. pos &= 0x3f;
  2542. mfilt[pos / 32] |= (1 << (pos % 32));
  2543. /* XXX: we might be able to just do this instead,
  2544. * but not sure, needs testing, if we do use this we'd
  2545. * neet to inform below to not reset the mcast */
  2546. /* ath5k_hw_set_mcast_filterindex(ah,
  2547. * mclist->dmi_addr[5]); */
  2548. mclist = mclist->next;
  2549. }
  2550. }
  2551. /* This is the best we can do */
  2552. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2553. rfilt |= AR5K_RX_FILTER_PHYERR;
  2554. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2555. * and probes for any BSSID, this needs testing */
  2556. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2557. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2558. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2559. * set we should only pass on control frames for this
  2560. * station. This needs testing. I believe right now this
  2561. * enables *all* control frames, which is OK.. but
  2562. * but we should see if we can improve on granularity */
  2563. if (*new_flags & FIF_CONTROL)
  2564. rfilt |= AR5K_RX_FILTER_CONTROL;
  2565. /* Additional settings per mode -- this is per ath5k */
  2566. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2567. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2568. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2569. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2570. if (sc->opmode != NL80211_IFTYPE_STATION)
  2571. rfilt |= AR5K_RX_FILTER_PROBEREQ;
  2572. if (sc->opmode != NL80211_IFTYPE_AP &&
  2573. sc->opmode != NL80211_IFTYPE_MESH_POINT &&
  2574. test_bit(ATH_STAT_PROMISC, sc->status))
  2575. rfilt |= AR5K_RX_FILTER_PROM;
  2576. if ((sc->opmode == NL80211_IFTYPE_STATION && sc->assoc) ||
  2577. sc->opmode == NL80211_IFTYPE_ADHOC ||
  2578. sc->opmode == NL80211_IFTYPE_AP)
  2579. rfilt |= AR5K_RX_FILTER_BEACON;
  2580. if (sc->opmode == NL80211_IFTYPE_MESH_POINT)
  2581. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2582. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2583. /* Set filters */
  2584. ath5k_hw_set_rx_filter(ah, rfilt);
  2585. /* Set multicast bits */
  2586. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2587. /* Set the cached hw filter flags, this will alter actually
  2588. * be set in HW */
  2589. sc->filter_flags = rfilt;
  2590. }
  2591. static int
  2592. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2593. const u8 *local_addr, const u8 *addr,
  2594. struct ieee80211_key_conf *key)
  2595. {
  2596. struct ath5k_softc *sc = hw->priv;
  2597. int ret = 0;
  2598. if (modparam_nohwcrypt)
  2599. return -EOPNOTSUPP;
  2600. switch (key->alg) {
  2601. case ALG_WEP:
  2602. case ALG_TKIP:
  2603. break;
  2604. case ALG_CCMP:
  2605. return -EOPNOTSUPP;
  2606. default:
  2607. WARN_ON(1);
  2608. return -EINVAL;
  2609. }
  2610. mutex_lock(&sc->lock);
  2611. switch (cmd) {
  2612. case SET_KEY:
  2613. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key, addr);
  2614. if (ret) {
  2615. ATH5K_ERR(sc, "can't set the key\n");
  2616. goto unlock;
  2617. }
  2618. __set_bit(key->keyidx, sc->keymap);
  2619. key->hw_key_idx = key->keyidx;
  2620. key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
  2621. IEEE80211_KEY_FLAG_GENERATE_MMIC);
  2622. break;
  2623. case DISABLE_KEY:
  2624. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2625. __clear_bit(key->keyidx, sc->keymap);
  2626. break;
  2627. default:
  2628. ret = -EINVAL;
  2629. goto unlock;
  2630. }
  2631. unlock:
  2632. mmiowb();
  2633. mutex_unlock(&sc->lock);
  2634. return ret;
  2635. }
  2636. static int
  2637. ath5k_get_stats(struct ieee80211_hw *hw,
  2638. struct ieee80211_low_level_stats *stats)
  2639. {
  2640. struct ath5k_softc *sc = hw->priv;
  2641. struct ath5k_hw *ah = sc->ah;
  2642. /* Force update */
  2643. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2644. memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
  2645. return 0;
  2646. }
  2647. static int
  2648. ath5k_get_tx_stats(struct ieee80211_hw *hw,
  2649. struct ieee80211_tx_queue_stats *stats)
  2650. {
  2651. struct ath5k_softc *sc = hw->priv;
  2652. memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
  2653. return 0;
  2654. }
  2655. static u64
  2656. ath5k_get_tsf(struct ieee80211_hw *hw)
  2657. {
  2658. struct ath5k_softc *sc = hw->priv;
  2659. return ath5k_hw_get_tsf64(sc->ah);
  2660. }
  2661. static void
  2662. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2663. {
  2664. struct ath5k_softc *sc = hw->priv;
  2665. /*
  2666. * in IBSS mode we need to update the beacon timers too.
  2667. * this will also reset the TSF if we call it with 0
  2668. */
  2669. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2670. ath5k_beacon_update_timers(sc, 0);
  2671. else
  2672. ath5k_hw_reset_tsf(sc->ah);
  2673. }
  2674. static int
  2675. ath5k_beacon_update(struct ath5k_softc *sc, struct sk_buff *skb)
  2676. {
  2677. unsigned long flags;
  2678. int ret;
  2679. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2680. spin_lock_irqsave(&sc->block, flags);
  2681. ath5k_txbuf_free(sc, sc->bbuf);
  2682. sc->bbuf->skb = skb;
  2683. ret = ath5k_beacon_setup(sc, sc->bbuf);
  2684. if (ret)
  2685. sc->bbuf->skb = NULL;
  2686. spin_unlock_irqrestore(&sc->block, flags);
  2687. if (!ret) {
  2688. ath5k_beacon_config(sc);
  2689. mmiowb();
  2690. }
  2691. return ret;
  2692. }
  2693. static void
  2694. set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2695. {
  2696. struct ath5k_softc *sc = hw->priv;
  2697. struct ath5k_hw *ah = sc->ah;
  2698. u32 rfilt;
  2699. rfilt = ath5k_hw_get_rx_filter(ah);
  2700. if (enable)
  2701. rfilt |= AR5K_RX_FILTER_BEACON;
  2702. else
  2703. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2704. ath5k_hw_set_rx_filter(ah, rfilt);
  2705. sc->filter_flags = rfilt;
  2706. }
  2707. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  2708. struct ieee80211_vif *vif,
  2709. struct ieee80211_bss_conf *bss_conf,
  2710. u32 changes)
  2711. {
  2712. struct ath5k_softc *sc = hw->priv;
  2713. if (changes & BSS_CHANGED_ASSOC) {
  2714. mutex_lock(&sc->lock);
  2715. sc->assoc = bss_conf->assoc;
  2716. if (sc->opmode == NL80211_IFTYPE_STATION)
  2717. set_beacon_filter(hw, sc->assoc);
  2718. mutex_unlock(&sc->lock);
  2719. }
  2720. }