uli526x.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867
  1. /*
  2. This program is free software; you can redistribute it and/or
  3. modify it under the terms of the GNU General Public License
  4. as published by the Free Software Foundation; either version 2
  5. of the License, or (at your option) any later version.
  6. This program is distributed in the hope that it will be useful,
  7. but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. GNU General Public License for more details.
  10. */
  11. #define DRV_NAME "uli526x"
  12. #define DRV_VERSION "0.9.3"
  13. #define DRV_RELDATE "2005-7-29"
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/string.h>
  17. #include <linux/timer.h>
  18. #include <linux/errno.h>
  19. #include <linux/ioport.h>
  20. #include <linux/slab.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/pci.h>
  23. #include <linux/init.h>
  24. #include <linux/netdevice.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/skbuff.h>
  28. #include <linux/delay.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/bitops.h>
  32. #include <asm/processor.h>
  33. #include <asm/io.h>
  34. #include <asm/dma.h>
  35. #include <asm/uaccess.h>
  36. /* Board/System/Debug information/definition ---------------- */
  37. #define PCI_ULI5261_ID 0x526110B9 /* ULi M5261 ID*/
  38. #define PCI_ULI5263_ID 0x526310B9 /* ULi M5263 ID*/
  39. #define ULI526X_IO_SIZE 0x100
  40. #define TX_DESC_CNT 0x20 /* Allocated Tx descriptors */
  41. #define RX_DESC_CNT 0x30 /* Allocated Rx descriptors */
  42. #define TX_FREE_DESC_CNT (TX_DESC_CNT - 2) /* Max TX packet count */
  43. #define TX_WAKE_DESC_CNT (TX_DESC_CNT - 3) /* TX wakeup count */
  44. #define DESC_ALL_CNT (TX_DESC_CNT + RX_DESC_CNT)
  45. #define TX_BUF_ALLOC 0x600
  46. #define RX_ALLOC_SIZE 0x620
  47. #define ULI526X_RESET 1
  48. #define CR0_DEFAULT 0
  49. #define CR6_DEFAULT 0x22200000
  50. #define CR7_DEFAULT 0x180c1
  51. #define CR15_DEFAULT 0x06 /* TxJabber RxWatchdog */
  52. #define TDES0_ERR_MASK 0x4302 /* TXJT, LC, EC, FUE */
  53. #define MAX_PACKET_SIZE 1514
  54. #define ULI5261_MAX_MULTICAST 14
  55. #define RX_COPY_SIZE 100
  56. #define MAX_CHECK_PACKET 0x8000
  57. #define ULI526X_10MHF 0
  58. #define ULI526X_100MHF 1
  59. #define ULI526X_10MFD 4
  60. #define ULI526X_100MFD 5
  61. #define ULI526X_AUTO 8
  62. #define ULI526X_TXTH_72 0x400000 /* TX TH 72 byte */
  63. #define ULI526X_TXTH_96 0x404000 /* TX TH 96 byte */
  64. #define ULI526X_TXTH_128 0x0000 /* TX TH 128 byte */
  65. #define ULI526X_TXTH_256 0x4000 /* TX TH 256 byte */
  66. #define ULI526X_TXTH_512 0x8000 /* TX TH 512 byte */
  67. #define ULI526X_TXTH_1K 0xC000 /* TX TH 1K byte */
  68. #define ULI526X_TIMER_WUT (jiffies + HZ * 1)/* timer wakeup time : 1 second */
  69. #define ULI526X_TX_TIMEOUT ((16*HZ)/2) /* tx packet time-out time 8 s" */
  70. #define ULI526X_TX_KICK (4*HZ/2) /* tx packet Kick-out time 2 s" */
  71. #define ULI526X_DBUG(dbug_now, msg, value) if (uli526x_debug || (dbug_now)) printk(KERN_ERR DRV_NAME ": %s %lx\n", (msg), (long) (value))
  72. #define SHOW_MEDIA_TYPE(mode) printk(KERN_ERR DRV_NAME ": Change Speed to %sMhz %s duplex\n",mode & 1 ?"100":"10", mode & 4 ? "full":"half");
  73. /* CR9 definition: SROM/MII */
  74. #define CR9_SROM_READ 0x4800
  75. #define CR9_SRCS 0x1
  76. #define CR9_SRCLK 0x2
  77. #define CR9_CRDOUT 0x8
  78. #define SROM_DATA_0 0x0
  79. #define SROM_DATA_1 0x4
  80. #define PHY_DATA_1 0x20000
  81. #define PHY_DATA_0 0x00000
  82. #define MDCLKH 0x10000
  83. #define PHY_POWER_DOWN 0x800
  84. #define SROM_V41_CODE 0x14
  85. #define SROM_CLK_WRITE(data, ioaddr) \
  86. outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr); \
  87. udelay(5); \
  88. outl(data|CR9_SROM_READ|CR9_SRCS|CR9_SRCLK,ioaddr); \
  89. udelay(5); \
  90. outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr); \
  91. udelay(5);
  92. /* Structure/enum declaration ------------------------------- */
  93. struct tx_desc {
  94. __le32 tdes0, tdes1, tdes2, tdes3; /* Data for the card */
  95. char *tx_buf_ptr; /* Data for us */
  96. struct tx_desc *next_tx_desc;
  97. } __attribute__(( aligned(32) ));
  98. struct rx_desc {
  99. __le32 rdes0, rdes1, rdes2, rdes3; /* Data for the card */
  100. struct sk_buff *rx_skb_ptr; /* Data for us */
  101. struct rx_desc *next_rx_desc;
  102. } __attribute__(( aligned(32) ));
  103. struct uli526x_board_info {
  104. u32 chip_id; /* Chip vendor/Device ID */
  105. struct net_device *next_dev; /* next device */
  106. struct pci_dev *pdev; /* PCI device */
  107. spinlock_t lock;
  108. long ioaddr; /* I/O base address */
  109. u32 cr0_data;
  110. u32 cr5_data;
  111. u32 cr6_data;
  112. u32 cr7_data;
  113. u32 cr15_data;
  114. /* pointer for memory physical address */
  115. dma_addr_t buf_pool_dma_ptr; /* Tx buffer pool memory */
  116. dma_addr_t buf_pool_dma_start; /* Tx buffer pool align dword */
  117. dma_addr_t desc_pool_dma_ptr; /* descriptor pool memory */
  118. dma_addr_t first_tx_desc_dma;
  119. dma_addr_t first_rx_desc_dma;
  120. /* descriptor pointer */
  121. unsigned char *buf_pool_ptr; /* Tx buffer pool memory */
  122. unsigned char *buf_pool_start; /* Tx buffer pool align dword */
  123. unsigned char *desc_pool_ptr; /* descriptor pool memory */
  124. struct tx_desc *first_tx_desc;
  125. struct tx_desc *tx_insert_ptr;
  126. struct tx_desc *tx_remove_ptr;
  127. struct rx_desc *first_rx_desc;
  128. struct rx_desc *rx_insert_ptr;
  129. struct rx_desc *rx_ready_ptr; /* packet come pointer */
  130. unsigned long tx_packet_cnt; /* transmitted packet count */
  131. unsigned long rx_avail_cnt; /* available rx descriptor count */
  132. unsigned long interval_rx_cnt; /* rx packet count a callback time */
  133. u16 dbug_cnt;
  134. u16 NIC_capability; /* NIC media capability */
  135. u16 PHY_reg4; /* Saved Phyxcer register 4 value */
  136. u8 media_mode; /* user specify media mode */
  137. u8 op_mode; /* real work media mode */
  138. u8 phy_addr;
  139. u8 link_failed; /* Ever link failed */
  140. u8 wait_reset; /* Hardware failed, need to reset */
  141. struct timer_list timer;
  142. /* System defined statistic counter */
  143. struct net_device_stats stats;
  144. /* Driver defined statistic counter */
  145. unsigned long tx_fifo_underrun;
  146. unsigned long tx_loss_carrier;
  147. unsigned long tx_no_carrier;
  148. unsigned long tx_late_collision;
  149. unsigned long tx_excessive_collision;
  150. unsigned long tx_jabber_timeout;
  151. unsigned long reset_count;
  152. unsigned long reset_cr8;
  153. unsigned long reset_fatal;
  154. unsigned long reset_TXtimeout;
  155. /* NIC SROM data */
  156. unsigned char srom[128];
  157. u8 init;
  158. };
  159. enum uli526x_offsets {
  160. DCR0 = 0x00, DCR1 = 0x08, DCR2 = 0x10, DCR3 = 0x18, DCR4 = 0x20,
  161. DCR5 = 0x28, DCR6 = 0x30, DCR7 = 0x38, DCR8 = 0x40, DCR9 = 0x48,
  162. DCR10 = 0x50, DCR11 = 0x58, DCR12 = 0x60, DCR13 = 0x68, DCR14 = 0x70,
  163. DCR15 = 0x78
  164. };
  165. enum uli526x_CR6_bits {
  166. CR6_RXSC = 0x2, CR6_PBF = 0x8, CR6_PM = 0x40, CR6_PAM = 0x80,
  167. CR6_FDM = 0x200, CR6_TXSC = 0x2000, CR6_STI = 0x100000,
  168. CR6_SFT = 0x200000, CR6_RXA = 0x40000000, CR6_NO_PURGE = 0x20000000
  169. };
  170. /* Global variable declaration ----------------------------- */
  171. static int __devinitdata printed_version;
  172. static char version[] __devinitdata =
  173. KERN_INFO DRV_NAME ": ULi M5261/M5263 net driver, version "
  174. DRV_VERSION " (" DRV_RELDATE ")\n";
  175. static int uli526x_debug;
  176. static unsigned char uli526x_media_mode = ULI526X_AUTO;
  177. static u32 uli526x_cr6_user_set;
  178. /* For module input parameter */
  179. static int debug;
  180. static u32 cr6set;
  181. static int mode = 8;
  182. /* function declaration ------------------------------------- */
  183. static int uli526x_open(struct net_device *);
  184. static int uli526x_start_xmit(struct sk_buff *, struct net_device *);
  185. static int uli526x_stop(struct net_device *);
  186. static struct net_device_stats * uli526x_get_stats(struct net_device *);
  187. static void uli526x_set_filter_mode(struct net_device *);
  188. static const struct ethtool_ops netdev_ethtool_ops;
  189. static u16 read_srom_word(long, int);
  190. static irqreturn_t uli526x_interrupt(int, void *);
  191. #ifdef CONFIG_NET_POLL_CONTROLLER
  192. static void uli526x_poll(struct net_device *dev);
  193. #endif
  194. static void uli526x_descriptor_init(struct uli526x_board_info *, unsigned long);
  195. static void allocate_rx_buffer(struct uli526x_board_info *);
  196. static void update_cr6(u32, unsigned long);
  197. static void send_filter_frame(struct net_device *, int);
  198. static u16 phy_read(unsigned long, u8, u8, u32);
  199. static u16 phy_readby_cr10(unsigned long, u8, u8);
  200. static void phy_write(unsigned long, u8, u8, u16, u32);
  201. static void phy_writeby_cr10(unsigned long, u8, u8, u16);
  202. static void phy_write_1bit(unsigned long, u32, u32);
  203. static u16 phy_read_1bit(unsigned long, u32);
  204. static u8 uli526x_sense_speed(struct uli526x_board_info *);
  205. static void uli526x_process_mode(struct uli526x_board_info *);
  206. static void uli526x_timer(unsigned long);
  207. static void uli526x_rx_packet(struct net_device *, struct uli526x_board_info *);
  208. static void uli526x_free_tx_pkt(struct net_device *, struct uli526x_board_info *);
  209. static void uli526x_reuse_skb(struct uli526x_board_info *, struct sk_buff *);
  210. static void uli526x_dynamic_reset(struct net_device *);
  211. static void uli526x_free_rxbuffer(struct uli526x_board_info *);
  212. static void uli526x_init(struct net_device *);
  213. static void uli526x_set_phyxcer(struct uli526x_board_info *);
  214. /* ULI526X network board routine ---------------------------- */
  215. /*
  216. * Search ULI526X board, allocate space and register it
  217. */
  218. static int __devinit uli526x_init_one (struct pci_dev *pdev,
  219. const struct pci_device_id *ent)
  220. {
  221. struct uli526x_board_info *db; /* board information structure */
  222. struct net_device *dev;
  223. int i, err;
  224. ULI526X_DBUG(0, "uli526x_init_one()", 0);
  225. if (!printed_version++)
  226. printk(version);
  227. /* Init network device */
  228. dev = alloc_etherdev(sizeof(*db));
  229. if (dev == NULL)
  230. return -ENOMEM;
  231. SET_NETDEV_DEV(dev, &pdev->dev);
  232. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  233. printk(KERN_WARNING DRV_NAME ": 32-bit PCI DMA not available.\n");
  234. err = -ENODEV;
  235. goto err_out_free;
  236. }
  237. /* Enable Master/IO access, Disable memory access */
  238. err = pci_enable_device(pdev);
  239. if (err)
  240. goto err_out_free;
  241. if (!pci_resource_start(pdev, 0)) {
  242. printk(KERN_ERR DRV_NAME ": I/O base is zero\n");
  243. err = -ENODEV;
  244. goto err_out_disable;
  245. }
  246. if (pci_resource_len(pdev, 0) < (ULI526X_IO_SIZE) ) {
  247. printk(KERN_ERR DRV_NAME ": Allocated I/O size too small\n");
  248. err = -ENODEV;
  249. goto err_out_disable;
  250. }
  251. if (pci_request_regions(pdev, DRV_NAME)) {
  252. printk(KERN_ERR DRV_NAME ": Failed to request PCI regions\n");
  253. err = -ENODEV;
  254. goto err_out_disable;
  255. }
  256. /* Init system & device */
  257. db = netdev_priv(dev);
  258. /* Allocate Tx/Rx descriptor memory */
  259. db->desc_pool_ptr = pci_alloc_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20, &db->desc_pool_dma_ptr);
  260. if(db->desc_pool_ptr == NULL)
  261. {
  262. err = -ENOMEM;
  263. goto err_out_nomem;
  264. }
  265. db->buf_pool_ptr = pci_alloc_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4, &db->buf_pool_dma_ptr);
  266. if(db->buf_pool_ptr == NULL)
  267. {
  268. err = -ENOMEM;
  269. goto err_out_nomem;
  270. }
  271. db->first_tx_desc = (struct tx_desc *) db->desc_pool_ptr;
  272. db->first_tx_desc_dma = db->desc_pool_dma_ptr;
  273. db->buf_pool_start = db->buf_pool_ptr;
  274. db->buf_pool_dma_start = db->buf_pool_dma_ptr;
  275. db->chip_id = ent->driver_data;
  276. db->ioaddr = pci_resource_start(pdev, 0);
  277. db->pdev = pdev;
  278. db->init = 1;
  279. dev->base_addr = db->ioaddr;
  280. dev->irq = pdev->irq;
  281. pci_set_drvdata(pdev, dev);
  282. /* Register some necessary functions */
  283. dev->open = &uli526x_open;
  284. dev->hard_start_xmit = &uli526x_start_xmit;
  285. dev->stop = &uli526x_stop;
  286. dev->get_stats = &uli526x_get_stats;
  287. dev->set_multicast_list = &uli526x_set_filter_mode;
  288. dev->ethtool_ops = &netdev_ethtool_ops;
  289. #ifdef CONFIG_NET_POLL_CONTROLLER
  290. dev->poll_controller = &uli526x_poll;
  291. #endif
  292. spin_lock_init(&db->lock);
  293. /* read 64 word srom data */
  294. for (i = 0; i < 64; i++)
  295. ((__le16 *) db->srom)[i] = cpu_to_le16(read_srom_word(db->ioaddr, i));
  296. /* Set Node address */
  297. if(((u16 *) db->srom)[0] == 0xffff || ((u16 *) db->srom)[0] == 0) /* SROM absent, so read MAC address from ID Table */
  298. {
  299. outl(0x10000, db->ioaddr + DCR0); //Diagnosis mode
  300. outl(0x1c0, db->ioaddr + DCR13); //Reset dianostic pointer port
  301. outl(0, db->ioaddr + DCR14); //Clear reset port
  302. outl(0x10, db->ioaddr + DCR14); //Reset ID Table pointer
  303. outl(0, db->ioaddr + DCR14); //Clear reset port
  304. outl(0, db->ioaddr + DCR13); //Clear CR13
  305. outl(0x1b0, db->ioaddr + DCR13); //Select ID Table access port
  306. //Read MAC address from CR14
  307. for (i = 0; i < 6; i++)
  308. dev->dev_addr[i] = inl(db->ioaddr + DCR14);
  309. //Read end
  310. outl(0, db->ioaddr + DCR13); //Clear CR13
  311. outl(0, db->ioaddr + DCR0); //Clear CR0
  312. udelay(10);
  313. }
  314. else /*Exist SROM*/
  315. {
  316. for (i = 0; i < 6; i++)
  317. dev->dev_addr[i] = db->srom[20 + i];
  318. }
  319. err = register_netdev (dev);
  320. if (err)
  321. goto err_out_res;
  322. printk(KERN_INFO "%s: ULi M%04lx at pci%s, %pM, irq %d.\n",
  323. dev->name,ent->driver_data >> 16,pci_name(pdev),
  324. dev->dev_addr, dev->irq);
  325. pci_set_master(pdev);
  326. return 0;
  327. err_out_res:
  328. pci_release_regions(pdev);
  329. err_out_nomem:
  330. if(db->desc_pool_ptr)
  331. pci_free_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20,
  332. db->desc_pool_ptr, db->desc_pool_dma_ptr);
  333. if(db->buf_pool_ptr != NULL)
  334. pci_free_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  335. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  336. err_out_disable:
  337. pci_disable_device(pdev);
  338. err_out_free:
  339. pci_set_drvdata(pdev, NULL);
  340. free_netdev(dev);
  341. return err;
  342. }
  343. static void __devexit uli526x_remove_one (struct pci_dev *pdev)
  344. {
  345. struct net_device *dev = pci_get_drvdata(pdev);
  346. struct uli526x_board_info *db = netdev_priv(dev);
  347. ULI526X_DBUG(0, "uli526x_remove_one()", 0);
  348. pci_free_consistent(db->pdev, sizeof(struct tx_desc) *
  349. DESC_ALL_CNT + 0x20, db->desc_pool_ptr,
  350. db->desc_pool_dma_ptr);
  351. pci_free_consistent(db->pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  352. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  353. unregister_netdev(dev);
  354. pci_release_regions(pdev);
  355. free_netdev(dev); /* free board information */
  356. pci_set_drvdata(pdev, NULL);
  357. pci_disable_device(pdev);
  358. ULI526X_DBUG(0, "uli526x_remove_one() exit", 0);
  359. }
  360. /*
  361. * Open the interface.
  362. * The interface is opened whenever "ifconfig" activates it.
  363. */
  364. static int uli526x_open(struct net_device *dev)
  365. {
  366. int ret;
  367. struct uli526x_board_info *db = netdev_priv(dev);
  368. ULI526X_DBUG(0, "uli526x_open", 0);
  369. /* system variable init */
  370. db->cr6_data = CR6_DEFAULT | uli526x_cr6_user_set;
  371. db->tx_packet_cnt = 0;
  372. db->rx_avail_cnt = 0;
  373. db->link_failed = 1;
  374. netif_carrier_off(dev);
  375. db->wait_reset = 0;
  376. db->NIC_capability = 0xf; /* All capability*/
  377. db->PHY_reg4 = 0x1e0;
  378. /* CR6 operation mode decision */
  379. db->cr6_data |= ULI526X_TXTH_256;
  380. db->cr0_data = CR0_DEFAULT;
  381. /* Initialize ULI526X board */
  382. uli526x_init(dev);
  383. ret = request_irq(dev->irq, &uli526x_interrupt, IRQF_SHARED, dev->name, dev);
  384. if (ret)
  385. return ret;
  386. /* Active System Interface */
  387. netif_wake_queue(dev);
  388. /* set and active a timer process */
  389. init_timer(&db->timer);
  390. db->timer.expires = ULI526X_TIMER_WUT + HZ * 2;
  391. db->timer.data = (unsigned long)dev;
  392. db->timer.function = &uli526x_timer;
  393. add_timer(&db->timer);
  394. return 0;
  395. }
  396. /* Initialize ULI526X board
  397. * Reset ULI526X board
  398. * Initialize TX/Rx descriptor chain structure
  399. * Send the set-up frame
  400. * Enable Tx/Rx machine
  401. */
  402. static void uli526x_init(struct net_device *dev)
  403. {
  404. struct uli526x_board_info *db = netdev_priv(dev);
  405. unsigned long ioaddr = db->ioaddr;
  406. u8 phy_tmp;
  407. u8 timeout;
  408. u16 phy_value;
  409. u16 phy_reg_reset;
  410. ULI526X_DBUG(0, "uli526x_init()", 0);
  411. /* Reset M526x MAC controller */
  412. outl(ULI526X_RESET, ioaddr + DCR0); /* RESET MAC */
  413. udelay(100);
  414. outl(db->cr0_data, ioaddr + DCR0);
  415. udelay(5);
  416. /* Phy addr : In some boards,M5261/M5263 phy address != 1 */
  417. db->phy_addr = 1;
  418. for(phy_tmp=0;phy_tmp<32;phy_tmp++)
  419. {
  420. phy_value=phy_read(db->ioaddr,phy_tmp,3,db->chip_id);//peer add
  421. if(phy_value != 0xffff&&phy_value!=0)
  422. {
  423. db->phy_addr = phy_tmp;
  424. break;
  425. }
  426. }
  427. if(phy_tmp == 32)
  428. printk(KERN_WARNING "Can not find the phy address!!!");
  429. /* Parser SROM and media mode */
  430. db->media_mode = uli526x_media_mode;
  431. /* phyxcer capability setting */
  432. phy_reg_reset = phy_read(db->ioaddr, db->phy_addr, 0, db->chip_id);
  433. phy_reg_reset = (phy_reg_reset | 0x8000);
  434. phy_write(db->ioaddr, db->phy_addr, 0, phy_reg_reset, db->chip_id);
  435. /* See IEEE 802.3-2002.pdf (Section 2, Chapter "22.2.4 Management
  436. * functions") or phy data sheet for details on phy reset
  437. */
  438. udelay(500);
  439. timeout = 10;
  440. while (timeout-- &&
  441. phy_read(db->ioaddr, db->phy_addr, 0, db->chip_id) & 0x8000)
  442. udelay(100);
  443. /* Process Phyxcer Media Mode */
  444. uli526x_set_phyxcer(db);
  445. /* Media Mode Process */
  446. if ( !(db->media_mode & ULI526X_AUTO) )
  447. db->op_mode = db->media_mode; /* Force Mode */
  448. /* Initialize Transmit/Receive decriptor and CR3/4 */
  449. uli526x_descriptor_init(db, ioaddr);
  450. /* Init CR6 to program M526X operation */
  451. update_cr6(db->cr6_data, ioaddr);
  452. /* Send setup frame */
  453. send_filter_frame(dev, dev->mc_count); /* M5261/M5263 */
  454. /* Init CR7, interrupt active bit */
  455. db->cr7_data = CR7_DEFAULT;
  456. outl(db->cr7_data, ioaddr + DCR7);
  457. /* Init CR15, Tx jabber and Rx watchdog timer */
  458. outl(db->cr15_data, ioaddr + DCR15);
  459. /* Enable ULI526X Tx/Rx function */
  460. db->cr6_data |= CR6_RXSC | CR6_TXSC;
  461. update_cr6(db->cr6_data, ioaddr);
  462. }
  463. /*
  464. * Hardware start transmission.
  465. * Send a packet to media from the upper layer.
  466. */
  467. static int uli526x_start_xmit(struct sk_buff *skb, struct net_device *dev)
  468. {
  469. struct uli526x_board_info *db = netdev_priv(dev);
  470. struct tx_desc *txptr;
  471. unsigned long flags;
  472. ULI526X_DBUG(0, "uli526x_start_xmit", 0);
  473. /* Resource flag check */
  474. netif_stop_queue(dev);
  475. /* Too large packet check */
  476. if (skb->len > MAX_PACKET_SIZE) {
  477. printk(KERN_ERR DRV_NAME ": big packet = %d\n", (u16)skb->len);
  478. dev_kfree_skb(skb);
  479. return 0;
  480. }
  481. spin_lock_irqsave(&db->lock, flags);
  482. /* No Tx resource check, it never happen nromally */
  483. if (db->tx_packet_cnt >= TX_FREE_DESC_CNT) {
  484. spin_unlock_irqrestore(&db->lock, flags);
  485. printk(KERN_ERR DRV_NAME ": No Tx resource %ld\n", db->tx_packet_cnt);
  486. return 1;
  487. }
  488. /* Disable NIC interrupt */
  489. outl(0, dev->base_addr + DCR7);
  490. /* transmit this packet */
  491. txptr = db->tx_insert_ptr;
  492. skb_copy_from_linear_data(skb, txptr->tx_buf_ptr, skb->len);
  493. txptr->tdes1 = cpu_to_le32(0xe1000000 | skb->len);
  494. /* Point to next transmit free descriptor */
  495. db->tx_insert_ptr = txptr->next_tx_desc;
  496. /* Transmit Packet Process */
  497. if ( (db->tx_packet_cnt < TX_DESC_CNT) ) {
  498. txptr->tdes0 = cpu_to_le32(0x80000000); /* Set owner bit */
  499. db->tx_packet_cnt++; /* Ready to send */
  500. outl(0x1, dev->base_addr + DCR1); /* Issue Tx polling */
  501. dev->trans_start = jiffies; /* saved time stamp */
  502. }
  503. /* Tx resource check */
  504. if ( db->tx_packet_cnt < TX_FREE_DESC_CNT )
  505. netif_wake_queue(dev);
  506. /* Restore CR7 to enable interrupt */
  507. spin_unlock_irqrestore(&db->lock, flags);
  508. outl(db->cr7_data, dev->base_addr + DCR7);
  509. /* free this SKB */
  510. dev_kfree_skb(skb);
  511. return 0;
  512. }
  513. /*
  514. * Stop the interface.
  515. * The interface is stopped when it is brought.
  516. */
  517. static int uli526x_stop(struct net_device *dev)
  518. {
  519. struct uli526x_board_info *db = netdev_priv(dev);
  520. unsigned long ioaddr = dev->base_addr;
  521. ULI526X_DBUG(0, "uli526x_stop", 0);
  522. /* disable system */
  523. netif_stop_queue(dev);
  524. /* deleted timer */
  525. del_timer_sync(&db->timer);
  526. /* Reset & stop ULI526X board */
  527. outl(ULI526X_RESET, ioaddr + DCR0);
  528. udelay(5);
  529. phy_write(db->ioaddr, db->phy_addr, 0, 0x8000, db->chip_id);
  530. /* free interrupt */
  531. free_irq(dev->irq, dev);
  532. /* free allocated rx buffer */
  533. uli526x_free_rxbuffer(db);
  534. #if 0
  535. /* show statistic counter */
  536. printk(DRV_NAME ": FU:%lx EC:%lx LC:%lx NC:%lx LOC:%lx TXJT:%lx RESET:%lx RCR8:%lx FAL:%lx TT:%lx\n",
  537. db->tx_fifo_underrun, db->tx_excessive_collision,
  538. db->tx_late_collision, db->tx_no_carrier, db->tx_loss_carrier,
  539. db->tx_jabber_timeout, db->reset_count, db->reset_cr8,
  540. db->reset_fatal, db->reset_TXtimeout);
  541. #endif
  542. return 0;
  543. }
  544. /*
  545. * M5261/M5263 insterrupt handler
  546. * receive the packet to upper layer, free the transmitted packet
  547. */
  548. static irqreturn_t uli526x_interrupt(int irq, void *dev_id)
  549. {
  550. struct net_device *dev = dev_id;
  551. struct uli526x_board_info *db = netdev_priv(dev);
  552. unsigned long ioaddr = dev->base_addr;
  553. unsigned long flags;
  554. spin_lock_irqsave(&db->lock, flags);
  555. outl(0, ioaddr + DCR7);
  556. /* Got ULI526X status */
  557. db->cr5_data = inl(ioaddr + DCR5);
  558. outl(db->cr5_data, ioaddr + DCR5);
  559. if ( !(db->cr5_data & 0x180c1) ) {
  560. /* Restore CR7 to enable interrupt mask */
  561. outl(db->cr7_data, ioaddr + DCR7);
  562. spin_unlock_irqrestore(&db->lock, flags);
  563. return IRQ_HANDLED;
  564. }
  565. /* Check system status */
  566. if (db->cr5_data & 0x2000) {
  567. /* system bus error happen */
  568. ULI526X_DBUG(1, "System bus error happen. CR5=", db->cr5_data);
  569. db->reset_fatal++;
  570. db->wait_reset = 1; /* Need to RESET */
  571. spin_unlock_irqrestore(&db->lock, flags);
  572. return IRQ_HANDLED;
  573. }
  574. /* Received the coming packet */
  575. if ( (db->cr5_data & 0x40) && db->rx_avail_cnt )
  576. uli526x_rx_packet(dev, db);
  577. /* reallocate rx descriptor buffer */
  578. if (db->rx_avail_cnt<RX_DESC_CNT)
  579. allocate_rx_buffer(db);
  580. /* Free the transmitted descriptor */
  581. if ( db->cr5_data & 0x01)
  582. uli526x_free_tx_pkt(dev, db);
  583. /* Restore CR7 to enable interrupt mask */
  584. outl(db->cr7_data, ioaddr + DCR7);
  585. spin_unlock_irqrestore(&db->lock, flags);
  586. return IRQ_HANDLED;
  587. }
  588. #ifdef CONFIG_NET_POLL_CONTROLLER
  589. static void uli526x_poll(struct net_device *dev)
  590. {
  591. /* ISR grabs the irqsave lock, so this should be safe */
  592. uli526x_interrupt(dev->irq, dev);
  593. }
  594. #endif
  595. /*
  596. * Free TX resource after TX complete
  597. */
  598. static void uli526x_free_tx_pkt(struct net_device *dev, struct uli526x_board_info * db)
  599. {
  600. struct tx_desc *txptr;
  601. u32 tdes0;
  602. txptr = db->tx_remove_ptr;
  603. while(db->tx_packet_cnt) {
  604. tdes0 = le32_to_cpu(txptr->tdes0);
  605. /* printk(DRV_NAME ": tdes0=%x\n", tdes0); */
  606. if (tdes0 & 0x80000000)
  607. break;
  608. /* A packet sent completed */
  609. db->tx_packet_cnt--;
  610. db->stats.tx_packets++;
  611. /* Transmit statistic counter */
  612. if ( tdes0 != 0x7fffffff ) {
  613. /* printk(DRV_NAME ": tdes0=%x\n", tdes0); */
  614. db->stats.collisions += (tdes0 >> 3) & 0xf;
  615. db->stats.tx_bytes += le32_to_cpu(txptr->tdes1) & 0x7ff;
  616. if (tdes0 & TDES0_ERR_MASK) {
  617. db->stats.tx_errors++;
  618. if (tdes0 & 0x0002) { /* UnderRun */
  619. db->tx_fifo_underrun++;
  620. if ( !(db->cr6_data & CR6_SFT) ) {
  621. db->cr6_data = db->cr6_data | CR6_SFT;
  622. update_cr6(db->cr6_data, db->ioaddr);
  623. }
  624. }
  625. if (tdes0 & 0x0100)
  626. db->tx_excessive_collision++;
  627. if (tdes0 & 0x0200)
  628. db->tx_late_collision++;
  629. if (tdes0 & 0x0400)
  630. db->tx_no_carrier++;
  631. if (tdes0 & 0x0800)
  632. db->tx_loss_carrier++;
  633. if (tdes0 & 0x4000)
  634. db->tx_jabber_timeout++;
  635. }
  636. }
  637. txptr = txptr->next_tx_desc;
  638. }/* End of while */
  639. /* Update TX remove pointer to next */
  640. db->tx_remove_ptr = txptr;
  641. /* Resource available check */
  642. if ( db->tx_packet_cnt < TX_WAKE_DESC_CNT )
  643. netif_wake_queue(dev); /* Active upper layer, send again */
  644. }
  645. /*
  646. * Receive the come packet and pass to upper layer
  647. */
  648. static void uli526x_rx_packet(struct net_device *dev, struct uli526x_board_info * db)
  649. {
  650. struct rx_desc *rxptr;
  651. struct sk_buff *skb;
  652. int rxlen;
  653. u32 rdes0;
  654. rxptr = db->rx_ready_ptr;
  655. while(db->rx_avail_cnt) {
  656. rdes0 = le32_to_cpu(rxptr->rdes0);
  657. if (rdes0 & 0x80000000) /* packet owner check */
  658. {
  659. break;
  660. }
  661. db->rx_avail_cnt--;
  662. db->interval_rx_cnt++;
  663. pci_unmap_single(db->pdev, le32_to_cpu(rxptr->rdes2), RX_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  664. if ( (rdes0 & 0x300) != 0x300) {
  665. /* A packet without First/Last flag */
  666. /* reuse this SKB */
  667. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  668. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  669. } else {
  670. /* A packet with First/Last flag */
  671. rxlen = ( (rdes0 >> 16) & 0x3fff) - 4;
  672. /* error summary bit check */
  673. if (rdes0 & 0x8000) {
  674. /* This is a error packet */
  675. //printk(DRV_NAME ": rdes0: %lx\n", rdes0);
  676. db->stats.rx_errors++;
  677. if (rdes0 & 1)
  678. db->stats.rx_fifo_errors++;
  679. if (rdes0 & 2)
  680. db->stats.rx_crc_errors++;
  681. if (rdes0 & 0x80)
  682. db->stats.rx_length_errors++;
  683. }
  684. if ( !(rdes0 & 0x8000) ||
  685. ((db->cr6_data & CR6_PM) && (rxlen>6)) ) {
  686. skb = rxptr->rx_skb_ptr;
  687. /* Good packet, send to upper layer */
  688. /* Shorst packet used new SKB */
  689. if ( (rxlen < RX_COPY_SIZE) &&
  690. ( (skb = dev_alloc_skb(rxlen + 2) )
  691. != NULL) ) {
  692. /* size less than COPY_SIZE, allocate a rxlen SKB */
  693. skb_reserve(skb, 2); /* 16byte align */
  694. memcpy(skb_put(skb, rxlen),
  695. skb_tail_pointer(rxptr->rx_skb_ptr),
  696. rxlen);
  697. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  698. } else
  699. skb_put(skb, rxlen);
  700. skb->protocol = eth_type_trans(skb, dev);
  701. netif_rx(skb);
  702. db->stats.rx_packets++;
  703. db->stats.rx_bytes += rxlen;
  704. } else {
  705. /* Reuse SKB buffer when the packet is error */
  706. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  707. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  708. }
  709. }
  710. rxptr = rxptr->next_rx_desc;
  711. }
  712. db->rx_ready_ptr = rxptr;
  713. }
  714. /*
  715. * Get statistics from driver.
  716. */
  717. static struct net_device_stats * uli526x_get_stats(struct net_device *dev)
  718. {
  719. struct uli526x_board_info *db = netdev_priv(dev);
  720. ULI526X_DBUG(0, "uli526x_get_stats", 0);
  721. return &db->stats;
  722. }
  723. /*
  724. * Set ULI526X multicast address
  725. */
  726. static void uli526x_set_filter_mode(struct net_device * dev)
  727. {
  728. struct uli526x_board_info *db = netdev_priv(dev);
  729. unsigned long flags;
  730. ULI526X_DBUG(0, "uli526x_set_filter_mode()", 0);
  731. spin_lock_irqsave(&db->lock, flags);
  732. if (dev->flags & IFF_PROMISC) {
  733. ULI526X_DBUG(0, "Enable PROM Mode", 0);
  734. db->cr6_data |= CR6_PM | CR6_PBF;
  735. update_cr6(db->cr6_data, db->ioaddr);
  736. spin_unlock_irqrestore(&db->lock, flags);
  737. return;
  738. }
  739. if (dev->flags & IFF_ALLMULTI || dev->mc_count > ULI5261_MAX_MULTICAST) {
  740. ULI526X_DBUG(0, "Pass all multicast address", dev->mc_count);
  741. db->cr6_data &= ~(CR6_PM | CR6_PBF);
  742. db->cr6_data |= CR6_PAM;
  743. spin_unlock_irqrestore(&db->lock, flags);
  744. return;
  745. }
  746. ULI526X_DBUG(0, "Set multicast address", dev->mc_count);
  747. send_filter_frame(dev, dev->mc_count); /* M5261/M5263 */
  748. spin_unlock_irqrestore(&db->lock, flags);
  749. }
  750. static void
  751. ULi_ethtool_gset(struct uli526x_board_info *db, struct ethtool_cmd *ecmd)
  752. {
  753. ecmd->supported = (SUPPORTED_10baseT_Half |
  754. SUPPORTED_10baseT_Full |
  755. SUPPORTED_100baseT_Half |
  756. SUPPORTED_100baseT_Full |
  757. SUPPORTED_Autoneg |
  758. SUPPORTED_MII);
  759. ecmd->advertising = (ADVERTISED_10baseT_Half |
  760. ADVERTISED_10baseT_Full |
  761. ADVERTISED_100baseT_Half |
  762. ADVERTISED_100baseT_Full |
  763. ADVERTISED_Autoneg |
  764. ADVERTISED_MII);
  765. ecmd->port = PORT_MII;
  766. ecmd->phy_address = db->phy_addr;
  767. ecmd->transceiver = XCVR_EXTERNAL;
  768. ecmd->speed = 10;
  769. ecmd->duplex = DUPLEX_HALF;
  770. if(db->op_mode==ULI526X_100MHF || db->op_mode==ULI526X_100MFD)
  771. {
  772. ecmd->speed = 100;
  773. }
  774. if(db->op_mode==ULI526X_10MFD || db->op_mode==ULI526X_100MFD)
  775. {
  776. ecmd->duplex = DUPLEX_FULL;
  777. }
  778. if(db->link_failed)
  779. {
  780. ecmd->speed = -1;
  781. ecmd->duplex = -1;
  782. }
  783. if (db->media_mode & ULI526X_AUTO)
  784. {
  785. ecmd->autoneg = AUTONEG_ENABLE;
  786. }
  787. }
  788. static void netdev_get_drvinfo(struct net_device *dev,
  789. struct ethtool_drvinfo *info)
  790. {
  791. struct uli526x_board_info *np = netdev_priv(dev);
  792. strcpy(info->driver, DRV_NAME);
  793. strcpy(info->version, DRV_VERSION);
  794. if (np->pdev)
  795. strcpy(info->bus_info, pci_name(np->pdev));
  796. else
  797. sprintf(info->bus_info, "EISA 0x%lx %d",
  798. dev->base_addr, dev->irq);
  799. }
  800. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd) {
  801. struct uli526x_board_info *np = netdev_priv(dev);
  802. ULi_ethtool_gset(np, cmd);
  803. return 0;
  804. }
  805. static u32 netdev_get_link(struct net_device *dev) {
  806. struct uli526x_board_info *np = netdev_priv(dev);
  807. if(np->link_failed)
  808. return 0;
  809. else
  810. return 1;
  811. }
  812. static void uli526x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  813. {
  814. wol->supported = WAKE_PHY | WAKE_MAGIC;
  815. wol->wolopts = 0;
  816. }
  817. static const struct ethtool_ops netdev_ethtool_ops = {
  818. .get_drvinfo = netdev_get_drvinfo,
  819. .get_settings = netdev_get_settings,
  820. .get_link = netdev_get_link,
  821. .get_wol = uli526x_get_wol,
  822. };
  823. /*
  824. * A periodic timer routine
  825. * Dynamic media sense, allocate Rx buffer...
  826. */
  827. static void uli526x_timer(unsigned long data)
  828. {
  829. u32 tmp_cr8;
  830. unsigned char tmp_cr12=0;
  831. struct net_device *dev = (struct net_device *) data;
  832. struct uli526x_board_info *db = netdev_priv(dev);
  833. unsigned long flags;
  834. u8 TmpSpeed=10;
  835. //ULI526X_DBUG(0, "uli526x_timer()", 0);
  836. spin_lock_irqsave(&db->lock, flags);
  837. /* Dynamic reset ULI526X : system error or transmit time-out */
  838. tmp_cr8 = inl(db->ioaddr + DCR8);
  839. if ( (db->interval_rx_cnt==0) && (tmp_cr8) ) {
  840. db->reset_cr8++;
  841. db->wait_reset = 1;
  842. }
  843. db->interval_rx_cnt = 0;
  844. /* TX polling kick monitor */
  845. if ( db->tx_packet_cnt &&
  846. time_after(jiffies, dev->trans_start + ULI526X_TX_KICK) ) {
  847. outl(0x1, dev->base_addr + DCR1); // Tx polling again
  848. // TX Timeout
  849. if ( time_after(jiffies, dev->trans_start + ULI526X_TX_TIMEOUT) ) {
  850. db->reset_TXtimeout++;
  851. db->wait_reset = 1;
  852. printk( "%s: Tx timeout - resetting\n",
  853. dev->name);
  854. }
  855. }
  856. if (db->wait_reset) {
  857. ULI526X_DBUG(0, "Dynamic Reset device", db->tx_packet_cnt);
  858. db->reset_count++;
  859. uli526x_dynamic_reset(dev);
  860. db->timer.expires = ULI526X_TIMER_WUT;
  861. add_timer(&db->timer);
  862. spin_unlock_irqrestore(&db->lock, flags);
  863. return;
  864. }
  865. /* Link status check, Dynamic media type change */
  866. if((phy_read(db->ioaddr, db->phy_addr, 5, db->chip_id) & 0x01e0)!=0)
  867. tmp_cr12 = 3;
  868. if ( !(tmp_cr12 & 0x3) && !db->link_failed ) {
  869. /* Link Failed */
  870. ULI526X_DBUG(0, "Link Failed", tmp_cr12);
  871. netif_carrier_off(dev);
  872. printk(KERN_INFO "uli526x: %s NIC Link is Down\n",dev->name);
  873. db->link_failed = 1;
  874. /* For Force 10/100M Half/Full mode: Enable Auto-Nego mode */
  875. /* AUTO don't need */
  876. if ( !(db->media_mode & 0x8) )
  877. phy_write(db->ioaddr, db->phy_addr, 0, 0x1000, db->chip_id);
  878. /* AUTO mode, if INT phyxcer link failed, select EXT device */
  879. if (db->media_mode & ULI526X_AUTO) {
  880. db->cr6_data&=~0x00000200; /* bit9=0, HD mode */
  881. update_cr6(db->cr6_data, db->ioaddr);
  882. }
  883. } else
  884. if ((tmp_cr12 & 0x3) && db->link_failed) {
  885. ULI526X_DBUG(0, "Link link OK", tmp_cr12);
  886. db->link_failed = 0;
  887. /* Auto Sense Speed */
  888. if ( (db->media_mode & ULI526X_AUTO) &&
  889. uli526x_sense_speed(db) )
  890. db->link_failed = 1;
  891. uli526x_process_mode(db);
  892. if(db->link_failed==0)
  893. {
  894. if(db->op_mode==ULI526X_100MHF || db->op_mode==ULI526X_100MFD)
  895. {
  896. TmpSpeed = 100;
  897. }
  898. if(db->op_mode==ULI526X_10MFD || db->op_mode==ULI526X_100MFD)
  899. {
  900. printk(KERN_INFO "uli526x: %s NIC Link is Up %d Mbps Full duplex\n",dev->name,TmpSpeed);
  901. }
  902. else
  903. {
  904. printk(KERN_INFO "uli526x: %s NIC Link is Up %d Mbps Half duplex\n",dev->name,TmpSpeed);
  905. }
  906. netif_carrier_on(dev);
  907. }
  908. /* SHOW_MEDIA_TYPE(db->op_mode); */
  909. }
  910. else if(!(tmp_cr12 & 0x3) && db->link_failed)
  911. {
  912. if(db->init==1)
  913. {
  914. printk(KERN_INFO "uli526x: %s NIC Link is Down\n",dev->name);
  915. netif_carrier_off(dev);
  916. }
  917. }
  918. db->init=0;
  919. /* Timer active again */
  920. db->timer.expires = ULI526X_TIMER_WUT;
  921. add_timer(&db->timer);
  922. spin_unlock_irqrestore(&db->lock, flags);
  923. }
  924. /*
  925. * Stop ULI526X board
  926. * Free Tx/Rx allocated memory
  927. * Init system variable
  928. */
  929. static void uli526x_reset_prepare(struct net_device *dev)
  930. {
  931. struct uli526x_board_info *db = netdev_priv(dev);
  932. /* Sopt MAC controller */
  933. db->cr6_data &= ~(CR6_RXSC | CR6_TXSC); /* Disable Tx/Rx */
  934. update_cr6(db->cr6_data, dev->base_addr);
  935. outl(0, dev->base_addr + DCR7); /* Disable Interrupt */
  936. outl(inl(dev->base_addr + DCR5), dev->base_addr + DCR5);
  937. /* Disable upper layer interface */
  938. netif_stop_queue(dev);
  939. /* Free Rx Allocate buffer */
  940. uli526x_free_rxbuffer(db);
  941. /* system variable init */
  942. db->tx_packet_cnt = 0;
  943. db->rx_avail_cnt = 0;
  944. db->link_failed = 1;
  945. db->init=1;
  946. db->wait_reset = 0;
  947. }
  948. /*
  949. * Dynamic reset the ULI526X board
  950. * Stop ULI526X board
  951. * Free Tx/Rx allocated memory
  952. * Reset ULI526X board
  953. * Re-initialize ULI526X board
  954. */
  955. static void uli526x_dynamic_reset(struct net_device *dev)
  956. {
  957. ULI526X_DBUG(0, "uli526x_dynamic_reset()", 0);
  958. uli526x_reset_prepare(dev);
  959. /* Re-initialize ULI526X board */
  960. uli526x_init(dev);
  961. /* Restart upper layer interface */
  962. netif_wake_queue(dev);
  963. }
  964. #ifdef CONFIG_PM
  965. /*
  966. * Suspend the interface.
  967. */
  968. static int uli526x_suspend(struct pci_dev *pdev, pm_message_t state)
  969. {
  970. struct net_device *dev = pci_get_drvdata(pdev);
  971. pci_power_t power_state;
  972. int err;
  973. ULI526X_DBUG(0, "uli526x_suspend", 0);
  974. if (!netdev_priv(dev))
  975. return 0;
  976. pci_save_state(pdev);
  977. if (!netif_running(dev))
  978. return 0;
  979. netif_device_detach(dev);
  980. uli526x_reset_prepare(dev);
  981. power_state = pci_choose_state(pdev, state);
  982. pci_enable_wake(pdev, power_state, 0);
  983. err = pci_set_power_state(pdev, power_state);
  984. if (err) {
  985. netif_device_attach(dev);
  986. /* Re-initialize ULI526X board */
  987. uli526x_init(dev);
  988. /* Restart upper layer interface */
  989. netif_wake_queue(dev);
  990. }
  991. return err;
  992. }
  993. /*
  994. * Resume the interface.
  995. */
  996. static int uli526x_resume(struct pci_dev *pdev)
  997. {
  998. struct net_device *dev = pci_get_drvdata(pdev);
  999. int err;
  1000. ULI526X_DBUG(0, "uli526x_resume", 0);
  1001. if (!netdev_priv(dev))
  1002. return 0;
  1003. pci_restore_state(pdev);
  1004. if (!netif_running(dev))
  1005. return 0;
  1006. err = pci_set_power_state(pdev, PCI_D0);
  1007. if (err) {
  1008. printk(KERN_WARNING "%s: Could not put device into D0\n",
  1009. dev->name);
  1010. return err;
  1011. }
  1012. netif_device_attach(dev);
  1013. /* Re-initialize ULI526X board */
  1014. uli526x_init(dev);
  1015. /* Restart upper layer interface */
  1016. netif_wake_queue(dev);
  1017. return 0;
  1018. }
  1019. #else /* !CONFIG_PM */
  1020. #define uli526x_suspend NULL
  1021. #define uli526x_resume NULL
  1022. #endif /* !CONFIG_PM */
  1023. /*
  1024. * free all allocated rx buffer
  1025. */
  1026. static void uli526x_free_rxbuffer(struct uli526x_board_info * db)
  1027. {
  1028. ULI526X_DBUG(0, "uli526x_free_rxbuffer()", 0);
  1029. /* free allocated rx buffer */
  1030. while (db->rx_avail_cnt) {
  1031. dev_kfree_skb(db->rx_ready_ptr->rx_skb_ptr);
  1032. db->rx_ready_ptr = db->rx_ready_ptr->next_rx_desc;
  1033. db->rx_avail_cnt--;
  1034. }
  1035. }
  1036. /*
  1037. * Reuse the SK buffer
  1038. */
  1039. static void uli526x_reuse_skb(struct uli526x_board_info *db, struct sk_buff * skb)
  1040. {
  1041. struct rx_desc *rxptr = db->rx_insert_ptr;
  1042. if (!(rxptr->rdes0 & cpu_to_le32(0x80000000))) {
  1043. rxptr->rx_skb_ptr = skb;
  1044. rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
  1045. skb_tail_pointer(skb),
  1046. RX_ALLOC_SIZE,
  1047. PCI_DMA_FROMDEVICE));
  1048. wmb();
  1049. rxptr->rdes0 = cpu_to_le32(0x80000000);
  1050. db->rx_avail_cnt++;
  1051. db->rx_insert_ptr = rxptr->next_rx_desc;
  1052. } else
  1053. ULI526X_DBUG(0, "SK Buffer reuse method error", db->rx_avail_cnt);
  1054. }
  1055. /*
  1056. * Initialize transmit/Receive descriptor
  1057. * Using Chain structure, and allocate Tx/Rx buffer
  1058. */
  1059. static void uli526x_descriptor_init(struct uli526x_board_info *db, unsigned long ioaddr)
  1060. {
  1061. struct tx_desc *tmp_tx;
  1062. struct rx_desc *tmp_rx;
  1063. unsigned char *tmp_buf;
  1064. dma_addr_t tmp_tx_dma, tmp_rx_dma;
  1065. dma_addr_t tmp_buf_dma;
  1066. int i;
  1067. ULI526X_DBUG(0, "uli526x_descriptor_init()", 0);
  1068. /* tx descriptor start pointer */
  1069. db->tx_insert_ptr = db->first_tx_desc;
  1070. db->tx_remove_ptr = db->first_tx_desc;
  1071. outl(db->first_tx_desc_dma, ioaddr + DCR4); /* TX DESC address */
  1072. /* rx descriptor start pointer */
  1073. db->first_rx_desc = (void *)db->first_tx_desc + sizeof(struct tx_desc) * TX_DESC_CNT;
  1074. db->first_rx_desc_dma = db->first_tx_desc_dma + sizeof(struct tx_desc) * TX_DESC_CNT;
  1075. db->rx_insert_ptr = db->first_rx_desc;
  1076. db->rx_ready_ptr = db->first_rx_desc;
  1077. outl(db->first_rx_desc_dma, ioaddr + DCR3); /* RX DESC address */
  1078. /* Init Transmit chain */
  1079. tmp_buf = db->buf_pool_start;
  1080. tmp_buf_dma = db->buf_pool_dma_start;
  1081. tmp_tx_dma = db->first_tx_desc_dma;
  1082. for (tmp_tx = db->first_tx_desc, i = 0; i < TX_DESC_CNT; i++, tmp_tx++) {
  1083. tmp_tx->tx_buf_ptr = tmp_buf;
  1084. tmp_tx->tdes0 = cpu_to_le32(0);
  1085. tmp_tx->tdes1 = cpu_to_le32(0x81000000); /* IC, chain */
  1086. tmp_tx->tdes2 = cpu_to_le32(tmp_buf_dma);
  1087. tmp_tx_dma += sizeof(struct tx_desc);
  1088. tmp_tx->tdes3 = cpu_to_le32(tmp_tx_dma);
  1089. tmp_tx->next_tx_desc = tmp_tx + 1;
  1090. tmp_buf = tmp_buf + TX_BUF_ALLOC;
  1091. tmp_buf_dma = tmp_buf_dma + TX_BUF_ALLOC;
  1092. }
  1093. (--tmp_tx)->tdes3 = cpu_to_le32(db->first_tx_desc_dma);
  1094. tmp_tx->next_tx_desc = db->first_tx_desc;
  1095. /* Init Receive descriptor chain */
  1096. tmp_rx_dma=db->first_rx_desc_dma;
  1097. for (tmp_rx = db->first_rx_desc, i = 0; i < RX_DESC_CNT; i++, tmp_rx++) {
  1098. tmp_rx->rdes0 = cpu_to_le32(0);
  1099. tmp_rx->rdes1 = cpu_to_le32(0x01000600);
  1100. tmp_rx_dma += sizeof(struct rx_desc);
  1101. tmp_rx->rdes3 = cpu_to_le32(tmp_rx_dma);
  1102. tmp_rx->next_rx_desc = tmp_rx + 1;
  1103. }
  1104. (--tmp_rx)->rdes3 = cpu_to_le32(db->first_rx_desc_dma);
  1105. tmp_rx->next_rx_desc = db->first_rx_desc;
  1106. /* pre-allocate Rx buffer */
  1107. allocate_rx_buffer(db);
  1108. }
  1109. /*
  1110. * Update CR6 value
  1111. * Firstly stop ULI526X, then written value and start
  1112. */
  1113. static void update_cr6(u32 cr6_data, unsigned long ioaddr)
  1114. {
  1115. outl(cr6_data, ioaddr + DCR6);
  1116. udelay(5);
  1117. }
  1118. /*
  1119. * Send a setup frame for M5261/M5263
  1120. * This setup frame initialize ULI526X address filter mode
  1121. */
  1122. #ifdef __BIG_ENDIAN
  1123. #define FLT_SHIFT 16
  1124. #else
  1125. #define FLT_SHIFT 0
  1126. #endif
  1127. static void send_filter_frame(struct net_device *dev, int mc_cnt)
  1128. {
  1129. struct uli526x_board_info *db = netdev_priv(dev);
  1130. struct dev_mc_list *mcptr;
  1131. struct tx_desc *txptr;
  1132. u16 * addrptr;
  1133. u32 * suptr;
  1134. int i;
  1135. ULI526X_DBUG(0, "send_filter_frame()", 0);
  1136. txptr = db->tx_insert_ptr;
  1137. suptr = (u32 *) txptr->tx_buf_ptr;
  1138. /* Node address */
  1139. addrptr = (u16 *) dev->dev_addr;
  1140. *suptr++ = addrptr[0] << FLT_SHIFT;
  1141. *suptr++ = addrptr[1] << FLT_SHIFT;
  1142. *suptr++ = addrptr[2] << FLT_SHIFT;
  1143. /* broadcast address */
  1144. *suptr++ = 0xffff << FLT_SHIFT;
  1145. *suptr++ = 0xffff << FLT_SHIFT;
  1146. *suptr++ = 0xffff << FLT_SHIFT;
  1147. /* fit the multicast address */
  1148. for (mcptr = dev->mc_list, i = 0; i < mc_cnt; i++, mcptr = mcptr->next) {
  1149. addrptr = (u16 *) mcptr->dmi_addr;
  1150. *suptr++ = addrptr[0] << FLT_SHIFT;
  1151. *suptr++ = addrptr[1] << FLT_SHIFT;
  1152. *suptr++ = addrptr[2] << FLT_SHIFT;
  1153. }
  1154. for (; i<14; i++) {
  1155. *suptr++ = 0xffff << FLT_SHIFT;
  1156. *suptr++ = 0xffff << FLT_SHIFT;
  1157. *suptr++ = 0xffff << FLT_SHIFT;
  1158. }
  1159. /* prepare the setup frame */
  1160. db->tx_insert_ptr = txptr->next_tx_desc;
  1161. txptr->tdes1 = cpu_to_le32(0x890000c0);
  1162. /* Resource Check and Send the setup packet */
  1163. if (db->tx_packet_cnt < TX_DESC_CNT) {
  1164. /* Resource Empty */
  1165. db->tx_packet_cnt++;
  1166. txptr->tdes0 = cpu_to_le32(0x80000000);
  1167. update_cr6(db->cr6_data | 0x2000, dev->base_addr);
  1168. outl(0x1, dev->base_addr + DCR1); /* Issue Tx polling */
  1169. update_cr6(db->cr6_data, dev->base_addr);
  1170. dev->trans_start = jiffies;
  1171. } else
  1172. printk(KERN_ERR DRV_NAME ": No Tx resource - Send_filter_frame!\n");
  1173. }
  1174. /*
  1175. * Allocate rx buffer,
  1176. * As possible as allocate maxiumn Rx buffer
  1177. */
  1178. static void allocate_rx_buffer(struct uli526x_board_info *db)
  1179. {
  1180. struct rx_desc *rxptr;
  1181. struct sk_buff *skb;
  1182. rxptr = db->rx_insert_ptr;
  1183. while(db->rx_avail_cnt < RX_DESC_CNT) {
  1184. if ( ( skb = dev_alloc_skb(RX_ALLOC_SIZE) ) == NULL )
  1185. break;
  1186. rxptr->rx_skb_ptr = skb; /* FIXME (?) */
  1187. rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
  1188. skb_tail_pointer(skb),
  1189. RX_ALLOC_SIZE,
  1190. PCI_DMA_FROMDEVICE));
  1191. wmb();
  1192. rxptr->rdes0 = cpu_to_le32(0x80000000);
  1193. rxptr = rxptr->next_rx_desc;
  1194. db->rx_avail_cnt++;
  1195. }
  1196. db->rx_insert_ptr = rxptr;
  1197. }
  1198. /*
  1199. * Read one word data from the serial ROM
  1200. */
  1201. static u16 read_srom_word(long ioaddr, int offset)
  1202. {
  1203. int i;
  1204. u16 srom_data = 0;
  1205. long cr9_ioaddr = ioaddr + DCR9;
  1206. outl(CR9_SROM_READ, cr9_ioaddr);
  1207. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  1208. /* Send the Read Command 110b */
  1209. SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
  1210. SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
  1211. SROM_CLK_WRITE(SROM_DATA_0, cr9_ioaddr);
  1212. /* Send the offset */
  1213. for (i = 5; i >= 0; i--) {
  1214. srom_data = (offset & (1 << i)) ? SROM_DATA_1 : SROM_DATA_0;
  1215. SROM_CLK_WRITE(srom_data, cr9_ioaddr);
  1216. }
  1217. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  1218. for (i = 16; i > 0; i--) {
  1219. outl(CR9_SROM_READ | CR9_SRCS | CR9_SRCLK, cr9_ioaddr);
  1220. udelay(5);
  1221. srom_data = (srom_data << 1) | ((inl(cr9_ioaddr) & CR9_CRDOUT) ? 1 : 0);
  1222. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  1223. udelay(5);
  1224. }
  1225. outl(CR9_SROM_READ, cr9_ioaddr);
  1226. return srom_data;
  1227. }
  1228. /*
  1229. * Auto sense the media mode
  1230. */
  1231. static u8 uli526x_sense_speed(struct uli526x_board_info * db)
  1232. {
  1233. u8 ErrFlag = 0;
  1234. u16 phy_mode;
  1235. phy_mode = phy_read(db->ioaddr, db->phy_addr, 1, db->chip_id);
  1236. phy_mode = phy_read(db->ioaddr, db->phy_addr, 1, db->chip_id);
  1237. if ( (phy_mode & 0x24) == 0x24 ) {
  1238. phy_mode = ((phy_read(db->ioaddr, db->phy_addr, 5, db->chip_id) & 0x01e0)<<7);
  1239. if(phy_mode&0x8000)
  1240. phy_mode = 0x8000;
  1241. else if(phy_mode&0x4000)
  1242. phy_mode = 0x4000;
  1243. else if(phy_mode&0x2000)
  1244. phy_mode = 0x2000;
  1245. else
  1246. phy_mode = 0x1000;
  1247. /* printk(DRV_NAME ": Phy_mode %x ",phy_mode); */
  1248. switch (phy_mode) {
  1249. case 0x1000: db->op_mode = ULI526X_10MHF; break;
  1250. case 0x2000: db->op_mode = ULI526X_10MFD; break;
  1251. case 0x4000: db->op_mode = ULI526X_100MHF; break;
  1252. case 0x8000: db->op_mode = ULI526X_100MFD; break;
  1253. default: db->op_mode = ULI526X_10MHF; ErrFlag = 1; break;
  1254. }
  1255. } else {
  1256. db->op_mode = ULI526X_10MHF;
  1257. ULI526X_DBUG(0, "Link Failed :", phy_mode);
  1258. ErrFlag = 1;
  1259. }
  1260. return ErrFlag;
  1261. }
  1262. /*
  1263. * Set 10/100 phyxcer capability
  1264. * AUTO mode : phyxcer register4 is NIC capability
  1265. * Force mode: phyxcer register4 is the force media
  1266. */
  1267. static void uli526x_set_phyxcer(struct uli526x_board_info *db)
  1268. {
  1269. u16 phy_reg;
  1270. /* Phyxcer capability setting */
  1271. phy_reg = phy_read(db->ioaddr, db->phy_addr, 4, db->chip_id) & ~0x01e0;
  1272. if (db->media_mode & ULI526X_AUTO) {
  1273. /* AUTO Mode */
  1274. phy_reg |= db->PHY_reg4;
  1275. } else {
  1276. /* Force Mode */
  1277. switch(db->media_mode) {
  1278. case ULI526X_10MHF: phy_reg |= 0x20; break;
  1279. case ULI526X_10MFD: phy_reg |= 0x40; break;
  1280. case ULI526X_100MHF: phy_reg |= 0x80; break;
  1281. case ULI526X_100MFD: phy_reg |= 0x100; break;
  1282. }
  1283. }
  1284. /* Write new capability to Phyxcer Reg4 */
  1285. if ( !(phy_reg & 0x01e0)) {
  1286. phy_reg|=db->PHY_reg4;
  1287. db->media_mode|=ULI526X_AUTO;
  1288. }
  1289. phy_write(db->ioaddr, db->phy_addr, 4, phy_reg, db->chip_id);
  1290. /* Restart Auto-Negotiation */
  1291. phy_write(db->ioaddr, db->phy_addr, 0, 0x1200, db->chip_id);
  1292. udelay(50);
  1293. }
  1294. /*
  1295. * Process op-mode
  1296. AUTO mode : PHY controller in Auto-negotiation Mode
  1297. * Force mode: PHY controller in force mode with HUB
  1298. * N-way force capability with SWITCH
  1299. */
  1300. static void uli526x_process_mode(struct uli526x_board_info *db)
  1301. {
  1302. u16 phy_reg;
  1303. /* Full Duplex Mode Check */
  1304. if (db->op_mode & 0x4)
  1305. db->cr6_data |= CR6_FDM; /* Set Full Duplex Bit */
  1306. else
  1307. db->cr6_data &= ~CR6_FDM; /* Clear Full Duplex Bit */
  1308. update_cr6(db->cr6_data, db->ioaddr);
  1309. /* 10/100M phyxcer force mode need */
  1310. if ( !(db->media_mode & 0x8)) {
  1311. /* Forece Mode */
  1312. phy_reg = phy_read(db->ioaddr, db->phy_addr, 6, db->chip_id);
  1313. if ( !(phy_reg & 0x1) ) {
  1314. /* parter without N-Way capability */
  1315. phy_reg = 0x0;
  1316. switch(db->op_mode) {
  1317. case ULI526X_10MHF: phy_reg = 0x0; break;
  1318. case ULI526X_10MFD: phy_reg = 0x100; break;
  1319. case ULI526X_100MHF: phy_reg = 0x2000; break;
  1320. case ULI526X_100MFD: phy_reg = 0x2100; break;
  1321. }
  1322. phy_write(db->ioaddr, db->phy_addr, 0, phy_reg, db->chip_id);
  1323. }
  1324. }
  1325. }
  1326. /*
  1327. * Write a word to Phy register
  1328. */
  1329. static void phy_write(unsigned long iobase, u8 phy_addr, u8 offset, u16 phy_data, u32 chip_id)
  1330. {
  1331. u16 i;
  1332. unsigned long ioaddr;
  1333. if(chip_id == PCI_ULI5263_ID)
  1334. {
  1335. phy_writeby_cr10(iobase, phy_addr, offset, phy_data);
  1336. return;
  1337. }
  1338. /* M5261/M5263 Chip */
  1339. ioaddr = iobase + DCR9;
  1340. /* Send 33 synchronization clock to Phy controller */
  1341. for (i = 0; i < 35; i++)
  1342. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1343. /* Send start command(01) to Phy */
  1344. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1345. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1346. /* Send write command(01) to Phy */
  1347. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1348. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1349. /* Send Phy address */
  1350. for (i = 0x10; i > 0; i = i >> 1)
  1351. phy_write_1bit(ioaddr, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1352. /* Send register address */
  1353. for (i = 0x10; i > 0; i = i >> 1)
  1354. phy_write_1bit(ioaddr, offset & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1355. /* written trasnition */
  1356. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1357. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1358. /* Write a word data to PHY controller */
  1359. for ( i = 0x8000; i > 0; i >>= 1)
  1360. phy_write_1bit(ioaddr, phy_data & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1361. }
  1362. /*
  1363. * Read a word data from phy register
  1364. */
  1365. static u16 phy_read(unsigned long iobase, u8 phy_addr, u8 offset, u32 chip_id)
  1366. {
  1367. int i;
  1368. u16 phy_data;
  1369. unsigned long ioaddr;
  1370. if(chip_id == PCI_ULI5263_ID)
  1371. return phy_readby_cr10(iobase, phy_addr, offset);
  1372. /* M5261/M5263 Chip */
  1373. ioaddr = iobase + DCR9;
  1374. /* Send 33 synchronization clock to Phy controller */
  1375. for (i = 0; i < 35; i++)
  1376. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1377. /* Send start command(01) to Phy */
  1378. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1379. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1380. /* Send read command(10) to Phy */
  1381. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1382. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1383. /* Send Phy address */
  1384. for (i = 0x10; i > 0; i = i >> 1)
  1385. phy_write_1bit(ioaddr, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1386. /* Send register address */
  1387. for (i = 0x10; i > 0; i = i >> 1)
  1388. phy_write_1bit(ioaddr, offset & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1389. /* Skip transition state */
  1390. phy_read_1bit(ioaddr, chip_id);
  1391. /* read 16bit data */
  1392. for (phy_data = 0, i = 0; i < 16; i++) {
  1393. phy_data <<= 1;
  1394. phy_data |= phy_read_1bit(ioaddr, chip_id);
  1395. }
  1396. return phy_data;
  1397. }
  1398. static u16 phy_readby_cr10(unsigned long iobase, u8 phy_addr, u8 offset)
  1399. {
  1400. unsigned long ioaddr,cr10_value;
  1401. ioaddr = iobase + DCR10;
  1402. cr10_value = phy_addr;
  1403. cr10_value = (cr10_value<<5) + offset;
  1404. cr10_value = (cr10_value<<16) + 0x08000000;
  1405. outl(cr10_value,ioaddr);
  1406. udelay(1);
  1407. while(1)
  1408. {
  1409. cr10_value = inl(ioaddr);
  1410. if(cr10_value&0x10000000)
  1411. break;
  1412. }
  1413. return (cr10_value&0x0ffff);
  1414. }
  1415. static void phy_writeby_cr10(unsigned long iobase, u8 phy_addr, u8 offset, u16 phy_data)
  1416. {
  1417. unsigned long ioaddr,cr10_value;
  1418. ioaddr = iobase + DCR10;
  1419. cr10_value = phy_addr;
  1420. cr10_value = (cr10_value<<5) + offset;
  1421. cr10_value = (cr10_value<<16) + 0x04000000 + phy_data;
  1422. outl(cr10_value,ioaddr);
  1423. udelay(1);
  1424. }
  1425. /*
  1426. * Write one bit data to Phy Controller
  1427. */
  1428. static void phy_write_1bit(unsigned long ioaddr, u32 phy_data, u32 chip_id)
  1429. {
  1430. outl(phy_data , ioaddr); /* MII Clock Low */
  1431. udelay(1);
  1432. outl(phy_data | MDCLKH, ioaddr); /* MII Clock High */
  1433. udelay(1);
  1434. outl(phy_data , ioaddr); /* MII Clock Low */
  1435. udelay(1);
  1436. }
  1437. /*
  1438. * Read one bit phy data from PHY controller
  1439. */
  1440. static u16 phy_read_1bit(unsigned long ioaddr, u32 chip_id)
  1441. {
  1442. u16 phy_data;
  1443. outl(0x50000 , ioaddr);
  1444. udelay(1);
  1445. phy_data = ( inl(ioaddr) >> 19 ) & 0x1;
  1446. outl(0x40000 , ioaddr);
  1447. udelay(1);
  1448. return phy_data;
  1449. }
  1450. static struct pci_device_id uli526x_pci_tbl[] = {
  1451. { 0x10B9, 0x5261, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5261_ID },
  1452. { 0x10B9, 0x5263, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5263_ID },
  1453. { 0, }
  1454. };
  1455. MODULE_DEVICE_TABLE(pci, uli526x_pci_tbl);
  1456. static struct pci_driver uli526x_driver = {
  1457. .name = "uli526x",
  1458. .id_table = uli526x_pci_tbl,
  1459. .probe = uli526x_init_one,
  1460. .remove = __devexit_p(uli526x_remove_one),
  1461. .suspend = uli526x_suspend,
  1462. .resume = uli526x_resume,
  1463. };
  1464. MODULE_AUTHOR("Peer Chen, peer.chen@uli.com.tw");
  1465. MODULE_DESCRIPTION("ULi M5261/M5263 fast ethernet driver");
  1466. MODULE_LICENSE("GPL");
  1467. module_param(debug, int, 0644);
  1468. module_param(mode, int, 0);
  1469. module_param(cr6set, int, 0);
  1470. MODULE_PARM_DESC(debug, "ULi M5261/M5263 enable debugging (0-1)");
  1471. MODULE_PARM_DESC(mode, "ULi M5261/M5263: Bit 0: 10/100Mbps, bit 2: duplex, bit 8: HomePNA");
  1472. /* Description:
  1473. * when user used insmod to add module, system invoked init_module()
  1474. * to register the services.
  1475. */
  1476. static int __init uli526x_init_module(void)
  1477. {
  1478. printk(version);
  1479. printed_version = 1;
  1480. ULI526X_DBUG(0, "init_module() ", debug);
  1481. if (debug)
  1482. uli526x_debug = debug; /* set debug flag */
  1483. if (cr6set)
  1484. uli526x_cr6_user_set = cr6set;
  1485. switch (mode) {
  1486. case ULI526X_10MHF:
  1487. case ULI526X_100MHF:
  1488. case ULI526X_10MFD:
  1489. case ULI526X_100MFD:
  1490. uli526x_media_mode = mode;
  1491. break;
  1492. default:
  1493. uli526x_media_mode = ULI526X_AUTO;
  1494. break;
  1495. }
  1496. return pci_register_driver(&uli526x_driver);
  1497. }
  1498. /*
  1499. * Description:
  1500. * when user used rmmod to delete module, system invoked clean_module()
  1501. * to un-register all registered services.
  1502. */
  1503. static void __exit uli526x_cleanup_module(void)
  1504. {
  1505. ULI526X_DBUG(0, "uli526x_clean_module() ", debug);
  1506. pci_unregister_driver(&uli526x_driver);
  1507. }
  1508. module_init(uli526x_init_module);
  1509. module_exit(uli526x_cleanup_module);