tg3.c 397 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2007 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <net/checksum.h>
  42. #include <net/ip.h>
  43. #include <asm/system.h>
  44. #include <asm/io.h>
  45. #include <asm/byteorder.h>
  46. #include <asm/uaccess.h>
  47. #ifdef CONFIG_SPARC
  48. #include <asm/idprom.h>
  49. #include <asm/prom.h>
  50. #endif
  51. #define BAR_0 0
  52. #define BAR_2 2
  53. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  54. #define TG3_VLAN_TAG_USED 1
  55. #else
  56. #define TG3_VLAN_TAG_USED 0
  57. #endif
  58. #include "tg3.h"
  59. #define DRV_MODULE_NAME "tg3"
  60. #define PFX DRV_MODULE_NAME ": "
  61. #define DRV_MODULE_VERSION "3.97"
  62. #define DRV_MODULE_RELDATE "December 10, 2008"
  63. #define TG3_DEF_MAC_MODE 0
  64. #define TG3_DEF_RX_MODE 0
  65. #define TG3_DEF_TX_MODE 0
  66. #define TG3_DEF_MSG_ENABLE \
  67. (NETIF_MSG_DRV | \
  68. NETIF_MSG_PROBE | \
  69. NETIF_MSG_LINK | \
  70. NETIF_MSG_TIMER | \
  71. NETIF_MSG_IFDOWN | \
  72. NETIF_MSG_IFUP | \
  73. NETIF_MSG_RX_ERR | \
  74. NETIF_MSG_TX_ERR)
  75. /* length of time before we decide the hardware is borked,
  76. * and dev->tx_timeout() should be called to fix the problem
  77. */
  78. #define TG3_TX_TIMEOUT (5 * HZ)
  79. /* hardware minimum and maximum for a single frame's data payload */
  80. #define TG3_MIN_MTU 60
  81. #define TG3_MAX_MTU(tp) \
  82. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  83. /* These numbers seem to be hard coded in the NIC firmware somehow.
  84. * You can't change the ring sizes, but you can change where you place
  85. * them in the NIC onboard memory.
  86. */
  87. #define TG3_RX_RING_SIZE 512
  88. #define TG3_DEF_RX_RING_PENDING 200
  89. #define TG3_RX_JUMBO_RING_SIZE 256
  90. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  91. /* Do not place this n-ring entries value into the tp struct itself,
  92. * we really want to expose these constants to GCC so that modulo et
  93. * al. operations are done with shifts and masks instead of with
  94. * hw multiply/modulo instructions. Another solution would be to
  95. * replace things like '% foo' with '& (foo - 1)'.
  96. */
  97. #define TG3_RX_RCB_RING_SIZE(tp) \
  98. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  99. #define TG3_TX_RING_SIZE 512
  100. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  101. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  102. TG3_RX_RING_SIZE)
  103. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  104. TG3_RX_JUMBO_RING_SIZE)
  105. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  106. TG3_RX_RCB_RING_SIZE(tp))
  107. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  108. TG3_TX_RING_SIZE)
  109. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  110. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  111. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  112. /* minimum number of free TX descriptors required to wake up TX process */
  113. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  114. #define TG3_RAW_IP_ALIGN 2
  115. /* number of ETHTOOL_GSTATS u64's */
  116. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  117. #define TG3_NUM_TEST 6
  118. static char version[] __devinitdata =
  119. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  120. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  121. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  122. MODULE_LICENSE("GPL");
  123. MODULE_VERSION(DRV_MODULE_VERSION);
  124. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  125. module_param(tg3_debug, int, 0);
  126. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  127. static struct pci_device_id tg3_pci_tbl[] = {
  128. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  129. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  130. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  131. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  132. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  133. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  134. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5785)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57720)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  200. {}
  201. };
  202. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  203. static const struct {
  204. const char string[ETH_GSTRING_LEN];
  205. } ethtool_stats_keys[TG3_NUM_STATS] = {
  206. { "rx_octets" },
  207. { "rx_fragments" },
  208. { "rx_ucast_packets" },
  209. { "rx_mcast_packets" },
  210. { "rx_bcast_packets" },
  211. { "rx_fcs_errors" },
  212. { "rx_align_errors" },
  213. { "rx_xon_pause_rcvd" },
  214. { "rx_xoff_pause_rcvd" },
  215. { "rx_mac_ctrl_rcvd" },
  216. { "rx_xoff_entered" },
  217. { "rx_frame_too_long_errors" },
  218. { "rx_jabbers" },
  219. { "rx_undersize_packets" },
  220. { "rx_in_length_errors" },
  221. { "rx_out_length_errors" },
  222. { "rx_64_or_less_octet_packets" },
  223. { "rx_65_to_127_octet_packets" },
  224. { "rx_128_to_255_octet_packets" },
  225. { "rx_256_to_511_octet_packets" },
  226. { "rx_512_to_1023_octet_packets" },
  227. { "rx_1024_to_1522_octet_packets" },
  228. { "rx_1523_to_2047_octet_packets" },
  229. { "rx_2048_to_4095_octet_packets" },
  230. { "rx_4096_to_8191_octet_packets" },
  231. { "rx_8192_to_9022_octet_packets" },
  232. { "tx_octets" },
  233. { "tx_collisions" },
  234. { "tx_xon_sent" },
  235. { "tx_xoff_sent" },
  236. { "tx_flow_control" },
  237. { "tx_mac_errors" },
  238. { "tx_single_collisions" },
  239. { "tx_mult_collisions" },
  240. { "tx_deferred" },
  241. { "tx_excessive_collisions" },
  242. { "tx_late_collisions" },
  243. { "tx_collide_2times" },
  244. { "tx_collide_3times" },
  245. { "tx_collide_4times" },
  246. { "tx_collide_5times" },
  247. { "tx_collide_6times" },
  248. { "tx_collide_7times" },
  249. { "tx_collide_8times" },
  250. { "tx_collide_9times" },
  251. { "tx_collide_10times" },
  252. { "tx_collide_11times" },
  253. { "tx_collide_12times" },
  254. { "tx_collide_13times" },
  255. { "tx_collide_14times" },
  256. { "tx_collide_15times" },
  257. { "tx_ucast_packets" },
  258. { "tx_mcast_packets" },
  259. { "tx_bcast_packets" },
  260. { "tx_carrier_sense_errors" },
  261. { "tx_discards" },
  262. { "tx_errors" },
  263. { "dma_writeq_full" },
  264. { "dma_write_prioq_full" },
  265. { "rxbds_empty" },
  266. { "rx_discards" },
  267. { "rx_errors" },
  268. { "rx_threshold_hit" },
  269. { "dma_readq_full" },
  270. { "dma_read_prioq_full" },
  271. { "tx_comp_queue_full" },
  272. { "ring_set_send_prod_index" },
  273. { "ring_status_update" },
  274. { "nic_irqs" },
  275. { "nic_avoided_irqs" },
  276. { "nic_tx_threshold_hit" }
  277. };
  278. static const struct {
  279. const char string[ETH_GSTRING_LEN];
  280. } ethtool_test_keys[TG3_NUM_TEST] = {
  281. { "nvram test (online) " },
  282. { "link test (online) " },
  283. { "register test (offline)" },
  284. { "memory test (offline)" },
  285. { "loopback test (offline)" },
  286. { "interrupt test (offline)" },
  287. };
  288. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  289. {
  290. writel(val, tp->regs + off);
  291. }
  292. static u32 tg3_read32(struct tg3 *tp, u32 off)
  293. {
  294. return (readl(tp->regs + off));
  295. }
  296. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  297. {
  298. writel(val, tp->aperegs + off);
  299. }
  300. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  301. {
  302. return (readl(tp->aperegs + off));
  303. }
  304. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  305. {
  306. unsigned long flags;
  307. spin_lock_irqsave(&tp->indirect_lock, flags);
  308. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  309. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  310. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  311. }
  312. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  313. {
  314. writel(val, tp->regs + off);
  315. readl(tp->regs + off);
  316. }
  317. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  318. {
  319. unsigned long flags;
  320. u32 val;
  321. spin_lock_irqsave(&tp->indirect_lock, flags);
  322. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  323. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  324. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  325. return val;
  326. }
  327. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  328. {
  329. unsigned long flags;
  330. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  331. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  332. TG3_64BIT_REG_LOW, val);
  333. return;
  334. }
  335. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  336. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  337. TG3_64BIT_REG_LOW, val);
  338. return;
  339. }
  340. spin_lock_irqsave(&tp->indirect_lock, flags);
  341. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  342. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  343. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  344. /* In indirect mode when disabling interrupts, we also need
  345. * to clear the interrupt bit in the GRC local ctrl register.
  346. */
  347. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  348. (val == 0x1)) {
  349. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  350. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  351. }
  352. }
  353. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  354. {
  355. unsigned long flags;
  356. u32 val;
  357. spin_lock_irqsave(&tp->indirect_lock, flags);
  358. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  359. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  360. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  361. return val;
  362. }
  363. /* usec_wait specifies the wait time in usec when writing to certain registers
  364. * where it is unsafe to read back the register without some delay.
  365. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  366. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  367. */
  368. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  369. {
  370. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  371. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  372. /* Non-posted methods */
  373. tp->write32(tp, off, val);
  374. else {
  375. /* Posted method */
  376. tg3_write32(tp, off, val);
  377. if (usec_wait)
  378. udelay(usec_wait);
  379. tp->read32(tp, off);
  380. }
  381. /* Wait again after the read for the posted method to guarantee that
  382. * the wait time is met.
  383. */
  384. if (usec_wait)
  385. udelay(usec_wait);
  386. }
  387. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  388. {
  389. tp->write32_mbox(tp, off, val);
  390. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  391. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  392. tp->read32_mbox(tp, off);
  393. }
  394. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  395. {
  396. void __iomem *mbox = tp->regs + off;
  397. writel(val, mbox);
  398. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  399. writel(val, mbox);
  400. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  401. readl(mbox);
  402. }
  403. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  404. {
  405. return (readl(tp->regs + off + GRCMBOX_BASE));
  406. }
  407. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  408. {
  409. writel(val, tp->regs + off + GRCMBOX_BASE);
  410. }
  411. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  412. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  413. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  414. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  415. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  416. #define tw32(reg,val) tp->write32(tp, reg, val)
  417. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  418. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  419. #define tr32(reg) tp->read32(tp, reg)
  420. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  421. {
  422. unsigned long flags;
  423. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  424. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  425. return;
  426. spin_lock_irqsave(&tp->indirect_lock, flags);
  427. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  428. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  429. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  430. /* Always leave this as zero. */
  431. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  432. } else {
  433. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  434. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  435. /* Always leave this as zero. */
  436. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  437. }
  438. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  439. }
  440. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  441. {
  442. unsigned long flags;
  443. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  444. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  445. *val = 0;
  446. return;
  447. }
  448. spin_lock_irqsave(&tp->indirect_lock, flags);
  449. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  450. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  451. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  452. /* Always leave this as zero. */
  453. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  454. } else {
  455. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  456. *val = tr32(TG3PCI_MEM_WIN_DATA);
  457. /* Always leave this as zero. */
  458. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  459. }
  460. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  461. }
  462. static void tg3_ape_lock_init(struct tg3 *tp)
  463. {
  464. int i;
  465. /* Make sure the driver hasn't any stale locks. */
  466. for (i = 0; i < 8; i++)
  467. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  468. APE_LOCK_GRANT_DRIVER);
  469. }
  470. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  471. {
  472. int i, off;
  473. int ret = 0;
  474. u32 status;
  475. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  476. return 0;
  477. switch (locknum) {
  478. case TG3_APE_LOCK_GRC:
  479. case TG3_APE_LOCK_MEM:
  480. break;
  481. default:
  482. return -EINVAL;
  483. }
  484. off = 4 * locknum;
  485. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  486. /* Wait for up to 1 millisecond to acquire lock. */
  487. for (i = 0; i < 100; i++) {
  488. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  489. if (status == APE_LOCK_GRANT_DRIVER)
  490. break;
  491. udelay(10);
  492. }
  493. if (status != APE_LOCK_GRANT_DRIVER) {
  494. /* Revoke the lock request. */
  495. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  496. APE_LOCK_GRANT_DRIVER);
  497. ret = -EBUSY;
  498. }
  499. return ret;
  500. }
  501. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  502. {
  503. int off;
  504. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  505. return;
  506. switch (locknum) {
  507. case TG3_APE_LOCK_GRC:
  508. case TG3_APE_LOCK_MEM:
  509. break;
  510. default:
  511. return;
  512. }
  513. off = 4 * locknum;
  514. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  515. }
  516. static void tg3_disable_ints(struct tg3 *tp)
  517. {
  518. tw32(TG3PCI_MISC_HOST_CTRL,
  519. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  520. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  521. }
  522. static inline void tg3_cond_int(struct tg3 *tp)
  523. {
  524. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  525. (tp->hw_status->status & SD_STATUS_UPDATED))
  526. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  527. else
  528. tw32(HOSTCC_MODE, tp->coalesce_mode |
  529. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  530. }
  531. static void tg3_enable_ints(struct tg3 *tp)
  532. {
  533. tp->irq_sync = 0;
  534. wmb();
  535. tw32(TG3PCI_MISC_HOST_CTRL,
  536. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  537. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  538. (tp->last_tag << 24));
  539. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  540. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  541. (tp->last_tag << 24));
  542. tg3_cond_int(tp);
  543. }
  544. static inline unsigned int tg3_has_work(struct tg3 *tp)
  545. {
  546. struct tg3_hw_status *sblk = tp->hw_status;
  547. unsigned int work_exists = 0;
  548. /* check for phy events */
  549. if (!(tp->tg3_flags &
  550. (TG3_FLAG_USE_LINKCHG_REG |
  551. TG3_FLAG_POLL_SERDES))) {
  552. if (sblk->status & SD_STATUS_LINK_CHG)
  553. work_exists = 1;
  554. }
  555. /* check for RX/TX work to do */
  556. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  557. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  558. work_exists = 1;
  559. return work_exists;
  560. }
  561. /* tg3_restart_ints
  562. * similar to tg3_enable_ints, but it accurately determines whether there
  563. * is new work pending and can return without flushing the PIO write
  564. * which reenables interrupts
  565. */
  566. static void tg3_restart_ints(struct tg3 *tp)
  567. {
  568. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  569. tp->last_tag << 24);
  570. mmiowb();
  571. /* When doing tagged status, this work check is unnecessary.
  572. * The last_tag we write above tells the chip which piece of
  573. * work we've completed.
  574. */
  575. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  576. tg3_has_work(tp))
  577. tw32(HOSTCC_MODE, tp->coalesce_mode |
  578. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  579. }
  580. static inline void tg3_netif_stop(struct tg3 *tp)
  581. {
  582. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  583. napi_disable(&tp->napi);
  584. netif_tx_disable(tp->dev);
  585. }
  586. static inline void tg3_netif_start(struct tg3 *tp)
  587. {
  588. netif_wake_queue(tp->dev);
  589. /* NOTE: unconditional netif_wake_queue is only appropriate
  590. * so long as all callers are assured to have free tx slots
  591. * (such as after tg3_init_hw)
  592. */
  593. napi_enable(&tp->napi);
  594. tp->hw_status->status |= SD_STATUS_UPDATED;
  595. tg3_enable_ints(tp);
  596. }
  597. static void tg3_switch_clocks(struct tg3 *tp)
  598. {
  599. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  600. u32 orig_clock_ctrl;
  601. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  602. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  603. return;
  604. orig_clock_ctrl = clock_ctrl;
  605. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  606. CLOCK_CTRL_CLKRUN_OENABLE |
  607. 0x1f);
  608. tp->pci_clock_ctrl = clock_ctrl;
  609. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  610. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  611. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  612. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  613. }
  614. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  615. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  616. clock_ctrl |
  617. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  618. 40);
  619. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  620. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  621. 40);
  622. }
  623. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  624. }
  625. #define PHY_BUSY_LOOPS 5000
  626. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  627. {
  628. u32 frame_val;
  629. unsigned int loops;
  630. int ret;
  631. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  632. tw32_f(MAC_MI_MODE,
  633. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  634. udelay(80);
  635. }
  636. *val = 0x0;
  637. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  638. MI_COM_PHY_ADDR_MASK);
  639. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  640. MI_COM_REG_ADDR_MASK);
  641. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  642. tw32_f(MAC_MI_COM, frame_val);
  643. loops = PHY_BUSY_LOOPS;
  644. while (loops != 0) {
  645. udelay(10);
  646. frame_val = tr32(MAC_MI_COM);
  647. if ((frame_val & MI_COM_BUSY) == 0) {
  648. udelay(5);
  649. frame_val = tr32(MAC_MI_COM);
  650. break;
  651. }
  652. loops -= 1;
  653. }
  654. ret = -EBUSY;
  655. if (loops != 0) {
  656. *val = frame_val & MI_COM_DATA_MASK;
  657. ret = 0;
  658. }
  659. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  660. tw32_f(MAC_MI_MODE, tp->mi_mode);
  661. udelay(80);
  662. }
  663. return ret;
  664. }
  665. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  666. {
  667. u32 frame_val;
  668. unsigned int loops;
  669. int ret;
  670. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  671. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  672. return 0;
  673. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  674. tw32_f(MAC_MI_MODE,
  675. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  676. udelay(80);
  677. }
  678. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  679. MI_COM_PHY_ADDR_MASK);
  680. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  681. MI_COM_REG_ADDR_MASK);
  682. frame_val |= (val & MI_COM_DATA_MASK);
  683. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  684. tw32_f(MAC_MI_COM, frame_val);
  685. loops = PHY_BUSY_LOOPS;
  686. while (loops != 0) {
  687. udelay(10);
  688. frame_val = tr32(MAC_MI_COM);
  689. if ((frame_val & MI_COM_BUSY) == 0) {
  690. udelay(5);
  691. frame_val = tr32(MAC_MI_COM);
  692. break;
  693. }
  694. loops -= 1;
  695. }
  696. ret = -EBUSY;
  697. if (loops != 0)
  698. ret = 0;
  699. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  700. tw32_f(MAC_MI_MODE, tp->mi_mode);
  701. udelay(80);
  702. }
  703. return ret;
  704. }
  705. static int tg3_bmcr_reset(struct tg3 *tp)
  706. {
  707. u32 phy_control;
  708. int limit, err;
  709. /* OK, reset it, and poll the BMCR_RESET bit until it
  710. * clears or we time out.
  711. */
  712. phy_control = BMCR_RESET;
  713. err = tg3_writephy(tp, MII_BMCR, phy_control);
  714. if (err != 0)
  715. return -EBUSY;
  716. limit = 5000;
  717. while (limit--) {
  718. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  719. if (err != 0)
  720. return -EBUSY;
  721. if ((phy_control & BMCR_RESET) == 0) {
  722. udelay(40);
  723. break;
  724. }
  725. udelay(10);
  726. }
  727. if (limit <= 0)
  728. return -EBUSY;
  729. return 0;
  730. }
  731. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  732. {
  733. struct tg3 *tp = (struct tg3 *)bp->priv;
  734. u32 val;
  735. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  736. return -EAGAIN;
  737. if (tg3_readphy(tp, reg, &val))
  738. return -EIO;
  739. return val;
  740. }
  741. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  742. {
  743. struct tg3 *tp = (struct tg3 *)bp->priv;
  744. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  745. return -EAGAIN;
  746. if (tg3_writephy(tp, reg, val))
  747. return -EIO;
  748. return 0;
  749. }
  750. static int tg3_mdio_reset(struct mii_bus *bp)
  751. {
  752. return 0;
  753. }
  754. static void tg3_mdio_config_5785(struct tg3 *tp)
  755. {
  756. u32 val;
  757. struct phy_device *phydev;
  758. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  759. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  760. case TG3_PHY_ID_BCM50610:
  761. val = MAC_PHYCFG2_50610_LED_MODES;
  762. break;
  763. case TG3_PHY_ID_BCMAC131:
  764. val = MAC_PHYCFG2_AC131_LED_MODES;
  765. break;
  766. case TG3_PHY_ID_RTL8211C:
  767. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  768. break;
  769. case TG3_PHY_ID_RTL8201E:
  770. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  771. break;
  772. default:
  773. return;
  774. }
  775. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  776. tw32(MAC_PHYCFG2, val);
  777. val = tr32(MAC_PHYCFG1);
  778. val &= ~MAC_PHYCFG1_RGMII_INT;
  779. tw32(MAC_PHYCFG1, val);
  780. return;
  781. }
  782. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  783. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  784. MAC_PHYCFG2_FMODE_MASK_MASK |
  785. MAC_PHYCFG2_GMODE_MASK_MASK |
  786. MAC_PHYCFG2_ACT_MASK_MASK |
  787. MAC_PHYCFG2_QUAL_MASK_MASK |
  788. MAC_PHYCFG2_INBAND_ENABLE;
  789. tw32(MAC_PHYCFG2, val);
  790. val = tr32(MAC_PHYCFG1) & ~(MAC_PHYCFG1_RGMII_EXT_RX_DEC |
  791. MAC_PHYCFG1_RGMII_SND_STAT_EN);
  792. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE) {
  793. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  794. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  795. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  796. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  797. }
  798. tw32(MAC_PHYCFG1, val | MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV);
  799. val = tr32(MAC_EXT_RGMII_MODE);
  800. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  801. MAC_RGMII_MODE_RX_QUALITY |
  802. MAC_RGMII_MODE_RX_ACTIVITY |
  803. MAC_RGMII_MODE_RX_ENG_DET |
  804. MAC_RGMII_MODE_TX_ENABLE |
  805. MAC_RGMII_MODE_TX_LOWPWR |
  806. MAC_RGMII_MODE_TX_RESET);
  807. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  808. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  809. val |= MAC_RGMII_MODE_RX_INT_B |
  810. MAC_RGMII_MODE_RX_QUALITY |
  811. MAC_RGMII_MODE_RX_ACTIVITY |
  812. MAC_RGMII_MODE_RX_ENG_DET;
  813. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  814. val |= MAC_RGMII_MODE_TX_ENABLE |
  815. MAC_RGMII_MODE_TX_LOWPWR |
  816. MAC_RGMII_MODE_TX_RESET;
  817. }
  818. tw32(MAC_EXT_RGMII_MODE, val);
  819. }
  820. static void tg3_mdio_start(struct tg3 *tp)
  821. {
  822. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  823. mutex_lock(&tp->mdio_bus->mdio_lock);
  824. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  825. mutex_unlock(&tp->mdio_bus->mdio_lock);
  826. }
  827. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  828. tw32_f(MAC_MI_MODE, tp->mi_mode);
  829. udelay(80);
  830. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  831. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  832. tg3_mdio_config_5785(tp);
  833. }
  834. static void tg3_mdio_stop(struct tg3 *tp)
  835. {
  836. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  837. mutex_lock(&tp->mdio_bus->mdio_lock);
  838. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  839. mutex_unlock(&tp->mdio_bus->mdio_lock);
  840. }
  841. }
  842. static int tg3_mdio_init(struct tg3 *tp)
  843. {
  844. int i;
  845. u32 reg;
  846. struct phy_device *phydev;
  847. tg3_mdio_start(tp);
  848. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  849. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  850. return 0;
  851. tp->mdio_bus = mdiobus_alloc();
  852. if (tp->mdio_bus == NULL)
  853. return -ENOMEM;
  854. tp->mdio_bus->name = "tg3 mdio bus";
  855. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  856. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  857. tp->mdio_bus->priv = tp;
  858. tp->mdio_bus->parent = &tp->pdev->dev;
  859. tp->mdio_bus->read = &tg3_mdio_read;
  860. tp->mdio_bus->write = &tg3_mdio_write;
  861. tp->mdio_bus->reset = &tg3_mdio_reset;
  862. tp->mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  863. tp->mdio_bus->irq = &tp->mdio_irq[0];
  864. for (i = 0; i < PHY_MAX_ADDR; i++)
  865. tp->mdio_bus->irq[i] = PHY_POLL;
  866. /* The bus registration will look for all the PHYs on the mdio bus.
  867. * Unfortunately, it does not ensure the PHY is powered up before
  868. * accessing the PHY ID registers. A chip reset is the
  869. * quickest way to bring the device back to an operational state..
  870. */
  871. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  872. tg3_bmcr_reset(tp);
  873. i = mdiobus_register(tp->mdio_bus);
  874. if (i) {
  875. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  876. tp->dev->name, i);
  877. mdiobus_free(tp->mdio_bus);
  878. return i;
  879. }
  880. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  881. if (!phydev || !phydev->drv) {
  882. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  883. mdiobus_unregister(tp->mdio_bus);
  884. mdiobus_free(tp->mdio_bus);
  885. return -ENODEV;
  886. }
  887. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  888. case TG3_PHY_ID_BCM57780:
  889. phydev->interface = PHY_INTERFACE_MODE_GMII;
  890. break;
  891. case TG3_PHY_ID_BCM50610:
  892. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  893. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  894. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  895. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  896. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  897. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  898. /* fallthru */
  899. case TG3_PHY_ID_RTL8211C:
  900. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  901. break;
  902. case TG3_PHY_ID_RTL8201E:
  903. case TG3_PHY_ID_BCMAC131:
  904. phydev->interface = PHY_INTERFACE_MODE_MII;
  905. break;
  906. }
  907. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  908. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  909. tg3_mdio_config_5785(tp);
  910. return 0;
  911. }
  912. static void tg3_mdio_fini(struct tg3 *tp)
  913. {
  914. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  915. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  916. mdiobus_unregister(tp->mdio_bus);
  917. mdiobus_free(tp->mdio_bus);
  918. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  919. }
  920. }
  921. /* tp->lock is held. */
  922. static inline void tg3_generate_fw_event(struct tg3 *tp)
  923. {
  924. u32 val;
  925. val = tr32(GRC_RX_CPU_EVENT);
  926. val |= GRC_RX_CPU_DRIVER_EVENT;
  927. tw32_f(GRC_RX_CPU_EVENT, val);
  928. tp->last_event_jiffies = jiffies;
  929. }
  930. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  931. /* tp->lock is held. */
  932. static void tg3_wait_for_event_ack(struct tg3 *tp)
  933. {
  934. int i;
  935. unsigned int delay_cnt;
  936. long time_remain;
  937. /* If enough time has passed, no wait is necessary. */
  938. time_remain = (long)(tp->last_event_jiffies + 1 +
  939. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  940. (long)jiffies;
  941. if (time_remain < 0)
  942. return;
  943. /* Check if we can shorten the wait time. */
  944. delay_cnt = jiffies_to_usecs(time_remain);
  945. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  946. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  947. delay_cnt = (delay_cnt >> 3) + 1;
  948. for (i = 0; i < delay_cnt; i++) {
  949. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  950. break;
  951. udelay(8);
  952. }
  953. }
  954. /* tp->lock is held. */
  955. static void tg3_ump_link_report(struct tg3 *tp)
  956. {
  957. u32 reg;
  958. u32 val;
  959. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  960. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  961. return;
  962. tg3_wait_for_event_ack(tp);
  963. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  964. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  965. val = 0;
  966. if (!tg3_readphy(tp, MII_BMCR, &reg))
  967. val = reg << 16;
  968. if (!tg3_readphy(tp, MII_BMSR, &reg))
  969. val |= (reg & 0xffff);
  970. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  971. val = 0;
  972. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  973. val = reg << 16;
  974. if (!tg3_readphy(tp, MII_LPA, &reg))
  975. val |= (reg & 0xffff);
  976. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  977. val = 0;
  978. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  979. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  980. val = reg << 16;
  981. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  982. val |= (reg & 0xffff);
  983. }
  984. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  985. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  986. val = reg << 16;
  987. else
  988. val = 0;
  989. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  990. tg3_generate_fw_event(tp);
  991. }
  992. static void tg3_link_report(struct tg3 *tp)
  993. {
  994. if (!netif_carrier_ok(tp->dev)) {
  995. if (netif_msg_link(tp))
  996. printk(KERN_INFO PFX "%s: Link is down.\n",
  997. tp->dev->name);
  998. tg3_ump_link_report(tp);
  999. } else if (netif_msg_link(tp)) {
  1000. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1001. tp->dev->name,
  1002. (tp->link_config.active_speed == SPEED_1000 ?
  1003. 1000 :
  1004. (tp->link_config.active_speed == SPEED_100 ?
  1005. 100 : 10)),
  1006. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1007. "full" : "half"));
  1008. printk(KERN_INFO PFX
  1009. "%s: Flow control is %s for TX and %s for RX.\n",
  1010. tp->dev->name,
  1011. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1012. "on" : "off",
  1013. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1014. "on" : "off");
  1015. tg3_ump_link_report(tp);
  1016. }
  1017. }
  1018. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1019. {
  1020. u16 miireg;
  1021. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1022. miireg = ADVERTISE_PAUSE_CAP;
  1023. else if (flow_ctrl & FLOW_CTRL_TX)
  1024. miireg = ADVERTISE_PAUSE_ASYM;
  1025. else if (flow_ctrl & FLOW_CTRL_RX)
  1026. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1027. else
  1028. miireg = 0;
  1029. return miireg;
  1030. }
  1031. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1032. {
  1033. u16 miireg;
  1034. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1035. miireg = ADVERTISE_1000XPAUSE;
  1036. else if (flow_ctrl & FLOW_CTRL_TX)
  1037. miireg = ADVERTISE_1000XPSE_ASYM;
  1038. else if (flow_ctrl & FLOW_CTRL_RX)
  1039. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1040. else
  1041. miireg = 0;
  1042. return miireg;
  1043. }
  1044. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1045. {
  1046. u8 cap = 0;
  1047. if (lcladv & ADVERTISE_1000XPAUSE) {
  1048. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1049. if (rmtadv & LPA_1000XPAUSE)
  1050. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1051. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1052. cap = FLOW_CTRL_RX;
  1053. } else {
  1054. if (rmtadv & LPA_1000XPAUSE)
  1055. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1056. }
  1057. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1058. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1059. cap = FLOW_CTRL_TX;
  1060. }
  1061. return cap;
  1062. }
  1063. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1064. {
  1065. u8 autoneg;
  1066. u8 flowctrl = 0;
  1067. u32 old_rx_mode = tp->rx_mode;
  1068. u32 old_tx_mode = tp->tx_mode;
  1069. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1070. autoneg = tp->mdio_bus->phy_map[PHY_ADDR]->autoneg;
  1071. else
  1072. autoneg = tp->link_config.autoneg;
  1073. if (autoneg == AUTONEG_ENABLE &&
  1074. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1075. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1076. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1077. else
  1078. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1079. } else
  1080. flowctrl = tp->link_config.flowctrl;
  1081. tp->link_config.active_flowctrl = flowctrl;
  1082. if (flowctrl & FLOW_CTRL_RX)
  1083. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1084. else
  1085. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1086. if (old_rx_mode != tp->rx_mode)
  1087. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1088. if (flowctrl & FLOW_CTRL_TX)
  1089. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1090. else
  1091. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1092. if (old_tx_mode != tp->tx_mode)
  1093. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1094. }
  1095. static void tg3_adjust_link(struct net_device *dev)
  1096. {
  1097. u8 oldflowctrl, linkmesg = 0;
  1098. u32 mac_mode, lcl_adv, rmt_adv;
  1099. struct tg3 *tp = netdev_priv(dev);
  1100. struct phy_device *phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1101. spin_lock(&tp->lock);
  1102. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1103. MAC_MODE_HALF_DUPLEX);
  1104. oldflowctrl = tp->link_config.active_flowctrl;
  1105. if (phydev->link) {
  1106. lcl_adv = 0;
  1107. rmt_adv = 0;
  1108. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1109. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1110. else
  1111. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1112. if (phydev->duplex == DUPLEX_HALF)
  1113. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1114. else {
  1115. lcl_adv = tg3_advert_flowctrl_1000T(
  1116. tp->link_config.flowctrl);
  1117. if (phydev->pause)
  1118. rmt_adv = LPA_PAUSE_CAP;
  1119. if (phydev->asym_pause)
  1120. rmt_adv |= LPA_PAUSE_ASYM;
  1121. }
  1122. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1123. } else
  1124. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1125. if (mac_mode != tp->mac_mode) {
  1126. tp->mac_mode = mac_mode;
  1127. tw32_f(MAC_MODE, tp->mac_mode);
  1128. udelay(40);
  1129. }
  1130. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1131. if (phydev->speed == SPEED_10)
  1132. tw32(MAC_MI_STAT,
  1133. MAC_MI_STAT_10MBPS_MODE |
  1134. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1135. else
  1136. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1137. }
  1138. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1139. tw32(MAC_TX_LENGTHS,
  1140. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1141. (6 << TX_LENGTHS_IPG_SHIFT) |
  1142. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1143. else
  1144. tw32(MAC_TX_LENGTHS,
  1145. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1146. (6 << TX_LENGTHS_IPG_SHIFT) |
  1147. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1148. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1149. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1150. phydev->speed != tp->link_config.active_speed ||
  1151. phydev->duplex != tp->link_config.active_duplex ||
  1152. oldflowctrl != tp->link_config.active_flowctrl)
  1153. linkmesg = 1;
  1154. tp->link_config.active_speed = phydev->speed;
  1155. tp->link_config.active_duplex = phydev->duplex;
  1156. spin_unlock(&tp->lock);
  1157. if (linkmesg)
  1158. tg3_link_report(tp);
  1159. }
  1160. static int tg3_phy_init(struct tg3 *tp)
  1161. {
  1162. struct phy_device *phydev;
  1163. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1164. return 0;
  1165. /* Bring the PHY back to a known state. */
  1166. tg3_bmcr_reset(tp);
  1167. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1168. /* Attach the MAC to the PHY. */
  1169. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1170. phydev->dev_flags, phydev->interface);
  1171. if (IS_ERR(phydev)) {
  1172. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1173. return PTR_ERR(phydev);
  1174. }
  1175. /* Mask with MAC supported features. */
  1176. switch (phydev->interface) {
  1177. case PHY_INTERFACE_MODE_GMII:
  1178. case PHY_INTERFACE_MODE_RGMII:
  1179. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1180. phydev->supported &= (PHY_GBIT_FEATURES |
  1181. SUPPORTED_Pause |
  1182. SUPPORTED_Asym_Pause);
  1183. break;
  1184. }
  1185. /* fallthru */
  1186. case PHY_INTERFACE_MODE_MII:
  1187. phydev->supported &= (PHY_BASIC_FEATURES |
  1188. SUPPORTED_Pause |
  1189. SUPPORTED_Asym_Pause);
  1190. break;
  1191. default:
  1192. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1193. return -EINVAL;
  1194. }
  1195. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1196. phydev->advertising = phydev->supported;
  1197. return 0;
  1198. }
  1199. static void tg3_phy_start(struct tg3 *tp)
  1200. {
  1201. struct phy_device *phydev;
  1202. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1203. return;
  1204. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1205. if (tp->link_config.phy_is_low_power) {
  1206. tp->link_config.phy_is_low_power = 0;
  1207. phydev->speed = tp->link_config.orig_speed;
  1208. phydev->duplex = tp->link_config.orig_duplex;
  1209. phydev->autoneg = tp->link_config.orig_autoneg;
  1210. phydev->advertising = tp->link_config.orig_advertising;
  1211. }
  1212. phy_start(phydev);
  1213. phy_start_aneg(phydev);
  1214. }
  1215. static void tg3_phy_stop(struct tg3 *tp)
  1216. {
  1217. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1218. return;
  1219. phy_stop(tp->mdio_bus->phy_map[PHY_ADDR]);
  1220. }
  1221. static void tg3_phy_fini(struct tg3 *tp)
  1222. {
  1223. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1224. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1225. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1226. }
  1227. }
  1228. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1229. {
  1230. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1231. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1232. }
  1233. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1234. {
  1235. u32 reg;
  1236. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  1237. return;
  1238. reg = MII_TG3_MISC_SHDW_WREN |
  1239. MII_TG3_MISC_SHDW_SCR5_SEL |
  1240. MII_TG3_MISC_SHDW_SCR5_LPED |
  1241. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1242. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1243. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1244. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1245. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1246. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1247. reg = MII_TG3_MISC_SHDW_WREN |
  1248. MII_TG3_MISC_SHDW_APD_SEL |
  1249. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1250. if (enable)
  1251. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1252. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1253. }
  1254. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1255. {
  1256. u32 phy;
  1257. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1258. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1259. return;
  1260. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1261. u32 ephy;
  1262. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &ephy)) {
  1263. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  1264. ephy | MII_TG3_EPHY_SHADOW_EN);
  1265. if (!tg3_readphy(tp, MII_TG3_EPHYTST_MISCCTRL, &phy)) {
  1266. if (enable)
  1267. phy |= MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1268. else
  1269. phy &= ~MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1270. tg3_writephy(tp, MII_TG3_EPHYTST_MISCCTRL, phy);
  1271. }
  1272. tg3_writephy(tp, MII_TG3_EPHY_TEST, ephy);
  1273. }
  1274. } else {
  1275. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1276. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1277. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1278. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1279. if (enable)
  1280. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1281. else
  1282. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1283. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1284. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1285. }
  1286. }
  1287. }
  1288. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1289. {
  1290. u32 val;
  1291. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1292. return;
  1293. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1294. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1295. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1296. (val | (1 << 15) | (1 << 4)));
  1297. }
  1298. static void tg3_phy_apply_otp(struct tg3 *tp)
  1299. {
  1300. u32 otp, phy;
  1301. if (!tp->phy_otp)
  1302. return;
  1303. otp = tp->phy_otp;
  1304. /* Enable SM_DSP clock and tx 6dB coding. */
  1305. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1306. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1307. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1308. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1309. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1310. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1311. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1312. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1313. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1314. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1315. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1316. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1317. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1318. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1319. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1320. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1321. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1322. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1323. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1324. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1325. /* Turn off SM_DSP clock. */
  1326. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1327. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1328. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1329. }
  1330. static int tg3_wait_macro_done(struct tg3 *tp)
  1331. {
  1332. int limit = 100;
  1333. while (limit--) {
  1334. u32 tmp32;
  1335. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1336. if ((tmp32 & 0x1000) == 0)
  1337. break;
  1338. }
  1339. }
  1340. if (limit <= 0)
  1341. return -EBUSY;
  1342. return 0;
  1343. }
  1344. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1345. {
  1346. static const u32 test_pat[4][6] = {
  1347. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1348. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1349. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1350. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1351. };
  1352. int chan;
  1353. for (chan = 0; chan < 4; chan++) {
  1354. int i;
  1355. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1356. (chan * 0x2000) | 0x0200);
  1357. tg3_writephy(tp, 0x16, 0x0002);
  1358. for (i = 0; i < 6; i++)
  1359. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1360. test_pat[chan][i]);
  1361. tg3_writephy(tp, 0x16, 0x0202);
  1362. if (tg3_wait_macro_done(tp)) {
  1363. *resetp = 1;
  1364. return -EBUSY;
  1365. }
  1366. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1367. (chan * 0x2000) | 0x0200);
  1368. tg3_writephy(tp, 0x16, 0x0082);
  1369. if (tg3_wait_macro_done(tp)) {
  1370. *resetp = 1;
  1371. return -EBUSY;
  1372. }
  1373. tg3_writephy(tp, 0x16, 0x0802);
  1374. if (tg3_wait_macro_done(tp)) {
  1375. *resetp = 1;
  1376. return -EBUSY;
  1377. }
  1378. for (i = 0; i < 6; i += 2) {
  1379. u32 low, high;
  1380. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1381. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1382. tg3_wait_macro_done(tp)) {
  1383. *resetp = 1;
  1384. return -EBUSY;
  1385. }
  1386. low &= 0x7fff;
  1387. high &= 0x000f;
  1388. if (low != test_pat[chan][i] ||
  1389. high != test_pat[chan][i+1]) {
  1390. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1391. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1392. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1393. return -EBUSY;
  1394. }
  1395. }
  1396. }
  1397. return 0;
  1398. }
  1399. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1400. {
  1401. int chan;
  1402. for (chan = 0; chan < 4; chan++) {
  1403. int i;
  1404. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1405. (chan * 0x2000) | 0x0200);
  1406. tg3_writephy(tp, 0x16, 0x0002);
  1407. for (i = 0; i < 6; i++)
  1408. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1409. tg3_writephy(tp, 0x16, 0x0202);
  1410. if (tg3_wait_macro_done(tp))
  1411. return -EBUSY;
  1412. }
  1413. return 0;
  1414. }
  1415. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1416. {
  1417. u32 reg32, phy9_orig;
  1418. int retries, do_phy_reset, err;
  1419. retries = 10;
  1420. do_phy_reset = 1;
  1421. do {
  1422. if (do_phy_reset) {
  1423. err = tg3_bmcr_reset(tp);
  1424. if (err)
  1425. return err;
  1426. do_phy_reset = 0;
  1427. }
  1428. /* Disable transmitter and interrupt. */
  1429. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1430. continue;
  1431. reg32 |= 0x3000;
  1432. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1433. /* Set full-duplex, 1000 mbps. */
  1434. tg3_writephy(tp, MII_BMCR,
  1435. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1436. /* Set to master mode. */
  1437. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1438. continue;
  1439. tg3_writephy(tp, MII_TG3_CTRL,
  1440. (MII_TG3_CTRL_AS_MASTER |
  1441. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1442. /* Enable SM_DSP_CLOCK and 6dB. */
  1443. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1444. /* Block the PHY control access. */
  1445. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1446. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1447. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1448. if (!err)
  1449. break;
  1450. } while (--retries);
  1451. err = tg3_phy_reset_chanpat(tp);
  1452. if (err)
  1453. return err;
  1454. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1455. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1456. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1457. tg3_writephy(tp, 0x16, 0x0000);
  1458. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1459. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1460. /* Set Extended packet length bit for jumbo frames */
  1461. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1462. }
  1463. else {
  1464. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1465. }
  1466. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1467. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1468. reg32 &= ~0x3000;
  1469. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1470. } else if (!err)
  1471. err = -EBUSY;
  1472. return err;
  1473. }
  1474. /* This will reset the tigon3 PHY if there is no valid
  1475. * link unless the FORCE argument is non-zero.
  1476. */
  1477. static int tg3_phy_reset(struct tg3 *tp)
  1478. {
  1479. u32 cpmuctrl;
  1480. u32 phy_status;
  1481. int err;
  1482. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1483. u32 val;
  1484. val = tr32(GRC_MISC_CFG);
  1485. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1486. udelay(40);
  1487. }
  1488. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1489. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1490. if (err != 0)
  1491. return -EBUSY;
  1492. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1493. netif_carrier_off(tp->dev);
  1494. tg3_link_report(tp);
  1495. }
  1496. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1497. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1498. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1499. err = tg3_phy_reset_5703_4_5(tp);
  1500. if (err)
  1501. return err;
  1502. goto out;
  1503. }
  1504. cpmuctrl = 0;
  1505. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1506. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1507. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1508. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1509. tw32(TG3_CPMU_CTRL,
  1510. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1511. }
  1512. err = tg3_bmcr_reset(tp);
  1513. if (err)
  1514. return err;
  1515. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1516. u32 phy;
  1517. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1518. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1519. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1520. }
  1521. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1522. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1523. u32 val;
  1524. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1525. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1526. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1527. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1528. udelay(40);
  1529. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1530. }
  1531. }
  1532. tg3_phy_apply_otp(tp);
  1533. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1534. tg3_phy_toggle_apd(tp, true);
  1535. else
  1536. tg3_phy_toggle_apd(tp, false);
  1537. out:
  1538. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1539. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1540. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1541. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1542. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1543. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1544. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1545. }
  1546. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1547. tg3_writephy(tp, 0x1c, 0x8d68);
  1548. tg3_writephy(tp, 0x1c, 0x8d68);
  1549. }
  1550. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1551. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1552. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1553. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1554. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1555. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1556. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1557. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1558. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1559. }
  1560. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1561. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1562. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1563. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1564. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1565. tg3_writephy(tp, MII_TG3_TEST1,
  1566. MII_TG3_TEST1_TRIM_EN | 0x4);
  1567. } else
  1568. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1569. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1570. }
  1571. /* Set Extended packet length bit (bit 14) on all chips that */
  1572. /* support jumbo frames */
  1573. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1574. /* Cannot do read-modify-write on 5401 */
  1575. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1576. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1577. u32 phy_reg;
  1578. /* Set bit 14 with read-modify-write to preserve other bits */
  1579. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1580. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1581. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1582. }
  1583. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1584. * jumbo frames transmission.
  1585. */
  1586. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1587. u32 phy_reg;
  1588. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1589. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1590. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1591. }
  1592. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1593. /* adjust output voltage */
  1594. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  1595. }
  1596. tg3_phy_toggle_automdix(tp, 1);
  1597. tg3_phy_set_wirespeed(tp);
  1598. return 0;
  1599. }
  1600. static void tg3_frob_aux_power(struct tg3 *tp)
  1601. {
  1602. struct tg3 *tp_peer = tp;
  1603. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1604. return;
  1605. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1606. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1607. struct net_device *dev_peer;
  1608. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1609. /* remove_one() may have been run on the peer. */
  1610. if (!dev_peer)
  1611. tp_peer = tp;
  1612. else
  1613. tp_peer = netdev_priv(dev_peer);
  1614. }
  1615. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1616. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1617. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1618. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1619. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1620. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1621. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1622. (GRC_LCLCTRL_GPIO_OE0 |
  1623. GRC_LCLCTRL_GPIO_OE1 |
  1624. GRC_LCLCTRL_GPIO_OE2 |
  1625. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1626. GRC_LCLCTRL_GPIO_OUTPUT1),
  1627. 100);
  1628. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  1629. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1630. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1631. GRC_LCLCTRL_GPIO_OE1 |
  1632. GRC_LCLCTRL_GPIO_OE2 |
  1633. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1634. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1635. tp->grc_local_ctrl;
  1636. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1637. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1638. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1639. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1640. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1641. } else {
  1642. u32 no_gpio2;
  1643. u32 grc_local_ctrl = 0;
  1644. if (tp_peer != tp &&
  1645. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1646. return;
  1647. /* Workaround to prevent overdrawing Amps. */
  1648. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1649. ASIC_REV_5714) {
  1650. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1651. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1652. grc_local_ctrl, 100);
  1653. }
  1654. /* On 5753 and variants, GPIO2 cannot be used. */
  1655. no_gpio2 = tp->nic_sram_data_cfg &
  1656. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1657. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1658. GRC_LCLCTRL_GPIO_OE1 |
  1659. GRC_LCLCTRL_GPIO_OE2 |
  1660. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1661. GRC_LCLCTRL_GPIO_OUTPUT2;
  1662. if (no_gpio2) {
  1663. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1664. GRC_LCLCTRL_GPIO_OUTPUT2);
  1665. }
  1666. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1667. grc_local_ctrl, 100);
  1668. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1669. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1670. grc_local_ctrl, 100);
  1671. if (!no_gpio2) {
  1672. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1673. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1674. grc_local_ctrl, 100);
  1675. }
  1676. }
  1677. } else {
  1678. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1679. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1680. if (tp_peer != tp &&
  1681. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1682. return;
  1683. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1684. (GRC_LCLCTRL_GPIO_OE1 |
  1685. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1686. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1687. GRC_LCLCTRL_GPIO_OE1, 100);
  1688. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1689. (GRC_LCLCTRL_GPIO_OE1 |
  1690. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1691. }
  1692. }
  1693. }
  1694. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1695. {
  1696. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1697. return 1;
  1698. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1699. if (speed != SPEED_10)
  1700. return 1;
  1701. } else if (speed == SPEED_10)
  1702. return 1;
  1703. return 0;
  1704. }
  1705. static int tg3_setup_phy(struct tg3 *, int);
  1706. #define RESET_KIND_SHUTDOWN 0
  1707. #define RESET_KIND_INIT 1
  1708. #define RESET_KIND_SUSPEND 2
  1709. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1710. static int tg3_halt_cpu(struct tg3 *, u32);
  1711. static int tg3_nvram_lock(struct tg3 *);
  1712. static void tg3_nvram_unlock(struct tg3 *);
  1713. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1714. {
  1715. u32 val;
  1716. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1717. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1718. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1719. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1720. sg_dig_ctrl |=
  1721. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1722. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1723. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1724. }
  1725. return;
  1726. }
  1727. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1728. tg3_bmcr_reset(tp);
  1729. val = tr32(GRC_MISC_CFG);
  1730. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1731. udelay(40);
  1732. return;
  1733. } else if (do_low_power) {
  1734. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1735. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1736. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1737. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1738. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1739. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1740. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1741. }
  1742. /* The PHY should not be powered down on some chips because
  1743. * of bugs.
  1744. */
  1745. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1746. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1747. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1748. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1749. return;
  1750. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1751. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1752. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1753. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1754. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1755. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1756. }
  1757. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1758. }
  1759. /* tp->lock is held. */
  1760. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  1761. {
  1762. u32 addr_high, addr_low;
  1763. int i;
  1764. addr_high = ((tp->dev->dev_addr[0] << 8) |
  1765. tp->dev->dev_addr[1]);
  1766. addr_low = ((tp->dev->dev_addr[2] << 24) |
  1767. (tp->dev->dev_addr[3] << 16) |
  1768. (tp->dev->dev_addr[4] << 8) |
  1769. (tp->dev->dev_addr[5] << 0));
  1770. for (i = 0; i < 4; i++) {
  1771. if (i == 1 && skip_mac_1)
  1772. continue;
  1773. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  1774. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  1775. }
  1776. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1777. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1778. for (i = 0; i < 12; i++) {
  1779. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  1780. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  1781. }
  1782. }
  1783. addr_high = (tp->dev->dev_addr[0] +
  1784. tp->dev->dev_addr[1] +
  1785. tp->dev->dev_addr[2] +
  1786. tp->dev->dev_addr[3] +
  1787. tp->dev->dev_addr[4] +
  1788. tp->dev->dev_addr[5]) &
  1789. TX_BACKOFF_SEED_MASK;
  1790. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  1791. }
  1792. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1793. {
  1794. u32 misc_host_ctrl;
  1795. bool device_should_wake, do_low_power;
  1796. /* Make sure register accesses (indirect or otherwise)
  1797. * will function correctly.
  1798. */
  1799. pci_write_config_dword(tp->pdev,
  1800. TG3PCI_MISC_HOST_CTRL,
  1801. tp->misc_host_ctrl);
  1802. switch (state) {
  1803. case PCI_D0:
  1804. pci_enable_wake(tp->pdev, state, false);
  1805. pci_set_power_state(tp->pdev, PCI_D0);
  1806. /* Switch out of Vaux if it is a NIC */
  1807. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1808. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1809. return 0;
  1810. case PCI_D1:
  1811. case PCI_D2:
  1812. case PCI_D3hot:
  1813. break;
  1814. default:
  1815. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  1816. tp->dev->name, state);
  1817. return -EINVAL;
  1818. }
  1819. /* Restore the CLKREQ setting. */
  1820. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  1821. u16 lnkctl;
  1822. pci_read_config_word(tp->pdev,
  1823. tp->pcie_cap + PCI_EXP_LNKCTL,
  1824. &lnkctl);
  1825. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  1826. pci_write_config_word(tp->pdev,
  1827. tp->pcie_cap + PCI_EXP_LNKCTL,
  1828. lnkctl);
  1829. }
  1830. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1831. tw32(TG3PCI_MISC_HOST_CTRL,
  1832. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1833. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  1834. device_may_wakeup(&tp->pdev->dev) &&
  1835. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  1836. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  1837. do_low_power = false;
  1838. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  1839. !tp->link_config.phy_is_low_power) {
  1840. struct phy_device *phydev;
  1841. u32 phyid, advertising;
  1842. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1843. tp->link_config.phy_is_low_power = 1;
  1844. tp->link_config.orig_speed = phydev->speed;
  1845. tp->link_config.orig_duplex = phydev->duplex;
  1846. tp->link_config.orig_autoneg = phydev->autoneg;
  1847. tp->link_config.orig_advertising = phydev->advertising;
  1848. advertising = ADVERTISED_TP |
  1849. ADVERTISED_Pause |
  1850. ADVERTISED_Autoneg |
  1851. ADVERTISED_10baseT_Half;
  1852. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  1853. device_should_wake) {
  1854. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1855. advertising |=
  1856. ADVERTISED_100baseT_Half |
  1857. ADVERTISED_100baseT_Full |
  1858. ADVERTISED_10baseT_Full;
  1859. else
  1860. advertising |= ADVERTISED_10baseT_Full;
  1861. }
  1862. phydev->advertising = advertising;
  1863. phy_start_aneg(phydev);
  1864. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  1865. if (phyid != TG3_PHY_ID_BCMAC131) {
  1866. phyid &= TG3_PHY_OUI_MASK;
  1867. if (phyid == TG3_PHY_OUI_1 &&
  1868. phyid == TG3_PHY_OUI_2 &&
  1869. phyid == TG3_PHY_OUI_3)
  1870. do_low_power = true;
  1871. }
  1872. }
  1873. } else {
  1874. do_low_power = true;
  1875. if (tp->link_config.phy_is_low_power == 0) {
  1876. tp->link_config.phy_is_low_power = 1;
  1877. tp->link_config.orig_speed = tp->link_config.speed;
  1878. tp->link_config.orig_duplex = tp->link_config.duplex;
  1879. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1880. }
  1881. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1882. tp->link_config.speed = SPEED_10;
  1883. tp->link_config.duplex = DUPLEX_HALF;
  1884. tp->link_config.autoneg = AUTONEG_ENABLE;
  1885. tg3_setup_phy(tp, 0);
  1886. }
  1887. }
  1888. __tg3_set_mac_addr(tp, 0);
  1889. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1890. u32 val;
  1891. val = tr32(GRC_VCPU_EXT_CTRL);
  1892. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  1893. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1894. int i;
  1895. u32 val;
  1896. for (i = 0; i < 200; i++) {
  1897. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1898. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1899. break;
  1900. msleep(1);
  1901. }
  1902. }
  1903. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  1904. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1905. WOL_DRV_STATE_SHUTDOWN |
  1906. WOL_DRV_WOL |
  1907. WOL_SET_MAGIC_PKT);
  1908. if (device_should_wake) {
  1909. u32 mac_mode;
  1910. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1911. if (do_low_power) {
  1912. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1913. udelay(40);
  1914. }
  1915. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  1916. mac_mode = MAC_MODE_PORT_MODE_GMII;
  1917. else
  1918. mac_mode = MAC_MODE_PORT_MODE_MII;
  1919. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  1920. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1921. ASIC_REV_5700) {
  1922. u32 speed = (tp->tg3_flags &
  1923. TG3_FLAG_WOL_SPEED_100MB) ?
  1924. SPEED_100 : SPEED_10;
  1925. if (tg3_5700_link_polarity(tp, speed))
  1926. mac_mode |= MAC_MODE_LINK_POLARITY;
  1927. else
  1928. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1929. }
  1930. } else {
  1931. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1932. }
  1933. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1934. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1935. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1936. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  1937. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  1938. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  1939. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  1940. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  1941. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  1942. mac_mode |= tp->mac_mode &
  1943. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  1944. if (mac_mode & MAC_MODE_APE_TX_EN)
  1945. mac_mode |= MAC_MODE_TDE_ENABLE;
  1946. }
  1947. tw32_f(MAC_MODE, mac_mode);
  1948. udelay(100);
  1949. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1950. udelay(10);
  1951. }
  1952. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1953. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1954. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1955. u32 base_val;
  1956. base_val = tp->pci_clock_ctrl;
  1957. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1958. CLOCK_CTRL_TXCLK_DISABLE);
  1959. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1960. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1961. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1962. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  1963. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  1964. /* do nothing */
  1965. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1966. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1967. u32 newbits1, newbits2;
  1968. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1969. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1970. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1971. CLOCK_CTRL_TXCLK_DISABLE |
  1972. CLOCK_CTRL_ALTCLK);
  1973. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1974. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1975. newbits1 = CLOCK_CTRL_625_CORE;
  1976. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1977. } else {
  1978. newbits1 = CLOCK_CTRL_ALTCLK;
  1979. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1980. }
  1981. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1982. 40);
  1983. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1984. 40);
  1985. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1986. u32 newbits3;
  1987. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1988. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1989. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1990. CLOCK_CTRL_TXCLK_DISABLE |
  1991. CLOCK_CTRL_44MHZ_CORE);
  1992. } else {
  1993. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1994. }
  1995. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1996. tp->pci_clock_ctrl | newbits3, 40);
  1997. }
  1998. }
  1999. if (!(device_should_wake) &&
  2000. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2001. tg3_power_down_phy(tp, do_low_power);
  2002. tg3_frob_aux_power(tp);
  2003. /* Workaround for unstable PLL clock */
  2004. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2005. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2006. u32 val = tr32(0x7d00);
  2007. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2008. tw32(0x7d00, val);
  2009. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2010. int err;
  2011. err = tg3_nvram_lock(tp);
  2012. tg3_halt_cpu(tp, RX_CPU_BASE);
  2013. if (!err)
  2014. tg3_nvram_unlock(tp);
  2015. }
  2016. }
  2017. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2018. if (device_should_wake)
  2019. pci_enable_wake(tp->pdev, state, true);
  2020. /* Finally, set the new power state. */
  2021. pci_set_power_state(tp->pdev, state);
  2022. return 0;
  2023. }
  2024. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2025. {
  2026. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2027. case MII_TG3_AUX_STAT_10HALF:
  2028. *speed = SPEED_10;
  2029. *duplex = DUPLEX_HALF;
  2030. break;
  2031. case MII_TG3_AUX_STAT_10FULL:
  2032. *speed = SPEED_10;
  2033. *duplex = DUPLEX_FULL;
  2034. break;
  2035. case MII_TG3_AUX_STAT_100HALF:
  2036. *speed = SPEED_100;
  2037. *duplex = DUPLEX_HALF;
  2038. break;
  2039. case MII_TG3_AUX_STAT_100FULL:
  2040. *speed = SPEED_100;
  2041. *duplex = DUPLEX_FULL;
  2042. break;
  2043. case MII_TG3_AUX_STAT_1000HALF:
  2044. *speed = SPEED_1000;
  2045. *duplex = DUPLEX_HALF;
  2046. break;
  2047. case MII_TG3_AUX_STAT_1000FULL:
  2048. *speed = SPEED_1000;
  2049. *duplex = DUPLEX_FULL;
  2050. break;
  2051. default:
  2052. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2053. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2054. SPEED_10;
  2055. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2056. DUPLEX_HALF;
  2057. break;
  2058. }
  2059. *speed = SPEED_INVALID;
  2060. *duplex = DUPLEX_INVALID;
  2061. break;
  2062. }
  2063. }
  2064. static void tg3_phy_copper_begin(struct tg3 *tp)
  2065. {
  2066. u32 new_adv;
  2067. int i;
  2068. if (tp->link_config.phy_is_low_power) {
  2069. /* Entering low power mode. Disable gigabit and
  2070. * 100baseT advertisements.
  2071. */
  2072. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2073. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2074. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2075. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2076. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2077. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2078. } else if (tp->link_config.speed == SPEED_INVALID) {
  2079. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2080. tp->link_config.advertising &=
  2081. ~(ADVERTISED_1000baseT_Half |
  2082. ADVERTISED_1000baseT_Full);
  2083. new_adv = ADVERTISE_CSMA;
  2084. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2085. new_adv |= ADVERTISE_10HALF;
  2086. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2087. new_adv |= ADVERTISE_10FULL;
  2088. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2089. new_adv |= ADVERTISE_100HALF;
  2090. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2091. new_adv |= ADVERTISE_100FULL;
  2092. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2093. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2094. if (tp->link_config.advertising &
  2095. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2096. new_adv = 0;
  2097. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2098. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2099. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2100. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2101. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2102. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2103. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2104. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2105. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2106. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2107. } else {
  2108. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2109. }
  2110. } else {
  2111. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2112. new_adv |= ADVERTISE_CSMA;
  2113. /* Asking for a specific link mode. */
  2114. if (tp->link_config.speed == SPEED_1000) {
  2115. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2116. if (tp->link_config.duplex == DUPLEX_FULL)
  2117. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2118. else
  2119. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2120. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2121. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2122. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2123. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2124. } else {
  2125. if (tp->link_config.speed == SPEED_100) {
  2126. if (tp->link_config.duplex == DUPLEX_FULL)
  2127. new_adv |= ADVERTISE_100FULL;
  2128. else
  2129. new_adv |= ADVERTISE_100HALF;
  2130. } else {
  2131. if (tp->link_config.duplex == DUPLEX_FULL)
  2132. new_adv |= ADVERTISE_10FULL;
  2133. else
  2134. new_adv |= ADVERTISE_10HALF;
  2135. }
  2136. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2137. new_adv = 0;
  2138. }
  2139. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2140. }
  2141. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2142. tp->link_config.speed != SPEED_INVALID) {
  2143. u32 bmcr, orig_bmcr;
  2144. tp->link_config.active_speed = tp->link_config.speed;
  2145. tp->link_config.active_duplex = tp->link_config.duplex;
  2146. bmcr = 0;
  2147. switch (tp->link_config.speed) {
  2148. default:
  2149. case SPEED_10:
  2150. break;
  2151. case SPEED_100:
  2152. bmcr |= BMCR_SPEED100;
  2153. break;
  2154. case SPEED_1000:
  2155. bmcr |= TG3_BMCR_SPEED1000;
  2156. break;
  2157. }
  2158. if (tp->link_config.duplex == DUPLEX_FULL)
  2159. bmcr |= BMCR_FULLDPLX;
  2160. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2161. (bmcr != orig_bmcr)) {
  2162. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2163. for (i = 0; i < 1500; i++) {
  2164. u32 tmp;
  2165. udelay(10);
  2166. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2167. tg3_readphy(tp, MII_BMSR, &tmp))
  2168. continue;
  2169. if (!(tmp & BMSR_LSTATUS)) {
  2170. udelay(40);
  2171. break;
  2172. }
  2173. }
  2174. tg3_writephy(tp, MII_BMCR, bmcr);
  2175. udelay(40);
  2176. }
  2177. } else {
  2178. tg3_writephy(tp, MII_BMCR,
  2179. BMCR_ANENABLE | BMCR_ANRESTART);
  2180. }
  2181. }
  2182. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2183. {
  2184. int err;
  2185. /* Turn off tap power management. */
  2186. /* Set Extended packet length bit */
  2187. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2188. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2189. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2190. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2191. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2192. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2193. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2194. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2195. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2196. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2197. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2198. udelay(40);
  2199. return err;
  2200. }
  2201. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2202. {
  2203. u32 adv_reg, all_mask = 0;
  2204. if (mask & ADVERTISED_10baseT_Half)
  2205. all_mask |= ADVERTISE_10HALF;
  2206. if (mask & ADVERTISED_10baseT_Full)
  2207. all_mask |= ADVERTISE_10FULL;
  2208. if (mask & ADVERTISED_100baseT_Half)
  2209. all_mask |= ADVERTISE_100HALF;
  2210. if (mask & ADVERTISED_100baseT_Full)
  2211. all_mask |= ADVERTISE_100FULL;
  2212. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2213. return 0;
  2214. if ((adv_reg & all_mask) != all_mask)
  2215. return 0;
  2216. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2217. u32 tg3_ctrl;
  2218. all_mask = 0;
  2219. if (mask & ADVERTISED_1000baseT_Half)
  2220. all_mask |= ADVERTISE_1000HALF;
  2221. if (mask & ADVERTISED_1000baseT_Full)
  2222. all_mask |= ADVERTISE_1000FULL;
  2223. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2224. return 0;
  2225. if ((tg3_ctrl & all_mask) != all_mask)
  2226. return 0;
  2227. }
  2228. return 1;
  2229. }
  2230. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2231. {
  2232. u32 curadv, reqadv;
  2233. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2234. return 1;
  2235. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2236. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2237. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2238. if (curadv != reqadv)
  2239. return 0;
  2240. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2241. tg3_readphy(tp, MII_LPA, rmtadv);
  2242. } else {
  2243. /* Reprogram the advertisement register, even if it
  2244. * does not affect the current link. If the link
  2245. * gets renegotiated in the future, we can save an
  2246. * additional renegotiation cycle by advertising
  2247. * it correctly in the first place.
  2248. */
  2249. if (curadv != reqadv) {
  2250. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2251. ADVERTISE_PAUSE_ASYM);
  2252. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2253. }
  2254. }
  2255. return 1;
  2256. }
  2257. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2258. {
  2259. int current_link_up;
  2260. u32 bmsr, dummy;
  2261. u32 lcl_adv, rmt_adv;
  2262. u16 current_speed;
  2263. u8 current_duplex;
  2264. int i, err;
  2265. tw32(MAC_EVENT, 0);
  2266. tw32_f(MAC_STATUS,
  2267. (MAC_STATUS_SYNC_CHANGED |
  2268. MAC_STATUS_CFG_CHANGED |
  2269. MAC_STATUS_MI_COMPLETION |
  2270. MAC_STATUS_LNKSTATE_CHANGED));
  2271. udelay(40);
  2272. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2273. tw32_f(MAC_MI_MODE,
  2274. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2275. udelay(80);
  2276. }
  2277. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2278. /* Some third-party PHYs need to be reset on link going
  2279. * down.
  2280. */
  2281. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2282. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2283. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2284. netif_carrier_ok(tp->dev)) {
  2285. tg3_readphy(tp, MII_BMSR, &bmsr);
  2286. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2287. !(bmsr & BMSR_LSTATUS))
  2288. force_reset = 1;
  2289. }
  2290. if (force_reset)
  2291. tg3_phy_reset(tp);
  2292. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2293. tg3_readphy(tp, MII_BMSR, &bmsr);
  2294. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2295. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2296. bmsr = 0;
  2297. if (!(bmsr & BMSR_LSTATUS)) {
  2298. err = tg3_init_5401phy_dsp(tp);
  2299. if (err)
  2300. return err;
  2301. tg3_readphy(tp, MII_BMSR, &bmsr);
  2302. for (i = 0; i < 1000; i++) {
  2303. udelay(10);
  2304. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2305. (bmsr & BMSR_LSTATUS)) {
  2306. udelay(40);
  2307. break;
  2308. }
  2309. }
  2310. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2311. !(bmsr & BMSR_LSTATUS) &&
  2312. tp->link_config.active_speed == SPEED_1000) {
  2313. err = tg3_phy_reset(tp);
  2314. if (!err)
  2315. err = tg3_init_5401phy_dsp(tp);
  2316. if (err)
  2317. return err;
  2318. }
  2319. }
  2320. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2321. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2322. /* 5701 {A0,B0} CRC bug workaround */
  2323. tg3_writephy(tp, 0x15, 0x0a75);
  2324. tg3_writephy(tp, 0x1c, 0x8c68);
  2325. tg3_writephy(tp, 0x1c, 0x8d68);
  2326. tg3_writephy(tp, 0x1c, 0x8c68);
  2327. }
  2328. /* Clear pending interrupts... */
  2329. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2330. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2331. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2332. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2333. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  2334. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2335. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2336. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2337. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2338. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2339. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2340. else
  2341. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2342. }
  2343. current_link_up = 0;
  2344. current_speed = SPEED_INVALID;
  2345. current_duplex = DUPLEX_INVALID;
  2346. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2347. u32 val;
  2348. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2349. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2350. if (!(val & (1 << 10))) {
  2351. val |= (1 << 10);
  2352. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2353. goto relink;
  2354. }
  2355. }
  2356. bmsr = 0;
  2357. for (i = 0; i < 100; i++) {
  2358. tg3_readphy(tp, MII_BMSR, &bmsr);
  2359. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2360. (bmsr & BMSR_LSTATUS))
  2361. break;
  2362. udelay(40);
  2363. }
  2364. if (bmsr & BMSR_LSTATUS) {
  2365. u32 aux_stat, bmcr;
  2366. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2367. for (i = 0; i < 2000; i++) {
  2368. udelay(10);
  2369. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2370. aux_stat)
  2371. break;
  2372. }
  2373. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2374. &current_speed,
  2375. &current_duplex);
  2376. bmcr = 0;
  2377. for (i = 0; i < 200; i++) {
  2378. tg3_readphy(tp, MII_BMCR, &bmcr);
  2379. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2380. continue;
  2381. if (bmcr && bmcr != 0x7fff)
  2382. break;
  2383. udelay(10);
  2384. }
  2385. lcl_adv = 0;
  2386. rmt_adv = 0;
  2387. tp->link_config.active_speed = current_speed;
  2388. tp->link_config.active_duplex = current_duplex;
  2389. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2390. if ((bmcr & BMCR_ANENABLE) &&
  2391. tg3_copper_is_advertising_all(tp,
  2392. tp->link_config.advertising)) {
  2393. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2394. &rmt_adv))
  2395. current_link_up = 1;
  2396. }
  2397. } else {
  2398. if (!(bmcr & BMCR_ANENABLE) &&
  2399. tp->link_config.speed == current_speed &&
  2400. tp->link_config.duplex == current_duplex &&
  2401. tp->link_config.flowctrl ==
  2402. tp->link_config.active_flowctrl) {
  2403. current_link_up = 1;
  2404. }
  2405. }
  2406. if (current_link_up == 1 &&
  2407. tp->link_config.active_duplex == DUPLEX_FULL)
  2408. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2409. }
  2410. relink:
  2411. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2412. u32 tmp;
  2413. tg3_phy_copper_begin(tp);
  2414. tg3_readphy(tp, MII_BMSR, &tmp);
  2415. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2416. (tmp & BMSR_LSTATUS))
  2417. current_link_up = 1;
  2418. }
  2419. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2420. if (current_link_up == 1) {
  2421. if (tp->link_config.active_speed == SPEED_100 ||
  2422. tp->link_config.active_speed == SPEED_10)
  2423. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2424. else
  2425. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2426. } else
  2427. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2428. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2429. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2430. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2431. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2432. if (current_link_up == 1 &&
  2433. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2434. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2435. else
  2436. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2437. }
  2438. /* ??? Without this setting Netgear GA302T PHY does not
  2439. * ??? send/receive packets...
  2440. */
  2441. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2442. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2443. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2444. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2445. udelay(80);
  2446. }
  2447. tw32_f(MAC_MODE, tp->mac_mode);
  2448. udelay(40);
  2449. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2450. /* Polled via timer. */
  2451. tw32_f(MAC_EVENT, 0);
  2452. } else {
  2453. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2454. }
  2455. udelay(40);
  2456. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2457. current_link_up == 1 &&
  2458. tp->link_config.active_speed == SPEED_1000 &&
  2459. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2460. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2461. udelay(120);
  2462. tw32_f(MAC_STATUS,
  2463. (MAC_STATUS_SYNC_CHANGED |
  2464. MAC_STATUS_CFG_CHANGED));
  2465. udelay(40);
  2466. tg3_write_mem(tp,
  2467. NIC_SRAM_FIRMWARE_MBOX,
  2468. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2469. }
  2470. /* Prevent send BD corruption. */
  2471. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2472. u16 oldlnkctl, newlnkctl;
  2473. pci_read_config_word(tp->pdev,
  2474. tp->pcie_cap + PCI_EXP_LNKCTL,
  2475. &oldlnkctl);
  2476. if (tp->link_config.active_speed == SPEED_100 ||
  2477. tp->link_config.active_speed == SPEED_10)
  2478. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2479. else
  2480. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2481. if (newlnkctl != oldlnkctl)
  2482. pci_write_config_word(tp->pdev,
  2483. tp->pcie_cap + PCI_EXP_LNKCTL,
  2484. newlnkctl);
  2485. }
  2486. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2487. if (current_link_up)
  2488. netif_carrier_on(tp->dev);
  2489. else
  2490. netif_carrier_off(tp->dev);
  2491. tg3_link_report(tp);
  2492. }
  2493. return 0;
  2494. }
  2495. struct tg3_fiber_aneginfo {
  2496. int state;
  2497. #define ANEG_STATE_UNKNOWN 0
  2498. #define ANEG_STATE_AN_ENABLE 1
  2499. #define ANEG_STATE_RESTART_INIT 2
  2500. #define ANEG_STATE_RESTART 3
  2501. #define ANEG_STATE_DISABLE_LINK_OK 4
  2502. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2503. #define ANEG_STATE_ABILITY_DETECT 6
  2504. #define ANEG_STATE_ACK_DETECT_INIT 7
  2505. #define ANEG_STATE_ACK_DETECT 8
  2506. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2507. #define ANEG_STATE_COMPLETE_ACK 10
  2508. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2509. #define ANEG_STATE_IDLE_DETECT 12
  2510. #define ANEG_STATE_LINK_OK 13
  2511. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2512. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2513. u32 flags;
  2514. #define MR_AN_ENABLE 0x00000001
  2515. #define MR_RESTART_AN 0x00000002
  2516. #define MR_AN_COMPLETE 0x00000004
  2517. #define MR_PAGE_RX 0x00000008
  2518. #define MR_NP_LOADED 0x00000010
  2519. #define MR_TOGGLE_TX 0x00000020
  2520. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2521. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2522. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2523. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2524. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2525. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2526. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2527. #define MR_TOGGLE_RX 0x00002000
  2528. #define MR_NP_RX 0x00004000
  2529. #define MR_LINK_OK 0x80000000
  2530. unsigned long link_time, cur_time;
  2531. u32 ability_match_cfg;
  2532. int ability_match_count;
  2533. char ability_match, idle_match, ack_match;
  2534. u32 txconfig, rxconfig;
  2535. #define ANEG_CFG_NP 0x00000080
  2536. #define ANEG_CFG_ACK 0x00000040
  2537. #define ANEG_CFG_RF2 0x00000020
  2538. #define ANEG_CFG_RF1 0x00000010
  2539. #define ANEG_CFG_PS2 0x00000001
  2540. #define ANEG_CFG_PS1 0x00008000
  2541. #define ANEG_CFG_HD 0x00004000
  2542. #define ANEG_CFG_FD 0x00002000
  2543. #define ANEG_CFG_INVAL 0x00001f06
  2544. };
  2545. #define ANEG_OK 0
  2546. #define ANEG_DONE 1
  2547. #define ANEG_TIMER_ENAB 2
  2548. #define ANEG_FAILED -1
  2549. #define ANEG_STATE_SETTLE_TIME 10000
  2550. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2551. struct tg3_fiber_aneginfo *ap)
  2552. {
  2553. u16 flowctrl;
  2554. unsigned long delta;
  2555. u32 rx_cfg_reg;
  2556. int ret;
  2557. if (ap->state == ANEG_STATE_UNKNOWN) {
  2558. ap->rxconfig = 0;
  2559. ap->link_time = 0;
  2560. ap->cur_time = 0;
  2561. ap->ability_match_cfg = 0;
  2562. ap->ability_match_count = 0;
  2563. ap->ability_match = 0;
  2564. ap->idle_match = 0;
  2565. ap->ack_match = 0;
  2566. }
  2567. ap->cur_time++;
  2568. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2569. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2570. if (rx_cfg_reg != ap->ability_match_cfg) {
  2571. ap->ability_match_cfg = rx_cfg_reg;
  2572. ap->ability_match = 0;
  2573. ap->ability_match_count = 0;
  2574. } else {
  2575. if (++ap->ability_match_count > 1) {
  2576. ap->ability_match = 1;
  2577. ap->ability_match_cfg = rx_cfg_reg;
  2578. }
  2579. }
  2580. if (rx_cfg_reg & ANEG_CFG_ACK)
  2581. ap->ack_match = 1;
  2582. else
  2583. ap->ack_match = 0;
  2584. ap->idle_match = 0;
  2585. } else {
  2586. ap->idle_match = 1;
  2587. ap->ability_match_cfg = 0;
  2588. ap->ability_match_count = 0;
  2589. ap->ability_match = 0;
  2590. ap->ack_match = 0;
  2591. rx_cfg_reg = 0;
  2592. }
  2593. ap->rxconfig = rx_cfg_reg;
  2594. ret = ANEG_OK;
  2595. switch(ap->state) {
  2596. case ANEG_STATE_UNKNOWN:
  2597. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2598. ap->state = ANEG_STATE_AN_ENABLE;
  2599. /* fallthru */
  2600. case ANEG_STATE_AN_ENABLE:
  2601. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2602. if (ap->flags & MR_AN_ENABLE) {
  2603. ap->link_time = 0;
  2604. ap->cur_time = 0;
  2605. ap->ability_match_cfg = 0;
  2606. ap->ability_match_count = 0;
  2607. ap->ability_match = 0;
  2608. ap->idle_match = 0;
  2609. ap->ack_match = 0;
  2610. ap->state = ANEG_STATE_RESTART_INIT;
  2611. } else {
  2612. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2613. }
  2614. break;
  2615. case ANEG_STATE_RESTART_INIT:
  2616. ap->link_time = ap->cur_time;
  2617. ap->flags &= ~(MR_NP_LOADED);
  2618. ap->txconfig = 0;
  2619. tw32(MAC_TX_AUTO_NEG, 0);
  2620. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2621. tw32_f(MAC_MODE, tp->mac_mode);
  2622. udelay(40);
  2623. ret = ANEG_TIMER_ENAB;
  2624. ap->state = ANEG_STATE_RESTART;
  2625. /* fallthru */
  2626. case ANEG_STATE_RESTART:
  2627. delta = ap->cur_time - ap->link_time;
  2628. if (delta > ANEG_STATE_SETTLE_TIME) {
  2629. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2630. } else {
  2631. ret = ANEG_TIMER_ENAB;
  2632. }
  2633. break;
  2634. case ANEG_STATE_DISABLE_LINK_OK:
  2635. ret = ANEG_DONE;
  2636. break;
  2637. case ANEG_STATE_ABILITY_DETECT_INIT:
  2638. ap->flags &= ~(MR_TOGGLE_TX);
  2639. ap->txconfig = ANEG_CFG_FD;
  2640. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2641. if (flowctrl & ADVERTISE_1000XPAUSE)
  2642. ap->txconfig |= ANEG_CFG_PS1;
  2643. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2644. ap->txconfig |= ANEG_CFG_PS2;
  2645. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2646. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2647. tw32_f(MAC_MODE, tp->mac_mode);
  2648. udelay(40);
  2649. ap->state = ANEG_STATE_ABILITY_DETECT;
  2650. break;
  2651. case ANEG_STATE_ABILITY_DETECT:
  2652. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2653. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2654. }
  2655. break;
  2656. case ANEG_STATE_ACK_DETECT_INIT:
  2657. ap->txconfig |= ANEG_CFG_ACK;
  2658. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2659. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2660. tw32_f(MAC_MODE, tp->mac_mode);
  2661. udelay(40);
  2662. ap->state = ANEG_STATE_ACK_DETECT;
  2663. /* fallthru */
  2664. case ANEG_STATE_ACK_DETECT:
  2665. if (ap->ack_match != 0) {
  2666. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2667. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2668. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2669. } else {
  2670. ap->state = ANEG_STATE_AN_ENABLE;
  2671. }
  2672. } else if (ap->ability_match != 0 &&
  2673. ap->rxconfig == 0) {
  2674. ap->state = ANEG_STATE_AN_ENABLE;
  2675. }
  2676. break;
  2677. case ANEG_STATE_COMPLETE_ACK_INIT:
  2678. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2679. ret = ANEG_FAILED;
  2680. break;
  2681. }
  2682. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2683. MR_LP_ADV_HALF_DUPLEX |
  2684. MR_LP_ADV_SYM_PAUSE |
  2685. MR_LP_ADV_ASYM_PAUSE |
  2686. MR_LP_ADV_REMOTE_FAULT1 |
  2687. MR_LP_ADV_REMOTE_FAULT2 |
  2688. MR_LP_ADV_NEXT_PAGE |
  2689. MR_TOGGLE_RX |
  2690. MR_NP_RX);
  2691. if (ap->rxconfig & ANEG_CFG_FD)
  2692. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2693. if (ap->rxconfig & ANEG_CFG_HD)
  2694. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2695. if (ap->rxconfig & ANEG_CFG_PS1)
  2696. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2697. if (ap->rxconfig & ANEG_CFG_PS2)
  2698. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2699. if (ap->rxconfig & ANEG_CFG_RF1)
  2700. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2701. if (ap->rxconfig & ANEG_CFG_RF2)
  2702. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2703. if (ap->rxconfig & ANEG_CFG_NP)
  2704. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2705. ap->link_time = ap->cur_time;
  2706. ap->flags ^= (MR_TOGGLE_TX);
  2707. if (ap->rxconfig & 0x0008)
  2708. ap->flags |= MR_TOGGLE_RX;
  2709. if (ap->rxconfig & ANEG_CFG_NP)
  2710. ap->flags |= MR_NP_RX;
  2711. ap->flags |= MR_PAGE_RX;
  2712. ap->state = ANEG_STATE_COMPLETE_ACK;
  2713. ret = ANEG_TIMER_ENAB;
  2714. break;
  2715. case ANEG_STATE_COMPLETE_ACK:
  2716. if (ap->ability_match != 0 &&
  2717. ap->rxconfig == 0) {
  2718. ap->state = ANEG_STATE_AN_ENABLE;
  2719. break;
  2720. }
  2721. delta = ap->cur_time - ap->link_time;
  2722. if (delta > ANEG_STATE_SETTLE_TIME) {
  2723. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2724. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2725. } else {
  2726. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2727. !(ap->flags & MR_NP_RX)) {
  2728. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2729. } else {
  2730. ret = ANEG_FAILED;
  2731. }
  2732. }
  2733. }
  2734. break;
  2735. case ANEG_STATE_IDLE_DETECT_INIT:
  2736. ap->link_time = ap->cur_time;
  2737. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2738. tw32_f(MAC_MODE, tp->mac_mode);
  2739. udelay(40);
  2740. ap->state = ANEG_STATE_IDLE_DETECT;
  2741. ret = ANEG_TIMER_ENAB;
  2742. break;
  2743. case ANEG_STATE_IDLE_DETECT:
  2744. if (ap->ability_match != 0 &&
  2745. ap->rxconfig == 0) {
  2746. ap->state = ANEG_STATE_AN_ENABLE;
  2747. break;
  2748. }
  2749. delta = ap->cur_time - ap->link_time;
  2750. if (delta > ANEG_STATE_SETTLE_TIME) {
  2751. /* XXX another gem from the Broadcom driver :( */
  2752. ap->state = ANEG_STATE_LINK_OK;
  2753. }
  2754. break;
  2755. case ANEG_STATE_LINK_OK:
  2756. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2757. ret = ANEG_DONE;
  2758. break;
  2759. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2760. /* ??? unimplemented */
  2761. break;
  2762. case ANEG_STATE_NEXT_PAGE_WAIT:
  2763. /* ??? unimplemented */
  2764. break;
  2765. default:
  2766. ret = ANEG_FAILED;
  2767. break;
  2768. }
  2769. return ret;
  2770. }
  2771. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2772. {
  2773. int res = 0;
  2774. struct tg3_fiber_aneginfo aninfo;
  2775. int status = ANEG_FAILED;
  2776. unsigned int tick;
  2777. u32 tmp;
  2778. tw32_f(MAC_TX_AUTO_NEG, 0);
  2779. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2780. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2781. udelay(40);
  2782. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2783. udelay(40);
  2784. memset(&aninfo, 0, sizeof(aninfo));
  2785. aninfo.flags |= MR_AN_ENABLE;
  2786. aninfo.state = ANEG_STATE_UNKNOWN;
  2787. aninfo.cur_time = 0;
  2788. tick = 0;
  2789. while (++tick < 195000) {
  2790. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2791. if (status == ANEG_DONE || status == ANEG_FAILED)
  2792. break;
  2793. udelay(1);
  2794. }
  2795. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2796. tw32_f(MAC_MODE, tp->mac_mode);
  2797. udelay(40);
  2798. *txflags = aninfo.txconfig;
  2799. *rxflags = aninfo.flags;
  2800. if (status == ANEG_DONE &&
  2801. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2802. MR_LP_ADV_FULL_DUPLEX)))
  2803. res = 1;
  2804. return res;
  2805. }
  2806. static void tg3_init_bcm8002(struct tg3 *tp)
  2807. {
  2808. u32 mac_status = tr32(MAC_STATUS);
  2809. int i;
  2810. /* Reset when initting first time or we have a link. */
  2811. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2812. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2813. return;
  2814. /* Set PLL lock range. */
  2815. tg3_writephy(tp, 0x16, 0x8007);
  2816. /* SW reset */
  2817. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2818. /* Wait for reset to complete. */
  2819. /* XXX schedule_timeout() ... */
  2820. for (i = 0; i < 500; i++)
  2821. udelay(10);
  2822. /* Config mode; select PMA/Ch 1 regs. */
  2823. tg3_writephy(tp, 0x10, 0x8411);
  2824. /* Enable auto-lock and comdet, select txclk for tx. */
  2825. tg3_writephy(tp, 0x11, 0x0a10);
  2826. tg3_writephy(tp, 0x18, 0x00a0);
  2827. tg3_writephy(tp, 0x16, 0x41ff);
  2828. /* Assert and deassert POR. */
  2829. tg3_writephy(tp, 0x13, 0x0400);
  2830. udelay(40);
  2831. tg3_writephy(tp, 0x13, 0x0000);
  2832. tg3_writephy(tp, 0x11, 0x0a50);
  2833. udelay(40);
  2834. tg3_writephy(tp, 0x11, 0x0a10);
  2835. /* Wait for signal to stabilize */
  2836. /* XXX schedule_timeout() ... */
  2837. for (i = 0; i < 15000; i++)
  2838. udelay(10);
  2839. /* Deselect the channel register so we can read the PHYID
  2840. * later.
  2841. */
  2842. tg3_writephy(tp, 0x10, 0x8011);
  2843. }
  2844. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2845. {
  2846. u16 flowctrl;
  2847. u32 sg_dig_ctrl, sg_dig_status;
  2848. u32 serdes_cfg, expected_sg_dig_ctrl;
  2849. int workaround, port_a;
  2850. int current_link_up;
  2851. serdes_cfg = 0;
  2852. expected_sg_dig_ctrl = 0;
  2853. workaround = 0;
  2854. port_a = 1;
  2855. current_link_up = 0;
  2856. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2857. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2858. workaround = 1;
  2859. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2860. port_a = 0;
  2861. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2862. /* preserve bits 20-23 for voltage regulator */
  2863. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2864. }
  2865. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2866. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2867. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  2868. if (workaround) {
  2869. u32 val = serdes_cfg;
  2870. if (port_a)
  2871. val |= 0xc010000;
  2872. else
  2873. val |= 0x4010000;
  2874. tw32_f(MAC_SERDES_CFG, val);
  2875. }
  2876. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2877. }
  2878. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2879. tg3_setup_flow_control(tp, 0, 0);
  2880. current_link_up = 1;
  2881. }
  2882. goto out;
  2883. }
  2884. /* Want auto-negotiation. */
  2885. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  2886. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2887. if (flowctrl & ADVERTISE_1000XPAUSE)
  2888. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  2889. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2890. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  2891. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2892. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2893. tp->serdes_counter &&
  2894. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  2895. MAC_STATUS_RCVD_CFG)) ==
  2896. MAC_STATUS_PCS_SYNCED)) {
  2897. tp->serdes_counter--;
  2898. current_link_up = 1;
  2899. goto out;
  2900. }
  2901. restart_autoneg:
  2902. if (workaround)
  2903. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2904. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  2905. udelay(5);
  2906. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2907. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2908. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2909. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2910. MAC_STATUS_SIGNAL_DET)) {
  2911. sg_dig_status = tr32(SG_DIG_STATUS);
  2912. mac_status = tr32(MAC_STATUS);
  2913. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  2914. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2915. u32 local_adv = 0, remote_adv = 0;
  2916. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  2917. local_adv |= ADVERTISE_1000XPAUSE;
  2918. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  2919. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2920. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  2921. remote_adv |= LPA_1000XPAUSE;
  2922. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  2923. remote_adv |= LPA_1000XPAUSE_ASYM;
  2924. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2925. current_link_up = 1;
  2926. tp->serdes_counter = 0;
  2927. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2928. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  2929. if (tp->serdes_counter)
  2930. tp->serdes_counter--;
  2931. else {
  2932. if (workaround) {
  2933. u32 val = serdes_cfg;
  2934. if (port_a)
  2935. val |= 0xc010000;
  2936. else
  2937. val |= 0x4010000;
  2938. tw32_f(MAC_SERDES_CFG, val);
  2939. }
  2940. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2941. udelay(40);
  2942. /* Link parallel detection - link is up */
  2943. /* only if we have PCS_SYNC and not */
  2944. /* receiving config code words */
  2945. mac_status = tr32(MAC_STATUS);
  2946. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2947. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2948. tg3_setup_flow_control(tp, 0, 0);
  2949. current_link_up = 1;
  2950. tp->tg3_flags2 |=
  2951. TG3_FLG2_PARALLEL_DETECT;
  2952. tp->serdes_counter =
  2953. SERDES_PARALLEL_DET_TIMEOUT;
  2954. } else
  2955. goto restart_autoneg;
  2956. }
  2957. }
  2958. } else {
  2959. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2960. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2961. }
  2962. out:
  2963. return current_link_up;
  2964. }
  2965. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2966. {
  2967. int current_link_up = 0;
  2968. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  2969. goto out;
  2970. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2971. u32 txflags, rxflags;
  2972. int i;
  2973. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  2974. u32 local_adv = 0, remote_adv = 0;
  2975. if (txflags & ANEG_CFG_PS1)
  2976. local_adv |= ADVERTISE_1000XPAUSE;
  2977. if (txflags & ANEG_CFG_PS2)
  2978. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2979. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  2980. remote_adv |= LPA_1000XPAUSE;
  2981. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  2982. remote_adv |= LPA_1000XPAUSE_ASYM;
  2983. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2984. current_link_up = 1;
  2985. }
  2986. for (i = 0; i < 30; i++) {
  2987. udelay(20);
  2988. tw32_f(MAC_STATUS,
  2989. (MAC_STATUS_SYNC_CHANGED |
  2990. MAC_STATUS_CFG_CHANGED));
  2991. udelay(40);
  2992. if ((tr32(MAC_STATUS) &
  2993. (MAC_STATUS_SYNC_CHANGED |
  2994. MAC_STATUS_CFG_CHANGED)) == 0)
  2995. break;
  2996. }
  2997. mac_status = tr32(MAC_STATUS);
  2998. if (current_link_up == 0 &&
  2999. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3000. !(mac_status & MAC_STATUS_RCVD_CFG))
  3001. current_link_up = 1;
  3002. } else {
  3003. tg3_setup_flow_control(tp, 0, 0);
  3004. /* Forcing 1000FD link up. */
  3005. current_link_up = 1;
  3006. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3007. udelay(40);
  3008. tw32_f(MAC_MODE, tp->mac_mode);
  3009. udelay(40);
  3010. }
  3011. out:
  3012. return current_link_up;
  3013. }
  3014. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3015. {
  3016. u32 orig_pause_cfg;
  3017. u16 orig_active_speed;
  3018. u8 orig_active_duplex;
  3019. u32 mac_status;
  3020. int current_link_up;
  3021. int i;
  3022. orig_pause_cfg = tp->link_config.active_flowctrl;
  3023. orig_active_speed = tp->link_config.active_speed;
  3024. orig_active_duplex = tp->link_config.active_duplex;
  3025. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3026. netif_carrier_ok(tp->dev) &&
  3027. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3028. mac_status = tr32(MAC_STATUS);
  3029. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3030. MAC_STATUS_SIGNAL_DET |
  3031. MAC_STATUS_CFG_CHANGED |
  3032. MAC_STATUS_RCVD_CFG);
  3033. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3034. MAC_STATUS_SIGNAL_DET)) {
  3035. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3036. MAC_STATUS_CFG_CHANGED));
  3037. return 0;
  3038. }
  3039. }
  3040. tw32_f(MAC_TX_AUTO_NEG, 0);
  3041. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3042. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3043. tw32_f(MAC_MODE, tp->mac_mode);
  3044. udelay(40);
  3045. if (tp->phy_id == PHY_ID_BCM8002)
  3046. tg3_init_bcm8002(tp);
  3047. /* Enable link change event even when serdes polling. */
  3048. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3049. udelay(40);
  3050. current_link_up = 0;
  3051. mac_status = tr32(MAC_STATUS);
  3052. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3053. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3054. else
  3055. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3056. tp->hw_status->status =
  3057. (SD_STATUS_UPDATED |
  3058. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  3059. for (i = 0; i < 100; i++) {
  3060. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3061. MAC_STATUS_CFG_CHANGED));
  3062. udelay(5);
  3063. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3064. MAC_STATUS_CFG_CHANGED |
  3065. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3066. break;
  3067. }
  3068. mac_status = tr32(MAC_STATUS);
  3069. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3070. current_link_up = 0;
  3071. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3072. tp->serdes_counter == 0) {
  3073. tw32_f(MAC_MODE, (tp->mac_mode |
  3074. MAC_MODE_SEND_CONFIGS));
  3075. udelay(1);
  3076. tw32_f(MAC_MODE, tp->mac_mode);
  3077. }
  3078. }
  3079. if (current_link_up == 1) {
  3080. tp->link_config.active_speed = SPEED_1000;
  3081. tp->link_config.active_duplex = DUPLEX_FULL;
  3082. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3083. LED_CTRL_LNKLED_OVERRIDE |
  3084. LED_CTRL_1000MBPS_ON));
  3085. } else {
  3086. tp->link_config.active_speed = SPEED_INVALID;
  3087. tp->link_config.active_duplex = DUPLEX_INVALID;
  3088. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3089. LED_CTRL_LNKLED_OVERRIDE |
  3090. LED_CTRL_TRAFFIC_OVERRIDE));
  3091. }
  3092. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3093. if (current_link_up)
  3094. netif_carrier_on(tp->dev);
  3095. else
  3096. netif_carrier_off(tp->dev);
  3097. tg3_link_report(tp);
  3098. } else {
  3099. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3100. if (orig_pause_cfg != now_pause_cfg ||
  3101. orig_active_speed != tp->link_config.active_speed ||
  3102. orig_active_duplex != tp->link_config.active_duplex)
  3103. tg3_link_report(tp);
  3104. }
  3105. return 0;
  3106. }
  3107. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3108. {
  3109. int current_link_up, err = 0;
  3110. u32 bmsr, bmcr;
  3111. u16 current_speed;
  3112. u8 current_duplex;
  3113. u32 local_adv, remote_adv;
  3114. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3115. tw32_f(MAC_MODE, tp->mac_mode);
  3116. udelay(40);
  3117. tw32(MAC_EVENT, 0);
  3118. tw32_f(MAC_STATUS,
  3119. (MAC_STATUS_SYNC_CHANGED |
  3120. MAC_STATUS_CFG_CHANGED |
  3121. MAC_STATUS_MI_COMPLETION |
  3122. MAC_STATUS_LNKSTATE_CHANGED));
  3123. udelay(40);
  3124. if (force_reset)
  3125. tg3_phy_reset(tp);
  3126. current_link_up = 0;
  3127. current_speed = SPEED_INVALID;
  3128. current_duplex = DUPLEX_INVALID;
  3129. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3130. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3131. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3132. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3133. bmsr |= BMSR_LSTATUS;
  3134. else
  3135. bmsr &= ~BMSR_LSTATUS;
  3136. }
  3137. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3138. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3139. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3140. /* do nothing, just check for link up at the end */
  3141. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3142. u32 adv, new_adv;
  3143. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3144. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3145. ADVERTISE_1000XPAUSE |
  3146. ADVERTISE_1000XPSE_ASYM |
  3147. ADVERTISE_SLCT);
  3148. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3149. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3150. new_adv |= ADVERTISE_1000XHALF;
  3151. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3152. new_adv |= ADVERTISE_1000XFULL;
  3153. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3154. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3155. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3156. tg3_writephy(tp, MII_BMCR, bmcr);
  3157. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3158. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3159. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3160. return err;
  3161. }
  3162. } else {
  3163. u32 new_bmcr;
  3164. bmcr &= ~BMCR_SPEED1000;
  3165. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3166. if (tp->link_config.duplex == DUPLEX_FULL)
  3167. new_bmcr |= BMCR_FULLDPLX;
  3168. if (new_bmcr != bmcr) {
  3169. /* BMCR_SPEED1000 is a reserved bit that needs
  3170. * to be set on write.
  3171. */
  3172. new_bmcr |= BMCR_SPEED1000;
  3173. /* Force a linkdown */
  3174. if (netif_carrier_ok(tp->dev)) {
  3175. u32 adv;
  3176. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3177. adv &= ~(ADVERTISE_1000XFULL |
  3178. ADVERTISE_1000XHALF |
  3179. ADVERTISE_SLCT);
  3180. tg3_writephy(tp, MII_ADVERTISE, adv);
  3181. tg3_writephy(tp, MII_BMCR, bmcr |
  3182. BMCR_ANRESTART |
  3183. BMCR_ANENABLE);
  3184. udelay(10);
  3185. netif_carrier_off(tp->dev);
  3186. }
  3187. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3188. bmcr = new_bmcr;
  3189. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3190. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3191. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3192. ASIC_REV_5714) {
  3193. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3194. bmsr |= BMSR_LSTATUS;
  3195. else
  3196. bmsr &= ~BMSR_LSTATUS;
  3197. }
  3198. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3199. }
  3200. }
  3201. if (bmsr & BMSR_LSTATUS) {
  3202. current_speed = SPEED_1000;
  3203. current_link_up = 1;
  3204. if (bmcr & BMCR_FULLDPLX)
  3205. current_duplex = DUPLEX_FULL;
  3206. else
  3207. current_duplex = DUPLEX_HALF;
  3208. local_adv = 0;
  3209. remote_adv = 0;
  3210. if (bmcr & BMCR_ANENABLE) {
  3211. u32 common;
  3212. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3213. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3214. common = local_adv & remote_adv;
  3215. if (common & (ADVERTISE_1000XHALF |
  3216. ADVERTISE_1000XFULL)) {
  3217. if (common & ADVERTISE_1000XFULL)
  3218. current_duplex = DUPLEX_FULL;
  3219. else
  3220. current_duplex = DUPLEX_HALF;
  3221. }
  3222. else
  3223. current_link_up = 0;
  3224. }
  3225. }
  3226. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3227. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3228. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3229. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3230. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3231. tw32_f(MAC_MODE, tp->mac_mode);
  3232. udelay(40);
  3233. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3234. tp->link_config.active_speed = current_speed;
  3235. tp->link_config.active_duplex = current_duplex;
  3236. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3237. if (current_link_up)
  3238. netif_carrier_on(tp->dev);
  3239. else {
  3240. netif_carrier_off(tp->dev);
  3241. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3242. }
  3243. tg3_link_report(tp);
  3244. }
  3245. return err;
  3246. }
  3247. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3248. {
  3249. if (tp->serdes_counter) {
  3250. /* Give autoneg time to complete. */
  3251. tp->serdes_counter--;
  3252. return;
  3253. }
  3254. if (!netif_carrier_ok(tp->dev) &&
  3255. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3256. u32 bmcr;
  3257. tg3_readphy(tp, MII_BMCR, &bmcr);
  3258. if (bmcr & BMCR_ANENABLE) {
  3259. u32 phy1, phy2;
  3260. /* Select shadow register 0x1f */
  3261. tg3_writephy(tp, 0x1c, 0x7c00);
  3262. tg3_readphy(tp, 0x1c, &phy1);
  3263. /* Select expansion interrupt status register */
  3264. tg3_writephy(tp, 0x17, 0x0f01);
  3265. tg3_readphy(tp, 0x15, &phy2);
  3266. tg3_readphy(tp, 0x15, &phy2);
  3267. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3268. /* We have signal detect and not receiving
  3269. * config code words, link is up by parallel
  3270. * detection.
  3271. */
  3272. bmcr &= ~BMCR_ANENABLE;
  3273. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3274. tg3_writephy(tp, MII_BMCR, bmcr);
  3275. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3276. }
  3277. }
  3278. }
  3279. else if (netif_carrier_ok(tp->dev) &&
  3280. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3281. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3282. u32 phy2;
  3283. /* Select expansion interrupt status register */
  3284. tg3_writephy(tp, 0x17, 0x0f01);
  3285. tg3_readphy(tp, 0x15, &phy2);
  3286. if (phy2 & 0x20) {
  3287. u32 bmcr;
  3288. /* Config code words received, turn on autoneg. */
  3289. tg3_readphy(tp, MII_BMCR, &bmcr);
  3290. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3291. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3292. }
  3293. }
  3294. }
  3295. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3296. {
  3297. int err;
  3298. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3299. err = tg3_setup_fiber_phy(tp, force_reset);
  3300. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3301. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3302. } else {
  3303. err = tg3_setup_copper_phy(tp, force_reset);
  3304. }
  3305. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3306. u32 val, scale;
  3307. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3308. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3309. scale = 65;
  3310. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3311. scale = 6;
  3312. else
  3313. scale = 12;
  3314. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3315. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3316. tw32(GRC_MISC_CFG, val);
  3317. }
  3318. if (tp->link_config.active_speed == SPEED_1000 &&
  3319. tp->link_config.active_duplex == DUPLEX_HALF)
  3320. tw32(MAC_TX_LENGTHS,
  3321. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3322. (6 << TX_LENGTHS_IPG_SHIFT) |
  3323. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3324. else
  3325. tw32(MAC_TX_LENGTHS,
  3326. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3327. (6 << TX_LENGTHS_IPG_SHIFT) |
  3328. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3329. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3330. if (netif_carrier_ok(tp->dev)) {
  3331. tw32(HOSTCC_STAT_COAL_TICKS,
  3332. tp->coal.stats_block_coalesce_usecs);
  3333. } else {
  3334. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3335. }
  3336. }
  3337. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3338. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3339. if (!netif_carrier_ok(tp->dev))
  3340. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3341. tp->pwrmgmt_thresh;
  3342. else
  3343. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3344. tw32(PCIE_PWR_MGMT_THRESH, val);
  3345. }
  3346. return err;
  3347. }
  3348. /* This is called whenever we suspect that the system chipset is re-
  3349. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3350. * is bogus tx completions. We try to recover by setting the
  3351. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3352. * in the workqueue.
  3353. */
  3354. static void tg3_tx_recover(struct tg3 *tp)
  3355. {
  3356. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3357. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3358. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3359. "mapped I/O cycles to the network device, attempting to "
  3360. "recover. Please report the problem to the driver maintainer "
  3361. "and include system chipset information.\n", tp->dev->name);
  3362. spin_lock(&tp->lock);
  3363. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3364. spin_unlock(&tp->lock);
  3365. }
  3366. static inline u32 tg3_tx_avail(struct tg3 *tp)
  3367. {
  3368. smp_mb();
  3369. return (tp->tx_pending -
  3370. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  3371. }
  3372. /* Tigon3 never reports partial packet sends. So we do not
  3373. * need special logic to handle SKBs that have not had all
  3374. * of their frags sent yet, like SunGEM does.
  3375. */
  3376. static void tg3_tx(struct tg3 *tp)
  3377. {
  3378. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  3379. u32 sw_idx = tp->tx_cons;
  3380. while (sw_idx != hw_idx) {
  3381. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  3382. struct sk_buff *skb = ri->skb;
  3383. int i, tx_bug = 0;
  3384. if (unlikely(skb == NULL)) {
  3385. tg3_tx_recover(tp);
  3386. return;
  3387. }
  3388. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3389. ri->skb = NULL;
  3390. sw_idx = NEXT_TX(sw_idx);
  3391. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3392. ri = &tp->tx_buffers[sw_idx];
  3393. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3394. tx_bug = 1;
  3395. sw_idx = NEXT_TX(sw_idx);
  3396. }
  3397. dev_kfree_skb(skb);
  3398. if (unlikely(tx_bug)) {
  3399. tg3_tx_recover(tp);
  3400. return;
  3401. }
  3402. }
  3403. tp->tx_cons = sw_idx;
  3404. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3405. * before checking for netif_queue_stopped(). Without the
  3406. * memory barrier, there is a small possibility that tg3_start_xmit()
  3407. * will miss it and cause the queue to be stopped forever.
  3408. */
  3409. smp_mb();
  3410. if (unlikely(netif_queue_stopped(tp->dev) &&
  3411. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  3412. netif_tx_lock(tp->dev);
  3413. if (netif_queue_stopped(tp->dev) &&
  3414. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  3415. netif_wake_queue(tp->dev);
  3416. netif_tx_unlock(tp->dev);
  3417. }
  3418. }
  3419. /* Returns size of skb allocated or < 0 on error.
  3420. *
  3421. * We only need to fill in the address because the other members
  3422. * of the RX descriptor are invariant, see tg3_init_rings.
  3423. *
  3424. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3425. * posting buffers we only dirty the first cache line of the RX
  3426. * descriptor (containing the address). Whereas for the RX status
  3427. * buffers the cpu only reads the last cacheline of the RX descriptor
  3428. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3429. */
  3430. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  3431. int src_idx, u32 dest_idx_unmasked)
  3432. {
  3433. struct tg3_rx_buffer_desc *desc;
  3434. struct ring_info *map, *src_map;
  3435. struct sk_buff *skb;
  3436. dma_addr_t mapping;
  3437. int skb_size, dest_idx;
  3438. src_map = NULL;
  3439. switch (opaque_key) {
  3440. case RXD_OPAQUE_RING_STD:
  3441. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3442. desc = &tp->rx_std[dest_idx];
  3443. map = &tp->rx_std_buffers[dest_idx];
  3444. if (src_idx >= 0)
  3445. src_map = &tp->rx_std_buffers[src_idx];
  3446. skb_size = tp->rx_pkt_buf_sz;
  3447. break;
  3448. case RXD_OPAQUE_RING_JUMBO:
  3449. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3450. desc = &tp->rx_jumbo[dest_idx];
  3451. map = &tp->rx_jumbo_buffers[dest_idx];
  3452. if (src_idx >= 0)
  3453. src_map = &tp->rx_jumbo_buffers[src_idx];
  3454. skb_size = RX_JUMBO_PKT_BUF_SZ;
  3455. break;
  3456. default:
  3457. return -EINVAL;
  3458. }
  3459. /* Do not overwrite any of the map or rp information
  3460. * until we are sure we can commit to a new buffer.
  3461. *
  3462. * Callers depend upon this behavior and assume that
  3463. * we leave everything unchanged if we fail.
  3464. */
  3465. skb = netdev_alloc_skb(tp->dev, skb_size);
  3466. if (skb == NULL)
  3467. return -ENOMEM;
  3468. skb_reserve(skb, tp->rx_offset);
  3469. mapping = pci_map_single(tp->pdev, skb->data,
  3470. skb_size - tp->rx_offset,
  3471. PCI_DMA_FROMDEVICE);
  3472. map->skb = skb;
  3473. pci_unmap_addr_set(map, mapping, mapping);
  3474. if (src_map != NULL)
  3475. src_map->skb = NULL;
  3476. desc->addr_hi = ((u64)mapping >> 32);
  3477. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3478. return skb_size;
  3479. }
  3480. /* We only need to move over in the address because the other
  3481. * members of the RX descriptor are invariant. See notes above
  3482. * tg3_alloc_rx_skb for full details.
  3483. */
  3484. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  3485. int src_idx, u32 dest_idx_unmasked)
  3486. {
  3487. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3488. struct ring_info *src_map, *dest_map;
  3489. int dest_idx;
  3490. switch (opaque_key) {
  3491. case RXD_OPAQUE_RING_STD:
  3492. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3493. dest_desc = &tp->rx_std[dest_idx];
  3494. dest_map = &tp->rx_std_buffers[dest_idx];
  3495. src_desc = &tp->rx_std[src_idx];
  3496. src_map = &tp->rx_std_buffers[src_idx];
  3497. break;
  3498. case RXD_OPAQUE_RING_JUMBO:
  3499. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3500. dest_desc = &tp->rx_jumbo[dest_idx];
  3501. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  3502. src_desc = &tp->rx_jumbo[src_idx];
  3503. src_map = &tp->rx_jumbo_buffers[src_idx];
  3504. break;
  3505. default:
  3506. return;
  3507. }
  3508. dest_map->skb = src_map->skb;
  3509. pci_unmap_addr_set(dest_map, mapping,
  3510. pci_unmap_addr(src_map, mapping));
  3511. dest_desc->addr_hi = src_desc->addr_hi;
  3512. dest_desc->addr_lo = src_desc->addr_lo;
  3513. src_map->skb = NULL;
  3514. }
  3515. #if TG3_VLAN_TAG_USED
  3516. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  3517. {
  3518. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  3519. }
  3520. #endif
  3521. /* The RX ring scheme is composed of multiple rings which post fresh
  3522. * buffers to the chip, and one special ring the chip uses to report
  3523. * status back to the host.
  3524. *
  3525. * The special ring reports the status of received packets to the
  3526. * host. The chip does not write into the original descriptor the
  3527. * RX buffer was obtained from. The chip simply takes the original
  3528. * descriptor as provided by the host, updates the status and length
  3529. * field, then writes this into the next status ring entry.
  3530. *
  3531. * Each ring the host uses to post buffers to the chip is described
  3532. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3533. * it is first placed into the on-chip ram. When the packet's length
  3534. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3535. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3536. * which is within the range of the new packet's length is chosen.
  3537. *
  3538. * The "separate ring for rx status" scheme may sound queer, but it makes
  3539. * sense from a cache coherency perspective. If only the host writes
  3540. * to the buffer post rings, and only the chip writes to the rx status
  3541. * rings, then cache lines never move beyond shared-modified state.
  3542. * If both the host and chip were to write into the same ring, cache line
  3543. * eviction could occur since both entities want it in an exclusive state.
  3544. */
  3545. static int tg3_rx(struct tg3 *tp, int budget)
  3546. {
  3547. u32 work_mask, rx_std_posted = 0;
  3548. u32 sw_idx = tp->rx_rcb_ptr;
  3549. u16 hw_idx;
  3550. int received;
  3551. hw_idx = tp->hw_status->idx[0].rx_producer;
  3552. /*
  3553. * We need to order the read of hw_idx and the read of
  3554. * the opaque cookie.
  3555. */
  3556. rmb();
  3557. work_mask = 0;
  3558. received = 0;
  3559. while (sw_idx != hw_idx && budget > 0) {
  3560. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  3561. unsigned int len;
  3562. struct sk_buff *skb;
  3563. dma_addr_t dma_addr;
  3564. u32 opaque_key, desc_idx, *post_ptr;
  3565. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3566. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3567. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3568. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  3569. mapping);
  3570. skb = tp->rx_std_buffers[desc_idx].skb;
  3571. post_ptr = &tp->rx_std_ptr;
  3572. rx_std_posted++;
  3573. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3574. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  3575. mapping);
  3576. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  3577. post_ptr = &tp->rx_jumbo_ptr;
  3578. }
  3579. else {
  3580. goto next_pkt_nopost;
  3581. }
  3582. work_mask |= opaque_key;
  3583. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3584. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3585. drop_it:
  3586. tg3_recycle_rx(tp, opaque_key,
  3587. desc_idx, *post_ptr);
  3588. drop_it_no_recycle:
  3589. /* Other statistics kept track of by card. */
  3590. tp->net_stats.rx_dropped++;
  3591. goto next_pkt;
  3592. }
  3593. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3594. ETH_FCS_LEN;
  3595. if (len > RX_COPY_THRESHOLD
  3596. && tp->rx_offset == NET_IP_ALIGN
  3597. /* rx_offset will likely not equal NET_IP_ALIGN
  3598. * if this is a 5701 card running in PCI-X mode
  3599. * [see tg3_get_invariants()]
  3600. */
  3601. ) {
  3602. int skb_size;
  3603. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  3604. desc_idx, *post_ptr);
  3605. if (skb_size < 0)
  3606. goto drop_it;
  3607. pci_unmap_single(tp->pdev, dma_addr,
  3608. skb_size - tp->rx_offset,
  3609. PCI_DMA_FROMDEVICE);
  3610. skb_put(skb, len);
  3611. } else {
  3612. struct sk_buff *copy_skb;
  3613. tg3_recycle_rx(tp, opaque_key,
  3614. desc_idx, *post_ptr);
  3615. copy_skb = netdev_alloc_skb(tp->dev,
  3616. len + TG3_RAW_IP_ALIGN);
  3617. if (copy_skb == NULL)
  3618. goto drop_it_no_recycle;
  3619. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3620. skb_put(copy_skb, len);
  3621. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3622. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3623. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3624. /* We'll reuse the original ring buffer. */
  3625. skb = copy_skb;
  3626. }
  3627. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3628. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3629. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3630. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3631. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3632. else
  3633. skb->ip_summed = CHECKSUM_NONE;
  3634. skb->protocol = eth_type_trans(skb, tp->dev);
  3635. #if TG3_VLAN_TAG_USED
  3636. if (tp->vlgrp != NULL &&
  3637. desc->type_flags & RXD_FLAG_VLAN) {
  3638. tg3_vlan_rx(tp, skb,
  3639. desc->err_vlan & RXD_VLAN_MASK);
  3640. } else
  3641. #endif
  3642. netif_receive_skb(skb);
  3643. received++;
  3644. budget--;
  3645. next_pkt:
  3646. (*post_ptr)++;
  3647. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3648. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3649. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3650. TG3_64BIT_REG_LOW, idx);
  3651. work_mask &= ~RXD_OPAQUE_RING_STD;
  3652. rx_std_posted = 0;
  3653. }
  3654. next_pkt_nopost:
  3655. sw_idx++;
  3656. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3657. /* Refresh hw_idx to see if there is new work */
  3658. if (sw_idx == hw_idx) {
  3659. hw_idx = tp->hw_status->idx[0].rx_producer;
  3660. rmb();
  3661. }
  3662. }
  3663. /* ACK the status ring. */
  3664. tp->rx_rcb_ptr = sw_idx;
  3665. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  3666. /* Refill RX ring(s). */
  3667. if (work_mask & RXD_OPAQUE_RING_STD) {
  3668. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  3669. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3670. sw_idx);
  3671. }
  3672. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3673. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3674. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3675. sw_idx);
  3676. }
  3677. mmiowb();
  3678. return received;
  3679. }
  3680. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3681. {
  3682. struct tg3_hw_status *sblk = tp->hw_status;
  3683. /* handle link change and other phy events */
  3684. if (!(tp->tg3_flags &
  3685. (TG3_FLAG_USE_LINKCHG_REG |
  3686. TG3_FLAG_POLL_SERDES))) {
  3687. if (sblk->status & SD_STATUS_LINK_CHG) {
  3688. sblk->status = SD_STATUS_UPDATED |
  3689. (sblk->status & ~SD_STATUS_LINK_CHG);
  3690. spin_lock(&tp->lock);
  3691. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3692. tw32_f(MAC_STATUS,
  3693. (MAC_STATUS_SYNC_CHANGED |
  3694. MAC_STATUS_CFG_CHANGED |
  3695. MAC_STATUS_MI_COMPLETION |
  3696. MAC_STATUS_LNKSTATE_CHANGED));
  3697. udelay(40);
  3698. } else
  3699. tg3_setup_phy(tp, 0);
  3700. spin_unlock(&tp->lock);
  3701. }
  3702. }
  3703. /* run TX completion thread */
  3704. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3705. tg3_tx(tp);
  3706. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3707. return work_done;
  3708. }
  3709. /* run RX thread, within the bounds set by NAPI.
  3710. * All RX "locking" is done by ensuring outside
  3711. * code synchronizes with tg3->napi.poll()
  3712. */
  3713. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3714. work_done += tg3_rx(tp, budget - work_done);
  3715. return work_done;
  3716. }
  3717. static int tg3_poll(struct napi_struct *napi, int budget)
  3718. {
  3719. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3720. int work_done = 0;
  3721. struct tg3_hw_status *sblk = tp->hw_status;
  3722. while (1) {
  3723. work_done = tg3_poll_work(tp, work_done, budget);
  3724. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3725. goto tx_recovery;
  3726. if (unlikely(work_done >= budget))
  3727. break;
  3728. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3729. /* tp->last_tag is used in tg3_restart_ints() below
  3730. * to tell the hw how much work has been processed,
  3731. * so we must read it before checking for more work.
  3732. */
  3733. tp->last_tag = sblk->status_tag;
  3734. rmb();
  3735. } else
  3736. sblk->status &= ~SD_STATUS_UPDATED;
  3737. if (likely(!tg3_has_work(tp))) {
  3738. netif_rx_complete(napi);
  3739. tg3_restart_ints(tp);
  3740. break;
  3741. }
  3742. }
  3743. return work_done;
  3744. tx_recovery:
  3745. /* work_done is guaranteed to be less than budget. */
  3746. netif_rx_complete(napi);
  3747. schedule_work(&tp->reset_task);
  3748. return work_done;
  3749. }
  3750. static void tg3_irq_quiesce(struct tg3 *tp)
  3751. {
  3752. BUG_ON(tp->irq_sync);
  3753. tp->irq_sync = 1;
  3754. smp_mb();
  3755. synchronize_irq(tp->pdev->irq);
  3756. }
  3757. static inline int tg3_irq_sync(struct tg3 *tp)
  3758. {
  3759. return tp->irq_sync;
  3760. }
  3761. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3762. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3763. * with as well. Most of the time, this is not necessary except when
  3764. * shutting down the device.
  3765. */
  3766. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3767. {
  3768. spin_lock_bh(&tp->lock);
  3769. if (irq_sync)
  3770. tg3_irq_quiesce(tp);
  3771. }
  3772. static inline void tg3_full_unlock(struct tg3 *tp)
  3773. {
  3774. spin_unlock_bh(&tp->lock);
  3775. }
  3776. /* One-shot MSI handler - Chip automatically disables interrupt
  3777. * after sending MSI so driver doesn't have to do it.
  3778. */
  3779. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3780. {
  3781. struct net_device *dev = dev_id;
  3782. struct tg3 *tp = netdev_priv(dev);
  3783. prefetch(tp->hw_status);
  3784. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3785. if (likely(!tg3_irq_sync(tp)))
  3786. netif_rx_schedule(&tp->napi);
  3787. return IRQ_HANDLED;
  3788. }
  3789. /* MSI ISR - No need to check for interrupt sharing and no need to
  3790. * flush status block and interrupt mailbox. PCI ordering rules
  3791. * guarantee that MSI will arrive after the status block.
  3792. */
  3793. static irqreturn_t tg3_msi(int irq, void *dev_id)
  3794. {
  3795. struct net_device *dev = dev_id;
  3796. struct tg3 *tp = netdev_priv(dev);
  3797. prefetch(tp->hw_status);
  3798. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3799. /*
  3800. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3801. * chip-internal interrupt pending events.
  3802. * Writing non-zero to intr-mbox-0 additional tells the
  3803. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3804. * event coalescing.
  3805. */
  3806. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3807. if (likely(!tg3_irq_sync(tp)))
  3808. netif_rx_schedule(&tp->napi);
  3809. return IRQ_RETVAL(1);
  3810. }
  3811. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3812. {
  3813. struct net_device *dev = dev_id;
  3814. struct tg3 *tp = netdev_priv(dev);
  3815. struct tg3_hw_status *sblk = tp->hw_status;
  3816. unsigned int handled = 1;
  3817. /* In INTx mode, it is possible for the interrupt to arrive at
  3818. * the CPU before the status block posted prior to the interrupt.
  3819. * Reading the PCI State register will confirm whether the
  3820. * interrupt is ours and will flush the status block.
  3821. */
  3822. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3823. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3824. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3825. handled = 0;
  3826. goto out;
  3827. }
  3828. }
  3829. /*
  3830. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3831. * chip-internal interrupt pending events.
  3832. * Writing non-zero to intr-mbox-0 additional tells the
  3833. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3834. * event coalescing.
  3835. *
  3836. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3837. * spurious interrupts. The flush impacts performance but
  3838. * excessive spurious interrupts can be worse in some cases.
  3839. */
  3840. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3841. if (tg3_irq_sync(tp))
  3842. goto out;
  3843. sblk->status &= ~SD_STATUS_UPDATED;
  3844. if (likely(tg3_has_work(tp))) {
  3845. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3846. netif_rx_schedule(&tp->napi);
  3847. } else {
  3848. /* No work, shared interrupt perhaps? re-enable
  3849. * interrupts, and flush that PCI write
  3850. */
  3851. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3852. 0x00000000);
  3853. }
  3854. out:
  3855. return IRQ_RETVAL(handled);
  3856. }
  3857. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  3858. {
  3859. struct net_device *dev = dev_id;
  3860. struct tg3 *tp = netdev_priv(dev);
  3861. struct tg3_hw_status *sblk = tp->hw_status;
  3862. unsigned int handled = 1;
  3863. /* In INTx mode, it is possible for the interrupt to arrive at
  3864. * the CPU before the status block posted prior to the interrupt.
  3865. * Reading the PCI State register will confirm whether the
  3866. * interrupt is ours and will flush the status block.
  3867. */
  3868. if (unlikely(sblk->status_tag == tp->last_tag)) {
  3869. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3870. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3871. handled = 0;
  3872. goto out;
  3873. }
  3874. }
  3875. /*
  3876. * writing any value to intr-mbox-0 clears PCI INTA# and
  3877. * chip-internal interrupt pending events.
  3878. * writing non-zero to intr-mbox-0 additional tells the
  3879. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3880. * event coalescing.
  3881. *
  3882. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3883. * spurious interrupts. The flush impacts performance but
  3884. * excessive spurious interrupts can be worse in some cases.
  3885. */
  3886. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3887. if (tg3_irq_sync(tp))
  3888. goto out;
  3889. if (netif_rx_schedule_prep(&tp->napi)) {
  3890. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3891. /* Update last_tag to mark that this status has been
  3892. * seen. Because interrupt may be shared, we may be
  3893. * racing with tg3_poll(), so only update last_tag
  3894. * if tg3_poll() is not scheduled.
  3895. */
  3896. tp->last_tag = sblk->status_tag;
  3897. __netif_rx_schedule(&tp->napi);
  3898. }
  3899. out:
  3900. return IRQ_RETVAL(handled);
  3901. }
  3902. /* ISR for interrupt test */
  3903. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  3904. {
  3905. struct net_device *dev = dev_id;
  3906. struct tg3 *tp = netdev_priv(dev);
  3907. struct tg3_hw_status *sblk = tp->hw_status;
  3908. if ((sblk->status & SD_STATUS_UPDATED) ||
  3909. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3910. tg3_disable_ints(tp);
  3911. return IRQ_RETVAL(1);
  3912. }
  3913. return IRQ_RETVAL(0);
  3914. }
  3915. static int tg3_init_hw(struct tg3 *, int);
  3916. static int tg3_halt(struct tg3 *, int, int);
  3917. /* Restart hardware after configuration changes, self-test, etc.
  3918. * Invoked with tp->lock held.
  3919. */
  3920. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  3921. __releases(tp->lock)
  3922. __acquires(tp->lock)
  3923. {
  3924. int err;
  3925. err = tg3_init_hw(tp, reset_phy);
  3926. if (err) {
  3927. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  3928. "aborting.\n", tp->dev->name);
  3929. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3930. tg3_full_unlock(tp);
  3931. del_timer_sync(&tp->timer);
  3932. tp->irq_sync = 0;
  3933. napi_enable(&tp->napi);
  3934. dev_close(tp->dev);
  3935. tg3_full_lock(tp, 0);
  3936. }
  3937. return err;
  3938. }
  3939. #ifdef CONFIG_NET_POLL_CONTROLLER
  3940. static void tg3_poll_controller(struct net_device *dev)
  3941. {
  3942. struct tg3 *tp = netdev_priv(dev);
  3943. tg3_interrupt(tp->pdev->irq, dev);
  3944. }
  3945. #endif
  3946. static void tg3_reset_task(struct work_struct *work)
  3947. {
  3948. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  3949. int err;
  3950. unsigned int restart_timer;
  3951. tg3_full_lock(tp, 0);
  3952. if (!netif_running(tp->dev)) {
  3953. tg3_full_unlock(tp);
  3954. return;
  3955. }
  3956. tg3_full_unlock(tp);
  3957. tg3_phy_stop(tp);
  3958. tg3_netif_stop(tp);
  3959. tg3_full_lock(tp, 1);
  3960. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3961. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3962. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  3963. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  3964. tp->write32_rx_mbox = tg3_write_flush_reg32;
  3965. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  3966. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  3967. }
  3968. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3969. err = tg3_init_hw(tp, 1);
  3970. if (err)
  3971. goto out;
  3972. tg3_netif_start(tp);
  3973. if (restart_timer)
  3974. mod_timer(&tp->timer, jiffies + 1);
  3975. out:
  3976. tg3_full_unlock(tp);
  3977. if (!err)
  3978. tg3_phy_start(tp);
  3979. }
  3980. static void tg3_dump_short_state(struct tg3 *tp)
  3981. {
  3982. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  3983. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  3984. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  3985. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  3986. }
  3987. static void tg3_tx_timeout(struct net_device *dev)
  3988. {
  3989. struct tg3 *tp = netdev_priv(dev);
  3990. if (netif_msg_tx_err(tp)) {
  3991. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3992. dev->name);
  3993. tg3_dump_short_state(tp);
  3994. }
  3995. schedule_work(&tp->reset_task);
  3996. }
  3997. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3998. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3999. {
  4000. u32 base = (u32) mapping & 0xffffffff;
  4001. return ((base > 0xffffdcc0) &&
  4002. (base + len + 8 < base));
  4003. }
  4004. /* Test for DMA addresses > 40-bit */
  4005. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4006. int len)
  4007. {
  4008. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4009. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4010. return (((u64) mapping + len) > DMA_40BIT_MASK);
  4011. return 0;
  4012. #else
  4013. return 0;
  4014. #endif
  4015. }
  4016. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  4017. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4018. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  4019. u32 last_plus_one, u32 *start,
  4020. u32 base_flags, u32 mss)
  4021. {
  4022. struct sk_buff *new_skb;
  4023. dma_addr_t new_addr = 0;
  4024. u32 entry = *start;
  4025. int i, ret = 0;
  4026. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4027. new_skb = skb_copy(skb, GFP_ATOMIC);
  4028. else {
  4029. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4030. new_skb = skb_copy_expand(skb,
  4031. skb_headroom(skb) + more_headroom,
  4032. skb_tailroom(skb), GFP_ATOMIC);
  4033. }
  4034. if (!new_skb) {
  4035. ret = -1;
  4036. } else {
  4037. /* New SKB is guaranteed to be linear. */
  4038. entry = *start;
  4039. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  4040. new_addr = skb_shinfo(new_skb)->dma_maps[0];
  4041. /* Make sure new skb does not cross any 4G boundaries.
  4042. * Drop the packet if it does.
  4043. */
  4044. if (ret || tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4045. if (!ret)
  4046. skb_dma_unmap(&tp->pdev->dev, new_skb,
  4047. DMA_TO_DEVICE);
  4048. ret = -1;
  4049. dev_kfree_skb(new_skb);
  4050. new_skb = NULL;
  4051. } else {
  4052. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  4053. base_flags, 1 | (mss << 1));
  4054. *start = NEXT_TX(entry);
  4055. }
  4056. }
  4057. /* Now clean up the sw ring entries. */
  4058. i = 0;
  4059. while (entry != last_plus_one) {
  4060. if (i == 0) {
  4061. tp->tx_buffers[entry].skb = new_skb;
  4062. } else {
  4063. tp->tx_buffers[entry].skb = NULL;
  4064. }
  4065. entry = NEXT_TX(entry);
  4066. i++;
  4067. }
  4068. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4069. dev_kfree_skb(skb);
  4070. return ret;
  4071. }
  4072. static void tg3_set_txd(struct tg3 *tp, int entry,
  4073. dma_addr_t mapping, int len, u32 flags,
  4074. u32 mss_and_is_end)
  4075. {
  4076. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  4077. int is_end = (mss_and_is_end & 0x1);
  4078. u32 mss = (mss_and_is_end >> 1);
  4079. u32 vlan_tag = 0;
  4080. if (is_end)
  4081. flags |= TXD_FLAG_END;
  4082. if (flags & TXD_FLAG_VLAN) {
  4083. vlan_tag = flags >> 16;
  4084. flags &= 0xffff;
  4085. }
  4086. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4087. txd->addr_hi = ((u64) mapping >> 32);
  4088. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4089. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4090. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4091. }
  4092. /* hard_start_xmit for devices that don't have any bugs and
  4093. * support TG3_FLG2_HW_TSO_2 only.
  4094. */
  4095. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  4096. {
  4097. struct tg3 *tp = netdev_priv(dev);
  4098. u32 len, entry, base_flags, mss;
  4099. struct skb_shared_info *sp;
  4100. dma_addr_t mapping;
  4101. len = skb_headlen(skb);
  4102. /* We are running in BH disabled context with netif_tx_lock
  4103. * and TX reclaim runs via tp->napi.poll inside of a software
  4104. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4105. * no IRQ context deadlocks to worry about either. Rejoice!
  4106. */
  4107. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4108. if (!netif_queue_stopped(dev)) {
  4109. netif_stop_queue(dev);
  4110. /* This is a hard error, log it. */
  4111. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4112. "queue awake!\n", dev->name);
  4113. }
  4114. return NETDEV_TX_BUSY;
  4115. }
  4116. entry = tp->tx_prod;
  4117. base_flags = 0;
  4118. mss = 0;
  4119. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4120. int tcp_opt_len, ip_tcp_len;
  4121. if (skb_header_cloned(skb) &&
  4122. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4123. dev_kfree_skb(skb);
  4124. goto out_unlock;
  4125. }
  4126. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4127. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  4128. else {
  4129. struct iphdr *iph = ip_hdr(skb);
  4130. tcp_opt_len = tcp_optlen(skb);
  4131. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4132. iph->check = 0;
  4133. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4134. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  4135. }
  4136. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4137. TXD_FLAG_CPU_POST_DMA);
  4138. tcp_hdr(skb)->check = 0;
  4139. }
  4140. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4141. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4142. #if TG3_VLAN_TAG_USED
  4143. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4144. base_flags |= (TXD_FLAG_VLAN |
  4145. (vlan_tx_tag_get(skb) << 16));
  4146. #endif
  4147. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4148. dev_kfree_skb(skb);
  4149. goto out_unlock;
  4150. }
  4151. sp = skb_shinfo(skb);
  4152. mapping = sp->dma_maps[0];
  4153. tp->tx_buffers[entry].skb = skb;
  4154. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4155. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4156. entry = NEXT_TX(entry);
  4157. /* Now loop through additional data fragments, and queue them. */
  4158. if (skb_shinfo(skb)->nr_frags > 0) {
  4159. unsigned int i, last;
  4160. last = skb_shinfo(skb)->nr_frags - 1;
  4161. for (i = 0; i <= last; i++) {
  4162. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4163. len = frag->size;
  4164. mapping = sp->dma_maps[i + 1];
  4165. tp->tx_buffers[entry].skb = NULL;
  4166. tg3_set_txd(tp, entry, mapping, len,
  4167. base_flags, (i == last) | (mss << 1));
  4168. entry = NEXT_TX(entry);
  4169. }
  4170. }
  4171. /* Packets are ready, update Tx producer idx local and on card. */
  4172. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4173. tp->tx_prod = entry;
  4174. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4175. netif_stop_queue(dev);
  4176. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4177. netif_wake_queue(tp->dev);
  4178. }
  4179. out_unlock:
  4180. mmiowb();
  4181. dev->trans_start = jiffies;
  4182. return NETDEV_TX_OK;
  4183. }
  4184. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  4185. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4186. * TSO header is greater than 80 bytes.
  4187. */
  4188. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4189. {
  4190. struct sk_buff *segs, *nskb;
  4191. /* Estimate the number of fragments in the worst case */
  4192. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  4193. netif_stop_queue(tp->dev);
  4194. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  4195. return NETDEV_TX_BUSY;
  4196. netif_wake_queue(tp->dev);
  4197. }
  4198. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4199. if (IS_ERR(segs))
  4200. goto tg3_tso_bug_end;
  4201. do {
  4202. nskb = segs;
  4203. segs = segs->next;
  4204. nskb->next = NULL;
  4205. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4206. } while (segs);
  4207. tg3_tso_bug_end:
  4208. dev_kfree_skb(skb);
  4209. return NETDEV_TX_OK;
  4210. }
  4211. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4212. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4213. */
  4214. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  4215. {
  4216. struct tg3 *tp = netdev_priv(dev);
  4217. u32 len, entry, base_flags, mss;
  4218. struct skb_shared_info *sp;
  4219. int would_hit_hwbug;
  4220. dma_addr_t mapping;
  4221. len = skb_headlen(skb);
  4222. /* We are running in BH disabled context with netif_tx_lock
  4223. * and TX reclaim runs via tp->napi.poll inside of a software
  4224. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4225. * no IRQ context deadlocks to worry about either. Rejoice!
  4226. */
  4227. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4228. if (!netif_queue_stopped(dev)) {
  4229. netif_stop_queue(dev);
  4230. /* This is a hard error, log it. */
  4231. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4232. "queue awake!\n", dev->name);
  4233. }
  4234. return NETDEV_TX_BUSY;
  4235. }
  4236. entry = tp->tx_prod;
  4237. base_flags = 0;
  4238. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4239. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4240. mss = 0;
  4241. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4242. struct iphdr *iph;
  4243. int tcp_opt_len, ip_tcp_len, hdr_len;
  4244. if (skb_header_cloned(skb) &&
  4245. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4246. dev_kfree_skb(skb);
  4247. goto out_unlock;
  4248. }
  4249. tcp_opt_len = tcp_optlen(skb);
  4250. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4251. hdr_len = ip_tcp_len + tcp_opt_len;
  4252. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4253. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4254. return (tg3_tso_bug(tp, skb));
  4255. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4256. TXD_FLAG_CPU_POST_DMA);
  4257. iph = ip_hdr(skb);
  4258. iph->check = 0;
  4259. iph->tot_len = htons(mss + hdr_len);
  4260. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4261. tcp_hdr(skb)->check = 0;
  4262. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4263. } else
  4264. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4265. iph->daddr, 0,
  4266. IPPROTO_TCP,
  4267. 0);
  4268. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4269. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4270. if (tcp_opt_len || iph->ihl > 5) {
  4271. int tsflags;
  4272. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4273. mss |= (tsflags << 11);
  4274. }
  4275. } else {
  4276. if (tcp_opt_len || iph->ihl > 5) {
  4277. int tsflags;
  4278. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4279. base_flags |= tsflags << 12;
  4280. }
  4281. }
  4282. }
  4283. #if TG3_VLAN_TAG_USED
  4284. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4285. base_flags |= (TXD_FLAG_VLAN |
  4286. (vlan_tx_tag_get(skb) << 16));
  4287. #endif
  4288. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4289. dev_kfree_skb(skb);
  4290. goto out_unlock;
  4291. }
  4292. sp = skb_shinfo(skb);
  4293. mapping = sp->dma_maps[0];
  4294. tp->tx_buffers[entry].skb = skb;
  4295. would_hit_hwbug = 0;
  4296. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4297. would_hit_hwbug = 1;
  4298. else if (tg3_4g_overflow_test(mapping, len))
  4299. would_hit_hwbug = 1;
  4300. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4301. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4302. entry = NEXT_TX(entry);
  4303. /* Now loop through additional data fragments, and queue them. */
  4304. if (skb_shinfo(skb)->nr_frags > 0) {
  4305. unsigned int i, last;
  4306. last = skb_shinfo(skb)->nr_frags - 1;
  4307. for (i = 0; i <= last; i++) {
  4308. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4309. len = frag->size;
  4310. mapping = sp->dma_maps[i + 1];
  4311. tp->tx_buffers[entry].skb = NULL;
  4312. if (tg3_4g_overflow_test(mapping, len))
  4313. would_hit_hwbug = 1;
  4314. if (tg3_40bit_overflow_test(tp, mapping, len))
  4315. would_hit_hwbug = 1;
  4316. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4317. tg3_set_txd(tp, entry, mapping, len,
  4318. base_flags, (i == last)|(mss << 1));
  4319. else
  4320. tg3_set_txd(tp, entry, mapping, len,
  4321. base_flags, (i == last));
  4322. entry = NEXT_TX(entry);
  4323. }
  4324. }
  4325. if (would_hit_hwbug) {
  4326. u32 last_plus_one = entry;
  4327. u32 start;
  4328. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4329. start &= (TG3_TX_RING_SIZE - 1);
  4330. /* If the workaround fails due to memory/mapping
  4331. * failure, silently drop this packet.
  4332. */
  4333. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4334. &start, base_flags, mss))
  4335. goto out_unlock;
  4336. entry = start;
  4337. }
  4338. /* Packets are ready, update Tx producer idx local and on card. */
  4339. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4340. tp->tx_prod = entry;
  4341. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4342. netif_stop_queue(dev);
  4343. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4344. netif_wake_queue(tp->dev);
  4345. }
  4346. out_unlock:
  4347. mmiowb();
  4348. dev->trans_start = jiffies;
  4349. return NETDEV_TX_OK;
  4350. }
  4351. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4352. int new_mtu)
  4353. {
  4354. dev->mtu = new_mtu;
  4355. if (new_mtu > ETH_DATA_LEN) {
  4356. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4357. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4358. ethtool_op_set_tso(dev, 0);
  4359. }
  4360. else
  4361. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4362. } else {
  4363. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4364. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4365. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4366. }
  4367. }
  4368. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4369. {
  4370. struct tg3 *tp = netdev_priv(dev);
  4371. int err;
  4372. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4373. return -EINVAL;
  4374. if (!netif_running(dev)) {
  4375. /* We'll just catch it later when the
  4376. * device is up'd.
  4377. */
  4378. tg3_set_mtu(dev, tp, new_mtu);
  4379. return 0;
  4380. }
  4381. tg3_phy_stop(tp);
  4382. tg3_netif_stop(tp);
  4383. tg3_full_lock(tp, 1);
  4384. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4385. tg3_set_mtu(dev, tp, new_mtu);
  4386. err = tg3_restart_hw(tp, 0);
  4387. if (!err)
  4388. tg3_netif_start(tp);
  4389. tg3_full_unlock(tp);
  4390. if (!err)
  4391. tg3_phy_start(tp);
  4392. return err;
  4393. }
  4394. /* Free up pending packets in all rx/tx rings.
  4395. *
  4396. * The chip has been shut down and the driver detached from
  4397. * the networking, so no interrupts or new tx packets will
  4398. * end up in the driver. tp->{tx,}lock is not held and we are not
  4399. * in an interrupt context and thus may sleep.
  4400. */
  4401. static void tg3_free_rings(struct tg3 *tp)
  4402. {
  4403. struct ring_info *rxp;
  4404. int i;
  4405. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4406. rxp = &tp->rx_std_buffers[i];
  4407. if (rxp->skb == NULL)
  4408. continue;
  4409. pci_unmap_single(tp->pdev,
  4410. pci_unmap_addr(rxp, mapping),
  4411. tp->rx_pkt_buf_sz - tp->rx_offset,
  4412. PCI_DMA_FROMDEVICE);
  4413. dev_kfree_skb_any(rxp->skb);
  4414. rxp->skb = NULL;
  4415. }
  4416. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4417. rxp = &tp->rx_jumbo_buffers[i];
  4418. if (rxp->skb == NULL)
  4419. continue;
  4420. pci_unmap_single(tp->pdev,
  4421. pci_unmap_addr(rxp, mapping),
  4422. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  4423. PCI_DMA_FROMDEVICE);
  4424. dev_kfree_skb_any(rxp->skb);
  4425. rxp->skb = NULL;
  4426. }
  4427. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4428. struct tx_ring_info *txp;
  4429. struct sk_buff *skb;
  4430. txp = &tp->tx_buffers[i];
  4431. skb = txp->skb;
  4432. if (skb == NULL) {
  4433. i++;
  4434. continue;
  4435. }
  4436. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4437. txp->skb = NULL;
  4438. i += skb_shinfo(skb)->nr_frags + 1;
  4439. dev_kfree_skb_any(skb);
  4440. }
  4441. }
  4442. /* Initialize tx/rx rings for packet processing.
  4443. *
  4444. * The chip has been shut down and the driver detached from
  4445. * the networking, so no interrupts or new tx packets will
  4446. * end up in the driver. tp->{tx,}lock are held and thus
  4447. * we may not sleep.
  4448. */
  4449. static int tg3_init_rings(struct tg3 *tp)
  4450. {
  4451. u32 i;
  4452. /* Free up all the SKBs. */
  4453. tg3_free_rings(tp);
  4454. /* Zero out all descriptors. */
  4455. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  4456. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  4457. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4458. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  4459. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  4460. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4461. (tp->dev->mtu > ETH_DATA_LEN))
  4462. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  4463. /* Initialize invariants of the rings, we only set this
  4464. * stuff once. This works because the card does not
  4465. * write into the rx buffer posting rings.
  4466. */
  4467. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4468. struct tg3_rx_buffer_desc *rxd;
  4469. rxd = &tp->rx_std[i];
  4470. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  4471. << RXD_LEN_SHIFT;
  4472. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4473. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4474. (i << RXD_OPAQUE_INDEX_SHIFT));
  4475. }
  4476. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4477. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4478. struct tg3_rx_buffer_desc *rxd;
  4479. rxd = &tp->rx_jumbo[i];
  4480. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  4481. << RXD_LEN_SHIFT;
  4482. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4483. RXD_FLAG_JUMBO;
  4484. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4485. (i << RXD_OPAQUE_INDEX_SHIFT));
  4486. }
  4487. }
  4488. /* Now allocate fresh SKBs for each rx ring. */
  4489. for (i = 0; i < tp->rx_pending; i++) {
  4490. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4491. printk(KERN_WARNING PFX
  4492. "%s: Using a smaller RX standard ring, "
  4493. "only %d out of %d buffers were allocated "
  4494. "successfully.\n",
  4495. tp->dev->name, i, tp->rx_pending);
  4496. if (i == 0)
  4497. return -ENOMEM;
  4498. tp->rx_pending = i;
  4499. break;
  4500. }
  4501. }
  4502. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4503. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4504. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  4505. -1, i) < 0) {
  4506. printk(KERN_WARNING PFX
  4507. "%s: Using a smaller RX jumbo ring, "
  4508. "only %d out of %d buffers were "
  4509. "allocated successfully.\n",
  4510. tp->dev->name, i, tp->rx_jumbo_pending);
  4511. if (i == 0) {
  4512. tg3_free_rings(tp);
  4513. return -ENOMEM;
  4514. }
  4515. tp->rx_jumbo_pending = i;
  4516. break;
  4517. }
  4518. }
  4519. }
  4520. return 0;
  4521. }
  4522. /*
  4523. * Must not be invoked with interrupt sources disabled and
  4524. * the hardware shutdown down.
  4525. */
  4526. static void tg3_free_consistent(struct tg3 *tp)
  4527. {
  4528. kfree(tp->rx_std_buffers);
  4529. tp->rx_std_buffers = NULL;
  4530. if (tp->rx_std) {
  4531. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4532. tp->rx_std, tp->rx_std_mapping);
  4533. tp->rx_std = NULL;
  4534. }
  4535. if (tp->rx_jumbo) {
  4536. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4537. tp->rx_jumbo, tp->rx_jumbo_mapping);
  4538. tp->rx_jumbo = NULL;
  4539. }
  4540. if (tp->rx_rcb) {
  4541. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4542. tp->rx_rcb, tp->rx_rcb_mapping);
  4543. tp->rx_rcb = NULL;
  4544. }
  4545. if (tp->tx_ring) {
  4546. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4547. tp->tx_ring, tp->tx_desc_mapping);
  4548. tp->tx_ring = NULL;
  4549. }
  4550. if (tp->hw_status) {
  4551. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4552. tp->hw_status, tp->status_mapping);
  4553. tp->hw_status = NULL;
  4554. }
  4555. if (tp->hw_stats) {
  4556. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4557. tp->hw_stats, tp->stats_mapping);
  4558. tp->hw_stats = NULL;
  4559. }
  4560. }
  4561. /*
  4562. * Must not be invoked with interrupt sources disabled and
  4563. * the hardware shutdown down. Can sleep.
  4564. */
  4565. static int tg3_alloc_consistent(struct tg3 *tp)
  4566. {
  4567. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  4568. (TG3_RX_RING_SIZE +
  4569. TG3_RX_JUMBO_RING_SIZE)) +
  4570. (sizeof(struct tx_ring_info) *
  4571. TG3_TX_RING_SIZE),
  4572. GFP_KERNEL);
  4573. if (!tp->rx_std_buffers)
  4574. return -ENOMEM;
  4575. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  4576. tp->tx_buffers = (struct tx_ring_info *)
  4577. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  4578. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4579. &tp->rx_std_mapping);
  4580. if (!tp->rx_std)
  4581. goto err_out;
  4582. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4583. &tp->rx_jumbo_mapping);
  4584. if (!tp->rx_jumbo)
  4585. goto err_out;
  4586. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4587. &tp->rx_rcb_mapping);
  4588. if (!tp->rx_rcb)
  4589. goto err_out;
  4590. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4591. &tp->tx_desc_mapping);
  4592. if (!tp->tx_ring)
  4593. goto err_out;
  4594. tp->hw_status = pci_alloc_consistent(tp->pdev,
  4595. TG3_HW_STATUS_SIZE,
  4596. &tp->status_mapping);
  4597. if (!tp->hw_status)
  4598. goto err_out;
  4599. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4600. sizeof(struct tg3_hw_stats),
  4601. &tp->stats_mapping);
  4602. if (!tp->hw_stats)
  4603. goto err_out;
  4604. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4605. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4606. return 0;
  4607. err_out:
  4608. tg3_free_consistent(tp);
  4609. return -ENOMEM;
  4610. }
  4611. #define MAX_WAIT_CNT 1000
  4612. /* To stop a block, clear the enable bit and poll till it
  4613. * clears. tp->lock is held.
  4614. */
  4615. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4616. {
  4617. unsigned int i;
  4618. u32 val;
  4619. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4620. switch (ofs) {
  4621. case RCVLSC_MODE:
  4622. case DMAC_MODE:
  4623. case MBFREE_MODE:
  4624. case BUFMGR_MODE:
  4625. case MEMARB_MODE:
  4626. /* We can't enable/disable these bits of the
  4627. * 5705/5750, just say success.
  4628. */
  4629. return 0;
  4630. default:
  4631. break;
  4632. }
  4633. }
  4634. val = tr32(ofs);
  4635. val &= ~enable_bit;
  4636. tw32_f(ofs, val);
  4637. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4638. udelay(100);
  4639. val = tr32(ofs);
  4640. if ((val & enable_bit) == 0)
  4641. break;
  4642. }
  4643. if (i == MAX_WAIT_CNT && !silent) {
  4644. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4645. "ofs=%lx enable_bit=%x\n",
  4646. ofs, enable_bit);
  4647. return -ENODEV;
  4648. }
  4649. return 0;
  4650. }
  4651. /* tp->lock is held. */
  4652. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4653. {
  4654. int i, err;
  4655. tg3_disable_ints(tp);
  4656. tp->rx_mode &= ~RX_MODE_ENABLE;
  4657. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4658. udelay(10);
  4659. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4660. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4661. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4662. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4663. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4664. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4665. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4666. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4667. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4668. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4669. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4670. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4671. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4672. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4673. tw32_f(MAC_MODE, tp->mac_mode);
  4674. udelay(40);
  4675. tp->tx_mode &= ~TX_MODE_ENABLE;
  4676. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4677. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4678. udelay(100);
  4679. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4680. break;
  4681. }
  4682. if (i >= MAX_WAIT_CNT) {
  4683. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4684. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4685. tp->dev->name, tr32(MAC_TX_MODE));
  4686. err |= -ENODEV;
  4687. }
  4688. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4689. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4690. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4691. tw32(FTQ_RESET, 0xffffffff);
  4692. tw32(FTQ_RESET, 0x00000000);
  4693. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4694. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4695. if (tp->hw_status)
  4696. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4697. if (tp->hw_stats)
  4698. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4699. return err;
  4700. }
  4701. /* tp->lock is held. */
  4702. static int tg3_nvram_lock(struct tg3 *tp)
  4703. {
  4704. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4705. int i;
  4706. if (tp->nvram_lock_cnt == 0) {
  4707. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  4708. for (i = 0; i < 8000; i++) {
  4709. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  4710. break;
  4711. udelay(20);
  4712. }
  4713. if (i == 8000) {
  4714. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  4715. return -ENODEV;
  4716. }
  4717. }
  4718. tp->nvram_lock_cnt++;
  4719. }
  4720. return 0;
  4721. }
  4722. /* tp->lock is held. */
  4723. static void tg3_nvram_unlock(struct tg3 *tp)
  4724. {
  4725. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4726. if (tp->nvram_lock_cnt > 0)
  4727. tp->nvram_lock_cnt--;
  4728. if (tp->nvram_lock_cnt == 0)
  4729. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  4730. }
  4731. }
  4732. /* tp->lock is held. */
  4733. static void tg3_enable_nvram_access(struct tg3 *tp)
  4734. {
  4735. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4736. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4737. u32 nvaccess = tr32(NVRAM_ACCESS);
  4738. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  4739. }
  4740. }
  4741. /* tp->lock is held. */
  4742. static void tg3_disable_nvram_access(struct tg3 *tp)
  4743. {
  4744. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4745. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4746. u32 nvaccess = tr32(NVRAM_ACCESS);
  4747. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  4748. }
  4749. }
  4750. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4751. {
  4752. int i;
  4753. u32 apedata;
  4754. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4755. if (apedata != APE_SEG_SIG_MAGIC)
  4756. return;
  4757. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4758. if (!(apedata & APE_FW_STATUS_READY))
  4759. return;
  4760. /* Wait for up to 1 millisecond for APE to service previous event. */
  4761. for (i = 0; i < 10; i++) {
  4762. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4763. return;
  4764. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4765. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4766. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4767. event | APE_EVENT_STATUS_EVENT_PENDING);
  4768. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4769. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4770. break;
  4771. udelay(100);
  4772. }
  4773. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4774. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4775. }
  4776. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4777. {
  4778. u32 event;
  4779. u32 apedata;
  4780. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4781. return;
  4782. switch (kind) {
  4783. case RESET_KIND_INIT:
  4784. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4785. APE_HOST_SEG_SIG_MAGIC);
  4786. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4787. APE_HOST_SEG_LEN_MAGIC);
  4788. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4789. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4790. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4791. APE_HOST_DRIVER_ID_MAGIC);
  4792. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4793. APE_HOST_BEHAV_NO_PHYLOCK);
  4794. event = APE_EVENT_STATUS_STATE_START;
  4795. break;
  4796. case RESET_KIND_SHUTDOWN:
  4797. /* With the interface we are currently using,
  4798. * APE does not track driver state. Wiping
  4799. * out the HOST SEGMENT SIGNATURE forces
  4800. * the APE to assume OS absent status.
  4801. */
  4802. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  4803. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4804. break;
  4805. case RESET_KIND_SUSPEND:
  4806. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4807. break;
  4808. default:
  4809. return;
  4810. }
  4811. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4812. tg3_ape_send_event(tp, event);
  4813. }
  4814. /* tp->lock is held. */
  4815. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4816. {
  4817. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4818. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4819. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4820. switch (kind) {
  4821. case RESET_KIND_INIT:
  4822. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4823. DRV_STATE_START);
  4824. break;
  4825. case RESET_KIND_SHUTDOWN:
  4826. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4827. DRV_STATE_UNLOAD);
  4828. break;
  4829. case RESET_KIND_SUSPEND:
  4830. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4831. DRV_STATE_SUSPEND);
  4832. break;
  4833. default:
  4834. break;
  4835. }
  4836. }
  4837. if (kind == RESET_KIND_INIT ||
  4838. kind == RESET_KIND_SUSPEND)
  4839. tg3_ape_driver_state_change(tp, kind);
  4840. }
  4841. /* tp->lock is held. */
  4842. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4843. {
  4844. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4845. switch (kind) {
  4846. case RESET_KIND_INIT:
  4847. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4848. DRV_STATE_START_DONE);
  4849. break;
  4850. case RESET_KIND_SHUTDOWN:
  4851. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4852. DRV_STATE_UNLOAD_DONE);
  4853. break;
  4854. default:
  4855. break;
  4856. }
  4857. }
  4858. if (kind == RESET_KIND_SHUTDOWN)
  4859. tg3_ape_driver_state_change(tp, kind);
  4860. }
  4861. /* tp->lock is held. */
  4862. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  4863. {
  4864. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4865. switch (kind) {
  4866. case RESET_KIND_INIT:
  4867. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4868. DRV_STATE_START);
  4869. break;
  4870. case RESET_KIND_SHUTDOWN:
  4871. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4872. DRV_STATE_UNLOAD);
  4873. break;
  4874. case RESET_KIND_SUSPEND:
  4875. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4876. DRV_STATE_SUSPEND);
  4877. break;
  4878. default:
  4879. break;
  4880. }
  4881. }
  4882. }
  4883. static int tg3_poll_fw(struct tg3 *tp)
  4884. {
  4885. int i;
  4886. u32 val;
  4887. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4888. /* Wait up to 20ms for init done. */
  4889. for (i = 0; i < 200; i++) {
  4890. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  4891. return 0;
  4892. udelay(100);
  4893. }
  4894. return -ENODEV;
  4895. }
  4896. /* Wait for firmware initialization to complete. */
  4897. for (i = 0; i < 100000; i++) {
  4898. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  4899. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  4900. break;
  4901. udelay(10);
  4902. }
  4903. /* Chip might not be fitted with firmware. Some Sun onboard
  4904. * parts are configured like that. So don't signal the timeout
  4905. * of the above loop as an error, but do report the lack of
  4906. * running firmware once.
  4907. */
  4908. if (i >= 100000 &&
  4909. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  4910. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  4911. printk(KERN_INFO PFX "%s: No firmware running.\n",
  4912. tp->dev->name);
  4913. }
  4914. return 0;
  4915. }
  4916. /* Save PCI command register before chip reset */
  4917. static void tg3_save_pci_state(struct tg3 *tp)
  4918. {
  4919. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  4920. }
  4921. /* Restore PCI state after chip reset */
  4922. static void tg3_restore_pci_state(struct tg3 *tp)
  4923. {
  4924. u32 val;
  4925. /* Re-enable indirect register accesses. */
  4926. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  4927. tp->misc_host_ctrl);
  4928. /* Set MAX PCI retry to zero. */
  4929. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  4930. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4931. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  4932. val |= PCISTATE_RETRY_SAME_DMA;
  4933. /* Allow reads and writes to the APE register and memory space. */
  4934. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  4935. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  4936. PCISTATE_ALLOW_APE_SHMEM_WR;
  4937. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  4938. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  4939. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  4940. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  4941. pcie_set_readrq(tp->pdev, 4096);
  4942. else {
  4943. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  4944. tp->pci_cacheline_sz);
  4945. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  4946. tp->pci_lat_timer);
  4947. }
  4948. }
  4949. /* Make sure PCI-X relaxed ordering bit is clear. */
  4950. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  4951. u16 pcix_cmd;
  4952. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4953. &pcix_cmd);
  4954. pcix_cmd &= ~PCI_X_CMD_ERO;
  4955. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4956. pcix_cmd);
  4957. }
  4958. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4959. /* Chip reset on 5780 will reset MSI enable bit,
  4960. * so need to restore it.
  4961. */
  4962. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  4963. u16 ctrl;
  4964. pci_read_config_word(tp->pdev,
  4965. tp->msi_cap + PCI_MSI_FLAGS,
  4966. &ctrl);
  4967. pci_write_config_word(tp->pdev,
  4968. tp->msi_cap + PCI_MSI_FLAGS,
  4969. ctrl | PCI_MSI_FLAGS_ENABLE);
  4970. val = tr32(MSGINT_MODE);
  4971. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  4972. }
  4973. }
  4974. }
  4975. static void tg3_stop_fw(struct tg3 *);
  4976. /* tp->lock is held. */
  4977. static int tg3_chip_reset(struct tg3 *tp)
  4978. {
  4979. u32 val;
  4980. void (*write_op)(struct tg3 *, u32, u32);
  4981. int err;
  4982. tg3_nvram_lock(tp);
  4983. tg3_mdio_stop(tp);
  4984. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  4985. /* No matching tg3_nvram_unlock() after this because
  4986. * chip reset below will undo the nvram lock.
  4987. */
  4988. tp->nvram_lock_cnt = 0;
  4989. /* GRC_MISC_CFG core clock reset will clear the memory
  4990. * enable bit in PCI register 4 and the MSI enable bit
  4991. * on some chips, so we save relevant registers here.
  4992. */
  4993. tg3_save_pci_state(tp);
  4994. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  4995. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  4996. tw32(GRC_FASTBOOT_PC, 0);
  4997. /*
  4998. * We must avoid the readl() that normally takes place.
  4999. * It locks machines, causes machine checks, and other
  5000. * fun things. So, temporarily disable the 5701
  5001. * hardware workaround, while we do the reset.
  5002. */
  5003. write_op = tp->write32;
  5004. if (write_op == tg3_write_flush_reg32)
  5005. tp->write32 = tg3_write32;
  5006. /* Prevent the irq handler from reading or writing PCI registers
  5007. * during chip reset when the memory enable bit in the PCI command
  5008. * register may be cleared. The chip does not generate interrupt
  5009. * at this time, but the irq handler may still be called due to irq
  5010. * sharing or irqpoll.
  5011. */
  5012. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5013. if (tp->hw_status) {
  5014. tp->hw_status->status = 0;
  5015. tp->hw_status->status_tag = 0;
  5016. }
  5017. tp->last_tag = 0;
  5018. smp_mb();
  5019. synchronize_irq(tp->pdev->irq);
  5020. /* do the reset */
  5021. val = GRC_MISC_CFG_CORECLK_RESET;
  5022. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5023. if (tr32(0x7e2c) == 0x60) {
  5024. tw32(0x7e2c, 0x20);
  5025. }
  5026. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5027. tw32(GRC_MISC_CFG, (1 << 29));
  5028. val |= (1 << 29);
  5029. }
  5030. }
  5031. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5032. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5033. tw32(GRC_VCPU_EXT_CTRL,
  5034. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5035. }
  5036. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5037. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5038. tw32(GRC_MISC_CFG, val);
  5039. /* restore 5701 hardware bug workaround write method */
  5040. tp->write32 = write_op;
  5041. /* Unfortunately, we have to delay before the PCI read back.
  5042. * Some 575X chips even will not respond to a PCI cfg access
  5043. * when the reset command is given to the chip.
  5044. *
  5045. * How do these hardware designers expect things to work
  5046. * properly if the PCI write is posted for a long period
  5047. * of time? It is always necessary to have some method by
  5048. * which a register read back can occur to push the write
  5049. * out which does the reset.
  5050. *
  5051. * For most tg3 variants the trick below was working.
  5052. * Ho hum...
  5053. */
  5054. udelay(120);
  5055. /* Flush PCI posted writes. The normal MMIO registers
  5056. * are inaccessible at this time so this is the only
  5057. * way to make this reliably (actually, this is no longer
  5058. * the case, see above). I tried to use indirect
  5059. * register read/write but this upset some 5701 variants.
  5060. */
  5061. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5062. udelay(120);
  5063. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5064. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5065. int i;
  5066. u32 cfg_val;
  5067. /* Wait for link training to complete. */
  5068. for (i = 0; i < 5000; i++)
  5069. udelay(100);
  5070. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5071. pci_write_config_dword(tp->pdev, 0xc4,
  5072. cfg_val | (1 << 15));
  5073. }
  5074. /* Set PCIE max payload size to 128 bytes and
  5075. * clear the "no snoop" and "relaxed ordering" bits.
  5076. */
  5077. pci_write_config_word(tp->pdev,
  5078. tp->pcie_cap + PCI_EXP_DEVCTL,
  5079. 0);
  5080. pcie_set_readrq(tp->pdev, 4096);
  5081. /* Clear error status */
  5082. pci_write_config_word(tp->pdev,
  5083. tp->pcie_cap + PCI_EXP_DEVSTA,
  5084. PCI_EXP_DEVSTA_CED |
  5085. PCI_EXP_DEVSTA_NFED |
  5086. PCI_EXP_DEVSTA_FED |
  5087. PCI_EXP_DEVSTA_URD);
  5088. }
  5089. tg3_restore_pci_state(tp);
  5090. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5091. val = 0;
  5092. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5093. val = tr32(MEMARB_MODE);
  5094. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5095. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5096. tg3_stop_fw(tp);
  5097. tw32(0x5000, 0x400);
  5098. }
  5099. tw32(GRC_MODE, tp->grc_mode);
  5100. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5101. val = tr32(0xc4);
  5102. tw32(0xc4, val | (1 << 15));
  5103. }
  5104. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5105. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5106. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5107. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5108. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5109. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5110. }
  5111. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5112. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5113. tw32_f(MAC_MODE, tp->mac_mode);
  5114. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5115. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5116. tw32_f(MAC_MODE, tp->mac_mode);
  5117. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5118. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5119. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5120. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5121. tw32_f(MAC_MODE, tp->mac_mode);
  5122. } else
  5123. tw32_f(MAC_MODE, 0);
  5124. udelay(40);
  5125. tg3_mdio_start(tp);
  5126. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5127. err = tg3_poll_fw(tp);
  5128. if (err)
  5129. return err;
  5130. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5131. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5132. val = tr32(0x7c00);
  5133. tw32(0x7c00, val | (1 << 25));
  5134. }
  5135. /* Reprobe ASF enable state. */
  5136. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5137. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5138. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5139. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5140. u32 nic_cfg;
  5141. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5142. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5143. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5144. tp->last_event_jiffies = jiffies;
  5145. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5146. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5147. }
  5148. }
  5149. return 0;
  5150. }
  5151. /* tp->lock is held. */
  5152. static void tg3_stop_fw(struct tg3 *tp)
  5153. {
  5154. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5155. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5156. /* Wait for RX cpu to ACK the previous event. */
  5157. tg3_wait_for_event_ack(tp);
  5158. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5159. tg3_generate_fw_event(tp);
  5160. /* Wait for RX cpu to ACK this event. */
  5161. tg3_wait_for_event_ack(tp);
  5162. }
  5163. }
  5164. /* tp->lock is held. */
  5165. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5166. {
  5167. int err;
  5168. tg3_stop_fw(tp);
  5169. tg3_write_sig_pre_reset(tp, kind);
  5170. tg3_abort_hw(tp, silent);
  5171. err = tg3_chip_reset(tp);
  5172. tg3_write_sig_legacy(tp, kind);
  5173. tg3_write_sig_post_reset(tp, kind);
  5174. if (err)
  5175. return err;
  5176. return 0;
  5177. }
  5178. #define TG3_FW_RELEASE_MAJOR 0x0
  5179. #define TG3_FW_RELASE_MINOR 0x0
  5180. #define TG3_FW_RELEASE_FIX 0x0
  5181. #define TG3_FW_START_ADDR 0x08000000
  5182. #define TG3_FW_TEXT_ADDR 0x08000000
  5183. #define TG3_FW_TEXT_LEN 0x9c0
  5184. #define TG3_FW_RODATA_ADDR 0x080009c0
  5185. #define TG3_FW_RODATA_LEN 0x60
  5186. #define TG3_FW_DATA_ADDR 0x08000a40
  5187. #define TG3_FW_DATA_LEN 0x20
  5188. #define TG3_FW_SBSS_ADDR 0x08000a60
  5189. #define TG3_FW_SBSS_LEN 0xc
  5190. #define TG3_FW_BSS_ADDR 0x08000a70
  5191. #define TG3_FW_BSS_LEN 0x10
  5192. static const u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  5193. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  5194. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  5195. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  5196. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  5197. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  5198. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  5199. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  5200. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  5201. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  5202. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  5203. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  5204. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  5205. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  5206. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  5207. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  5208. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5209. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  5210. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  5211. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  5212. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5213. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  5214. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  5215. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5216. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5217. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5218. 0, 0, 0, 0, 0, 0,
  5219. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  5220. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5221. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5222. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5223. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  5224. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  5225. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  5226. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  5227. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5228. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5229. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  5230. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5231. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5232. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5233. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  5234. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  5235. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  5236. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  5237. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  5238. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  5239. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  5240. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  5241. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  5242. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  5243. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  5244. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  5245. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  5246. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  5247. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  5248. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  5249. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  5250. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  5251. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  5252. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  5253. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  5254. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  5255. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  5256. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  5257. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  5258. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  5259. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  5260. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  5261. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  5262. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  5263. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  5264. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  5265. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  5266. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  5267. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  5268. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  5269. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  5270. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  5271. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  5272. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  5273. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  5274. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  5275. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  5276. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  5277. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  5278. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  5279. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  5280. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  5281. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  5282. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  5283. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  5284. };
  5285. static const u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  5286. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  5287. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  5288. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5289. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  5290. 0x00000000
  5291. };
  5292. #if 0 /* All zeros, don't eat up space with it. */
  5293. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  5294. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5295. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  5296. };
  5297. #endif
  5298. #define RX_CPU_SCRATCH_BASE 0x30000
  5299. #define RX_CPU_SCRATCH_SIZE 0x04000
  5300. #define TX_CPU_SCRATCH_BASE 0x34000
  5301. #define TX_CPU_SCRATCH_SIZE 0x04000
  5302. /* tp->lock is held. */
  5303. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5304. {
  5305. int i;
  5306. BUG_ON(offset == TX_CPU_BASE &&
  5307. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5308. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5309. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5310. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5311. return 0;
  5312. }
  5313. if (offset == RX_CPU_BASE) {
  5314. for (i = 0; i < 10000; i++) {
  5315. tw32(offset + CPU_STATE, 0xffffffff);
  5316. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5317. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5318. break;
  5319. }
  5320. tw32(offset + CPU_STATE, 0xffffffff);
  5321. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5322. udelay(10);
  5323. } else {
  5324. for (i = 0; i < 10000; i++) {
  5325. tw32(offset + CPU_STATE, 0xffffffff);
  5326. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5327. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5328. break;
  5329. }
  5330. }
  5331. if (i >= 10000) {
  5332. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5333. "and %s CPU\n",
  5334. tp->dev->name,
  5335. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5336. return -ENODEV;
  5337. }
  5338. /* Clear firmware's nvram arbitration. */
  5339. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5340. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5341. return 0;
  5342. }
  5343. struct fw_info {
  5344. unsigned int text_base;
  5345. unsigned int text_len;
  5346. const u32 *text_data;
  5347. unsigned int rodata_base;
  5348. unsigned int rodata_len;
  5349. const u32 *rodata_data;
  5350. unsigned int data_base;
  5351. unsigned int data_len;
  5352. const u32 *data_data;
  5353. };
  5354. /* tp->lock is held. */
  5355. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5356. int cpu_scratch_size, struct fw_info *info)
  5357. {
  5358. int err, lock_err, i;
  5359. void (*write_op)(struct tg3 *, u32, u32);
  5360. if (cpu_base == TX_CPU_BASE &&
  5361. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5362. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5363. "TX cpu firmware on %s which is 5705.\n",
  5364. tp->dev->name);
  5365. return -EINVAL;
  5366. }
  5367. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5368. write_op = tg3_write_mem;
  5369. else
  5370. write_op = tg3_write_indirect_reg32;
  5371. /* It is possible that bootcode is still loading at this point.
  5372. * Get the nvram lock first before halting the cpu.
  5373. */
  5374. lock_err = tg3_nvram_lock(tp);
  5375. err = tg3_halt_cpu(tp, cpu_base);
  5376. if (!lock_err)
  5377. tg3_nvram_unlock(tp);
  5378. if (err)
  5379. goto out;
  5380. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5381. write_op(tp, cpu_scratch_base + i, 0);
  5382. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5383. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5384. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  5385. write_op(tp, (cpu_scratch_base +
  5386. (info->text_base & 0xffff) +
  5387. (i * sizeof(u32))),
  5388. (info->text_data ?
  5389. info->text_data[i] : 0));
  5390. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  5391. write_op(tp, (cpu_scratch_base +
  5392. (info->rodata_base & 0xffff) +
  5393. (i * sizeof(u32))),
  5394. (info->rodata_data ?
  5395. info->rodata_data[i] : 0));
  5396. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  5397. write_op(tp, (cpu_scratch_base +
  5398. (info->data_base & 0xffff) +
  5399. (i * sizeof(u32))),
  5400. (info->data_data ?
  5401. info->data_data[i] : 0));
  5402. err = 0;
  5403. out:
  5404. return err;
  5405. }
  5406. /* tp->lock is held. */
  5407. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5408. {
  5409. struct fw_info info;
  5410. int err, i;
  5411. info.text_base = TG3_FW_TEXT_ADDR;
  5412. info.text_len = TG3_FW_TEXT_LEN;
  5413. info.text_data = &tg3FwText[0];
  5414. info.rodata_base = TG3_FW_RODATA_ADDR;
  5415. info.rodata_len = TG3_FW_RODATA_LEN;
  5416. info.rodata_data = &tg3FwRodata[0];
  5417. info.data_base = TG3_FW_DATA_ADDR;
  5418. info.data_len = TG3_FW_DATA_LEN;
  5419. info.data_data = NULL;
  5420. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5421. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5422. &info);
  5423. if (err)
  5424. return err;
  5425. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5426. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5427. &info);
  5428. if (err)
  5429. return err;
  5430. /* Now startup only the RX cpu. */
  5431. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5432. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5433. for (i = 0; i < 5; i++) {
  5434. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  5435. break;
  5436. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5437. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5438. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5439. udelay(1000);
  5440. }
  5441. if (i >= 5) {
  5442. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5443. "to set RX CPU PC, is %08x should be %08x\n",
  5444. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5445. TG3_FW_TEXT_ADDR);
  5446. return -ENODEV;
  5447. }
  5448. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5449. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5450. return 0;
  5451. }
  5452. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  5453. #define TG3_TSO_FW_RELASE_MINOR 0x6
  5454. #define TG3_TSO_FW_RELEASE_FIX 0x0
  5455. #define TG3_TSO_FW_START_ADDR 0x08000000
  5456. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  5457. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  5458. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  5459. #define TG3_TSO_FW_RODATA_LEN 0x60
  5460. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  5461. #define TG3_TSO_FW_DATA_LEN 0x30
  5462. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  5463. #define TG3_TSO_FW_SBSS_LEN 0x2c
  5464. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  5465. #define TG3_TSO_FW_BSS_LEN 0x894
  5466. static const u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  5467. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  5468. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  5469. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5470. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  5471. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  5472. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  5473. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  5474. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  5475. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  5476. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  5477. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  5478. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  5479. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  5480. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  5481. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  5482. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  5483. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  5484. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  5485. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5486. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  5487. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  5488. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  5489. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  5490. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  5491. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  5492. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  5493. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  5494. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  5495. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  5496. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5497. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  5498. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  5499. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  5500. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  5501. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  5502. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  5503. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  5504. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  5505. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5506. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  5507. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  5508. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  5509. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  5510. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  5511. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  5512. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  5513. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  5514. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5515. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  5516. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5517. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  5518. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  5519. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  5520. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  5521. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  5522. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  5523. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  5524. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  5525. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  5526. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  5527. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  5528. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  5529. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  5530. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  5531. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  5532. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  5533. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  5534. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  5535. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  5536. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  5537. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  5538. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  5539. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  5540. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  5541. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  5542. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  5543. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  5544. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  5545. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  5546. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  5547. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  5548. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  5549. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  5550. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  5551. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  5552. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  5553. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  5554. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5555. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  5556. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  5557. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  5558. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  5559. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  5560. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  5561. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  5562. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  5563. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  5564. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  5565. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  5566. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  5567. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  5568. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  5569. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  5570. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  5571. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  5572. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  5573. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  5574. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  5575. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  5576. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  5577. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  5578. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  5579. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  5580. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  5581. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  5582. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  5583. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  5584. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  5585. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  5586. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  5587. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  5588. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  5589. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  5590. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  5591. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  5592. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  5593. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  5594. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  5595. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  5596. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  5597. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  5598. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  5599. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  5600. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5601. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  5602. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  5603. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  5604. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  5605. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5606. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  5607. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  5608. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  5609. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  5610. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  5611. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  5612. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  5613. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  5614. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  5615. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  5616. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  5617. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  5618. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  5619. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  5620. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  5621. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  5622. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  5623. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  5624. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  5625. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  5626. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  5627. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  5628. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  5629. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  5630. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  5631. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  5632. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  5633. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  5634. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  5635. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  5636. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5637. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  5638. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  5639. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  5640. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  5641. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  5642. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  5643. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  5644. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  5645. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  5646. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  5647. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  5648. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  5649. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  5650. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  5651. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  5652. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  5653. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  5654. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  5655. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  5656. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  5657. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  5658. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  5659. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  5660. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  5661. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  5662. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5663. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  5664. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  5665. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  5666. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  5667. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  5668. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  5669. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  5670. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  5671. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  5672. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  5673. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  5674. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  5675. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  5676. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  5677. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  5678. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  5679. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  5680. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  5681. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  5682. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  5683. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  5684. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  5685. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  5686. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  5687. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5688. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  5689. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  5690. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  5691. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  5692. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  5693. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  5694. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  5695. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  5696. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  5697. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  5698. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  5699. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  5700. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  5701. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  5702. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  5703. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  5704. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5705. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  5706. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  5707. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  5708. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  5709. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  5710. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  5711. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  5712. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  5713. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  5714. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  5715. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  5716. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  5717. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  5718. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  5719. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  5720. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  5721. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  5722. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  5723. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  5724. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  5725. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  5726. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  5727. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  5728. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  5729. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  5730. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  5731. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5732. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  5733. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  5734. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  5735. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  5736. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  5737. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  5738. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  5739. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  5740. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  5741. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  5742. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  5743. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  5744. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  5745. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  5746. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  5747. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  5748. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  5749. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  5750. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  5751. };
  5752. static const u32 tg3TsoFwRodata[] = {
  5753. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5754. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  5755. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  5756. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  5757. 0x00000000,
  5758. };
  5759. static const u32 tg3TsoFwData[] = {
  5760. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  5761. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5762. 0x00000000,
  5763. };
  5764. /* 5705 needs a special version of the TSO firmware. */
  5765. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  5766. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  5767. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  5768. #define TG3_TSO5_FW_START_ADDR 0x00010000
  5769. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  5770. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  5771. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  5772. #define TG3_TSO5_FW_RODATA_LEN 0x50
  5773. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  5774. #define TG3_TSO5_FW_DATA_LEN 0x20
  5775. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  5776. #define TG3_TSO5_FW_SBSS_LEN 0x28
  5777. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  5778. #define TG3_TSO5_FW_BSS_LEN 0x88
  5779. static const u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  5780. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  5781. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  5782. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5783. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  5784. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  5785. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  5786. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5787. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  5788. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  5789. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  5790. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  5791. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  5792. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  5793. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  5794. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  5795. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  5796. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  5797. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  5798. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  5799. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  5800. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  5801. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  5802. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  5803. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  5804. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  5805. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  5806. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  5807. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  5808. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  5809. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  5810. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5811. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  5812. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  5813. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  5814. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  5815. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  5816. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  5817. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  5818. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  5819. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  5820. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  5821. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  5822. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  5823. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  5824. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  5825. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  5826. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  5827. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  5828. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  5829. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  5830. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  5831. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  5832. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  5833. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  5834. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  5835. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  5836. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  5837. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  5838. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  5839. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  5840. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  5841. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  5842. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  5843. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  5844. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  5845. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  5846. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5847. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  5848. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  5849. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  5850. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  5851. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  5852. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  5853. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  5854. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  5855. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  5856. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  5857. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  5858. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  5859. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  5860. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  5861. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  5862. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  5863. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  5864. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  5865. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  5866. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  5867. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  5868. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  5869. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  5870. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  5871. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  5872. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  5873. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  5874. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  5875. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  5876. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  5877. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  5878. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  5879. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  5880. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  5881. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  5882. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  5883. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  5884. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  5885. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  5886. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5887. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5888. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  5889. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  5890. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  5891. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  5892. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  5893. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  5894. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  5895. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  5896. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  5897. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5898. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5899. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  5900. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  5901. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  5902. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  5903. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5904. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  5905. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  5906. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  5907. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  5908. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  5909. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  5910. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  5911. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  5912. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  5913. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  5914. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  5915. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  5916. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  5917. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  5918. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  5919. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  5920. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  5921. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  5922. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  5923. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  5924. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  5925. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  5926. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  5927. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5928. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  5929. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  5930. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  5931. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5932. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  5933. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  5934. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5935. 0x00000000, 0x00000000, 0x00000000,
  5936. };
  5937. static const u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  5938. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5939. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  5940. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5941. 0x00000000, 0x00000000, 0x00000000,
  5942. };
  5943. static const u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  5944. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  5945. 0x00000000, 0x00000000, 0x00000000,
  5946. };
  5947. /* tp->lock is held. */
  5948. static int tg3_load_tso_firmware(struct tg3 *tp)
  5949. {
  5950. struct fw_info info;
  5951. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5952. int err, i;
  5953. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5954. return 0;
  5955. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5956. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  5957. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  5958. info.text_data = &tg3Tso5FwText[0];
  5959. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  5960. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  5961. info.rodata_data = &tg3Tso5FwRodata[0];
  5962. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  5963. info.data_len = TG3_TSO5_FW_DATA_LEN;
  5964. info.data_data = &tg3Tso5FwData[0];
  5965. cpu_base = RX_CPU_BASE;
  5966. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5967. cpu_scratch_size = (info.text_len +
  5968. info.rodata_len +
  5969. info.data_len +
  5970. TG3_TSO5_FW_SBSS_LEN +
  5971. TG3_TSO5_FW_BSS_LEN);
  5972. } else {
  5973. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  5974. info.text_len = TG3_TSO_FW_TEXT_LEN;
  5975. info.text_data = &tg3TsoFwText[0];
  5976. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  5977. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  5978. info.rodata_data = &tg3TsoFwRodata[0];
  5979. info.data_base = TG3_TSO_FW_DATA_ADDR;
  5980. info.data_len = TG3_TSO_FW_DATA_LEN;
  5981. info.data_data = &tg3TsoFwData[0];
  5982. cpu_base = TX_CPU_BASE;
  5983. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5984. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5985. }
  5986. err = tg3_load_firmware_cpu(tp, cpu_base,
  5987. cpu_scratch_base, cpu_scratch_size,
  5988. &info);
  5989. if (err)
  5990. return err;
  5991. /* Now startup the cpu. */
  5992. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5993. tw32_f(cpu_base + CPU_PC, info.text_base);
  5994. for (i = 0; i < 5; i++) {
  5995. if (tr32(cpu_base + CPU_PC) == info.text_base)
  5996. break;
  5997. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5998. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5999. tw32_f(cpu_base + CPU_PC, info.text_base);
  6000. udelay(1000);
  6001. }
  6002. if (i >= 5) {
  6003. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  6004. "to set CPU PC, is %08x should be %08x\n",
  6005. tp->dev->name, tr32(cpu_base + CPU_PC),
  6006. info.text_base);
  6007. return -ENODEV;
  6008. }
  6009. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6010. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6011. return 0;
  6012. }
  6013. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6014. {
  6015. struct tg3 *tp = netdev_priv(dev);
  6016. struct sockaddr *addr = p;
  6017. int err = 0, skip_mac_1 = 0;
  6018. if (!is_valid_ether_addr(addr->sa_data))
  6019. return -EINVAL;
  6020. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6021. if (!netif_running(dev))
  6022. return 0;
  6023. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6024. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6025. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6026. addr0_low = tr32(MAC_ADDR_0_LOW);
  6027. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6028. addr1_low = tr32(MAC_ADDR_1_LOW);
  6029. /* Skip MAC addr 1 if ASF is using it. */
  6030. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6031. !(addr1_high == 0 && addr1_low == 0))
  6032. skip_mac_1 = 1;
  6033. }
  6034. spin_lock_bh(&tp->lock);
  6035. __tg3_set_mac_addr(tp, skip_mac_1);
  6036. spin_unlock_bh(&tp->lock);
  6037. return err;
  6038. }
  6039. /* tp->lock is held. */
  6040. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6041. dma_addr_t mapping, u32 maxlen_flags,
  6042. u32 nic_addr)
  6043. {
  6044. tg3_write_mem(tp,
  6045. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6046. ((u64) mapping >> 32));
  6047. tg3_write_mem(tp,
  6048. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6049. ((u64) mapping & 0xffffffff));
  6050. tg3_write_mem(tp,
  6051. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6052. maxlen_flags);
  6053. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6054. tg3_write_mem(tp,
  6055. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6056. nic_addr);
  6057. }
  6058. static void __tg3_set_rx_mode(struct net_device *);
  6059. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6060. {
  6061. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6062. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6063. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6064. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6065. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6066. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6067. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6068. }
  6069. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6070. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6071. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6072. u32 val = ec->stats_block_coalesce_usecs;
  6073. if (!netif_carrier_ok(tp->dev))
  6074. val = 0;
  6075. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6076. }
  6077. }
  6078. /* tp->lock is held. */
  6079. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6080. {
  6081. u32 val, rdmac_mode;
  6082. int i, err, limit;
  6083. tg3_disable_ints(tp);
  6084. tg3_stop_fw(tp);
  6085. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6086. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  6087. tg3_abort_hw(tp, 1);
  6088. }
  6089. if (reset_phy &&
  6090. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  6091. tg3_phy_reset(tp);
  6092. err = tg3_chip_reset(tp);
  6093. if (err)
  6094. return err;
  6095. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6096. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6097. val = tr32(TG3_CPMU_CTRL);
  6098. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6099. tw32(TG3_CPMU_CTRL, val);
  6100. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6101. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6102. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6103. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6104. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6105. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6106. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6107. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6108. val = tr32(TG3_CPMU_HST_ACC);
  6109. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6110. val |= CPMU_HST_ACC_MACCLK_6_25;
  6111. tw32(TG3_CPMU_HST_ACC, val);
  6112. }
  6113. /* This works around an issue with Athlon chipsets on
  6114. * B3 tigon3 silicon. This bit has no effect on any
  6115. * other revision. But do not set this on PCI Express
  6116. * chips and don't even touch the clocks if the CPMU is present.
  6117. */
  6118. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6119. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6120. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6121. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6122. }
  6123. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6124. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6125. val = tr32(TG3PCI_PCISTATE);
  6126. val |= PCISTATE_RETRY_SAME_DMA;
  6127. tw32(TG3PCI_PCISTATE, val);
  6128. }
  6129. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6130. /* Allow reads and writes to the
  6131. * APE register and memory space.
  6132. */
  6133. val = tr32(TG3PCI_PCISTATE);
  6134. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6135. PCISTATE_ALLOW_APE_SHMEM_WR;
  6136. tw32(TG3PCI_PCISTATE, val);
  6137. }
  6138. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6139. /* Enable some hw fixes. */
  6140. val = tr32(TG3PCI_MSI_DATA);
  6141. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6142. tw32(TG3PCI_MSI_DATA, val);
  6143. }
  6144. /* Descriptor ring init may make accesses to the
  6145. * NIC SRAM area to setup the TX descriptors, so we
  6146. * can only do this after the hardware has been
  6147. * successfully reset.
  6148. */
  6149. err = tg3_init_rings(tp);
  6150. if (err)
  6151. return err;
  6152. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6153. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6154. /* This value is determined during the probe time DMA
  6155. * engine test, tg3_test_dma.
  6156. */
  6157. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6158. }
  6159. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6160. GRC_MODE_4X_NIC_SEND_RINGS |
  6161. GRC_MODE_NO_TX_PHDR_CSUM |
  6162. GRC_MODE_NO_RX_PHDR_CSUM);
  6163. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6164. /* Pseudo-header checksum is done by hardware logic and not
  6165. * the offload processers, so make the chip do the pseudo-
  6166. * header checksums on receive. For transmit it is more
  6167. * convenient to do the pseudo-header checksum in software
  6168. * as Linux does that on transmit for us in all cases.
  6169. */
  6170. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6171. tw32(GRC_MODE,
  6172. tp->grc_mode |
  6173. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6174. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6175. val = tr32(GRC_MISC_CFG);
  6176. val &= ~0xff;
  6177. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6178. tw32(GRC_MISC_CFG, val);
  6179. /* Initialize MBUF/DESC pool. */
  6180. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6181. /* Do nothing. */
  6182. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6183. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6184. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6185. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6186. else
  6187. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6188. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6189. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6190. }
  6191. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6192. int fw_len;
  6193. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  6194. TG3_TSO5_FW_RODATA_LEN +
  6195. TG3_TSO5_FW_DATA_LEN +
  6196. TG3_TSO5_FW_SBSS_LEN +
  6197. TG3_TSO5_FW_BSS_LEN);
  6198. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6199. tw32(BUFMGR_MB_POOL_ADDR,
  6200. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6201. tw32(BUFMGR_MB_POOL_SIZE,
  6202. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6203. }
  6204. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6205. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6206. tp->bufmgr_config.mbuf_read_dma_low_water);
  6207. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6208. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6209. tw32(BUFMGR_MB_HIGH_WATER,
  6210. tp->bufmgr_config.mbuf_high_water);
  6211. } else {
  6212. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6213. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6214. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6215. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6216. tw32(BUFMGR_MB_HIGH_WATER,
  6217. tp->bufmgr_config.mbuf_high_water_jumbo);
  6218. }
  6219. tw32(BUFMGR_DMA_LOW_WATER,
  6220. tp->bufmgr_config.dma_low_water);
  6221. tw32(BUFMGR_DMA_HIGH_WATER,
  6222. tp->bufmgr_config.dma_high_water);
  6223. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6224. for (i = 0; i < 2000; i++) {
  6225. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6226. break;
  6227. udelay(10);
  6228. }
  6229. if (i >= 2000) {
  6230. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6231. tp->dev->name);
  6232. return -ENODEV;
  6233. }
  6234. /* Setup replenish threshold. */
  6235. val = tp->rx_pending / 8;
  6236. if (val == 0)
  6237. val = 1;
  6238. else if (val > tp->rx_std_max_post)
  6239. val = tp->rx_std_max_post;
  6240. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6241. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6242. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6243. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6244. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6245. }
  6246. tw32(RCVBDI_STD_THRESH, val);
  6247. /* Initialize TG3_BDINFO's at:
  6248. * RCVDBDI_STD_BD: standard eth size rx ring
  6249. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6250. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6251. *
  6252. * like so:
  6253. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6254. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6255. * ring attribute flags
  6256. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6257. *
  6258. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6259. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6260. *
  6261. * The size of each ring is fixed in the firmware, but the location is
  6262. * configurable.
  6263. */
  6264. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6265. ((u64) tp->rx_std_mapping >> 32));
  6266. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6267. ((u64) tp->rx_std_mapping & 0xffffffff));
  6268. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6269. NIC_SRAM_RX_BUFFER_DESC);
  6270. /* Don't even try to program the JUMBO/MINI buffer descriptor
  6271. * configs on 5705.
  6272. */
  6273. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  6274. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6275. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  6276. } else {
  6277. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6278. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6279. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6280. BDINFO_FLAGS_DISABLED);
  6281. /* Setup replenish threshold. */
  6282. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6283. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6284. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6285. ((u64) tp->rx_jumbo_mapping >> 32));
  6286. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6287. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  6288. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6289. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6290. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6291. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6292. } else {
  6293. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6294. BDINFO_FLAGS_DISABLED);
  6295. }
  6296. }
  6297. /* There is only one send ring on 5705/5750, no need to explicitly
  6298. * disable the others.
  6299. */
  6300. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6301. /* Clear out send RCB ring in SRAM. */
  6302. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  6303. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6304. BDINFO_FLAGS_DISABLED);
  6305. }
  6306. tp->tx_prod = 0;
  6307. tp->tx_cons = 0;
  6308. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6309. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6310. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  6311. tp->tx_desc_mapping,
  6312. (TG3_TX_RING_SIZE <<
  6313. BDINFO_FLAGS_MAXLEN_SHIFT),
  6314. NIC_SRAM_TX_BUFFER_DESC);
  6315. /* There is only one receive return ring on 5705/5750, no need
  6316. * to explicitly disable the others.
  6317. */
  6318. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6319. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  6320. i += TG3_BDINFO_SIZE) {
  6321. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6322. BDINFO_FLAGS_DISABLED);
  6323. }
  6324. }
  6325. tp->rx_rcb_ptr = 0;
  6326. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6327. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  6328. tp->rx_rcb_mapping,
  6329. (TG3_RX_RCB_RING_SIZE(tp) <<
  6330. BDINFO_FLAGS_MAXLEN_SHIFT),
  6331. 0);
  6332. tp->rx_std_ptr = tp->rx_pending;
  6333. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  6334. tp->rx_std_ptr);
  6335. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6336. tp->rx_jumbo_pending : 0;
  6337. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  6338. tp->rx_jumbo_ptr);
  6339. /* Initialize MAC address and backoff seed. */
  6340. __tg3_set_mac_addr(tp, 0);
  6341. /* MTU + ethernet header + FCS + optional VLAN tag */
  6342. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  6343. /* The slot time is changed by tg3_setup_phy if we
  6344. * run at gigabit with half duplex.
  6345. */
  6346. tw32(MAC_TX_LENGTHS,
  6347. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6348. (6 << TX_LENGTHS_IPG_SHIFT) |
  6349. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6350. /* Receive rules. */
  6351. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6352. tw32(RCVLPC_CONFIG, 0x0181);
  6353. /* Calculate RDMAC_MODE setting early, we need it to determine
  6354. * the RCVLPC_STATE_ENABLE mask.
  6355. */
  6356. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6357. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6358. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6359. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6360. RDMAC_MODE_LNGREAD_ENAB);
  6361. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6362. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6363. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6364. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6365. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6366. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6367. /* If statement applies to 5705 and 5750 PCI devices only */
  6368. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6369. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6370. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6371. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6372. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6373. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6374. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6375. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6376. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6377. }
  6378. }
  6379. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6380. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6381. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6382. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6383. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6384. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6385. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6386. /* Receive/send statistics. */
  6387. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6388. val = tr32(RCVLPC_STATS_ENABLE);
  6389. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6390. tw32(RCVLPC_STATS_ENABLE, val);
  6391. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6392. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6393. val = tr32(RCVLPC_STATS_ENABLE);
  6394. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6395. tw32(RCVLPC_STATS_ENABLE, val);
  6396. } else {
  6397. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6398. }
  6399. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6400. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6401. tw32(SNDDATAI_STATSCTRL,
  6402. (SNDDATAI_SCTRL_ENABLE |
  6403. SNDDATAI_SCTRL_FASTUPD));
  6404. /* Setup host coalescing engine. */
  6405. tw32(HOSTCC_MODE, 0);
  6406. for (i = 0; i < 2000; i++) {
  6407. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6408. break;
  6409. udelay(10);
  6410. }
  6411. __tg3_set_coalesce(tp, &tp->coal);
  6412. /* set status block DMA address */
  6413. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6414. ((u64) tp->status_mapping >> 32));
  6415. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6416. ((u64) tp->status_mapping & 0xffffffff));
  6417. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6418. /* Status/statistics block address. See tg3_timer,
  6419. * the tg3_periodic_fetch_stats call there, and
  6420. * tg3_get_stats to see how this works for 5705/5750 chips.
  6421. */
  6422. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6423. ((u64) tp->stats_mapping >> 32));
  6424. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6425. ((u64) tp->stats_mapping & 0xffffffff));
  6426. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6427. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6428. }
  6429. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6430. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6431. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6432. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6433. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6434. /* Clear statistics/status block in chip, and status block in ram. */
  6435. for (i = NIC_SRAM_STATS_BLK;
  6436. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6437. i += sizeof(u32)) {
  6438. tg3_write_mem(tp, i, 0);
  6439. udelay(40);
  6440. }
  6441. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  6442. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6443. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6444. /* reset to prevent losing 1st rx packet intermittently */
  6445. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6446. udelay(10);
  6447. }
  6448. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6449. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6450. else
  6451. tp->mac_mode = 0;
  6452. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6453. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6454. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6455. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6456. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6457. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6458. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6459. udelay(40);
  6460. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6461. * If TG3_FLG2_IS_NIC is zero, we should read the
  6462. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6463. * whether used as inputs or outputs, are set by boot code after
  6464. * reset.
  6465. */
  6466. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6467. u32 gpio_mask;
  6468. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6469. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6470. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6471. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6472. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6473. GRC_LCLCTRL_GPIO_OUTPUT3;
  6474. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6475. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6476. tp->grc_local_ctrl &= ~gpio_mask;
  6477. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6478. /* GPIO1 must be driven high for eeprom write protect */
  6479. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6480. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6481. GRC_LCLCTRL_GPIO_OUTPUT1);
  6482. }
  6483. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6484. udelay(100);
  6485. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  6486. tp->last_tag = 0;
  6487. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6488. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6489. udelay(40);
  6490. }
  6491. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6492. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6493. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6494. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6495. WDMAC_MODE_LNGREAD_ENAB);
  6496. /* If statement applies to 5705 and 5750 PCI devices only */
  6497. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6498. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6499. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6500. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  6501. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6502. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6503. /* nothing */
  6504. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6505. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6506. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6507. val |= WDMAC_MODE_RX_ACCEL;
  6508. }
  6509. }
  6510. /* Enable host coalescing bug fix */
  6511. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6512. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6513. tw32_f(WDMAC_MODE, val);
  6514. udelay(40);
  6515. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6516. u16 pcix_cmd;
  6517. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6518. &pcix_cmd);
  6519. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6520. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6521. pcix_cmd |= PCI_X_CMD_READ_2K;
  6522. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6523. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6524. pcix_cmd |= PCI_X_CMD_READ_2K;
  6525. }
  6526. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6527. pcix_cmd);
  6528. }
  6529. tw32_f(RDMAC_MODE, rdmac_mode);
  6530. udelay(40);
  6531. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6532. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6533. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6534. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6535. tw32(SNDDATAC_MODE,
  6536. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6537. else
  6538. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6539. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6540. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6541. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6542. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6543. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6544. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6545. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  6546. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6547. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6548. err = tg3_load_5701_a0_firmware_fix(tp);
  6549. if (err)
  6550. return err;
  6551. }
  6552. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6553. err = tg3_load_tso_firmware(tp);
  6554. if (err)
  6555. return err;
  6556. }
  6557. tp->tx_mode = TX_MODE_ENABLE;
  6558. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6559. udelay(100);
  6560. tp->rx_mode = RX_MODE_ENABLE;
  6561. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6562. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6563. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6564. udelay(10);
  6565. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6566. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6567. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6568. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6569. udelay(10);
  6570. }
  6571. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6572. udelay(10);
  6573. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6574. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6575. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6576. /* Set drive transmission level to 1.2V */
  6577. /* only if the signal pre-emphasis bit is not set */
  6578. val = tr32(MAC_SERDES_CFG);
  6579. val &= 0xfffff000;
  6580. val |= 0x880;
  6581. tw32(MAC_SERDES_CFG, val);
  6582. }
  6583. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6584. tw32(MAC_SERDES_CFG, 0x616000);
  6585. }
  6586. /* Prevent chip from dropping frames when flow control
  6587. * is enabled.
  6588. */
  6589. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6590. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6591. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6592. /* Use hardware link auto-negotiation */
  6593. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6594. }
  6595. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6596. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6597. u32 tmp;
  6598. tmp = tr32(SERDES_RX_CTRL);
  6599. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6600. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6601. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6602. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6603. }
  6604. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6605. if (tp->link_config.phy_is_low_power) {
  6606. tp->link_config.phy_is_low_power = 0;
  6607. tp->link_config.speed = tp->link_config.orig_speed;
  6608. tp->link_config.duplex = tp->link_config.orig_duplex;
  6609. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6610. }
  6611. err = tg3_setup_phy(tp, 0);
  6612. if (err)
  6613. return err;
  6614. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6615. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  6616. u32 tmp;
  6617. /* Clear CRC stats. */
  6618. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6619. tg3_writephy(tp, MII_TG3_TEST1,
  6620. tmp | MII_TG3_TEST1_CRC_EN);
  6621. tg3_readphy(tp, 0x14, &tmp);
  6622. }
  6623. }
  6624. }
  6625. __tg3_set_rx_mode(tp->dev);
  6626. /* Initialize receive rules. */
  6627. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6628. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6629. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6630. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6631. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6632. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6633. limit = 8;
  6634. else
  6635. limit = 16;
  6636. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6637. limit -= 4;
  6638. switch (limit) {
  6639. case 16:
  6640. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6641. case 15:
  6642. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6643. case 14:
  6644. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6645. case 13:
  6646. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6647. case 12:
  6648. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6649. case 11:
  6650. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6651. case 10:
  6652. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6653. case 9:
  6654. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6655. case 8:
  6656. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6657. case 7:
  6658. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6659. case 6:
  6660. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6661. case 5:
  6662. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6663. case 4:
  6664. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6665. case 3:
  6666. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6667. case 2:
  6668. case 1:
  6669. default:
  6670. break;
  6671. }
  6672. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6673. /* Write our heartbeat update interval to APE. */
  6674. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6675. APE_HOST_HEARTBEAT_INT_DISABLE);
  6676. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6677. return 0;
  6678. }
  6679. /* Called at device open time to get the chip ready for
  6680. * packet processing. Invoked with tp->lock held.
  6681. */
  6682. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6683. {
  6684. tg3_switch_clocks(tp);
  6685. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6686. return tg3_reset_hw(tp, reset_phy);
  6687. }
  6688. #define TG3_STAT_ADD32(PSTAT, REG) \
  6689. do { u32 __val = tr32(REG); \
  6690. (PSTAT)->low += __val; \
  6691. if ((PSTAT)->low < __val) \
  6692. (PSTAT)->high += 1; \
  6693. } while (0)
  6694. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6695. {
  6696. struct tg3_hw_stats *sp = tp->hw_stats;
  6697. if (!netif_carrier_ok(tp->dev))
  6698. return;
  6699. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6700. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6701. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6702. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6703. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6704. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6705. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6706. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6707. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6708. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6709. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6710. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6711. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6712. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6713. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6714. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6715. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6716. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6717. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6718. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6719. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6720. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6721. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6722. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6723. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6724. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6725. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6726. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6727. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6728. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6729. }
  6730. static void tg3_timer(unsigned long __opaque)
  6731. {
  6732. struct tg3 *tp = (struct tg3 *) __opaque;
  6733. if (tp->irq_sync)
  6734. goto restart_timer;
  6735. spin_lock(&tp->lock);
  6736. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6737. /* All of this garbage is because when using non-tagged
  6738. * IRQ status the mailbox/status_block protocol the chip
  6739. * uses with the cpu is race prone.
  6740. */
  6741. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6742. tw32(GRC_LOCAL_CTRL,
  6743. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6744. } else {
  6745. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6746. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6747. }
  6748. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6749. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6750. spin_unlock(&tp->lock);
  6751. schedule_work(&tp->reset_task);
  6752. return;
  6753. }
  6754. }
  6755. /* This part only runs once per second. */
  6756. if (!--tp->timer_counter) {
  6757. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6758. tg3_periodic_fetch_stats(tp);
  6759. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6760. u32 mac_stat;
  6761. int phy_event;
  6762. mac_stat = tr32(MAC_STATUS);
  6763. phy_event = 0;
  6764. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6765. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6766. phy_event = 1;
  6767. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6768. phy_event = 1;
  6769. if (phy_event)
  6770. tg3_setup_phy(tp, 0);
  6771. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6772. u32 mac_stat = tr32(MAC_STATUS);
  6773. int need_setup = 0;
  6774. if (netif_carrier_ok(tp->dev) &&
  6775. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6776. need_setup = 1;
  6777. }
  6778. if (! netif_carrier_ok(tp->dev) &&
  6779. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6780. MAC_STATUS_SIGNAL_DET))) {
  6781. need_setup = 1;
  6782. }
  6783. if (need_setup) {
  6784. if (!tp->serdes_counter) {
  6785. tw32_f(MAC_MODE,
  6786. (tp->mac_mode &
  6787. ~MAC_MODE_PORT_MODE_MASK));
  6788. udelay(40);
  6789. tw32_f(MAC_MODE, tp->mac_mode);
  6790. udelay(40);
  6791. }
  6792. tg3_setup_phy(tp, 0);
  6793. }
  6794. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6795. tg3_serdes_parallel_detect(tp);
  6796. tp->timer_counter = tp->timer_multiplier;
  6797. }
  6798. /* Heartbeat is only sent once every 2 seconds.
  6799. *
  6800. * The heartbeat is to tell the ASF firmware that the host
  6801. * driver is still alive. In the event that the OS crashes,
  6802. * ASF needs to reset the hardware to free up the FIFO space
  6803. * that may be filled with rx packets destined for the host.
  6804. * If the FIFO is full, ASF will no longer function properly.
  6805. *
  6806. * Unintended resets have been reported on real time kernels
  6807. * where the timer doesn't run on time. Netpoll will also have
  6808. * same problem.
  6809. *
  6810. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6811. * to check the ring condition when the heartbeat is expiring
  6812. * before doing the reset. This will prevent most unintended
  6813. * resets.
  6814. */
  6815. if (!--tp->asf_counter) {
  6816. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6817. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6818. tg3_wait_for_event_ack(tp);
  6819. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6820. FWCMD_NICDRV_ALIVE3);
  6821. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6822. /* 5 seconds timeout */
  6823. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6824. tg3_generate_fw_event(tp);
  6825. }
  6826. tp->asf_counter = tp->asf_multiplier;
  6827. }
  6828. spin_unlock(&tp->lock);
  6829. restart_timer:
  6830. tp->timer.expires = jiffies + tp->timer_offset;
  6831. add_timer(&tp->timer);
  6832. }
  6833. static int tg3_request_irq(struct tg3 *tp)
  6834. {
  6835. irq_handler_t fn;
  6836. unsigned long flags;
  6837. struct net_device *dev = tp->dev;
  6838. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6839. fn = tg3_msi;
  6840. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6841. fn = tg3_msi_1shot;
  6842. flags = IRQF_SAMPLE_RANDOM;
  6843. } else {
  6844. fn = tg3_interrupt;
  6845. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6846. fn = tg3_interrupt_tagged;
  6847. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6848. }
  6849. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6850. }
  6851. static int tg3_test_interrupt(struct tg3 *tp)
  6852. {
  6853. struct net_device *dev = tp->dev;
  6854. int err, i, intr_ok = 0;
  6855. if (!netif_running(dev))
  6856. return -ENODEV;
  6857. tg3_disable_ints(tp);
  6858. free_irq(tp->pdev->irq, dev);
  6859. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6860. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6861. if (err)
  6862. return err;
  6863. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6864. tg3_enable_ints(tp);
  6865. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6866. HOSTCC_MODE_NOW);
  6867. for (i = 0; i < 5; i++) {
  6868. u32 int_mbox, misc_host_ctrl;
  6869. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6870. TG3_64BIT_REG_LOW);
  6871. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6872. if ((int_mbox != 0) ||
  6873. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6874. intr_ok = 1;
  6875. break;
  6876. }
  6877. msleep(10);
  6878. }
  6879. tg3_disable_ints(tp);
  6880. free_irq(tp->pdev->irq, dev);
  6881. err = tg3_request_irq(tp);
  6882. if (err)
  6883. return err;
  6884. if (intr_ok)
  6885. return 0;
  6886. return -EIO;
  6887. }
  6888. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6889. * successfully restored
  6890. */
  6891. static int tg3_test_msi(struct tg3 *tp)
  6892. {
  6893. struct net_device *dev = tp->dev;
  6894. int err;
  6895. u16 pci_cmd;
  6896. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6897. return 0;
  6898. /* Turn off SERR reporting in case MSI terminates with Master
  6899. * Abort.
  6900. */
  6901. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6902. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6903. pci_cmd & ~PCI_COMMAND_SERR);
  6904. err = tg3_test_interrupt(tp);
  6905. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6906. if (!err)
  6907. return 0;
  6908. /* other failures */
  6909. if (err != -EIO)
  6910. return err;
  6911. /* MSI test failed, go back to INTx mode */
  6912. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6913. "switching to INTx mode. Please report this failure to "
  6914. "the PCI maintainer and include system chipset information.\n",
  6915. tp->dev->name);
  6916. free_irq(tp->pdev->irq, dev);
  6917. pci_disable_msi(tp->pdev);
  6918. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6919. err = tg3_request_irq(tp);
  6920. if (err)
  6921. return err;
  6922. /* Need to reset the chip because the MSI cycle may have terminated
  6923. * with Master Abort.
  6924. */
  6925. tg3_full_lock(tp, 1);
  6926. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6927. err = tg3_init_hw(tp, 1);
  6928. tg3_full_unlock(tp);
  6929. if (err)
  6930. free_irq(tp->pdev->irq, dev);
  6931. return err;
  6932. }
  6933. static int tg3_open(struct net_device *dev)
  6934. {
  6935. struct tg3 *tp = netdev_priv(dev);
  6936. int err;
  6937. netif_carrier_off(tp->dev);
  6938. err = tg3_set_power_state(tp, PCI_D0);
  6939. if (err)
  6940. return err;
  6941. tg3_full_lock(tp, 0);
  6942. tg3_disable_ints(tp);
  6943. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6944. tg3_full_unlock(tp);
  6945. /* The placement of this call is tied
  6946. * to the setup and use of Host TX descriptors.
  6947. */
  6948. err = tg3_alloc_consistent(tp);
  6949. if (err)
  6950. return err;
  6951. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6952. /* All MSI supporting chips should support tagged
  6953. * status. Assert that this is the case.
  6954. */
  6955. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6956. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6957. "Not using MSI.\n", tp->dev->name);
  6958. } else if (pci_enable_msi(tp->pdev) == 0) {
  6959. u32 msi_mode;
  6960. msi_mode = tr32(MSGINT_MODE);
  6961. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6962. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6963. }
  6964. }
  6965. err = tg3_request_irq(tp);
  6966. if (err) {
  6967. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6968. pci_disable_msi(tp->pdev);
  6969. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6970. }
  6971. tg3_free_consistent(tp);
  6972. return err;
  6973. }
  6974. napi_enable(&tp->napi);
  6975. tg3_full_lock(tp, 0);
  6976. err = tg3_init_hw(tp, 1);
  6977. if (err) {
  6978. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6979. tg3_free_rings(tp);
  6980. } else {
  6981. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6982. tp->timer_offset = HZ;
  6983. else
  6984. tp->timer_offset = HZ / 10;
  6985. BUG_ON(tp->timer_offset > HZ);
  6986. tp->timer_counter = tp->timer_multiplier =
  6987. (HZ / tp->timer_offset);
  6988. tp->asf_counter = tp->asf_multiplier =
  6989. ((HZ / tp->timer_offset) * 2);
  6990. init_timer(&tp->timer);
  6991. tp->timer.expires = jiffies + tp->timer_offset;
  6992. tp->timer.data = (unsigned long) tp;
  6993. tp->timer.function = tg3_timer;
  6994. }
  6995. tg3_full_unlock(tp);
  6996. if (err) {
  6997. napi_disable(&tp->napi);
  6998. free_irq(tp->pdev->irq, dev);
  6999. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7000. pci_disable_msi(tp->pdev);
  7001. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7002. }
  7003. tg3_free_consistent(tp);
  7004. return err;
  7005. }
  7006. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7007. err = tg3_test_msi(tp);
  7008. if (err) {
  7009. tg3_full_lock(tp, 0);
  7010. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7011. pci_disable_msi(tp->pdev);
  7012. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7013. }
  7014. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7015. tg3_free_rings(tp);
  7016. tg3_free_consistent(tp);
  7017. tg3_full_unlock(tp);
  7018. napi_disable(&tp->napi);
  7019. return err;
  7020. }
  7021. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7022. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  7023. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7024. tw32(PCIE_TRANSACTION_CFG,
  7025. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7026. }
  7027. }
  7028. }
  7029. tg3_phy_start(tp);
  7030. tg3_full_lock(tp, 0);
  7031. add_timer(&tp->timer);
  7032. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7033. tg3_enable_ints(tp);
  7034. tg3_full_unlock(tp);
  7035. netif_start_queue(dev);
  7036. return 0;
  7037. }
  7038. #if 0
  7039. /*static*/ void tg3_dump_state(struct tg3 *tp)
  7040. {
  7041. u32 val32, val32_2, val32_3, val32_4, val32_5;
  7042. u16 val16;
  7043. int i;
  7044. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  7045. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  7046. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  7047. val16, val32);
  7048. /* MAC block */
  7049. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  7050. tr32(MAC_MODE), tr32(MAC_STATUS));
  7051. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  7052. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  7053. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  7054. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  7055. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  7056. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  7057. /* Send data initiator control block */
  7058. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  7059. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  7060. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  7061. tr32(SNDDATAI_STATSCTRL));
  7062. /* Send data completion control block */
  7063. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  7064. /* Send BD ring selector block */
  7065. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  7066. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  7067. /* Send BD initiator control block */
  7068. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  7069. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  7070. /* Send BD completion control block */
  7071. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  7072. /* Receive list placement control block */
  7073. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  7074. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  7075. printk(" RCVLPC_STATSCTRL[%08x]\n",
  7076. tr32(RCVLPC_STATSCTRL));
  7077. /* Receive data and receive BD initiator control block */
  7078. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  7079. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  7080. /* Receive data completion control block */
  7081. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  7082. tr32(RCVDCC_MODE));
  7083. /* Receive BD initiator control block */
  7084. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  7085. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  7086. /* Receive BD completion control block */
  7087. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  7088. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  7089. /* Receive list selector control block */
  7090. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  7091. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  7092. /* Mbuf cluster free block */
  7093. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  7094. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  7095. /* Host coalescing control block */
  7096. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  7097. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  7098. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  7099. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7100. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7101. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  7102. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7103. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7104. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  7105. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  7106. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  7107. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  7108. /* Memory arbiter control block */
  7109. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  7110. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  7111. /* Buffer manager control block */
  7112. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  7113. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  7114. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  7115. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  7116. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  7117. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  7118. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  7119. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  7120. /* Read DMA control block */
  7121. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7122. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7123. /* Write DMA control block */
  7124. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7125. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7126. /* DMA completion block */
  7127. printk("DEBUG: DMAC_MODE[%08x]\n",
  7128. tr32(DMAC_MODE));
  7129. /* GRC block */
  7130. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7131. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7132. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7133. tr32(GRC_LOCAL_CTRL));
  7134. /* TG3_BDINFOs */
  7135. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7136. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7137. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7138. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7139. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7140. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7141. tr32(RCVDBDI_STD_BD + 0x0),
  7142. tr32(RCVDBDI_STD_BD + 0x4),
  7143. tr32(RCVDBDI_STD_BD + 0x8),
  7144. tr32(RCVDBDI_STD_BD + 0xc));
  7145. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7146. tr32(RCVDBDI_MINI_BD + 0x0),
  7147. tr32(RCVDBDI_MINI_BD + 0x4),
  7148. tr32(RCVDBDI_MINI_BD + 0x8),
  7149. tr32(RCVDBDI_MINI_BD + 0xc));
  7150. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7151. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7152. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7153. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7154. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7155. val32, val32_2, val32_3, val32_4);
  7156. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7157. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7158. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7159. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7160. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7161. val32, val32_2, val32_3, val32_4);
  7162. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7163. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7164. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7165. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7166. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7167. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7168. val32, val32_2, val32_3, val32_4, val32_5);
  7169. /* SW status block */
  7170. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7171. tp->hw_status->status,
  7172. tp->hw_status->status_tag,
  7173. tp->hw_status->rx_jumbo_consumer,
  7174. tp->hw_status->rx_consumer,
  7175. tp->hw_status->rx_mini_consumer,
  7176. tp->hw_status->idx[0].rx_producer,
  7177. tp->hw_status->idx[0].tx_consumer);
  7178. /* SW statistics block */
  7179. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7180. ((u32 *)tp->hw_stats)[0],
  7181. ((u32 *)tp->hw_stats)[1],
  7182. ((u32 *)tp->hw_stats)[2],
  7183. ((u32 *)tp->hw_stats)[3]);
  7184. /* Mailboxes */
  7185. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7186. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7187. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7188. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7189. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7190. /* NIC side send descriptors. */
  7191. for (i = 0; i < 6; i++) {
  7192. unsigned long txd;
  7193. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7194. + (i * sizeof(struct tg3_tx_buffer_desc));
  7195. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7196. i,
  7197. readl(txd + 0x0), readl(txd + 0x4),
  7198. readl(txd + 0x8), readl(txd + 0xc));
  7199. }
  7200. /* NIC side RX descriptors. */
  7201. for (i = 0; i < 6; i++) {
  7202. unsigned long rxd;
  7203. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7204. + (i * sizeof(struct tg3_rx_buffer_desc));
  7205. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7206. i,
  7207. readl(rxd + 0x0), readl(rxd + 0x4),
  7208. readl(rxd + 0x8), readl(rxd + 0xc));
  7209. rxd += (4 * sizeof(u32));
  7210. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7211. i,
  7212. readl(rxd + 0x0), readl(rxd + 0x4),
  7213. readl(rxd + 0x8), readl(rxd + 0xc));
  7214. }
  7215. for (i = 0; i < 6; i++) {
  7216. unsigned long rxd;
  7217. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7218. + (i * sizeof(struct tg3_rx_buffer_desc));
  7219. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7220. i,
  7221. readl(rxd + 0x0), readl(rxd + 0x4),
  7222. readl(rxd + 0x8), readl(rxd + 0xc));
  7223. rxd += (4 * sizeof(u32));
  7224. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7225. i,
  7226. readl(rxd + 0x0), readl(rxd + 0x4),
  7227. readl(rxd + 0x8), readl(rxd + 0xc));
  7228. }
  7229. }
  7230. #endif
  7231. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7232. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7233. static int tg3_close(struct net_device *dev)
  7234. {
  7235. struct tg3 *tp = netdev_priv(dev);
  7236. napi_disable(&tp->napi);
  7237. cancel_work_sync(&tp->reset_task);
  7238. netif_stop_queue(dev);
  7239. del_timer_sync(&tp->timer);
  7240. tg3_full_lock(tp, 1);
  7241. #if 0
  7242. tg3_dump_state(tp);
  7243. #endif
  7244. tg3_disable_ints(tp);
  7245. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7246. tg3_free_rings(tp);
  7247. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7248. tg3_full_unlock(tp);
  7249. free_irq(tp->pdev->irq, dev);
  7250. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7251. pci_disable_msi(tp->pdev);
  7252. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7253. }
  7254. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7255. sizeof(tp->net_stats_prev));
  7256. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7257. sizeof(tp->estats_prev));
  7258. tg3_free_consistent(tp);
  7259. tg3_set_power_state(tp, PCI_D3hot);
  7260. netif_carrier_off(tp->dev);
  7261. return 0;
  7262. }
  7263. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7264. {
  7265. unsigned long ret;
  7266. #if (BITS_PER_LONG == 32)
  7267. ret = val->low;
  7268. #else
  7269. ret = ((u64)val->high << 32) | ((u64)val->low);
  7270. #endif
  7271. return ret;
  7272. }
  7273. static inline u64 get_estat64(tg3_stat64_t *val)
  7274. {
  7275. return ((u64)val->high << 32) | ((u64)val->low);
  7276. }
  7277. static unsigned long calc_crc_errors(struct tg3 *tp)
  7278. {
  7279. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7280. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7281. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7282. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7283. u32 val;
  7284. spin_lock_bh(&tp->lock);
  7285. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7286. tg3_writephy(tp, MII_TG3_TEST1,
  7287. val | MII_TG3_TEST1_CRC_EN);
  7288. tg3_readphy(tp, 0x14, &val);
  7289. } else
  7290. val = 0;
  7291. spin_unlock_bh(&tp->lock);
  7292. tp->phy_crc_errors += val;
  7293. return tp->phy_crc_errors;
  7294. }
  7295. return get_stat64(&hw_stats->rx_fcs_errors);
  7296. }
  7297. #define ESTAT_ADD(member) \
  7298. estats->member = old_estats->member + \
  7299. get_estat64(&hw_stats->member)
  7300. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7301. {
  7302. struct tg3_ethtool_stats *estats = &tp->estats;
  7303. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7304. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7305. if (!hw_stats)
  7306. return old_estats;
  7307. ESTAT_ADD(rx_octets);
  7308. ESTAT_ADD(rx_fragments);
  7309. ESTAT_ADD(rx_ucast_packets);
  7310. ESTAT_ADD(rx_mcast_packets);
  7311. ESTAT_ADD(rx_bcast_packets);
  7312. ESTAT_ADD(rx_fcs_errors);
  7313. ESTAT_ADD(rx_align_errors);
  7314. ESTAT_ADD(rx_xon_pause_rcvd);
  7315. ESTAT_ADD(rx_xoff_pause_rcvd);
  7316. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7317. ESTAT_ADD(rx_xoff_entered);
  7318. ESTAT_ADD(rx_frame_too_long_errors);
  7319. ESTAT_ADD(rx_jabbers);
  7320. ESTAT_ADD(rx_undersize_packets);
  7321. ESTAT_ADD(rx_in_length_errors);
  7322. ESTAT_ADD(rx_out_length_errors);
  7323. ESTAT_ADD(rx_64_or_less_octet_packets);
  7324. ESTAT_ADD(rx_65_to_127_octet_packets);
  7325. ESTAT_ADD(rx_128_to_255_octet_packets);
  7326. ESTAT_ADD(rx_256_to_511_octet_packets);
  7327. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7328. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7329. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7330. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7331. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7332. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7333. ESTAT_ADD(tx_octets);
  7334. ESTAT_ADD(tx_collisions);
  7335. ESTAT_ADD(tx_xon_sent);
  7336. ESTAT_ADD(tx_xoff_sent);
  7337. ESTAT_ADD(tx_flow_control);
  7338. ESTAT_ADD(tx_mac_errors);
  7339. ESTAT_ADD(tx_single_collisions);
  7340. ESTAT_ADD(tx_mult_collisions);
  7341. ESTAT_ADD(tx_deferred);
  7342. ESTAT_ADD(tx_excessive_collisions);
  7343. ESTAT_ADD(tx_late_collisions);
  7344. ESTAT_ADD(tx_collide_2times);
  7345. ESTAT_ADD(tx_collide_3times);
  7346. ESTAT_ADD(tx_collide_4times);
  7347. ESTAT_ADD(tx_collide_5times);
  7348. ESTAT_ADD(tx_collide_6times);
  7349. ESTAT_ADD(tx_collide_7times);
  7350. ESTAT_ADD(tx_collide_8times);
  7351. ESTAT_ADD(tx_collide_9times);
  7352. ESTAT_ADD(tx_collide_10times);
  7353. ESTAT_ADD(tx_collide_11times);
  7354. ESTAT_ADD(tx_collide_12times);
  7355. ESTAT_ADD(tx_collide_13times);
  7356. ESTAT_ADD(tx_collide_14times);
  7357. ESTAT_ADD(tx_collide_15times);
  7358. ESTAT_ADD(tx_ucast_packets);
  7359. ESTAT_ADD(tx_mcast_packets);
  7360. ESTAT_ADD(tx_bcast_packets);
  7361. ESTAT_ADD(tx_carrier_sense_errors);
  7362. ESTAT_ADD(tx_discards);
  7363. ESTAT_ADD(tx_errors);
  7364. ESTAT_ADD(dma_writeq_full);
  7365. ESTAT_ADD(dma_write_prioq_full);
  7366. ESTAT_ADD(rxbds_empty);
  7367. ESTAT_ADD(rx_discards);
  7368. ESTAT_ADD(rx_errors);
  7369. ESTAT_ADD(rx_threshold_hit);
  7370. ESTAT_ADD(dma_readq_full);
  7371. ESTAT_ADD(dma_read_prioq_full);
  7372. ESTAT_ADD(tx_comp_queue_full);
  7373. ESTAT_ADD(ring_set_send_prod_index);
  7374. ESTAT_ADD(ring_status_update);
  7375. ESTAT_ADD(nic_irqs);
  7376. ESTAT_ADD(nic_avoided_irqs);
  7377. ESTAT_ADD(nic_tx_threshold_hit);
  7378. return estats;
  7379. }
  7380. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7381. {
  7382. struct tg3 *tp = netdev_priv(dev);
  7383. struct net_device_stats *stats = &tp->net_stats;
  7384. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7385. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7386. if (!hw_stats)
  7387. return old_stats;
  7388. stats->rx_packets = old_stats->rx_packets +
  7389. get_stat64(&hw_stats->rx_ucast_packets) +
  7390. get_stat64(&hw_stats->rx_mcast_packets) +
  7391. get_stat64(&hw_stats->rx_bcast_packets);
  7392. stats->tx_packets = old_stats->tx_packets +
  7393. get_stat64(&hw_stats->tx_ucast_packets) +
  7394. get_stat64(&hw_stats->tx_mcast_packets) +
  7395. get_stat64(&hw_stats->tx_bcast_packets);
  7396. stats->rx_bytes = old_stats->rx_bytes +
  7397. get_stat64(&hw_stats->rx_octets);
  7398. stats->tx_bytes = old_stats->tx_bytes +
  7399. get_stat64(&hw_stats->tx_octets);
  7400. stats->rx_errors = old_stats->rx_errors +
  7401. get_stat64(&hw_stats->rx_errors);
  7402. stats->tx_errors = old_stats->tx_errors +
  7403. get_stat64(&hw_stats->tx_errors) +
  7404. get_stat64(&hw_stats->tx_mac_errors) +
  7405. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7406. get_stat64(&hw_stats->tx_discards);
  7407. stats->multicast = old_stats->multicast +
  7408. get_stat64(&hw_stats->rx_mcast_packets);
  7409. stats->collisions = old_stats->collisions +
  7410. get_stat64(&hw_stats->tx_collisions);
  7411. stats->rx_length_errors = old_stats->rx_length_errors +
  7412. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7413. get_stat64(&hw_stats->rx_undersize_packets);
  7414. stats->rx_over_errors = old_stats->rx_over_errors +
  7415. get_stat64(&hw_stats->rxbds_empty);
  7416. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7417. get_stat64(&hw_stats->rx_align_errors);
  7418. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7419. get_stat64(&hw_stats->tx_discards);
  7420. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7421. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7422. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7423. calc_crc_errors(tp);
  7424. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7425. get_stat64(&hw_stats->rx_discards);
  7426. return stats;
  7427. }
  7428. static inline u32 calc_crc(unsigned char *buf, int len)
  7429. {
  7430. u32 reg;
  7431. u32 tmp;
  7432. int j, k;
  7433. reg = 0xffffffff;
  7434. for (j = 0; j < len; j++) {
  7435. reg ^= buf[j];
  7436. for (k = 0; k < 8; k++) {
  7437. tmp = reg & 0x01;
  7438. reg >>= 1;
  7439. if (tmp) {
  7440. reg ^= 0xedb88320;
  7441. }
  7442. }
  7443. }
  7444. return ~reg;
  7445. }
  7446. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7447. {
  7448. /* accept or reject all multicast frames */
  7449. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7450. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7451. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7452. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7453. }
  7454. static void __tg3_set_rx_mode(struct net_device *dev)
  7455. {
  7456. struct tg3 *tp = netdev_priv(dev);
  7457. u32 rx_mode;
  7458. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7459. RX_MODE_KEEP_VLAN_TAG);
  7460. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7461. * flag clear.
  7462. */
  7463. #if TG3_VLAN_TAG_USED
  7464. if (!tp->vlgrp &&
  7465. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7466. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7467. #else
  7468. /* By definition, VLAN is disabled always in this
  7469. * case.
  7470. */
  7471. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7472. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7473. #endif
  7474. if (dev->flags & IFF_PROMISC) {
  7475. /* Promiscuous mode. */
  7476. rx_mode |= RX_MODE_PROMISC;
  7477. } else if (dev->flags & IFF_ALLMULTI) {
  7478. /* Accept all multicast. */
  7479. tg3_set_multi (tp, 1);
  7480. } else if (dev->mc_count < 1) {
  7481. /* Reject all multicast. */
  7482. tg3_set_multi (tp, 0);
  7483. } else {
  7484. /* Accept one or more multicast(s). */
  7485. struct dev_mc_list *mclist;
  7486. unsigned int i;
  7487. u32 mc_filter[4] = { 0, };
  7488. u32 regidx;
  7489. u32 bit;
  7490. u32 crc;
  7491. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7492. i++, mclist = mclist->next) {
  7493. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7494. bit = ~crc & 0x7f;
  7495. regidx = (bit & 0x60) >> 5;
  7496. bit &= 0x1f;
  7497. mc_filter[regidx] |= (1 << bit);
  7498. }
  7499. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7500. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7501. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7502. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7503. }
  7504. if (rx_mode != tp->rx_mode) {
  7505. tp->rx_mode = rx_mode;
  7506. tw32_f(MAC_RX_MODE, rx_mode);
  7507. udelay(10);
  7508. }
  7509. }
  7510. static void tg3_set_rx_mode(struct net_device *dev)
  7511. {
  7512. struct tg3 *tp = netdev_priv(dev);
  7513. if (!netif_running(dev))
  7514. return;
  7515. tg3_full_lock(tp, 0);
  7516. __tg3_set_rx_mode(dev);
  7517. tg3_full_unlock(tp);
  7518. }
  7519. #define TG3_REGDUMP_LEN (32 * 1024)
  7520. static int tg3_get_regs_len(struct net_device *dev)
  7521. {
  7522. return TG3_REGDUMP_LEN;
  7523. }
  7524. static void tg3_get_regs(struct net_device *dev,
  7525. struct ethtool_regs *regs, void *_p)
  7526. {
  7527. u32 *p = _p;
  7528. struct tg3 *tp = netdev_priv(dev);
  7529. u8 *orig_p = _p;
  7530. int i;
  7531. regs->version = 0;
  7532. memset(p, 0, TG3_REGDUMP_LEN);
  7533. if (tp->link_config.phy_is_low_power)
  7534. return;
  7535. tg3_full_lock(tp, 0);
  7536. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7537. #define GET_REG32_LOOP(base,len) \
  7538. do { p = (u32 *)(orig_p + (base)); \
  7539. for (i = 0; i < len; i += 4) \
  7540. __GET_REG32((base) + i); \
  7541. } while (0)
  7542. #define GET_REG32_1(reg) \
  7543. do { p = (u32 *)(orig_p + (reg)); \
  7544. __GET_REG32((reg)); \
  7545. } while (0)
  7546. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7547. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7548. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7549. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7550. GET_REG32_1(SNDDATAC_MODE);
  7551. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7552. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7553. GET_REG32_1(SNDBDC_MODE);
  7554. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7555. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7556. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7557. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7558. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7559. GET_REG32_1(RCVDCC_MODE);
  7560. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7561. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7562. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7563. GET_REG32_1(MBFREE_MODE);
  7564. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7565. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7566. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7567. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7568. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7569. GET_REG32_1(RX_CPU_MODE);
  7570. GET_REG32_1(RX_CPU_STATE);
  7571. GET_REG32_1(RX_CPU_PGMCTR);
  7572. GET_REG32_1(RX_CPU_HWBKPT);
  7573. GET_REG32_1(TX_CPU_MODE);
  7574. GET_REG32_1(TX_CPU_STATE);
  7575. GET_REG32_1(TX_CPU_PGMCTR);
  7576. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7577. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7578. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7579. GET_REG32_1(DMAC_MODE);
  7580. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7581. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7582. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7583. #undef __GET_REG32
  7584. #undef GET_REG32_LOOP
  7585. #undef GET_REG32_1
  7586. tg3_full_unlock(tp);
  7587. }
  7588. static int tg3_get_eeprom_len(struct net_device *dev)
  7589. {
  7590. struct tg3 *tp = netdev_priv(dev);
  7591. return tp->nvram_size;
  7592. }
  7593. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  7594. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val);
  7595. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  7596. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7597. {
  7598. struct tg3 *tp = netdev_priv(dev);
  7599. int ret;
  7600. u8 *pd;
  7601. u32 i, offset, len, b_offset, b_count;
  7602. __le32 val;
  7603. if (tp->link_config.phy_is_low_power)
  7604. return -EAGAIN;
  7605. offset = eeprom->offset;
  7606. len = eeprom->len;
  7607. eeprom->len = 0;
  7608. eeprom->magic = TG3_EEPROM_MAGIC;
  7609. if (offset & 3) {
  7610. /* adjustments to start on required 4 byte boundary */
  7611. b_offset = offset & 3;
  7612. b_count = 4 - b_offset;
  7613. if (b_count > len) {
  7614. /* i.e. offset=1 len=2 */
  7615. b_count = len;
  7616. }
  7617. ret = tg3_nvram_read_le(tp, offset-b_offset, &val);
  7618. if (ret)
  7619. return ret;
  7620. memcpy(data, ((char*)&val) + b_offset, b_count);
  7621. len -= b_count;
  7622. offset += b_count;
  7623. eeprom->len += b_count;
  7624. }
  7625. /* read bytes upto the last 4 byte boundary */
  7626. pd = &data[eeprom->len];
  7627. for (i = 0; i < (len - (len & 3)); i += 4) {
  7628. ret = tg3_nvram_read_le(tp, offset + i, &val);
  7629. if (ret) {
  7630. eeprom->len += i;
  7631. return ret;
  7632. }
  7633. memcpy(pd + i, &val, 4);
  7634. }
  7635. eeprom->len += i;
  7636. if (len & 3) {
  7637. /* read last bytes not ending on 4 byte boundary */
  7638. pd = &data[eeprom->len];
  7639. b_count = len & 3;
  7640. b_offset = offset + len - b_count;
  7641. ret = tg3_nvram_read_le(tp, b_offset, &val);
  7642. if (ret)
  7643. return ret;
  7644. memcpy(pd, &val, b_count);
  7645. eeprom->len += b_count;
  7646. }
  7647. return 0;
  7648. }
  7649. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7650. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7651. {
  7652. struct tg3 *tp = netdev_priv(dev);
  7653. int ret;
  7654. u32 offset, len, b_offset, odd_len;
  7655. u8 *buf;
  7656. __le32 start, end;
  7657. if (tp->link_config.phy_is_low_power)
  7658. return -EAGAIN;
  7659. if (eeprom->magic != TG3_EEPROM_MAGIC)
  7660. return -EINVAL;
  7661. offset = eeprom->offset;
  7662. len = eeprom->len;
  7663. if ((b_offset = (offset & 3))) {
  7664. /* adjustments to start on required 4 byte boundary */
  7665. ret = tg3_nvram_read_le(tp, offset-b_offset, &start);
  7666. if (ret)
  7667. return ret;
  7668. len += b_offset;
  7669. offset &= ~3;
  7670. if (len < 4)
  7671. len = 4;
  7672. }
  7673. odd_len = 0;
  7674. if (len & 3) {
  7675. /* adjustments to end on required 4 byte boundary */
  7676. odd_len = 1;
  7677. len = (len + 3) & ~3;
  7678. ret = tg3_nvram_read_le(tp, offset+len-4, &end);
  7679. if (ret)
  7680. return ret;
  7681. }
  7682. buf = data;
  7683. if (b_offset || odd_len) {
  7684. buf = kmalloc(len, GFP_KERNEL);
  7685. if (!buf)
  7686. return -ENOMEM;
  7687. if (b_offset)
  7688. memcpy(buf, &start, 4);
  7689. if (odd_len)
  7690. memcpy(buf+len-4, &end, 4);
  7691. memcpy(buf + b_offset, data, eeprom->len);
  7692. }
  7693. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7694. if (buf != data)
  7695. kfree(buf);
  7696. return ret;
  7697. }
  7698. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7699. {
  7700. struct tg3 *tp = netdev_priv(dev);
  7701. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7702. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7703. return -EAGAIN;
  7704. return phy_ethtool_gset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7705. }
  7706. cmd->supported = (SUPPORTED_Autoneg);
  7707. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7708. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7709. SUPPORTED_1000baseT_Full);
  7710. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7711. cmd->supported |= (SUPPORTED_100baseT_Half |
  7712. SUPPORTED_100baseT_Full |
  7713. SUPPORTED_10baseT_Half |
  7714. SUPPORTED_10baseT_Full |
  7715. SUPPORTED_TP);
  7716. cmd->port = PORT_TP;
  7717. } else {
  7718. cmd->supported |= SUPPORTED_FIBRE;
  7719. cmd->port = PORT_FIBRE;
  7720. }
  7721. cmd->advertising = tp->link_config.advertising;
  7722. if (netif_running(dev)) {
  7723. cmd->speed = tp->link_config.active_speed;
  7724. cmd->duplex = tp->link_config.active_duplex;
  7725. }
  7726. cmd->phy_address = PHY_ADDR;
  7727. cmd->transceiver = 0;
  7728. cmd->autoneg = tp->link_config.autoneg;
  7729. cmd->maxtxpkt = 0;
  7730. cmd->maxrxpkt = 0;
  7731. return 0;
  7732. }
  7733. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7734. {
  7735. struct tg3 *tp = netdev_priv(dev);
  7736. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7737. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7738. return -EAGAIN;
  7739. return phy_ethtool_sset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7740. }
  7741. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7742. /* These are the only valid advertisement bits allowed. */
  7743. if (cmd->autoneg == AUTONEG_ENABLE &&
  7744. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  7745. ADVERTISED_1000baseT_Full |
  7746. ADVERTISED_Autoneg |
  7747. ADVERTISED_FIBRE)))
  7748. return -EINVAL;
  7749. /* Fiber can only do SPEED_1000. */
  7750. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7751. (cmd->speed != SPEED_1000))
  7752. return -EINVAL;
  7753. /* Copper cannot force SPEED_1000. */
  7754. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7755. (cmd->speed == SPEED_1000))
  7756. return -EINVAL;
  7757. else if ((cmd->speed == SPEED_1000) &&
  7758. (tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7759. return -EINVAL;
  7760. tg3_full_lock(tp, 0);
  7761. tp->link_config.autoneg = cmd->autoneg;
  7762. if (cmd->autoneg == AUTONEG_ENABLE) {
  7763. tp->link_config.advertising = (cmd->advertising |
  7764. ADVERTISED_Autoneg);
  7765. tp->link_config.speed = SPEED_INVALID;
  7766. tp->link_config.duplex = DUPLEX_INVALID;
  7767. } else {
  7768. tp->link_config.advertising = 0;
  7769. tp->link_config.speed = cmd->speed;
  7770. tp->link_config.duplex = cmd->duplex;
  7771. }
  7772. tp->link_config.orig_speed = tp->link_config.speed;
  7773. tp->link_config.orig_duplex = tp->link_config.duplex;
  7774. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7775. if (netif_running(dev))
  7776. tg3_setup_phy(tp, 1);
  7777. tg3_full_unlock(tp);
  7778. return 0;
  7779. }
  7780. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7781. {
  7782. struct tg3 *tp = netdev_priv(dev);
  7783. strcpy(info->driver, DRV_MODULE_NAME);
  7784. strcpy(info->version, DRV_MODULE_VERSION);
  7785. strcpy(info->fw_version, tp->fw_ver);
  7786. strcpy(info->bus_info, pci_name(tp->pdev));
  7787. }
  7788. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7789. {
  7790. struct tg3 *tp = netdev_priv(dev);
  7791. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7792. device_can_wakeup(&tp->pdev->dev))
  7793. wol->supported = WAKE_MAGIC;
  7794. else
  7795. wol->supported = 0;
  7796. wol->wolopts = 0;
  7797. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  7798. device_can_wakeup(&tp->pdev->dev))
  7799. wol->wolopts = WAKE_MAGIC;
  7800. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7801. }
  7802. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7803. {
  7804. struct tg3 *tp = netdev_priv(dev);
  7805. struct device *dp = &tp->pdev->dev;
  7806. if (wol->wolopts & ~WAKE_MAGIC)
  7807. return -EINVAL;
  7808. if ((wol->wolopts & WAKE_MAGIC) &&
  7809. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7810. return -EINVAL;
  7811. spin_lock_bh(&tp->lock);
  7812. if (wol->wolopts & WAKE_MAGIC) {
  7813. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7814. device_set_wakeup_enable(dp, true);
  7815. } else {
  7816. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7817. device_set_wakeup_enable(dp, false);
  7818. }
  7819. spin_unlock_bh(&tp->lock);
  7820. return 0;
  7821. }
  7822. static u32 tg3_get_msglevel(struct net_device *dev)
  7823. {
  7824. struct tg3 *tp = netdev_priv(dev);
  7825. return tp->msg_enable;
  7826. }
  7827. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7828. {
  7829. struct tg3 *tp = netdev_priv(dev);
  7830. tp->msg_enable = value;
  7831. }
  7832. static int tg3_set_tso(struct net_device *dev, u32 value)
  7833. {
  7834. struct tg3 *tp = netdev_priv(dev);
  7835. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7836. if (value)
  7837. return -EINVAL;
  7838. return 0;
  7839. }
  7840. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  7841. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)) {
  7842. if (value) {
  7843. dev->features |= NETIF_F_TSO6;
  7844. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7845. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7846. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7847. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7848. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7849. dev->features |= NETIF_F_TSO_ECN;
  7850. } else
  7851. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7852. }
  7853. return ethtool_op_set_tso(dev, value);
  7854. }
  7855. static int tg3_nway_reset(struct net_device *dev)
  7856. {
  7857. struct tg3 *tp = netdev_priv(dev);
  7858. int r;
  7859. if (!netif_running(dev))
  7860. return -EAGAIN;
  7861. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7862. return -EINVAL;
  7863. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7864. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7865. return -EAGAIN;
  7866. r = phy_start_aneg(tp->mdio_bus->phy_map[PHY_ADDR]);
  7867. } else {
  7868. u32 bmcr;
  7869. spin_lock_bh(&tp->lock);
  7870. r = -EINVAL;
  7871. tg3_readphy(tp, MII_BMCR, &bmcr);
  7872. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7873. ((bmcr & BMCR_ANENABLE) ||
  7874. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7875. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7876. BMCR_ANENABLE);
  7877. r = 0;
  7878. }
  7879. spin_unlock_bh(&tp->lock);
  7880. }
  7881. return r;
  7882. }
  7883. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7884. {
  7885. struct tg3 *tp = netdev_priv(dev);
  7886. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7887. ering->rx_mini_max_pending = 0;
  7888. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7889. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7890. else
  7891. ering->rx_jumbo_max_pending = 0;
  7892. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7893. ering->rx_pending = tp->rx_pending;
  7894. ering->rx_mini_pending = 0;
  7895. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7896. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7897. else
  7898. ering->rx_jumbo_pending = 0;
  7899. ering->tx_pending = tp->tx_pending;
  7900. }
  7901. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7902. {
  7903. struct tg3 *tp = netdev_priv(dev);
  7904. int irq_sync = 0, err = 0;
  7905. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7906. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7907. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7908. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7909. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7910. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7911. return -EINVAL;
  7912. if (netif_running(dev)) {
  7913. tg3_phy_stop(tp);
  7914. tg3_netif_stop(tp);
  7915. irq_sync = 1;
  7916. }
  7917. tg3_full_lock(tp, irq_sync);
  7918. tp->rx_pending = ering->rx_pending;
  7919. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7920. tp->rx_pending > 63)
  7921. tp->rx_pending = 63;
  7922. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7923. tp->tx_pending = ering->tx_pending;
  7924. if (netif_running(dev)) {
  7925. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7926. err = tg3_restart_hw(tp, 1);
  7927. if (!err)
  7928. tg3_netif_start(tp);
  7929. }
  7930. tg3_full_unlock(tp);
  7931. if (irq_sync && !err)
  7932. tg3_phy_start(tp);
  7933. return err;
  7934. }
  7935. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7936. {
  7937. struct tg3 *tp = netdev_priv(dev);
  7938. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7939. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  7940. epause->rx_pause = 1;
  7941. else
  7942. epause->rx_pause = 0;
  7943. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  7944. epause->tx_pause = 1;
  7945. else
  7946. epause->tx_pause = 0;
  7947. }
  7948. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7949. {
  7950. struct tg3 *tp = netdev_priv(dev);
  7951. int err = 0;
  7952. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7953. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7954. return -EAGAIN;
  7955. if (epause->autoneg) {
  7956. u32 newadv;
  7957. struct phy_device *phydev;
  7958. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  7959. if (epause->rx_pause) {
  7960. if (epause->tx_pause)
  7961. newadv = ADVERTISED_Pause;
  7962. else
  7963. newadv = ADVERTISED_Pause |
  7964. ADVERTISED_Asym_Pause;
  7965. } else if (epause->tx_pause) {
  7966. newadv = ADVERTISED_Asym_Pause;
  7967. } else
  7968. newadv = 0;
  7969. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7970. u32 oldadv = phydev->advertising &
  7971. (ADVERTISED_Pause |
  7972. ADVERTISED_Asym_Pause);
  7973. if (oldadv != newadv) {
  7974. phydev->advertising &=
  7975. ~(ADVERTISED_Pause |
  7976. ADVERTISED_Asym_Pause);
  7977. phydev->advertising |= newadv;
  7978. err = phy_start_aneg(phydev);
  7979. }
  7980. } else {
  7981. tp->link_config.advertising &=
  7982. ~(ADVERTISED_Pause |
  7983. ADVERTISED_Asym_Pause);
  7984. tp->link_config.advertising |= newadv;
  7985. }
  7986. } else {
  7987. if (epause->rx_pause)
  7988. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7989. else
  7990. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7991. if (epause->tx_pause)
  7992. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7993. else
  7994. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7995. if (netif_running(dev))
  7996. tg3_setup_flow_control(tp, 0, 0);
  7997. }
  7998. } else {
  7999. int irq_sync = 0;
  8000. if (netif_running(dev)) {
  8001. tg3_netif_stop(tp);
  8002. irq_sync = 1;
  8003. }
  8004. tg3_full_lock(tp, irq_sync);
  8005. if (epause->autoneg)
  8006. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8007. else
  8008. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8009. if (epause->rx_pause)
  8010. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8011. else
  8012. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8013. if (epause->tx_pause)
  8014. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8015. else
  8016. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8017. if (netif_running(dev)) {
  8018. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8019. err = tg3_restart_hw(tp, 1);
  8020. if (!err)
  8021. tg3_netif_start(tp);
  8022. }
  8023. tg3_full_unlock(tp);
  8024. }
  8025. return err;
  8026. }
  8027. static u32 tg3_get_rx_csum(struct net_device *dev)
  8028. {
  8029. struct tg3 *tp = netdev_priv(dev);
  8030. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8031. }
  8032. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8033. {
  8034. struct tg3 *tp = netdev_priv(dev);
  8035. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8036. if (data != 0)
  8037. return -EINVAL;
  8038. return 0;
  8039. }
  8040. spin_lock_bh(&tp->lock);
  8041. if (data)
  8042. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8043. else
  8044. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8045. spin_unlock_bh(&tp->lock);
  8046. return 0;
  8047. }
  8048. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8049. {
  8050. struct tg3 *tp = netdev_priv(dev);
  8051. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8052. if (data != 0)
  8053. return -EINVAL;
  8054. return 0;
  8055. }
  8056. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8057. ethtool_op_set_tx_ipv6_csum(dev, data);
  8058. else
  8059. ethtool_op_set_tx_csum(dev, data);
  8060. return 0;
  8061. }
  8062. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8063. {
  8064. switch (sset) {
  8065. case ETH_SS_TEST:
  8066. return TG3_NUM_TEST;
  8067. case ETH_SS_STATS:
  8068. return TG3_NUM_STATS;
  8069. default:
  8070. return -EOPNOTSUPP;
  8071. }
  8072. }
  8073. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8074. {
  8075. switch (stringset) {
  8076. case ETH_SS_STATS:
  8077. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8078. break;
  8079. case ETH_SS_TEST:
  8080. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8081. break;
  8082. default:
  8083. WARN_ON(1); /* we need a WARN() */
  8084. break;
  8085. }
  8086. }
  8087. static int tg3_phys_id(struct net_device *dev, u32 data)
  8088. {
  8089. struct tg3 *tp = netdev_priv(dev);
  8090. int i;
  8091. if (!netif_running(tp->dev))
  8092. return -EAGAIN;
  8093. if (data == 0)
  8094. data = UINT_MAX / 2;
  8095. for (i = 0; i < (data * 2); i++) {
  8096. if ((i % 2) == 0)
  8097. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8098. LED_CTRL_1000MBPS_ON |
  8099. LED_CTRL_100MBPS_ON |
  8100. LED_CTRL_10MBPS_ON |
  8101. LED_CTRL_TRAFFIC_OVERRIDE |
  8102. LED_CTRL_TRAFFIC_BLINK |
  8103. LED_CTRL_TRAFFIC_LED);
  8104. else
  8105. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8106. LED_CTRL_TRAFFIC_OVERRIDE);
  8107. if (msleep_interruptible(500))
  8108. break;
  8109. }
  8110. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8111. return 0;
  8112. }
  8113. static void tg3_get_ethtool_stats (struct net_device *dev,
  8114. struct ethtool_stats *estats, u64 *tmp_stats)
  8115. {
  8116. struct tg3 *tp = netdev_priv(dev);
  8117. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8118. }
  8119. #define NVRAM_TEST_SIZE 0x100
  8120. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8121. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8122. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8123. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8124. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8125. static int tg3_test_nvram(struct tg3 *tp)
  8126. {
  8127. u32 csum, magic;
  8128. __le32 *buf;
  8129. int i, j, k, err = 0, size;
  8130. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8131. return -EIO;
  8132. if (magic == TG3_EEPROM_MAGIC)
  8133. size = NVRAM_TEST_SIZE;
  8134. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8135. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8136. TG3_EEPROM_SB_FORMAT_1) {
  8137. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8138. case TG3_EEPROM_SB_REVISION_0:
  8139. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8140. break;
  8141. case TG3_EEPROM_SB_REVISION_2:
  8142. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8143. break;
  8144. case TG3_EEPROM_SB_REVISION_3:
  8145. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8146. break;
  8147. default:
  8148. return 0;
  8149. }
  8150. } else
  8151. return 0;
  8152. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8153. size = NVRAM_SELFBOOT_HW_SIZE;
  8154. else
  8155. return -EIO;
  8156. buf = kmalloc(size, GFP_KERNEL);
  8157. if (buf == NULL)
  8158. return -ENOMEM;
  8159. err = -EIO;
  8160. for (i = 0, j = 0; i < size; i += 4, j++) {
  8161. if ((err = tg3_nvram_read_le(tp, i, &buf[j])) != 0)
  8162. break;
  8163. }
  8164. if (i < size)
  8165. goto out;
  8166. /* Selfboot format */
  8167. magic = swab32(le32_to_cpu(buf[0]));
  8168. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8169. TG3_EEPROM_MAGIC_FW) {
  8170. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8171. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8172. TG3_EEPROM_SB_REVISION_2) {
  8173. /* For rev 2, the csum doesn't include the MBA. */
  8174. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8175. csum8 += buf8[i];
  8176. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8177. csum8 += buf8[i];
  8178. } else {
  8179. for (i = 0; i < size; i++)
  8180. csum8 += buf8[i];
  8181. }
  8182. if (csum8 == 0) {
  8183. err = 0;
  8184. goto out;
  8185. }
  8186. err = -EIO;
  8187. goto out;
  8188. }
  8189. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8190. TG3_EEPROM_MAGIC_HW) {
  8191. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8192. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8193. u8 *buf8 = (u8 *) buf;
  8194. /* Separate the parity bits and the data bytes. */
  8195. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8196. if ((i == 0) || (i == 8)) {
  8197. int l;
  8198. u8 msk;
  8199. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8200. parity[k++] = buf8[i] & msk;
  8201. i++;
  8202. }
  8203. else if (i == 16) {
  8204. int l;
  8205. u8 msk;
  8206. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8207. parity[k++] = buf8[i] & msk;
  8208. i++;
  8209. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8210. parity[k++] = buf8[i] & msk;
  8211. i++;
  8212. }
  8213. data[j++] = buf8[i];
  8214. }
  8215. err = -EIO;
  8216. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8217. u8 hw8 = hweight8(data[i]);
  8218. if ((hw8 & 0x1) && parity[i])
  8219. goto out;
  8220. else if (!(hw8 & 0x1) && !parity[i])
  8221. goto out;
  8222. }
  8223. err = 0;
  8224. goto out;
  8225. }
  8226. /* Bootstrap checksum at offset 0x10 */
  8227. csum = calc_crc((unsigned char *) buf, 0x10);
  8228. if(csum != le32_to_cpu(buf[0x10/4]))
  8229. goto out;
  8230. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8231. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8232. if (csum != le32_to_cpu(buf[0xfc/4]))
  8233. goto out;
  8234. err = 0;
  8235. out:
  8236. kfree(buf);
  8237. return err;
  8238. }
  8239. #define TG3_SERDES_TIMEOUT_SEC 2
  8240. #define TG3_COPPER_TIMEOUT_SEC 6
  8241. static int tg3_test_link(struct tg3 *tp)
  8242. {
  8243. int i, max;
  8244. if (!netif_running(tp->dev))
  8245. return -ENODEV;
  8246. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8247. max = TG3_SERDES_TIMEOUT_SEC;
  8248. else
  8249. max = TG3_COPPER_TIMEOUT_SEC;
  8250. for (i = 0; i < max; i++) {
  8251. if (netif_carrier_ok(tp->dev))
  8252. return 0;
  8253. if (msleep_interruptible(1000))
  8254. break;
  8255. }
  8256. return -EIO;
  8257. }
  8258. /* Only test the commonly used registers */
  8259. static int tg3_test_registers(struct tg3 *tp)
  8260. {
  8261. int i, is_5705, is_5750;
  8262. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8263. static struct {
  8264. u16 offset;
  8265. u16 flags;
  8266. #define TG3_FL_5705 0x1
  8267. #define TG3_FL_NOT_5705 0x2
  8268. #define TG3_FL_NOT_5788 0x4
  8269. #define TG3_FL_NOT_5750 0x8
  8270. u32 read_mask;
  8271. u32 write_mask;
  8272. } reg_tbl[] = {
  8273. /* MAC Control Registers */
  8274. { MAC_MODE, TG3_FL_NOT_5705,
  8275. 0x00000000, 0x00ef6f8c },
  8276. { MAC_MODE, TG3_FL_5705,
  8277. 0x00000000, 0x01ef6b8c },
  8278. { MAC_STATUS, TG3_FL_NOT_5705,
  8279. 0x03800107, 0x00000000 },
  8280. { MAC_STATUS, TG3_FL_5705,
  8281. 0x03800100, 0x00000000 },
  8282. { MAC_ADDR_0_HIGH, 0x0000,
  8283. 0x00000000, 0x0000ffff },
  8284. { MAC_ADDR_0_LOW, 0x0000,
  8285. 0x00000000, 0xffffffff },
  8286. { MAC_RX_MTU_SIZE, 0x0000,
  8287. 0x00000000, 0x0000ffff },
  8288. { MAC_TX_MODE, 0x0000,
  8289. 0x00000000, 0x00000070 },
  8290. { MAC_TX_LENGTHS, 0x0000,
  8291. 0x00000000, 0x00003fff },
  8292. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8293. 0x00000000, 0x000007fc },
  8294. { MAC_RX_MODE, TG3_FL_5705,
  8295. 0x00000000, 0x000007dc },
  8296. { MAC_HASH_REG_0, 0x0000,
  8297. 0x00000000, 0xffffffff },
  8298. { MAC_HASH_REG_1, 0x0000,
  8299. 0x00000000, 0xffffffff },
  8300. { MAC_HASH_REG_2, 0x0000,
  8301. 0x00000000, 0xffffffff },
  8302. { MAC_HASH_REG_3, 0x0000,
  8303. 0x00000000, 0xffffffff },
  8304. /* Receive Data and Receive BD Initiator Control Registers. */
  8305. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8306. 0x00000000, 0xffffffff },
  8307. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8308. 0x00000000, 0xffffffff },
  8309. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8310. 0x00000000, 0x00000003 },
  8311. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8312. 0x00000000, 0xffffffff },
  8313. { RCVDBDI_STD_BD+0, 0x0000,
  8314. 0x00000000, 0xffffffff },
  8315. { RCVDBDI_STD_BD+4, 0x0000,
  8316. 0x00000000, 0xffffffff },
  8317. { RCVDBDI_STD_BD+8, 0x0000,
  8318. 0x00000000, 0xffff0002 },
  8319. { RCVDBDI_STD_BD+0xc, 0x0000,
  8320. 0x00000000, 0xffffffff },
  8321. /* Receive BD Initiator Control Registers. */
  8322. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8323. 0x00000000, 0xffffffff },
  8324. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8325. 0x00000000, 0x000003ff },
  8326. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8327. 0x00000000, 0xffffffff },
  8328. /* Host Coalescing Control Registers. */
  8329. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8330. 0x00000000, 0x00000004 },
  8331. { HOSTCC_MODE, TG3_FL_5705,
  8332. 0x00000000, 0x000000f6 },
  8333. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8334. 0x00000000, 0xffffffff },
  8335. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8336. 0x00000000, 0x000003ff },
  8337. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8338. 0x00000000, 0xffffffff },
  8339. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8340. 0x00000000, 0x000003ff },
  8341. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8342. 0x00000000, 0xffffffff },
  8343. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8344. 0x00000000, 0x000000ff },
  8345. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8346. 0x00000000, 0xffffffff },
  8347. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8348. 0x00000000, 0x000000ff },
  8349. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8350. 0x00000000, 0xffffffff },
  8351. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8352. 0x00000000, 0xffffffff },
  8353. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8354. 0x00000000, 0xffffffff },
  8355. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8356. 0x00000000, 0x000000ff },
  8357. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8358. 0x00000000, 0xffffffff },
  8359. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8360. 0x00000000, 0x000000ff },
  8361. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8362. 0x00000000, 0xffffffff },
  8363. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8364. 0x00000000, 0xffffffff },
  8365. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8366. 0x00000000, 0xffffffff },
  8367. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8368. 0x00000000, 0xffffffff },
  8369. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8370. 0x00000000, 0xffffffff },
  8371. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8372. 0xffffffff, 0x00000000 },
  8373. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8374. 0xffffffff, 0x00000000 },
  8375. /* Buffer Manager Control Registers. */
  8376. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8377. 0x00000000, 0x007fff80 },
  8378. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8379. 0x00000000, 0x007fffff },
  8380. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8381. 0x00000000, 0x0000003f },
  8382. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8383. 0x00000000, 0x000001ff },
  8384. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8385. 0x00000000, 0x000001ff },
  8386. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8387. 0xffffffff, 0x00000000 },
  8388. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8389. 0xffffffff, 0x00000000 },
  8390. /* Mailbox Registers */
  8391. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8392. 0x00000000, 0x000001ff },
  8393. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8394. 0x00000000, 0x000001ff },
  8395. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8396. 0x00000000, 0x000007ff },
  8397. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8398. 0x00000000, 0x000001ff },
  8399. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8400. };
  8401. is_5705 = is_5750 = 0;
  8402. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8403. is_5705 = 1;
  8404. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8405. is_5750 = 1;
  8406. }
  8407. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8408. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8409. continue;
  8410. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8411. continue;
  8412. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8413. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8414. continue;
  8415. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8416. continue;
  8417. offset = (u32) reg_tbl[i].offset;
  8418. read_mask = reg_tbl[i].read_mask;
  8419. write_mask = reg_tbl[i].write_mask;
  8420. /* Save the original register content */
  8421. save_val = tr32(offset);
  8422. /* Determine the read-only value. */
  8423. read_val = save_val & read_mask;
  8424. /* Write zero to the register, then make sure the read-only bits
  8425. * are not changed and the read/write bits are all zeros.
  8426. */
  8427. tw32(offset, 0);
  8428. val = tr32(offset);
  8429. /* Test the read-only and read/write bits. */
  8430. if (((val & read_mask) != read_val) || (val & write_mask))
  8431. goto out;
  8432. /* Write ones to all the bits defined by RdMask and WrMask, then
  8433. * make sure the read-only bits are not changed and the
  8434. * read/write bits are all ones.
  8435. */
  8436. tw32(offset, read_mask | write_mask);
  8437. val = tr32(offset);
  8438. /* Test the read-only bits. */
  8439. if ((val & read_mask) != read_val)
  8440. goto out;
  8441. /* Test the read/write bits. */
  8442. if ((val & write_mask) != write_mask)
  8443. goto out;
  8444. tw32(offset, save_val);
  8445. }
  8446. return 0;
  8447. out:
  8448. if (netif_msg_hw(tp))
  8449. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8450. offset);
  8451. tw32(offset, save_val);
  8452. return -EIO;
  8453. }
  8454. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8455. {
  8456. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8457. int i;
  8458. u32 j;
  8459. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8460. for (j = 0; j < len; j += 4) {
  8461. u32 val;
  8462. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8463. tg3_read_mem(tp, offset + j, &val);
  8464. if (val != test_pattern[i])
  8465. return -EIO;
  8466. }
  8467. }
  8468. return 0;
  8469. }
  8470. static int tg3_test_memory(struct tg3 *tp)
  8471. {
  8472. static struct mem_entry {
  8473. u32 offset;
  8474. u32 len;
  8475. } mem_tbl_570x[] = {
  8476. { 0x00000000, 0x00b50},
  8477. { 0x00002000, 0x1c000},
  8478. { 0xffffffff, 0x00000}
  8479. }, mem_tbl_5705[] = {
  8480. { 0x00000100, 0x0000c},
  8481. { 0x00000200, 0x00008},
  8482. { 0x00004000, 0x00800},
  8483. { 0x00006000, 0x01000},
  8484. { 0x00008000, 0x02000},
  8485. { 0x00010000, 0x0e000},
  8486. { 0xffffffff, 0x00000}
  8487. }, mem_tbl_5755[] = {
  8488. { 0x00000200, 0x00008},
  8489. { 0x00004000, 0x00800},
  8490. { 0x00006000, 0x00800},
  8491. { 0x00008000, 0x02000},
  8492. { 0x00010000, 0x0c000},
  8493. { 0xffffffff, 0x00000}
  8494. }, mem_tbl_5906[] = {
  8495. { 0x00000200, 0x00008},
  8496. { 0x00004000, 0x00400},
  8497. { 0x00006000, 0x00400},
  8498. { 0x00008000, 0x01000},
  8499. { 0x00010000, 0x01000},
  8500. { 0xffffffff, 0x00000}
  8501. };
  8502. struct mem_entry *mem_tbl;
  8503. int err = 0;
  8504. int i;
  8505. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8506. mem_tbl = mem_tbl_5755;
  8507. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8508. mem_tbl = mem_tbl_5906;
  8509. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8510. mem_tbl = mem_tbl_5705;
  8511. else
  8512. mem_tbl = mem_tbl_570x;
  8513. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8514. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8515. mem_tbl[i].len)) != 0)
  8516. break;
  8517. }
  8518. return err;
  8519. }
  8520. #define TG3_MAC_LOOPBACK 0
  8521. #define TG3_PHY_LOOPBACK 1
  8522. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8523. {
  8524. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8525. u32 desc_idx;
  8526. struct sk_buff *skb, *rx_skb;
  8527. u8 *tx_data;
  8528. dma_addr_t map;
  8529. int num_pkts, tx_len, rx_len, i, err;
  8530. struct tg3_rx_buffer_desc *desc;
  8531. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8532. /* HW errata - mac loopback fails in some cases on 5780.
  8533. * Normal traffic and PHY loopback are not affected by
  8534. * errata.
  8535. */
  8536. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8537. return 0;
  8538. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8539. MAC_MODE_PORT_INT_LPBACK;
  8540. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8541. mac_mode |= MAC_MODE_LINK_POLARITY;
  8542. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8543. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8544. else
  8545. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8546. tw32(MAC_MODE, mac_mode);
  8547. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8548. u32 val;
  8549. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8550. u32 phytest;
  8551. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  8552. u32 phy;
  8553. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  8554. phytest | MII_TG3_EPHY_SHADOW_EN);
  8555. if (!tg3_readphy(tp, 0x1b, &phy))
  8556. tg3_writephy(tp, 0x1b, phy & ~0x20);
  8557. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  8558. }
  8559. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8560. } else
  8561. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8562. tg3_phy_toggle_automdix(tp, 0);
  8563. tg3_writephy(tp, MII_BMCR, val);
  8564. udelay(40);
  8565. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8566. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8567. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  8568. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8569. } else
  8570. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8571. /* reset to prevent losing 1st rx packet intermittently */
  8572. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8573. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8574. udelay(10);
  8575. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8576. }
  8577. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8578. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8579. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8580. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8581. mac_mode |= MAC_MODE_LINK_POLARITY;
  8582. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8583. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8584. }
  8585. tw32(MAC_MODE, mac_mode);
  8586. }
  8587. else
  8588. return -EINVAL;
  8589. err = -EIO;
  8590. tx_len = 1514;
  8591. skb = netdev_alloc_skb(tp->dev, tx_len);
  8592. if (!skb)
  8593. return -ENOMEM;
  8594. tx_data = skb_put(skb, tx_len);
  8595. memcpy(tx_data, tp->dev->dev_addr, 6);
  8596. memset(tx_data + 6, 0x0, 8);
  8597. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8598. for (i = 14; i < tx_len; i++)
  8599. tx_data[i] = (u8) (i & 0xff);
  8600. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8601. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8602. HOSTCC_MODE_NOW);
  8603. udelay(10);
  8604. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  8605. num_pkts = 0;
  8606. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  8607. tp->tx_prod++;
  8608. num_pkts++;
  8609. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  8610. tp->tx_prod);
  8611. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  8612. udelay(10);
  8613. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8614. for (i = 0; i < 25; i++) {
  8615. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8616. HOSTCC_MODE_NOW);
  8617. udelay(10);
  8618. tx_idx = tp->hw_status->idx[0].tx_consumer;
  8619. rx_idx = tp->hw_status->idx[0].rx_producer;
  8620. if ((tx_idx == tp->tx_prod) &&
  8621. (rx_idx == (rx_start_idx + num_pkts)))
  8622. break;
  8623. }
  8624. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8625. dev_kfree_skb(skb);
  8626. if (tx_idx != tp->tx_prod)
  8627. goto out;
  8628. if (rx_idx != rx_start_idx + num_pkts)
  8629. goto out;
  8630. desc = &tp->rx_rcb[rx_start_idx];
  8631. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8632. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8633. if (opaque_key != RXD_OPAQUE_RING_STD)
  8634. goto out;
  8635. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8636. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8637. goto out;
  8638. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8639. if (rx_len != tx_len)
  8640. goto out;
  8641. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  8642. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  8643. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8644. for (i = 14; i < tx_len; i++) {
  8645. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8646. goto out;
  8647. }
  8648. err = 0;
  8649. /* tg3_free_rings will unmap and free the rx_skb */
  8650. out:
  8651. return err;
  8652. }
  8653. #define TG3_MAC_LOOPBACK_FAILED 1
  8654. #define TG3_PHY_LOOPBACK_FAILED 2
  8655. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8656. TG3_PHY_LOOPBACK_FAILED)
  8657. static int tg3_test_loopback(struct tg3 *tp)
  8658. {
  8659. int err = 0;
  8660. u32 cpmuctrl = 0;
  8661. if (!netif_running(tp->dev))
  8662. return TG3_LOOPBACK_FAILED;
  8663. err = tg3_reset_hw(tp, 1);
  8664. if (err)
  8665. return TG3_LOOPBACK_FAILED;
  8666. /* Turn off gphy autopowerdown. */
  8667. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8668. tg3_phy_toggle_apd(tp, false);
  8669. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8670. int i;
  8671. u32 status;
  8672. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8673. /* Wait for up to 40 microseconds to acquire lock. */
  8674. for (i = 0; i < 4; i++) {
  8675. status = tr32(TG3_CPMU_MUTEX_GNT);
  8676. if (status == CPMU_MUTEX_GNT_DRIVER)
  8677. break;
  8678. udelay(10);
  8679. }
  8680. if (status != CPMU_MUTEX_GNT_DRIVER)
  8681. return TG3_LOOPBACK_FAILED;
  8682. /* Turn off link-based power management. */
  8683. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8684. tw32(TG3_CPMU_CTRL,
  8685. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8686. CPMU_CTRL_LINK_AWARE_MODE));
  8687. }
  8688. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8689. err |= TG3_MAC_LOOPBACK_FAILED;
  8690. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8691. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8692. /* Release the mutex */
  8693. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8694. }
  8695. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8696. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8697. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8698. err |= TG3_PHY_LOOPBACK_FAILED;
  8699. }
  8700. /* Re-enable gphy autopowerdown. */
  8701. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8702. tg3_phy_toggle_apd(tp, true);
  8703. return err;
  8704. }
  8705. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8706. u64 *data)
  8707. {
  8708. struct tg3 *tp = netdev_priv(dev);
  8709. if (tp->link_config.phy_is_low_power)
  8710. tg3_set_power_state(tp, PCI_D0);
  8711. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8712. if (tg3_test_nvram(tp) != 0) {
  8713. etest->flags |= ETH_TEST_FL_FAILED;
  8714. data[0] = 1;
  8715. }
  8716. if (tg3_test_link(tp) != 0) {
  8717. etest->flags |= ETH_TEST_FL_FAILED;
  8718. data[1] = 1;
  8719. }
  8720. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8721. int err, err2 = 0, irq_sync = 0;
  8722. if (netif_running(dev)) {
  8723. tg3_phy_stop(tp);
  8724. tg3_netif_stop(tp);
  8725. irq_sync = 1;
  8726. }
  8727. tg3_full_lock(tp, irq_sync);
  8728. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8729. err = tg3_nvram_lock(tp);
  8730. tg3_halt_cpu(tp, RX_CPU_BASE);
  8731. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8732. tg3_halt_cpu(tp, TX_CPU_BASE);
  8733. if (!err)
  8734. tg3_nvram_unlock(tp);
  8735. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8736. tg3_phy_reset(tp);
  8737. if (tg3_test_registers(tp) != 0) {
  8738. etest->flags |= ETH_TEST_FL_FAILED;
  8739. data[2] = 1;
  8740. }
  8741. if (tg3_test_memory(tp) != 0) {
  8742. etest->flags |= ETH_TEST_FL_FAILED;
  8743. data[3] = 1;
  8744. }
  8745. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8746. etest->flags |= ETH_TEST_FL_FAILED;
  8747. tg3_full_unlock(tp);
  8748. if (tg3_test_interrupt(tp) != 0) {
  8749. etest->flags |= ETH_TEST_FL_FAILED;
  8750. data[5] = 1;
  8751. }
  8752. tg3_full_lock(tp, 0);
  8753. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8754. if (netif_running(dev)) {
  8755. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8756. err2 = tg3_restart_hw(tp, 1);
  8757. if (!err2)
  8758. tg3_netif_start(tp);
  8759. }
  8760. tg3_full_unlock(tp);
  8761. if (irq_sync && !err2)
  8762. tg3_phy_start(tp);
  8763. }
  8764. if (tp->link_config.phy_is_low_power)
  8765. tg3_set_power_state(tp, PCI_D3hot);
  8766. }
  8767. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8768. {
  8769. struct mii_ioctl_data *data = if_mii(ifr);
  8770. struct tg3 *tp = netdev_priv(dev);
  8771. int err;
  8772. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8773. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8774. return -EAGAIN;
  8775. return phy_mii_ioctl(tp->mdio_bus->phy_map[PHY_ADDR], data, cmd);
  8776. }
  8777. switch(cmd) {
  8778. case SIOCGMIIPHY:
  8779. data->phy_id = PHY_ADDR;
  8780. /* fallthru */
  8781. case SIOCGMIIREG: {
  8782. u32 mii_regval;
  8783. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8784. break; /* We have no PHY */
  8785. if (tp->link_config.phy_is_low_power)
  8786. return -EAGAIN;
  8787. spin_lock_bh(&tp->lock);
  8788. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8789. spin_unlock_bh(&tp->lock);
  8790. data->val_out = mii_regval;
  8791. return err;
  8792. }
  8793. case SIOCSMIIREG:
  8794. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8795. break; /* We have no PHY */
  8796. if (!capable(CAP_NET_ADMIN))
  8797. return -EPERM;
  8798. if (tp->link_config.phy_is_low_power)
  8799. return -EAGAIN;
  8800. spin_lock_bh(&tp->lock);
  8801. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8802. spin_unlock_bh(&tp->lock);
  8803. return err;
  8804. default:
  8805. /* do nothing */
  8806. break;
  8807. }
  8808. return -EOPNOTSUPP;
  8809. }
  8810. #if TG3_VLAN_TAG_USED
  8811. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8812. {
  8813. struct tg3 *tp = netdev_priv(dev);
  8814. if (netif_running(dev))
  8815. tg3_netif_stop(tp);
  8816. tg3_full_lock(tp, 0);
  8817. tp->vlgrp = grp;
  8818. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8819. __tg3_set_rx_mode(dev);
  8820. if (netif_running(dev))
  8821. tg3_netif_start(tp);
  8822. tg3_full_unlock(tp);
  8823. }
  8824. #endif
  8825. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8826. {
  8827. struct tg3 *tp = netdev_priv(dev);
  8828. memcpy(ec, &tp->coal, sizeof(*ec));
  8829. return 0;
  8830. }
  8831. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8832. {
  8833. struct tg3 *tp = netdev_priv(dev);
  8834. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8835. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8836. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8837. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8838. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8839. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8840. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8841. }
  8842. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8843. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8844. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8845. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8846. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8847. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8848. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8849. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8850. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8851. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8852. return -EINVAL;
  8853. /* No rx interrupts will be generated if both are zero */
  8854. if ((ec->rx_coalesce_usecs == 0) &&
  8855. (ec->rx_max_coalesced_frames == 0))
  8856. return -EINVAL;
  8857. /* No tx interrupts will be generated if both are zero */
  8858. if ((ec->tx_coalesce_usecs == 0) &&
  8859. (ec->tx_max_coalesced_frames == 0))
  8860. return -EINVAL;
  8861. /* Only copy relevant parameters, ignore all others. */
  8862. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8863. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8864. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8865. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8866. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8867. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8868. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8869. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8870. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8871. if (netif_running(dev)) {
  8872. tg3_full_lock(tp, 0);
  8873. __tg3_set_coalesce(tp, &tp->coal);
  8874. tg3_full_unlock(tp);
  8875. }
  8876. return 0;
  8877. }
  8878. static const struct ethtool_ops tg3_ethtool_ops = {
  8879. .get_settings = tg3_get_settings,
  8880. .set_settings = tg3_set_settings,
  8881. .get_drvinfo = tg3_get_drvinfo,
  8882. .get_regs_len = tg3_get_regs_len,
  8883. .get_regs = tg3_get_regs,
  8884. .get_wol = tg3_get_wol,
  8885. .set_wol = tg3_set_wol,
  8886. .get_msglevel = tg3_get_msglevel,
  8887. .set_msglevel = tg3_set_msglevel,
  8888. .nway_reset = tg3_nway_reset,
  8889. .get_link = ethtool_op_get_link,
  8890. .get_eeprom_len = tg3_get_eeprom_len,
  8891. .get_eeprom = tg3_get_eeprom,
  8892. .set_eeprom = tg3_set_eeprom,
  8893. .get_ringparam = tg3_get_ringparam,
  8894. .set_ringparam = tg3_set_ringparam,
  8895. .get_pauseparam = tg3_get_pauseparam,
  8896. .set_pauseparam = tg3_set_pauseparam,
  8897. .get_rx_csum = tg3_get_rx_csum,
  8898. .set_rx_csum = tg3_set_rx_csum,
  8899. .set_tx_csum = tg3_set_tx_csum,
  8900. .set_sg = ethtool_op_set_sg,
  8901. .set_tso = tg3_set_tso,
  8902. .self_test = tg3_self_test,
  8903. .get_strings = tg3_get_strings,
  8904. .phys_id = tg3_phys_id,
  8905. .get_ethtool_stats = tg3_get_ethtool_stats,
  8906. .get_coalesce = tg3_get_coalesce,
  8907. .set_coalesce = tg3_set_coalesce,
  8908. .get_sset_count = tg3_get_sset_count,
  8909. };
  8910. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8911. {
  8912. u32 cursize, val, magic;
  8913. tp->nvram_size = EEPROM_CHIP_SIZE;
  8914. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8915. return;
  8916. if ((magic != TG3_EEPROM_MAGIC) &&
  8917. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8918. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8919. return;
  8920. /*
  8921. * Size the chip by reading offsets at increasing powers of two.
  8922. * When we encounter our validation signature, we know the addressing
  8923. * has wrapped around, and thus have our chip size.
  8924. */
  8925. cursize = 0x10;
  8926. while (cursize < tp->nvram_size) {
  8927. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  8928. return;
  8929. if (val == magic)
  8930. break;
  8931. cursize <<= 1;
  8932. }
  8933. tp->nvram_size = cursize;
  8934. }
  8935. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8936. {
  8937. u32 val;
  8938. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  8939. return;
  8940. /* Selfboot format */
  8941. if (val != TG3_EEPROM_MAGIC) {
  8942. tg3_get_eeprom_size(tp);
  8943. return;
  8944. }
  8945. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8946. if (val != 0) {
  8947. tp->nvram_size = (val >> 16) * 1024;
  8948. return;
  8949. }
  8950. }
  8951. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8952. }
  8953. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8954. {
  8955. u32 nvcfg1;
  8956. nvcfg1 = tr32(NVRAM_CFG1);
  8957. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8958. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8959. }
  8960. else {
  8961. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8962. tw32(NVRAM_CFG1, nvcfg1);
  8963. }
  8964. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8965. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8966. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8967. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8968. tp->nvram_jedecnum = JEDEC_ATMEL;
  8969. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8970. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8971. break;
  8972. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8973. tp->nvram_jedecnum = JEDEC_ATMEL;
  8974. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8975. break;
  8976. case FLASH_VENDOR_ATMEL_EEPROM:
  8977. tp->nvram_jedecnum = JEDEC_ATMEL;
  8978. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8979. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8980. break;
  8981. case FLASH_VENDOR_ST:
  8982. tp->nvram_jedecnum = JEDEC_ST;
  8983. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8984. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8985. break;
  8986. case FLASH_VENDOR_SAIFUN:
  8987. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8988. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8989. break;
  8990. case FLASH_VENDOR_SST_SMALL:
  8991. case FLASH_VENDOR_SST_LARGE:
  8992. tp->nvram_jedecnum = JEDEC_SST;
  8993. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8994. break;
  8995. }
  8996. }
  8997. else {
  8998. tp->nvram_jedecnum = JEDEC_ATMEL;
  8999. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9000. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9001. }
  9002. }
  9003. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9004. {
  9005. u32 nvcfg1;
  9006. nvcfg1 = tr32(NVRAM_CFG1);
  9007. /* NVRAM protection for TPM */
  9008. if (nvcfg1 & (1 << 27))
  9009. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9010. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9011. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9012. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9013. tp->nvram_jedecnum = JEDEC_ATMEL;
  9014. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9015. break;
  9016. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9017. tp->nvram_jedecnum = JEDEC_ATMEL;
  9018. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9019. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9020. break;
  9021. case FLASH_5752VENDOR_ST_M45PE10:
  9022. case FLASH_5752VENDOR_ST_M45PE20:
  9023. case FLASH_5752VENDOR_ST_M45PE40:
  9024. tp->nvram_jedecnum = JEDEC_ST;
  9025. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9026. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9027. break;
  9028. }
  9029. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9030. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9031. case FLASH_5752PAGE_SIZE_256:
  9032. tp->nvram_pagesize = 256;
  9033. break;
  9034. case FLASH_5752PAGE_SIZE_512:
  9035. tp->nvram_pagesize = 512;
  9036. break;
  9037. case FLASH_5752PAGE_SIZE_1K:
  9038. tp->nvram_pagesize = 1024;
  9039. break;
  9040. case FLASH_5752PAGE_SIZE_2K:
  9041. tp->nvram_pagesize = 2048;
  9042. break;
  9043. case FLASH_5752PAGE_SIZE_4K:
  9044. tp->nvram_pagesize = 4096;
  9045. break;
  9046. case FLASH_5752PAGE_SIZE_264:
  9047. tp->nvram_pagesize = 264;
  9048. break;
  9049. }
  9050. }
  9051. else {
  9052. /* For eeprom, set pagesize to maximum eeprom size */
  9053. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9054. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9055. tw32(NVRAM_CFG1, nvcfg1);
  9056. }
  9057. }
  9058. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9059. {
  9060. u32 nvcfg1, protect = 0;
  9061. nvcfg1 = tr32(NVRAM_CFG1);
  9062. /* NVRAM protection for TPM */
  9063. if (nvcfg1 & (1 << 27)) {
  9064. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9065. protect = 1;
  9066. }
  9067. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9068. switch (nvcfg1) {
  9069. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9070. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9071. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9072. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9073. tp->nvram_jedecnum = JEDEC_ATMEL;
  9074. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9075. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9076. tp->nvram_pagesize = 264;
  9077. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9078. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9079. tp->nvram_size = (protect ? 0x3e200 :
  9080. TG3_NVRAM_SIZE_512KB);
  9081. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9082. tp->nvram_size = (protect ? 0x1f200 :
  9083. TG3_NVRAM_SIZE_256KB);
  9084. else
  9085. tp->nvram_size = (protect ? 0x1f200 :
  9086. TG3_NVRAM_SIZE_128KB);
  9087. break;
  9088. case FLASH_5752VENDOR_ST_M45PE10:
  9089. case FLASH_5752VENDOR_ST_M45PE20:
  9090. case FLASH_5752VENDOR_ST_M45PE40:
  9091. tp->nvram_jedecnum = JEDEC_ST;
  9092. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9093. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9094. tp->nvram_pagesize = 256;
  9095. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9096. tp->nvram_size = (protect ?
  9097. TG3_NVRAM_SIZE_64KB :
  9098. TG3_NVRAM_SIZE_128KB);
  9099. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9100. tp->nvram_size = (protect ?
  9101. TG3_NVRAM_SIZE_64KB :
  9102. TG3_NVRAM_SIZE_256KB);
  9103. else
  9104. tp->nvram_size = (protect ?
  9105. TG3_NVRAM_SIZE_128KB :
  9106. TG3_NVRAM_SIZE_512KB);
  9107. break;
  9108. }
  9109. }
  9110. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9111. {
  9112. u32 nvcfg1;
  9113. nvcfg1 = tr32(NVRAM_CFG1);
  9114. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9115. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9116. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9117. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9118. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9119. tp->nvram_jedecnum = JEDEC_ATMEL;
  9120. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9121. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9122. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9123. tw32(NVRAM_CFG1, nvcfg1);
  9124. break;
  9125. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9126. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9127. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9128. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9129. tp->nvram_jedecnum = JEDEC_ATMEL;
  9130. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9131. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9132. tp->nvram_pagesize = 264;
  9133. break;
  9134. case FLASH_5752VENDOR_ST_M45PE10:
  9135. case FLASH_5752VENDOR_ST_M45PE20:
  9136. case FLASH_5752VENDOR_ST_M45PE40:
  9137. tp->nvram_jedecnum = JEDEC_ST;
  9138. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9139. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9140. tp->nvram_pagesize = 256;
  9141. break;
  9142. }
  9143. }
  9144. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9145. {
  9146. u32 nvcfg1, protect = 0;
  9147. nvcfg1 = tr32(NVRAM_CFG1);
  9148. /* NVRAM protection for TPM */
  9149. if (nvcfg1 & (1 << 27)) {
  9150. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9151. protect = 1;
  9152. }
  9153. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9154. switch (nvcfg1) {
  9155. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9156. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9157. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9158. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9159. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9160. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9161. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9162. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9163. tp->nvram_jedecnum = JEDEC_ATMEL;
  9164. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9165. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9166. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9167. tp->nvram_pagesize = 256;
  9168. break;
  9169. case FLASH_5761VENDOR_ST_A_M45PE20:
  9170. case FLASH_5761VENDOR_ST_A_M45PE40:
  9171. case FLASH_5761VENDOR_ST_A_M45PE80:
  9172. case FLASH_5761VENDOR_ST_A_M45PE16:
  9173. case FLASH_5761VENDOR_ST_M_M45PE20:
  9174. case FLASH_5761VENDOR_ST_M_M45PE40:
  9175. case FLASH_5761VENDOR_ST_M_M45PE80:
  9176. case FLASH_5761VENDOR_ST_M_M45PE16:
  9177. tp->nvram_jedecnum = JEDEC_ST;
  9178. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9179. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9180. tp->nvram_pagesize = 256;
  9181. break;
  9182. }
  9183. if (protect) {
  9184. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9185. } else {
  9186. switch (nvcfg1) {
  9187. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9188. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9189. case FLASH_5761VENDOR_ST_A_M45PE16:
  9190. case FLASH_5761VENDOR_ST_M_M45PE16:
  9191. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9192. break;
  9193. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9194. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9195. case FLASH_5761VENDOR_ST_A_M45PE80:
  9196. case FLASH_5761VENDOR_ST_M_M45PE80:
  9197. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9198. break;
  9199. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9200. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9201. case FLASH_5761VENDOR_ST_A_M45PE40:
  9202. case FLASH_5761VENDOR_ST_M_M45PE40:
  9203. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9204. break;
  9205. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9206. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9207. case FLASH_5761VENDOR_ST_A_M45PE20:
  9208. case FLASH_5761VENDOR_ST_M_M45PE20:
  9209. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9210. break;
  9211. }
  9212. }
  9213. }
  9214. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9215. {
  9216. tp->nvram_jedecnum = JEDEC_ATMEL;
  9217. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9218. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9219. }
  9220. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9221. {
  9222. u32 nvcfg1;
  9223. nvcfg1 = tr32(NVRAM_CFG1);
  9224. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9225. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9226. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9227. tp->nvram_jedecnum = JEDEC_ATMEL;
  9228. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9229. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9230. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9231. tw32(NVRAM_CFG1, nvcfg1);
  9232. return;
  9233. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9234. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9235. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9236. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9237. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9238. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9239. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9240. tp->nvram_jedecnum = JEDEC_ATMEL;
  9241. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9242. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9243. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9244. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9245. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9246. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9247. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9248. break;
  9249. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9250. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9251. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9252. break;
  9253. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9254. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9255. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9256. break;
  9257. }
  9258. break;
  9259. case FLASH_5752VENDOR_ST_M45PE10:
  9260. case FLASH_5752VENDOR_ST_M45PE20:
  9261. case FLASH_5752VENDOR_ST_M45PE40:
  9262. tp->nvram_jedecnum = JEDEC_ST;
  9263. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9264. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9265. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9266. case FLASH_5752VENDOR_ST_M45PE10:
  9267. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9268. break;
  9269. case FLASH_5752VENDOR_ST_M45PE20:
  9270. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9271. break;
  9272. case FLASH_5752VENDOR_ST_M45PE40:
  9273. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9274. break;
  9275. }
  9276. break;
  9277. default:
  9278. return;
  9279. }
  9280. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9281. case FLASH_5752PAGE_SIZE_256:
  9282. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9283. tp->nvram_pagesize = 256;
  9284. break;
  9285. case FLASH_5752PAGE_SIZE_512:
  9286. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9287. tp->nvram_pagesize = 512;
  9288. break;
  9289. case FLASH_5752PAGE_SIZE_1K:
  9290. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9291. tp->nvram_pagesize = 1024;
  9292. break;
  9293. case FLASH_5752PAGE_SIZE_2K:
  9294. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9295. tp->nvram_pagesize = 2048;
  9296. break;
  9297. case FLASH_5752PAGE_SIZE_4K:
  9298. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9299. tp->nvram_pagesize = 4096;
  9300. break;
  9301. case FLASH_5752PAGE_SIZE_264:
  9302. tp->nvram_pagesize = 264;
  9303. break;
  9304. case FLASH_5752PAGE_SIZE_528:
  9305. tp->nvram_pagesize = 528;
  9306. break;
  9307. }
  9308. }
  9309. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9310. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9311. {
  9312. tw32_f(GRC_EEPROM_ADDR,
  9313. (EEPROM_ADDR_FSM_RESET |
  9314. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9315. EEPROM_ADDR_CLKPERD_SHIFT)));
  9316. msleep(1);
  9317. /* Enable seeprom accesses. */
  9318. tw32_f(GRC_LOCAL_CTRL,
  9319. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9320. udelay(100);
  9321. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9322. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9323. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9324. if (tg3_nvram_lock(tp)) {
  9325. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9326. "tg3_nvram_init failed.\n", tp->dev->name);
  9327. return;
  9328. }
  9329. tg3_enable_nvram_access(tp);
  9330. tp->nvram_size = 0;
  9331. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9332. tg3_get_5752_nvram_info(tp);
  9333. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9334. tg3_get_5755_nvram_info(tp);
  9335. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9336. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9337. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9338. tg3_get_5787_nvram_info(tp);
  9339. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9340. tg3_get_5761_nvram_info(tp);
  9341. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9342. tg3_get_5906_nvram_info(tp);
  9343. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9344. tg3_get_57780_nvram_info(tp);
  9345. else
  9346. tg3_get_nvram_info(tp);
  9347. if (tp->nvram_size == 0)
  9348. tg3_get_nvram_size(tp);
  9349. tg3_disable_nvram_access(tp);
  9350. tg3_nvram_unlock(tp);
  9351. } else {
  9352. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9353. tg3_get_eeprom_size(tp);
  9354. }
  9355. }
  9356. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  9357. u32 offset, u32 *val)
  9358. {
  9359. u32 tmp;
  9360. int i;
  9361. if (offset > EEPROM_ADDR_ADDR_MASK ||
  9362. (offset % 4) != 0)
  9363. return -EINVAL;
  9364. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  9365. EEPROM_ADDR_DEVID_MASK |
  9366. EEPROM_ADDR_READ);
  9367. tw32(GRC_EEPROM_ADDR,
  9368. tmp |
  9369. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9370. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  9371. EEPROM_ADDR_ADDR_MASK) |
  9372. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  9373. for (i = 0; i < 1000; i++) {
  9374. tmp = tr32(GRC_EEPROM_ADDR);
  9375. if (tmp & EEPROM_ADDR_COMPLETE)
  9376. break;
  9377. msleep(1);
  9378. }
  9379. if (!(tmp & EEPROM_ADDR_COMPLETE))
  9380. return -EBUSY;
  9381. *val = tr32(GRC_EEPROM_DATA);
  9382. return 0;
  9383. }
  9384. #define NVRAM_CMD_TIMEOUT 10000
  9385. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  9386. {
  9387. int i;
  9388. tw32(NVRAM_CMD, nvram_cmd);
  9389. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  9390. udelay(10);
  9391. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  9392. udelay(10);
  9393. break;
  9394. }
  9395. }
  9396. if (i == NVRAM_CMD_TIMEOUT) {
  9397. return -EBUSY;
  9398. }
  9399. return 0;
  9400. }
  9401. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  9402. {
  9403. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9404. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9405. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9406. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9407. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9408. addr = ((addr / tp->nvram_pagesize) <<
  9409. ATMEL_AT45DB0X1B_PAGE_POS) +
  9410. (addr % tp->nvram_pagesize);
  9411. return addr;
  9412. }
  9413. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  9414. {
  9415. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9416. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9417. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9418. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9419. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9420. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  9421. tp->nvram_pagesize) +
  9422. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  9423. return addr;
  9424. }
  9425. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  9426. {
  9427. int ret;
  9428. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  9429. return tg3_nvram_read_using_eeprom(tp, offset, val);
  9430. offset = tg3_nvram_phys_addr(tp, offset);
  9431. if (offset > NVRAM_ADDR_MSK)
  9432. return -EINVAL;
  9433. ret = tg3_nvram_lock(tp);
  9434. if (ret)
  9435. return ret;
  9436. tg3_enable_nvram_access(tp);
  9437. tw32(NVRAM_ADDR, offset);
  9438. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  9439. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  9440. if (ret == 0)
  9441. *val = swab32(tr32(NVRAM_RDDATA));
  9442. tg3_disable_nvram_access(tp);
  9443. tg3_nvram_unlock(tp);
  9444. return ret;
  9445. }
  9446. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val)
  9447. {
  9448. u32 v;
  9449. int res = tg3_nvram_read(tp, offset, &v);
  9450. if (!res)
  9451. *val = cpu_to_le32(v);
  9452. return res;
  9453. }
  9454. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  9455. {
  9456. int err;
  9457. u32 tmp;
  9458. err = tg3_nvram_read(tp, offset, &tmp);
  9459. *val = swab32(tmp);
  9460. return err;
  9461. }
  9462. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9463. u32 offset, u32 len, u8 *buf)
  9464. {
  9465. int i, j, rc = 0;
  9466. u32 val;
  9467. for (i = 0; i < len; i += 4) {
  9468. u32 addr;
  9469. __le32 data;
  9470. addr = offset + i;
  9471. memcpy(&data, buf + i, 4);
  9472. tw32(GRC_EEPROM_DATA, le32_to_cpu(data));
  9473. val = tr32(GRC_EEPROM_ADDR);
  9474. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9475. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9476. EEPROM_ADDR_READ);
  9477. tw32(GRC_EEPROM_ADDR, val |
  9478. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9479. (addr & EEPROM_ADDR_ADDR_MASK) |
  9480. EEPROM_ADDR_START |
  9481. EEPROM_ADDR_WRITE);
  9482. for (j = 0; j < 1000; j++) {
  9483. val = tr32(GRC_EEPROM_ADDR);
  9484. if (val & EEPROM_ADDR_COMPLETE)
  9485. break;
  9486. msleep(1);
  9487. }
  9488. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9489. rc = -EBUSY;
  9490. break;
  9491. }
  9492. }
  9493. return rc;
  9494. }
  9495. /* offset and length are dword aligned */
  9496. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9497. u8 *buf)
  9498. {
  9499. int ret = 0;
  9500. u32 pagesize = tp->nvram_pagesize;
  9501. u32 pagemask = pagesize - 1;
  9502. u32 nvram_cmd;
  9503. u8 *tmp;
  9504. tmp = kmalloc(pagesize, GFP_KERNEL);
  9505. if (tmp == NULL)
  9506. return -ENOMEM;
  9507. while (len) {
  9508. int j;
  9509. u32 phy_addr, page_off, size;
  9510. phy_addr = offset & ~pagemask;
  9511. for (j = 0; j < pagesize; j += 4) {
  9512. if ((ret = tg3_nvram_read_le(tp, phy_addr + j,
  9513. (__le32 *) (tmp + j))))
  9514. break;
  9515. }
  9516. if (ret)
  9517. break;
  9518. page_off = offset & pagemask;
  9519. size = pagesize;
  9520. if (len < size)
  9521. size = len;
  9522. len -= size;
  9523. memcpy(tmp + page_off, buf, size);
  9524. offset = offset + (pagesize - page_off);
  9525. tg3_enable_nvram_access(tp);
  9526. /*
  9527. * Before we can erase the flash page, we need
  9528. * to issue a special "write enable" command.
  9529. */
  9530. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9531. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9532. break;
  9533. /* Erase the target page */
  9534. tw32(NVRAM_ADDR, phy_addr);
  9535. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9536. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9537. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9538. break;
  9539. /* Issue another write enable to start the write. */
  9540. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9541. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9542. break;
  9543. for (j = 0; j < pagesize; j += 4) {
  9544. __be32 data;
  9545. data = *((__be32 *) (tmp + j));
  9546. /* swab32(le32_to_cpu(data)), actually */
  9547. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9548. tw32(NVRAM_ADDR, phy_addr + j);
  9549. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9550. NVRAM_CMD_WR;
  9551. if (j == 0)
  9552. nvram_cmd |= NVRAM_CMD_FIRST;
  9553. else if (j == (pagesize - 4))
  9554. nvram_cmd |= NVRAM_CMD_LAST;
  9555. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9556. break;
  9557. }
  9558. if (ret)
  9559. break;
  9560. }
  9561. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9562. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9563. kfree(tmp);
  9564. return ret;
  9565. }
  9566. /* offset and length are dword aligned */
  9567. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9568. u8 *buf)
  9569. {
  9570. int i, ret = 0;
  9571. for (i = 0; i < len; i += 4, offset += 4) {
  9572. u32 page_off, phy_addr, nvram_cmd;
  9573. __be32 data;
  9574. memcpy(&data, buf + i, 4);
  9575. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9576. page_off = offset % tp->nvram_pagesize;
  9577. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9578. tw32(NVRAM_ADDR, phy_addr);
  9579. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9580. if ((page_off == 0) || (i == 0))
  9581. nvram_cmd |= NVRAM_CMD_FIRST;
  9582. if (page_off == (tp->nvram_pagesize - 4))
  9583. nvram_cmd |= NVRAM_CMD_LAST;
  9584. if (i == (len - 4))
  9585. nvram_cmd |= NVRAM_CMD_LAST;
  9586. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9587. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9588. (tp->nvram_jedecnum == JEDEC_ST) &&
  9589. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9590. if ((ret = tg3_nvram_exec_cmd(tp,
  9591. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9592. NVRAM_CMD_DONE)))
  9593. break;
  9594. }
  9595. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9596. /* We always do complete word writes to eeprom. */
  9597. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9598. }
  9599. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9600. break;
  9601. }
  9602. return ret;
  9603. }
  9604. /* offset and length are dword aligned */
  9605. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9606. {
  9607. int ret;
  9608. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9609. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9610. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9611. udelay(40);
  9612. }
  9613. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9614. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9615. }
  9616. else {
  9617. u32 grc_mode;
  9618. ret = tg3_nvram_lock(tp);
  9619. if (ret)
  9620. return ret;
  9621. tg3_enable_nvram_access(tp);
  9622. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9623. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9624. tw32(NVRAM_WRITE1, 0x406);
  9625. grc_mode = tr32(GRC_MODE);
  9626. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9627. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9628. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9629. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9630. buf);
  9631. }
  9632. else {
  9633. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9634. buf);
  9635. }
  9636. grc_mode = tr32(GRC_MODE);
  9637. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9638. tg3_disable_nvram_access(tp);
  9639. tg3_nvram_unlock(tp);
  9640. }
  9641. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9642. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9643. udelay(40);
  9644. }
  9645. return ret;
  9646. }
  9647. struct subsys_tbl_ent {
  9648. u16 subsys_vendor, subsys_devid;
  9649. u32 phy_id;
  9650. };
  9651. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9652. /* Broadcom boards. */
  9653. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9654. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9655. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9656. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9657. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9658. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9659. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9660. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9661. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9662. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9663. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9664. /* 3com boards. */
  9665. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9666. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9667. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9668. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9669. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9670. /* DELL boards. */
  9671. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9672. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9673. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9674. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9675. /* Compaq boards. */
  9676. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9677. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9678. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9679. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9680. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9681. /* IBM boards. */
  9682. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9683. };
  9684. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9685. {
  9686. int i;
  9687. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9688. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9689. tp->pdev->subsystem_vendor) &&
  9690. (subsys_id_to_phy_id[i].subsys_devid ==
  9691. tp->pdev->subsystem_device))
  9692. return &subsys_id_to_phy_id[i];
  9693. }
  9694. return NULL;
  9695. }
  9696. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9697. {
  9698. u32 val;
  9699. u16 pmcsr;
  9700. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9701. * so need make sure we're in D0.
  9702. */
  9703. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9704. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9705. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9706. msleep(1);
  9707. /* Make sure register accesses (indirect or otherwise)
  9708. * will function correctly.
  9709. */
  9710. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9711. tp->misc_host_ctrl);
  9712. /* The memory arbiter has to be enabled in order for SRAM accesses
  9713. * to succeed. Normally on powerup the tg3 chip firmware will make
  9714. * sure it is enabled, but other entities such as system netboot
  9715. * code might disable it.
  9716. */
  9717. val = tr32(MEMARB_MODE);
  9718. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9719. tp->phy_id = PHY_ID_INVALID;
  9720. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9721. /* Assume an onboard device and WOL capable by default. */
  9722. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9723. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9724. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9725. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9726. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9727. }
  9728. val = tr32(VCPU_CFGSHDW);
  9729. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9730. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9731. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9732. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9733. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9734. goto done;
  9735. }
  9736. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9737. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9738. u32 nic_cfg, led_cfg;
  9739. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9740. int eeprom_phy_serdes = 0;
  9741. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9742. tp->nic_sram_data_cfg = nic_cfg;
  9743. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9744. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9745. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9746. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9747. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9748. (ver > 0) && (ver < 0x100))
  9749. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9750. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9751. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9752. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9753. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9754. eeprom_phy_serdes = 1;
  9755. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9756. if (nic_phy_id != 0) {
  9757. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9758. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9759. eeprom_phy_id = (id1 >> 16) << 10;
  9760. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9761. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9762. } else
  9763. eeprom_phy_id = 0;
  9764. tp->phy_id = eeprom_phy_id;
  9765. if (eeprom_phy_serdes) {
  9766. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9767. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9768. else
  9769. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9770. }
  9771. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9772. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9773. SHASTA_EXT_LED_MODE_MASK);
  9774. else
  9775. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9776. switch (led_cfg) {
  9777. default:
  9778. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9779. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9780. break;
  9781. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9782. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9783. break;
  9784. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9785. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9786. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9787. * read on some older 5700/5701 bootcode.
  9788. */
  9789. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9790. ASIC_REV_5700 ||
  9791. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9792. ASIC_REV_5701)
  9793. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9794. break;
  9795. case SHASTA_EXT_LED_SHARED:
  9796. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9797. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9798. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9799. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9800. LED_CTRL_MODE_PHY_2);
  9801. break;
  9802. case SHASTA_EXT_LED_MAC:
  9803. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9804. break;
  9805. case SHASTA_EXT_LED_COMBO:
  9806. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9807. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9808. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9809. LED_CTRL_MODE_PHY_2);
  9810. break;
  9811. }
  9812. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9813. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9814. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9815. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9816. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9817. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9818. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9819. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9820. if ((tp->pdev->subsystem_vendor ==
  9821. PCI_VENDOR_ID_ARIMA) &&
  9822. (tp->pdev->subsystem_device == 0x205a ||
  9823. tp->pdev->subsystem_device == 0x2063))
  9824. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9825. } else {
  9826. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9827. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9828. }
  9829. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9830. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9831. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9832. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9833. }
  9834. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  9835. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9836. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9837. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9838. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9839. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9840. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9841. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  9842. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9843. if (cfg2 & (1 << 17))
  9844. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9845. /* serdes signal pre-emphasis in register 0x590 set by */
  9846. /* bootcode if bit 18 is set */
  9847. if (cfg2 & (1 << 18))
  9848. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9849. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  9850. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  9851. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  9852. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  9853. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9854. u32 cfg3;
  9855. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9856. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9857. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9858. }
  9859. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9860. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9861. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9862. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9863. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9864. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9865. }
  9866. done:
  9867. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  9868. device_set_wakeup_enable(&tp->pdev->dev,
  9869. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  9870. }
  9871. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9872. {
  9873. int i;
  9874. u32 val;
  9875. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9876. tw32(OTP_CTRL, cmd);
  9877. /* Wait for up to 1 ms for command to execute. */
  9878. for (i = 0; i < 100; i++) {
  9879. val = tr32(OTP_STATUS);
  9880. if (val & OTP_STATUS_CMD_DONE)
  9881. break;
  9882. udelay(10);
  9883. }
  9884. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9885. }
  9886. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9887. * configuration is a 32-bit value that straddles the alignment boundary.
  9888. * We do two 32-bit reads and then shift and merge the results.
  9889. */
  9890. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9891. {
  9892. u32 bhalf_otp, thalf_otp;
  9893. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9894. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9895. return 0;
  9896. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9897. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9898. return 0;
  9899. thalf_otp = tr32(OTP_READ_DATA);
  9900. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9901. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9902. return 0;
  9903. bhalf_otp = tr32(OTP_READ_DATA);
  9904. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9905. }
  9906. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9907. {
  9908. u32 hw_phy_id_1, hw_phy_id_2;
  9909. u32 hw_phy_id, hw_phy_id_masked;
  9910. int err;
  9911. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9912. return tg3_phy_init(tp);
  9913. /* Reading the PHY ID register can conflict with ASF
  9914. * firwmare access to the PHY hardware.
  9915. */
  9916. err = 0;
  9917. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9918. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9919. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9920. } else {
  9921. /* Now read the physical PHY_ID from the chip and verify
  9922. * that it is sane. If it doesn't look good, we fall back
  9923. * to either the hard-coded table based PHY_ID and failing
  9924. * that the value found in the eeprom area.
  9925. */
  9926. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9927. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9928. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9929. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9930. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9931. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9932. }
  9933. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9934. tp->phy_id = hw_phy_id;
  9935. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9936. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9937. else
  9938. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9939. } else {
  9940. if (tp->phy_id != PHY_ID_INVALID) {
  9941. /* Do nothing, phy ID already set up in
  9942. * tg3_get_eeprom_hw_cfg().
  9943. */
  9944. } else {
  9945. struct subsys_tbl_ent *p;
  9946. /* No eeprom signature? Try the hardcoded
  9947. * subsys device table.
  9948. */
  9949. p = lookup_by_subsys(tp);
  9950. if (!p)
  9951. return -ENODEV;
  9952. tp->phy_id = p->phy_id;
  9953. if (!tp->phy_id ||
  9954. tp->phy_id == PHY_ID_BCM8002)
  9955. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9956. }
  9957. }
  9958. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9959. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9960. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9961. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9962. tg3_readphy(tp, MII_BMSR, &bmsr);
  9963. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9964. (bmsr & BMSR_LSTATUS))
  9965. goto skip_phy_reset;
  9966. err = tg3_phy_reset(tp);
  9967. if (err)
  9968. return err;
  9969. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9970. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9971. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9972. tg3_ctrl = 0;
  9973. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9974. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9975. MII_TG3_CTRL_ADV_1000_FULL);
  9976. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9977. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9978. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9979. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9980. }
  9981. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9982. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9983. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9984. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9985. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9986. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9987. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9988. tg3_writephy(tp, MII_BMCR,
  9989. BMCR_ANENABLE | BMCR_ANRESTART);
  9990. }
  9991. tg3_phy_set_wirespeed(tp);
  9992. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9993. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9994. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9995. }
  9996. skip_phy_reset:
  9997. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9998. err = tg3_init_5401phy_dsp(tp);
  9999. if (err)
  10000. return err;
  10001. }
  10002. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  10003. err = tg3_init_5401phy_dsp(tp);
  10004. }
  10005. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10006. tp->link_config.advertising =
  10007. (ADVERTISED_1000baseT_Half |
  10008. ADVERTISED_1000baseT_Full |
  10009. ADVERTISED_Autoneg |
  10010. ADVERTISED_FIBRE);
  10011. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10012. tp->link_config.advertising &=
  10013. ~(ADVERTISED_1000baseT_Half |
  10014. ADVERTISED_1000baseT_Full);
  10015. return err;
  10016. }
  10017. static void __devinit tg3_read_partno(struct tg3 *tp)
  10018. {
  10019. unsigned char vpd_data[256];
  10020. unsigned int i;
  10021. u32 magic;
  10022. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  10023. goto out_not_found;
  10024. if (magic == TG3_EEPROM_MAGIC) {
  10025. for (i = 0; i < 256; i += 4) {
  10026. u32 tmp;
  10027. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  10028. goto out_not_found;
  10029. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  10030. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  10031. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  10032. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  10033. }
  10034. } else {
  10035. int vpd_cap;
  10036. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  10037. for (i = 0; i < 256; i += 4) {
  10038. u32 tmp, j = 0;
  10039. __le32 v;
  10040. u16 tmp16;
  10041. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  10042. i);
  10043. while (j++ < 100) {
  10044. pci_read_config_word(tp->pdev, vpd_cap +
  10045. PCI_VPD_ADDR, &tmp16);
  10046. if (tmp16 & 0x8000)
  10047. break;
  10048. msleep(1);
  10049. }
  10050. if (!(tmp16 & 0x8000))
  10051. goto out_not_found;
  10052. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  10053. &tmp);
  10054. v = cpu_to_le32(tmp);
  10055. memcpy(&vpd_data[i], &v, 4);
  10056. }
  10057. }
  10058. /* Now parse and find the part number. */
  10059. for (i = 0; i < 254; ) {
  10060. unsigned char val = vpd_data[i];
  10061. unsigned int block_end;
  10062. if (val == 0x82 || val == 0x91) {
  10063. i = (i + 3 +
  10064. (vpd_data[i + 1] +
  10065. (vpd_data[i + 2] << 8)));
  10066. continue;
  10067. }
  10068. if (val != 0x90)
  10069. goto out_not_found;
  10070. block_end = (i + 3 +
  10071. (vpd_data[i + 1] +
  10072. (vpd_data[i + 2] << 8)));
  10073. i += 3;
  10074. if (block_end > 256)
  10075. goto out_not_found;
  10076. while (i < (block_end - 2)) {
  10077. if (vpd_data[i + 0] == 'P' &&
  10078. vpd_data[i + 1] == 'N') {
  10079. int partno_len = vpd_data[i + 2];
  10080. i += 3;
  10081. if (partno_len > 24 || (partno_len + i) > 256)
  10082. goto out_not_found;
  10083. memcpy(tp->board_part_number,
  10084. &vpd_data[i], partno_len);
  10085. /* Success. */
  10086. return;
  10087. }
  10088. i += 3 + vpd_data[i + 2];
  10089. }
  10090. /* Part number not found. */
  10091. goto out_not_found;
  10092. }
  10093. out_not_found:
  10094. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10095. strcpy(tp->board_part_number, "BCM95906");
  10096. else
  10097. strcpy(tp->board_part_number, "none");
  10098. }
  10099. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10100. {
  10101. u32 val;
  10102. if (tg3_nvram_read_swab(tp, offset, &val) ||
  10103. (val & 0xfc000000) != 0x0c000000 ||
  10104. tg3_nvram_read_swab(tp, offset + 4, &val) ||
  10105. val != 0)
  10106. return 0;
  10107. return 1;
  10108. }
  10109. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10110. {
  10111. u32 offset, major, minor, build;
  10112. tp->fw_ver[0] = 's';
  10113. tp->fw_ver[1] = 'b';
  10114. tp->fw_ver[2] = '\0';
  10115. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10116. return;
  10117. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10118. case TG3_EEPROM_SB_REVISION_0:
  10119. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10120. break;
  10121. case TG3_EEPROM_SB_REVISION_2:
  10122. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10123. break;
  10124. case TG3_EEPROM_SB_REVISION_3:
  10125. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10126. break;
  10127. default:
  10128. return;
  10129. }
  10130. if (tg3_nvram_read_swab(tp, offset, &val))
  10131. return;
  10132. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10133. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10134. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10135. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10136. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10137. if (minor > 99 || build > 26)
  10138. return;
  10139. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  10140. if (build > 0) {
  10141. tp->fw_ver[8] = 'a' + build - 1;
  10142. tp->fw_ver[9] = '\0';
  10143. }
  10144. }
  10145. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10146. {
  10147. u32 val, offset, start;
  10148. u32 ver_offset;
  10149. int i, bcnt;
  10150. if (tg3_nvram_read_swab(tp, 0, &val))
  10151. return;
  10152. if (val != TG3_EEPROM_MAGIC) {
  10153. if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10154. tg3_read_sb_ver(tp, val);
  10155. return;
  10156. }
  10157. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  10158. tg3_nvram_read_swab(tp, 0x4, &start))
  10159. return;
  10160. offset = tg3_nvram_logical_addr(tp, offset);
  10161. if (!tg3_fw_img_is_valid(tp, offset) ||
  10162. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  10163. return;
  10164. offset = offset + ver_offset - start;
  10165. for (i = 0; i < 16; i += 4) {
  10166. __le32 v;
  10167. if (tg3_nvram_read_le(tp, offset + i, &v))
  10168. return;
  10169. memcpy(tp->fw_ver + i, &v, 4);
  10170. }
  10171. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10172. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  10173. return;
  10174. for (offset = TG3_NVM_DIR_START;
  10175. offset < TG3_NVM_DIR_END;
  10176. offset += TG3_NVM_DIRENT_SIZE) {
  10177. if (tg3_nvram_read_swab(tp, offset, &val))
  10178. return;
  10179. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10180. break;
  10181. }
  10182. if (offset == TG3_NVM_DIR_END)
  10183. return;
  10184. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10185. start = 0x08000000;
  10186. else if (tg3_nvram_read_swab(tp, offset - 4, &start))
  10187. return;
  10188. if (tg3_nvram_read_swab(tp, offset + 4, &offset) ||
  10189. !tg3_fw_img_is_valid(tp, offset) ||
  10190. tg3_nvram_read_swab(tp, offset + 8, &val))
  10191. return;
  10192. offset += val - start;
  10193. bcnt = strlen(tp->fw_ver);
  10194. tp->fw_ver[bcnt++] = ',';
  10195. tp->fw_ver[bcnt++] = ' ';
  10196. for (i = 0; i < 4; i++) {
  10197. __le32 v;
  10198. if (tg3_nvram_read_le(tp, offset, &v))
  10199. return;
  10200. offset += sizeof(v);
  10201. if (bcnt > TG3_VER_SIZE - sizeof(v)) {
  10202. memcpy(&tp->fw_ver[bcnt], &v, TG3_VER_SIZE - bcnt);
  10203. break;
  10204. }
  10205. memcpy(&tp->fw_ver[bcnt], &v, sizeof(v));
  10206. bcnt += sizeof(v);
  10207. }
  10208. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10209. }
  10210. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10211. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10212. {
  10213. static struct pci_device_id write_reorder_chipsets[] = {
  10214. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10215. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10216. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10217. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10218. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10219. PCI_DEVICE_ID_VIA_8385_0) },
  10220. { },
  10221. };
  10222. u32 misc_ctrl_reg;
  10223. u32 pci_state_reg, grc_misc_cfg;
  10224. u32 val;
  10225. u16 pci_cmd;
  10226. int err;
  10227. /* Force memory write invalidate off. If we leave it on,
  10228. * then on 5700_BX chips we have to enable a workaround.
  10229. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10230. * to match the cacheline size. The Broadcom driver have this
  10231. * workaround but turns MWI off all the times so never uses
  10232. * it. This seems to suggest that the workaround is insufficient.
  10233. */
  10234. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10235. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10236. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10237. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10238. * has the register indirect write enable bit set before
  10239. * we try to access any of the MMIO registers. It is also
  10240. * critical that the PCI-X hw workaround situation is decided
  10241. * before that as well.
  10242. */
  10243. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10244. &misc_ctrl_reg);
  10245. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10246. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10247. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10248. u32 prod_id_asic_rev;
  10249. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10250. &prod_id_asic_rev);
  10251. tp->pci_chip_rev_id = prod_id_asic_rev;
  10252. }
  10253. /* Wrong chip ID in 5752 A0. This code can be removed later
  10254. * as A0 is not in production.
  10255. */
  10256. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10257. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10258. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10259. * we need to disable memory and use config. cycles
  10260. * only to access all registers. The 5702/03 chips
  10261. * can mistakenly decode the special cycles from the
  10262. * ICH chipsets as memory write cycles, causing corruption
  10263. * of register and memory space. Only certain ICH bridges
  10264. * will drive special cycles with non-zero data during the
  10265. * address phase which can fall within the 5703's address
  10266. * range. This is not an ICH bug as the PCI spec allows
  10267. * non-zero address during special cycles. However, only
  10268. * these ICH bridges are known to drive non-zero addresses
  10269. * during special cycles.
  10270. *
  10271. * Since special cycles do not cross PCI bridges, we only
  10272. * enable this workaround if the 5703 is on the secondary
  10273. * bus of these ICH bridges.
  10274. */
  10275. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10276. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10277. static struct tg3_dev_id {
  10278. u32 vendor;
  10279. u32 device;
  10280. u32 rev;
  10281. } ich_chipsets[] = {
  10282. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10283. PCI_ANY_ID },
  10284. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10285. PCI_ANY_ID },
  10286. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10287. 0xa },
  10288. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10289. PCI_ANY_ID },
  10290. { },
  10291. };
  10292. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10293. struct pci_dev *bridge = NULL;
  10294. while (pci_id->vendor != 0) {
  10295. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10296. bridge);
  10297. if (!bridge) {
  10298. pci_id++;
  10299. continue;
  10300. }
  10301. if (pci_id->rev != PCI_ANY_ID) {
  10302. if (bridge->revision > pci_id->rev)
  10303. continue;
  10304. }
  10305. if (bridge->subordinate &&
  10306. (bridge->subordinate->number ==
  10307. tp->pdev->bus->number)) {
  10308. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10309. pci_dev_put(bridge);
  10310. break;
  10311. }
  10312. }
  10313. }
  10314. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10315. static struct tg3_dev_id {
  10316. u32 vendor;
  10317. u32 device;
  10318. } bridge_chipsets[] = {
  10319. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10320. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10321. { },
  10322. };
  10323. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10324. struct pci_dev *bridge = NULL;
  10325. while (pci_id->vendor != 0) {
  10326. bridge = pci_get_device(pci_id->vendor,
  10327. pci_id->device,
  10328. bridge);
  10329. if (!bridge) {
  10330. pci_id++;
  10331. continue;
  10332. }
  10333. if (bridge->subordinate &&
  10334. (bridge->subordinate->number <=
  10335. tp->pdev->bus->number) &&
  10336. (bridge->subordinate->subordinate >=
  10337. tp->pdev->bus->number)) {
  10338. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10339. pci_dev_put(bridge);
  10340. break;
  10341. }
  10342. }
  10343. }
  10344. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10345. * DMA addresses > 40-bit. This bridge may have other additional
  10346. * 57xx devices behind it in some 4-port NIC designs for example.
  10347. * Any tg3 device found behind the bridge will also need the 40-bit
  10348. * DMA workaround.
  10349. */
  10350. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10351. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10352. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10353. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10354. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10355. }
  10356. else {
  10357. struct pci_dev *bridge = NULL;
  10358. do {
  10359. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10360. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10361. bridge);
  10362. if (bridge && bridge->subordinate &&
  10363. (bridge->subordinate->number <=
  10364. tp->pdev->bus->number) &&
  10365. (bridge->subordinate->subordinate >=
  10366. tp->pdev->bus->number)) {
  10367. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10368. pci_dev_put(bridge);
  10369. break;
  10370. }
  10371. } while (bridge);
  10372. }
  10373. /* Initialize misc host control in PCI block. */
  10374. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10375. MISC_HOST_CTRL_CHIPREV);
  10376. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10377. tp->misc_host_ctrl);
  10378. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10379. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  10380. tp->pdev_peer = tg3_find_peer(tp);
  10381. /* Intentionally exclude ASIC_REV_5906 */
  10382. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10383. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10384. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10385. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10386. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10387. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10388. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10389. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10390. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10391. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10392. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10393. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10394. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10395. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10396. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10397. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10398. /* 5700 B0 chips do not support checksumming correctly due
  10399. * to hardware bugs.
  10400. */
  10401. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10402. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10403. else {
  10404. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10405. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10406. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10407. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10408. }
  10409. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10410. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10411. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10412. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10413. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10414. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10415. tp->pdev_peer == tp->pdev))
  10416. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10417. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10418. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10419. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10420. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10421. } else {
  10422. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10423. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10424. ASIC_REV_5750 &&
  10425. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10426. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10427. }
  10428. }
  10429. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10430. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10431. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  10432. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10433. &pci_state_reg);
  10434. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10435. if (tp->pcie_cap != 0) {
  10436. u16 lnkctl;
  10437. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10438. pcie_set_readrq(tp->pdev, 4096);
  10439. pci_read_config_word(tp->pdev,
  10440. tp->pcie_cap + PCI_EXP_LNKCTL,
  10441. &lnkctl);
  10442. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10443. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10444. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10445. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10446. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10447. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10448. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10449. }
  10450. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10451. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10452. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10453. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10454. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10455. if (!tp->pcix_cap) {
  10456. printk(KERN_ERR PFX "Cannot find PCI-X "
  10457. "capability, aborting.\n");
  10458. return -EIO;
  10459. }
  10460. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10461. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10462. }
  10463. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10464. * reordering to the mailbox registers done by the host
  10465. * controller can cause major troubles. We read back from
  10466. * every mailbox register write to force the writes to be
  10467. * posted to the chip in order.
  10468. */
  10469. if (pci_dev_present(write_reorder_chipsets) &&
  10470. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10471. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10472. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10473. &tp->pci_cacheline_sz);
  10474. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10475. &tp->pci_lat_timer);
  10476. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10477. tp->pci_lat_timer < 64) {
  10478. tp->pci_lat_timer = 64;
  10479. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10480. tp->pci_lat_timer);
  10481. }
  10482. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10483. /* 5700 BX chips need to have their TX producer index
  10484. * mailboxes written twice to workaround a bug.
  10485. */
  10486. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10487. /* If we are in PCI-X mode, enable register write workaround.
  10488. *
  10489. * The workaround is to use indirect register accesses
  10490. * for all chip writes not to mailbox registers.
  10491. */
  10492. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10493. u32 pm_reg;
  10494. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10495. /* The chip can have it's power management PCI config
  10496. * space registers clobbered due to this bug.
  10497. * So explicitly force the chip into D0 here.
  10498. */
  10499. pci_read_config_dword(tp->pdev,
  10500. tp->pm_cap + PCI_PM_CTRL,
  10501. &pm_reg);
  10502. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10503. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10504. pci_write_config_dword(tp->pdev,
  10505. tp->pm_cap + PCI_PM_CTRL,
  10506. pm_reg);
  10507. /* Also, force SERR#/PERR# in PCI command. */
  10508. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10509. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10510. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10511. }
  10512. }
  10513. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10514. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10515. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10516. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10517. /* Chip-specific fixup from Broadcom driver */
  10518. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10519. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10520. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10521. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10522. }
  10523. /* Default fast path register access methods */
  10524. tp->read32 = tg3_read32;
  10525. tp->write32 = tg3_write32;
  10526. tp->read32_mbox = tg3_read32;
  10527. tp->write32_mbox = tg3_write32;
  10528. tp->write32_tx_mbox = tg3_write32;
  10529. tp->write32_rx_mbox = tg3_write32;
  10530. /* Various workaround register access methods */
  10531. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10532. tp->write32 = tg3_write_indirect_reg32;
  10533. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10534. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10535. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10536. /*
  10537. * Back to back register writes can cause problems on these
  10538. * chips, the workaround is to read back all reg writes
  10539. * except those to mailbox regs.
  10540. *
  10541. * See tg3_write_indirect_reg32().
  10542. */
  10543. tp->write32 = tg3_write_flush_reg32;
  10544. }
  10545. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10546. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10547. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10548. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10549. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10550. }
  10551. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10552. tp->read32 = tg3_read_indirect_reg32;
  10553. tp->write32 = tg3_write_indirect_reg32;
  10554. tp->read32_mbox = tg3_read_indirect_mbox;
  10555. tp->write32_mbox = tg3_write_indirect_mbox;
  10556. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10557. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10558. iounmap(tp->regs);
  10559. tp->regs = NULL;
  10560. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10561. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10562. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10563. }
  10564. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10565. tp->read32_mbox = tg3_read32_mbox_5906;
  10566. tp->write32_mbox = tg3_write32_mbox_5906;
  10567. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10568. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10569. }
  10570. if (tp->write32 == tg3_write_indirect_reg32 ||
  10571. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10572. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10573. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10574. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10575. /* Get eeprom hw config before calling tg3_set_power_state().
  10576. * In particular, the TG3_FLG2_IS_NIC flag must be
  10577. * determined before calling tg3_set_power_state() so that
  10578. * we know whether or not to switch out of Vaux power.
  10579. * When the flag is set, it means that GPIO1 is used for eeprom
  10580. * write protect and also implies that it is a LOM where GPIOs
  10581. * are not used to switch power.
  10582. */
  10583. tg3_get_eeprom_hw_cfg(tp);
  10584. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10585. /* Allow reads and writes to the
  10586. * APE register and memory space.
  10587. */
  10588. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10589. PCISTATE_ALLOW_APE_SHMEM_WR;
  10590. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10591. pci_state_reg);
  10592. }
  10593. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10594. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10595. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10596. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10597. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10598. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10599. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10600. * It is also used as eeprom write protect on LOMs.
  10601. */
  10602. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10603. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10604. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10605. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10606. GRC_LCLCTRL_GPIO_OUTPUT1);
  10607. /* Unused GPIO3 must be driven as output on 5752 because there
  10608. * are no pull-up resistors on unused GPIO pins.
  10609. */
  10610. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10611. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10612. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10613. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10614. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10615. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  10616. /* Turn off the debug UART. */
  10617. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10618. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10619. /* Keep VMain power. */
  10620. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10621. GRC_LCLCTRL_GPIO_OUTPUT0;
  10622. }
  10623. /* Force the chip into D0. */
  10624. err = tg3_set_power_state(tp, PCI_D0);
  10625. if (err) {
  10626. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10627. pci_name(tp->pdev));
  10628. return err;
  10629. }
  10630. /* Derive initial jumbo mode from MTU assigned in
  10631. * ether_setup() via the alloc_etherdev() call
  10632. */
  10633. if (tp->dev->mtu > ETH_DATA_LEN &&
  10634. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10635. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10636. /* Determine WakeOnLan speed to use. */
  10637. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10638. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10639. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10640. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10641. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10642. } else {
  10643. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10644. }
  10645. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10646. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10647. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10648. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10649. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10650. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  10651. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10652. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10653. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10654. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10655. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10656. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10657. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10658. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  10659. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906 &&
  10660. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10661. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780) {
  10662. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10663. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10664. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10665. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10666. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10667. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10668. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10669. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10670. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10671. } else
  10672. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10673. }
  10674. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10675. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10676. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10677. if (tp->phy_otp == 0)
  10678. tp->phy_otp = TG3_OTP_DEFAULT;
  10679. }
  10680. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10681. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10682. else
  10683. tp->mi_mode = MAC_MI_MODE_BASE;
  10684. tp->coalesce_mode = 0;
  10685. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10686. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10687. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10688. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10689. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10690. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10691. err = tg3_mdio_init(tp);
  10692. if (err)
  10693. return err;
  10694. /* Initialize data/descriptor byte/word swapping. */
  10695. val = tr32(GRC_MODE);
  10696. val &= GRC_MODE_HOST_STACKUP;
  10697. tw32(GRC_MODE, val | tp->grc_mode);
  10698. tg3_switch_clocks(tp);
  10699. /* Clear this out for sanity. */
  10700. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10701. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10702. &pci_state_reg);
  10703. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10704. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10705. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10706. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10707. chiprevid == CHIPREV_ID_5701_B0 ||
  10708. chiprevid == CHIPREV_ID_5701_B2 ||
  10709. chiprevid == CHIPREV_ID_5701_B5) {
  10710. void __iomem *sram_base;
  10711. /* Write some dummy words into the SRAM status block
  10712. * area, see if it reads back correctly. If the return
  10713. * value is bad, force enable the PCIX workaround.
  10714. */
  10715. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10716. writel(0x00000000, sram_base);
  10717. writel(0x00000000, sram_base + 4);
  10718. writel(0xffffffff, sram_base + 4);
  10719. if (readl(sram_base) != 0x00000000)
  10720. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10721. }
  10722. }
  10723. udelay(50);
  10724. tg3_nvram_init(tp);
  10725. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10726. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10727. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10728. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10729. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10730. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10731. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10732. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10733. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10734. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10735. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10736. HOSTCC_MODE_CLRTICK_TXBD);
  10737. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10738. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10739. tp->misc_host_ctrl);
  10740. }
  10741. /* Preserve the APE MAC_MODE bits */
  10742. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10743. tp->mac_mode = tr32(MAC_MODE) |
  10744. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10745. else
  10746. tp->mac_mode = TG3_DEF_MAC_MODE;
  10747. /* these are limited to 10/100 only */
  10748. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10749. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10750. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10751. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10752. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10753. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10754. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10755. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10756. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10757. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10758. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10759. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  10760. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10761. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10762. err = tg3_phy_probe(tp);
  10763. if (err) {
  10764. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10765. pci_name(tp->pdev), err);
  10766. /* ... but do not return immediately ... */
  10767. tg3_mdio_fini(tp);
  10768. }
  10769. tg3_read_partno(tp);
  10770. tg3_read_fw_ver(tp);
  10771. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10772. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10773. } else {
  10774. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10775. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10776. else
  10777. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10778. }
  10779. /* 5700 {AX,BX} chips have a broken status block link
  10780. * change bit implementation, so we must use the
  10781. * status register in those cases.
  10782. */
  10783. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10784. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10785. else
  10786. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10787. /* The led_ctrl is set during tg3_phy_probe, here we might
  10788. * have to force the link status polling mechanism based
  10789. * upon subsystem IDs.
  10790. */
  10791. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10792. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10793. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10794. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10795. TG3_FLAG_USE_LINKCHG_REG);
  10796. }
  10797. /* For all SERDES we poll the MAC status register. */
  10798. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10799. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10800. else
  10801. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10802. tp->rx_offset = NET_IP_ALIGN;
  10803. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10804. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10805. tp->rx_offset = 0;
  10806. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10807. /* Increment the rx prod index on the rx std ring by at most
  10808. * 8 for these chips to workaround hw errata.
  10809. */
  10810. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10811. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10812. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10813. tp->rx_std_max_post = 8;
  10814. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10815. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10816. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10817. return err;
  10818. }
  10819. #ifdef CONFIG_SPARC
  10820. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10821. {
  10822. struct net_device *dev = tp->dev;
  10823. struct pci_dev *pdev = tp->pdev;
  10824. struct device_node *dp = pci_device_to_OF_node(pdev);
  10825. const unsigned char *addr;
  10826. int len;
  10827. addr = of_get_property(dp, "local-mac-address", &len);
  10828. if (addr && len == 6) {
  10829. memcpy(dev->dev_addr, addr, 6);
  10830. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10831. return 0;
  10832. }
  10833. return -ENODEV;
  10834. }
  10835. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10836. {
  10837. struct net_device *dev = tp->dev;
  10838. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10839. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10840. return 0;
  10841. }
  10842. #endif
  10843. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10844. {
  10845. struct net_device *dev = tp->dev;
  10846. u32 hi, lo, mac_offset;
  10847. int addr_ok = 0;
  10848. #ifdef CONFIG_SPARC
  10849. if (!tg3_get_macaddr_sparc(tp))
  10850. return 0;
  10851. #endif
  10852. mac_offset = 0x7c;
  10853. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10854. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10855. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10856. mac_offset = 0xcc;
  10857. if (tg3_nvram_lock(tp))
  10858. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10859. else
  10860. tg3_nvram_unlock(tp);
  10861. }
  10862. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10863. mac_offset = 0x10;
  10864. /* First try to get it from MAC address mailbox. */
  10865. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10866. if ((hi >> 16) == 0x484b) {
  10867. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10868. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10869. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10870. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10871. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10872. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10873. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10874. /* Some old bootcode may report a 0 MAC address in SRAM */
  10875. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10876. }
  10877. if (!addr_ok) {
  10878. /* Next, try NVRAM. */
  10879. if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  10880. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  10881. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  10882. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  10883. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  10884. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  10885. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  10886. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  10887. }
  10888. /* Finally just fetch it out of the MAC control regs. */
  10889. else {
  10890. hi = tr32(MAC_ADDR_0_HIGH);
  10891. lo = tr32(MAC_ADDR_0_LOW);
  10892. dev->dev_addr[5] = lo & 0xff;
  10893. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10894. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10895. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10896. dev->dev_addr[1] = hi & 0xff;
  10897. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10898. }
  10899. }
  10900. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10901. #ifdef CONFIG_SPARC
  10902. if (!tg3_get_default_macaddr_sparc(tp))
  10903. return 0;
  10904. #endif
  10905. return -EINVAL;
  10906. }
  10907. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10908. return 0;
  10909. }
  10910. #define BOUNDARY_SINGLE_CACHELINE 1
  10911. #define BOUNDARY_MULTI_CACHELINE 2
  10912. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10913. {
  10914. int cacheline_size;
  10915. u8 byte;
  10916. int goal;
  10917. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10918. if (byte == 0)
  10919. cacheline_size = 1024;
  10920. else
  10921. cacheline_size = (int) byte * 4;
  10922. /* On 5703 and later chips, the boundary bits have no
  10923. * effect.
  10924. */
  10925. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10926. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10927. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10928. goto out;
  10929. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10930. goal = BOUNDARY_MULTI_CACHELINE;
  10931. #else
  10932. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10933. goal = BOUNDARY_SINGLE_CACHELINE;
  10934. #else
  10935. goal = 0;
  10936. #endif
  10937. #endif
  10938. if (!goal)
  10939. goto out;
  10940. /* PCI controllers on most RISC systems tend to disconnect
  10941. * when a device tries to burst across a cache-line boundary.
  10942. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10943. *
  10944. * Unfortunately, for PCI-E there are only limited
  10945. * write-side controls for this, and thus for reads
  10946. * we will still get the disconnects. We'll also waste
  10947. * these PCI cycles for both read and write for chips
  10948. * other than 5700 and 5701 which do not implement the
  10949. * boundary bits.
  10950. */
  10951. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10952. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10953. switch (cacheline_size) {
  10954. case 16:
  10955. case 32:
  10956. case 64:
  10957. case 128:
  10958. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10959. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10960. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10961. } else {
  10962. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10963. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10964. }
  10965. break;
  10966. case 256:
  10967. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10968. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10969. break;
  10970. default:
  10971. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10972. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10973. break;
  10974. }
  10975. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10976. switch (cacheline_size) {
  10977. case 16:
  10978. case 32:
  10979. case 64:
  10980. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10981. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10982. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10983. break;
  10984. }
  10985. /* fallthrough */
  10986. case 128:
  10987. default:
  10988. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10989. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10990. break;
  10991. }
  10992. } else {
  10993. switch (cacheline_size) {
  10994. case 16:
  10995. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10996. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10997. DMA_RWCTRL_WRITE_BNDRY_16);
  10998. break;
  10999. }
  11000. /* fallthrough */
  11001. case 32:
  11002. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11003. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11004. DMA_RWCTRL_WRITE_BNDRY_32);
  11005. break;
  11006. }
  11007. /* fallthrough */
  11008. case 64:
  11009. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11010. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11011. DMA_RWCTRL_WRITE_BNDRY_64);
  11012. break;
  11013. }
  11014. /* fallthrough */
  11015. case 128:
  11016. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11017. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11018. DMA_RWCTRL_WRITE_BNDRY_128);
  11019. break;
  11020. }
  11021. /* fallthrough */
  11022. case 256:
  11023. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11024. DMA_RWCTRL_WRITE_BNDRY_256);
  11025. break;
  11026. case 512:
  11027. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11028. DMA_RWCTRL_WRITE_BNDRY_512);
  11029. break;
  11030. case 1024:
  11031. default:
  11032. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11033. DMA_RWCTRL_WRITE_BNDRY_1024);
  11034. break;
  11035. }
  11036. }
  11037. out:
  11038. return val;
  11039. }
  11040. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11041. {
  11042. struct tg3_internal_buffer_desc test_desc;
  11043. u32 sram_dma_descs;
  11044. int i, ret;
  11045. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11046. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11047. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11048. tw32(RDMAC_STATUS, 0);
  11049. tw32(WDMAC_STATUS, 0);
  11050. tw32(BUFMGR_MODE, 0);
  11051. tw32(FTQ_RESET, 0);
  11052. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11053. test_desc.addr_lo = buf_dma & 0xffffffff;
  11054. test_desc.nic_mbuf = 0x00002100;
  11055. test_desc.len = size;
  11056. /*
  11057. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11058. * the *second* time the tg3 driver was getting loaded after an
  11059. * initial scan.
  11060. *
  11061. * Broadcom tells me:
  11062. * ...the DMA engine is connected to the GRC block and a DMA
  11063. * reset may affect the GRC block in some unpredictable way...
  11064. * The behavior of resets to individual blocks has not been tested.
  11065. *
  11066. * Broadcom noted the GRC reset will also reset all sub-components.
  11067. */
  11068. if (to_device) {
  11069. test_desc.cqid_sqid = (13 << 8) | 2;
  11070. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11071. udelay(40);
  11072. } else {
  11073. test_desc.cqid_sqid = (16 << 8) | 7;
  11074. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11075. udelay(40);
  11076. }
  11077. test_desc.flags = 0x00000005;
  11078. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11079. u32 val;
  11080. val = *(((u32 *)&test_desc) + i);
  11081. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11082. sram_dma_descs + (i * sizeof(u32)));
  11083. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11084. }
  11085. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11086. if (to_device) {
  11087. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11088. } else {
  11089. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11090. }
  11091. ret = -ENODEV;
  11092. for (i = 0; i < 40; i++) {
  11093. u32 val;
  11094. if (to_device)
  11095. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11096. else
  11097. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11098. if ((val & 0xffff) == sram_dma_descs) {
  11099. ret = 0;
  11100. break;
  11101. }
  11102. udelay(100);
  11103. }
  11104. return ret;
  11105. }
  11106. #define TEST_BUFFER_SIZE 0x2000
  11107. static int __devinit tg3_test_dma(struct tg3 *tp)
  11108. {
  11109. dma_addr_t buf_dma;
  11110. u32 *buf, saved_dma_rwctrl;
  11111. int ret;
  11112. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11113. if (!buf) {
  11114. ret = -ENOMEM;
  11115. goto out_nofree;
  11116. }
  11117. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11118. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11119. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11120. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11121. /* DMA read watermark not used on PCIE */
  11122. tp->dma_rwctrl |= 0x00180000;
  11123. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11124. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11125. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11126. tp->dma_rwctrl |= 0x003f0000;
  11127. else
  11128. tp->dma_rwctrl |= 0x003f000f;
  11129. } else {
  11130. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11131. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11132. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11133. u32 read_water = 0x7;
  11134. /* If the 5704 is behind the EPB bridge, we can
  11135. * do the less restrictive ONE_DMA workaround for
  11136. * better performance.
  11137. */
  11138. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11139. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11140. tp->dma_rwctrl |= 0x8000;
  11141. else if (ccval == 0x6 || ccval == 0x7)
  11142. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11143. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11144. read_water = 4;
  11145. /* Set bit 23 to enable PCIX hw bug fix */
  11146. tp->dma_rwctrl |=
  11147. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11148. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11149. (1 << 23);
  11150. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11151. /* 5780 always in PCIX mode */
  11152. tp->dma_rwctrl |= 0x00144000;
  11153. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11154. /* 5714 always in PCIX mode */
  11155. tp->dma_rwctrl |= 0x00148000;
  11156. } else {
  11157. tp->dma_rwctrl |= 0x001b000f;
  11158. }
  11159. }
  11160. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11161. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11162. tp->dma_rwctrl &= 0xfffffff0;
  11163. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11164. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11165. /* Remove this if it causes problems for some boards. */
  11166. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11167. /* On 5700/5701 chips, we need to set this bit.
  11168. * Otherwise the chip will issue cacheline transactions
  11169. * to streamable DMA memory with not all the byte
  11170. * enables turned on. This is an error on several
  11171. * RISC PCI controllers, in particular sparc64.
  11172. *
  11173. * On 5703/5704 chips, this bit has been reassigned
  11174. * a different meaning. In particular, it is used
  11175. * on those chips to enable a PCI-X workaround.
  11176. */
  11177. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11178. }
  11179. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11180. #if 0
  11181. /* Unneeded, already done by tg3_get_invariants. */
  11182. tg3_switch_clocks(tp);
  11183. #endif
  11184. ret = 0;
  11185. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11186. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11187. goto out;
  11188. /* It is best to perform DMA test with maximum write burst size
  11189. * to expose the 5700/5701 write DMA bug.
  11190. */
  11191. saved_dma_rwctrl = tp->dma_rwctrl;
  11192. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11193. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11194. while (1) {
  11195. u32 *p = buf, i;
  11196. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11197. p[i] = i;
  11198. /* Send the buffer to the chip. */
  11199. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11200. if (ret) {
  11201. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  11202. break;
  11203. }
  11204. #if 0
  11205. /* validate data reached card RAM correctly. */
  11206. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11207. u32 val;
  11208. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11209. if (le32_to_cpu(val) != p[i]) {
  11210. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  11211. /* ret = -ENODEV here? */
  11212. }
  11213. p[i] = 0;
  11214. }
  11215. #endif
  11216. /* Now read it back. */
  11217. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11218. if (ret) {
  11219. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  11220. break;
  11221. }
  11222. /* Verify it. */
  11223. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11224. if (p[i] == i)
  11225. continue;
  11226. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11227. DMA_RWCTRL_WRITE_BNDRY_16) {
  11228. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11229. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11230. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11231. break;
  11232. } else {
  11233. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  11234. ret = -ENODEV;
  11235. goto out;
  11236. }
  11237. }
  11238. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11239. /* Success. */
  11240. ret = 0;
  11241. break;
  11242. }
  11243. }
  11244. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11245. DMA_RWCTRL_WRITE_BNDRY_16) {
  11246. static struct pci_device_id dma_wait_state_chipsets[] = {
  11247. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11248. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11249. { },
  11250. };
  11251. /* DMA test passed without adjusting DMA boundary,
  11252. * now look for chipsets that are known to expose the
  11253. * DMA bug without failing the test.
  11254. */
  11255. if (pci_dev_present(dma_wait_state_chipsets)) {
  11256. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11257. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11258. }
  11259. else
  11260. /* Safe to use the calculated DMA boundary. */
  11261. tp->dma_rwctrl = saved_dma_rwctrl;
  11262. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11263. }
  11264. out:
  11265. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11266. out_nofree:
  11267. return ret;
  11268. }
  11269. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11270. {
  11271. tp->link_config.advertising =
  11272. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11273. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11274. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11275. ADVERTISED_Autoneg | ADVERTISED_MII);
  11276. tp->link_config.speed = SPEED_INVALID;
  11277. tp->link_config.duplex = DUPLEX_INVALID;
  11278. tp->link_config.autoneg = AUTONEG_ENABLE;
  11279. tp->link_config.active_speed = SPEED_INVALID;
  11280. tp->link_config.active_duplex = DUPLEX_INVALID;
  11281. tp->link_config.phy_is_low_power = 0;
  11282. tp->link_config.orig_speed = SPEED_INVALID;
  11283. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11284. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11285. }
  11286. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11287. {
  11288. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11289. tp->bufmgr_config.mbuf_read_dma_low_water =
  11290. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11291. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11292. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11293. tp->bufmgr_config.mbuf_high_water =
  11294. DEFAULT_MB_HIGH_WATER_5705;
  11295. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11296. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11297. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11298. tp->bufmgr_config.mbuf_high_water =
  11299. DEFAULT_MB_HIGH_WATER_5906;
  11300. }
  11301. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11302. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11303. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11304. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11305. tp->bufmgr_config.mbuf_high_water_jumbo =
  11306. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11307. } else {
  11308. tp->bufmgr_config.mbuf_read_dma_low_water =
  11309. DEFAULT_MB_RDMA_LOW_WATER;
  11310. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11311. DEFAULT_MB_MACRX_LOW_WATER;
  11312. tp->bufmgr_config.mbuf_high_water =
  11313. DEFAULT_MB_HIGH_WATER;
  11314. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11315. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11316. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11317. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11318. tp->bufmgr_config.mbuf_high_water_jumbo =
  11319. DEFAULT_MB_HIGH_WATER_JUMBO;
  11320. }
  11321. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11322. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11323. }
  11324. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11325. {
  11326. switch (tp->phy_id & PHY_ID_MASK) {
  11327. case PHY_ID_BCM5400: return "5400";
  11328. case PHY_ID_BCM5401: return "5401";
  11329. case PHY_ID_BCM5411: return "5411";
  11330. case PHY_ID_BCM5701: return "5701";
  11331. case PHY_ID_BCM5703: return "5703";
  11332. case PHY_ID_BCM5704: return "5704";
  11333. case PHY_ID_BCM5705: return "5705";
  11334. case PHY_ID_BCM5750: return "5750";
  11335. case PHY_ID_BCM5752: return "5752";
  11336. case PHY_ID_BCM5714: return "5714";
  11337. case PHY_ID_BCM5780: return "5780";
  11338. case PHY_ID_BCM5755: return "5755";
  11339. case PHY_ID_BCM5787: return "5787";
  11340. case PHY_ID_BCM5784: return "5784";
  11341. case PHY_ID_BCM5756: return "5722/5756";
  11342. case PHY_ID_BCM5906: return "5906";
  11343. case PHY_ID_BCM5761: return "5761";
  11344. case PHY_ID_BCM8002: return "8002/serdes";
  11345. case 0: return "serdes";
  11346. default: return "unknown";
  11347. }
  11348. }
  11349. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11350. {
  11351. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11352. strcpy(str, "PCI Express");
  11353. return str;
  11354. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11355. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11356. strcpy(str, "PCIX:");
  11357. if ((clock_ctrl == 7) ||
  11358. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11359. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11360. strcat(str, "133MHz");
  11361. else if (clock_ctrl == 0)
  11362. strcat(str, "33MHz");
  11363. else if (clock_ctrl == 2)
  11364. strcat(str, "50MHz");
  11365. else if (clock_ctrl == 4)
  11366. strcat(str, "66MHz");
  11367. else if (clock_ctrl == 6)
  11368. strcat(str, "100MHz");
  11369. } else {
  11370. strcpy(str, "PCI:");
  11371. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11372. strcat(str, "66MHz");
  11373. else
  11374. strcat(str, "33MHz");
  11375. }
  11376. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11377. strcat(str, ":32-bit");
  11378. else
  11379. strcat(str, ":64-bit");
  11380. return str;
  11381. }
  11382. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11383. {
  11384. struct pci_dev *peer;
  11385. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11386. for (func = 0; func < 8; func++) {
  11387. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11388. if (peer && peer != tp->pdev)
  11389. break;
  11390. pci_dev_put(peer);
  11391. }
  11392. /* 5704 can be configured in single-port mode, set peer to
  11393. * tp->pdev in that case.
  11394. */
  11395. if (!peer) {
  11396. peer = tp->pdev;
  11397. return peer;
  11398. }
  11399. /*
  11400. * We don't need to keep the refcount elevated; there's no way
  11401. * to remove one half of this device without removing the other
  11402. */
  11403. pci_dev_put(peer);
  11404. return peer;
  11405. }
  11406. static void __devinit tg3_init_coal(struct tg3 *tp)
  11407. {
  11408. struct ethtool_coalesce *ec = &tp->coal;
  11409. memset(ec, 0, sizeof(*ec));
  11410. ec->cmd = ETHTOOL_GCOALESCE;
  11411. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11412. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11413. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11414. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11415. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11416. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11417. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11418. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11419. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11420. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11421. HOSTCC_MODE_CLRTICK_TXBD)) {
  11422. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11423. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11424. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11425. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11426. }
  11427. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11428. ec->rx_coalesce_usecs_irq = 0;
  11429. ec->tx_coalesce_usecs_irq = 0;
  11430. ec->stats_block_coalesce_usecs = 0;
  11431. }
  11432. }
  11433. static const struct net_device_ops tg3_netdev_ops = {
  11434. .ndo_open = tg3_open,
  11435. .ndo_stop = tg3_close,
  11436. .ndo_start_xmit = tg3_start_xmit,
  11437. .ndo_get_stats = tg3_get_stats,
  11438. .ndo_validate_addr = eth_validate_addr,
  11439. .ndo_set_multicast_list = tg3_set_rx_mode,
  11440. .ndo_set_mac_address = tg3_set_mac_addr,
  11441. .ndo_do_ioctl = tg3_ioctl,
  11442. .ndo_tx_timeout = tg3_tx_timeout,
  11443. .ndo_change_mtu = tg3_change_mtu,
  11444. #if TG3_VLAN_TAG_USED
  11445. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11446. #endif
  11447. #ifdef CONFIG_NET_POLL_CONTROLLER
  11448. .ndo_poll_controller = tg3_poll_controller,
  11449. #endif
  11450. };
  11451. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11452. .ndo_open = tg3_open,
  11453. .ndo_stop = tg3_close,
  11454. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11455. .ndo_get_stats = tg3_get_stats,
  11456. .ndo_validate_addr = eth_validate_addr,
  11457. .ndo_set_multicast_list = tg3_set_rx_mode,
  11458. .ndo_set_mac_address = tg3_set_mac_addr,
  11459. .ndo_do_ioctl = tg3_ioctl,
  11460. .ndo_tx_timeout = tg3_tx_timeout,
  11461. .ndo_change_mtu = tg3_change_mtu,
  11462. #if TG3_VLAN_TAG_USED
  11463. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11464. #endif
  11465. #ifdef CONFIG_NET_POLL_CONTROLLER
  11466. .ndo_poll_controller = tg3_poll_controller,
  11467. #endif
  11468. };
  11469. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11470. const struct pci_device_id *ent)
  11471. {
  11472. static int tg3_version_printed = 0;
  11473. struct net_device *dev;
  11474. struct tg3 *tp;
  11475. int err, pm_cap;
  11476. char str[40];
  11477. u64 dma_mask, persist_dma_mask;
  11478. if (tg3_version_printed++ == 0)
  11479. printk(KERN_INFO "%s", version);
  11480. err = pci_enable_device(pdev);
  11481. if (err) {
  11482. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11483. "aborting.\n");
  11484. return err;
  11485. }
  11486. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11487. if (err) {
  11488. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11489. "aborting.\n");
  11490. goto err_out_disable_pdev;
  11491. }
  11492. pci_set_master(pdev);
  11493. /* Find power-management capability. */
  11494. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11495. if (pm_cap == 0) {
  11496. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11497. "aborting.\n");
  11498. err = -EIO;
  11499. goto err_out_free_res;
  11500. }
  11501. dev = alloc_etherdev(sizeof(*tp));
  11502. if (!dev) {
  11503. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11504. err = -ENOMEM;
  11505. goto err_out_free_res;
  11506. }
  11507. SET_NETDEV_DEV(dev, &pdev->dev);
  11508. #if TG3_VLAN_TAG_USED
  11509. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11510. #endif
  11511. tp = netdev_priv(dev);
  11512. tp->pdev = pdev;
  11513. tp->dev = dev;
  11514. tp->pm_cap = pm_cap;
  11515. tp->rx_mode = TG3_DEF_RX_MODE;
  11516. tp->tx_mode = TG3_DEF_TX_MODE;
  11517. if (tg3_debug > 0)
  11518. tp->msg_enable = tg3_debug;
  11519. else
  11520. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11521. /* The word/byte swap controls here control register access byte
  11522. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11523. * setting below.
  11524. */
  11525. tp->misc_host_ctrl =
  11526. MISC_HOST_CTRL_MASK_PCI_INT |
  11527. MISC_HOST_CTRL_WORD_SWAP |
  11528. MISC_HOST_CTRL_INDIR_ACCESS |
  11529. MISC_HOST_CTRL_PCISTATE_RW;
  11530. /* The NONFRM (non-frame) byte/word swap controls take effect
  11531. * on descriptor entries, anything which isn't packet data.
  11532. *
  11533. * The StrongARM chips on the board (one for tx, one for rx)
  11534. * are running in big-endian mode.
  11535. */
  11536. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11537. GRC_MODE_WSWAP_NONFRM_DATA);
  11538. #ifdef __BIG_ENDIAN
  11539. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11540. #endif
  11541. spin_lock_init(&tp->lock);
  11542. spin_lock_init(&tp->indirect_lock);
  11543. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11544. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  11545. if (!tp->regs) {
  11546. printk(KERN_ERR PFX "Cannot map device registers, "
  11547. "aborting.\n");
  11548. err = -ENOMEM;
  11549. goto err_out_free_dev;
  11550. }
  11551. tg3_init_link_config(tp);
  11552. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11553. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11554. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  11555. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  11556. dev->ethtool_ops = &tg3_ethtool_ops;
  11557. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11558. dev->irq = pdev->irq;
  11559. err = tg3_get_invariants(tp);
  11560. if (err) {
  11561. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11562. "aborting.\n");
  11563. goto err_out_iounmap;
  11564. }
  11565. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11566. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11567. dev->netdev_ops = &tg3_netdev_ops;
  11568. else
  11569. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11570. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11571. * device behind the EPB cannot support DMA addresses > 40-bit.
  11572. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11573. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11574. * do DMA address check in tg3_start_xmit().
  11575. */
  11576. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11577. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  11578. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11579. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  11580. #ifdef CONFIG_HIGHMEM
  11581. dma_mask = DMA_64BIT_MASK;
  11582. #endif
  11583. } else
  11584. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  11585. /* Configure DMA attributes. */
  11586. if (dma_mask > DMA_32BIT_MASK) {
  11587. err = pci_set_dma_mask(pdev, dma_mask);
  11588. if (!err) {
  11589. dev->features |= NETIF_F_HIGHDMA;
  11590. err = pci_set_consistent_dma_mask(pdev,
  11591. persist_dma_mask);
  11592. if (err < 0) {
  11593. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11594. "DMA for consistent allocations\n");
  11595. goto err_out_iounmap;
  11596. }
  11597. }
  11598. }
  11599. if (err || dma_mask == DMA_32BIT_MASK) {
  11600. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  11601. if (err) {
  11602. printk(KERN_ERR PFX "No usable DMA configuration, "
  11603. "aborting.\n");
  11604. goto err_out_iounmap;
  11605. }
  11606. }
  11607. tg3_init_bufmgr_config(tp);
  11608. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11609. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11610. }
  11611. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11612. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11613. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11614. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11615. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11616. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11617. } else {
  11618. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11619. }
  11620. /* TSO is on by default on chips that support hardware TSO.
  11621. * Firmware TSO on older chips gives lower performance, so it
  11622. * is off by default, but can be enabled using ethtool.
  11623. */
  11624. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11625. if (dev->features & NETIF_F_IP_CSUM)
  11626. dev->features |= NETIF_F_TSO;
  11627. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  11628. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2))
  11629. dev->features |= NETIF_F_TSO6;
  11630. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11631. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11632. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11633. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11634. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11635. dev->features |= NETIF_F_TSO_ECN;
  11636. }
  11637. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11638. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11639. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11640. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11641. tp->rx_pending = 63;
  11642. }
  11643. err = tg3_get_device_address(tp);
  11644. if (err) {
  11645. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11646. "aborting.\n");
  11647. goto err_out_iounmap;
  11648. }
  11649. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11650. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11651. if (!tp->aperegs) {
  11652. printk(KERN_ERR PFX "Cannot map APE registers, "
  11653. "aborting.\n");
  11654. err = -ENOMEM;
  11655. goto err_out_iounmap;
  11656. }
  11657. tg3_ape_lock_init(tp);
  11658. }
  11659. /*
  11660. * Reset chip in case UNDI or EFI driver did not shutdown
  11661. * DMA self test will enable WDMAC and we'll see (spurious)
  11662. * pending DMA on the PCI bus at that point.
  11663. */
  11664. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11665. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11666. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11667. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11668. }
  11669. err = tg3_test_dma(tp);
  11670. if (err) {
  11671. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11672. goto err_out_apeunmap;
  11673. }
  11674. /* flow control autonegotiation is default behavior */
  11675. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11676. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11677. tg3_init_coal(tp);
  11678. pci_set_drvdata(pdev, dev);
  11679. err = register_netdev(dev);
  11680. if (err) {
  11681. printk(KERN_ERR PFX "Cannot register net device, "
  11682. "aborting.\n");
  11683. goto err_out_apeunmap;
  11684. }
  11685. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  11686. dev->name,
  11687. tp->board_part_number,
  11688. tp->pci_chip_rev_id,
  11689. tg3_bus_string(tp, str),
  11690. dev->dev_addr);
  11691. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  11692. printk(KERN_INFO
  11693. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  11694. tp->dev->name,
  11695. tp->mdio_bus->phy_map[PHY_ADDR]->drv->name,
  11696. dev_name(&tp->mdio_bus->phy_map[PHY_ADDR]->dev));
  11697. else
  11698. printk(KERN_INFO
  11699. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  11700. tp->dev->name, tg3_phy_string(tp),
  11701. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11702. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11703. "10/100/1000Base-T")),
  11704. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  11705. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  11706. dev->name,
  11707. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11708. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11709. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11710. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11711. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11712. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11713. dev->name, tp->dma_rwctrl,
  11714. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  11715. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  11716. return 0;
  11717. err_out_apeunmap:
  11718. if (tp->aperegs) {
  11719. iounmap(tp->aperegs);
  11720. tp->aperegs = NULL;
  11721. }
  11722. err_out_iounmap:
  11723. if (tp->regs) {
  11724. iounmap(tp->regs);
  11725. tp->regs = NULL;
  11726. }
  11727. err_out_free_dev:
  11728. free_netdev(dev);
  11729. err_out_free_res:
  11730. pci_release_regions(pdev);
  11731. err_out_disable_pdev:
  11732. pci_disable_device(pdev);
  11733. pci_set_drvdata(pdev, NULL);
  11734. return err;
  11735. }
  11736. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11737. {
  11738. struct net_device *dev = pci_get_drvdata(pdev);
  11739. if (dev) {
  11740. struct tg3 *tp = netdev_priv(dev);
  11741. flush_scheduled_work();
  11742. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11743. tg3_phy_fini(tp);
  11744. tg3_mdio_fini(tp);
  11745. }
  11746. unregister_netdev(dev);
  11747. if (tp->aperegs) {
  11748. iounmap(tp->aperegs);
  11749. tp->aperegs = NULL;
  11750. }
  11751. if (tp->regs) {
  11752. iounmap(tp->regs);
  11753. tp->regs = NULL;
  11754. }
  11755. free_netdev(dev);
  11756. pci_release_regions(pdev);
  11757. pci_disable_device(pdev);
  11758. pci_set_drvdata(pdev, NULL);
  11759. }
  11760. }
  11761. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11762. {
  11763. struct net_device *dev = pci_get_drvdata(pdev);
  11764. struct tg3 *tp = netdev_priv(dev);
  11765. pci_power_t target_state;
  11766. int err;
  11767. /* PCI register 4 needs to be saved whether netif_running() or not.
  11768. * MSI address and data need to be saved if using MSI and
  11769. * netif_running().
  11770. */
  11771. pci_save_state(pdev);
  11772. if (!netif_running(dev))
  11773. return 0;
  11774. flush_scheduled_work();
  11775. tg3_phy_stop(tp);
  11776. tg3_netif_stop(tp);
  11777. del_timer_sync(&tp->timer);
  11778. tg3_full_lock(tp, 1);
  11779. tg3_disable_ints(tp);
  11780. tg3_full_unlock(tp);
  11781. netif_device_detach(dev);
  11782. tg3_full_lock(tp, 0);
  11783. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11784. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11785. tg3_full_unlock(tp);
  11786. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11787. err = tg3_set_power_state(tp, target_state);
  11788. if (err) {
  11789. int err2;
  11790. tg3_full_lock(tp, 0);
  11791. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11792. err2 = tg3_restart_hw(tp, 1);
  11793. if (err2)
  11794. goto out;
  11795. tp->timer.expires = jiffies + tp->timer_offset;
  11796. add_timer(&tp->timer);
  11797. netif_device_attach(dev);
  11798. tg3_netif_start(tp);
  11799. out:
  11800. tg3_full_unlock(tp);
  11801. if (!err2)
  11802. tg3_phy_start(tp);
  11803. }
  11804. return err;
  11805. }
  11806. static int tg3_resume(struct pci_dev *pdev)
  11807. {
  11808. struct net_device *dev = pci_get_drvdata(pdev);
  11809. struct tg3 *tp = netdev_priv(dev);
  11810. int err;
  11811. pci_restore_state(tp->pdev);
  11812. if (!netif_running(dev))
  11813. return 0;
  11814. err = tg3_set_power_state(tp, PCI_D0);
  11815. if (err)
  11816. return err;
  11817. netif_device_attach(dev);
  11818. tg3_full_lock(tp, 0);
  11819. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11820. err = tg3_restart_hw(tp, 1);
  11821. if (err)
  11822. goto out;
  11823. tp->timer.expires = jiffies + tp->timer_offset;
  11824. add_timer(&tp->timer);
  11825. tg3_netif_start(tp);
  11826. out:
  11827. tg3_full_unlock(tp);
  11828. if (!err)
  11829. tg3_phy_start(tp);
  11830. return err;
  11831. }
  11832. static struct pci_driver tg3_driver = {
  11833. .name = DRV_MODULE_NAME,
  11834. .id_table = tg3_pci_tbl,
  11835. .probe = tg3_init_one,
  11836. .remove = __devexit_p(tg3_remove_one),
  11837. .suspend = tg3_suspend,
  11838. .resume = tg3_resume
  11839. };
  11840. static int __init tg3_init(void)
  11841. {
  11842. return pci_register_driver(&tg3_driver);
  11843. }
  11844. static void __exit tg3_cleanup(void)
  11845. {
  11846. pci_unregister_driver(&tg3_driver);
  11847. }
  11848. module_init(tg3_init);
  11849. module_exit(tg3_cleanup);