tc35815.c 71 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502
  1. /*
  2. * tc35815.c: A TOSHIBA TC35815CF PCI 10/100Mbps ethernet driver for linux.
  3. *
  4. * Based on skelton.c by Donald Becker.
  5. *
  6. * This driver is a replacement of older and less maintained version.
  7. * This is a header of the older version:
  8. * -----<snip>-----
  9. * Copyright 2001 MontaVista Software Inc.
  10. * Author: MontaVista Software, Inc.
  11. * ahennessy@mvista.com
  12. * Copyright (C) 2000-2001 Toshiba Corporation
  13. * static const char *version =
  14. * "tc35815.c:v0.00 26/07/2000 by Toshiba Corporation\n";
  15. * -----<snip>-----
  16. *
  17. * This file is subject to the terms and conditions of the GNU General Public
  18. * License. See the file "COPYING" in the main directory of this archive
  19. * for more details.
  20. *
  21. * (C) Copyright TOSHIBA CORPORATION 2004-2005
  22. * All Rights Reserved.
  23. */
  24. #ifdef TC35815_NAPI
  25. #define DRV_VERSION "1.37-NAPI"
  26. #else
  27. #define DRV_VERSION "1.37"
  28. #endif
  29. static const char *version = "tc35815.c:v" DRV_VERSION "\n";
  30. #define MODNAME "tc35815"
  31. #include <linux/module.h>
  32. #include <linux/kernel.h>
  33. #include <linux/types.h>
  34. #include <linux/fcntl.h>
  35. #include <linux/interrupt.h>
  36. #include <linux/ioport.h>
  37. #include <linux/in.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/slab.h>
  40. #include <linux/string.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/errno.h>
  43. #include <linux/init.h>
  44. #include <linux/netdevice.h>
  45. #include <linux/etherdevice.h>
  46. #include <linux/skbuff.h>
  47. #include <linux/delay.h>
  48. #include <linux/pci.h>
  49. #include <linux/phy.h>
  50. #include <linux/workqueue.h>
  51. #include <linux/platform_device.h>
  52. #include <asm/io.h>
  53. #include <asm/byteorder.h>
  54. /* First, a few definitions that the brave might change. */
  55. #define GATHER_TXINT /* On-Demand Tx Interrupt */
  56. #define WORKAROUND_LOSTCAR
  57. #define WORKAROUND_100HALF_PROMISC
  58. /* #define TC35815_USE_PACKEDBUFFER */
  59. enum tc35815_chiptype {
  60. TC35815CF = 0,
  61. TC35815_NWU,
  62. TC35815_TX4939,
  63. };
  64. /* indexed by tc35815_chiptype, above */
  65. static const struct {
  66. const char *name;
  67. } chip_info[] __devinitdata = {
  68. { "TOSHIBA TC35815CF 10/100BaseTX" },
  69. { "TOSHIBA TC35815 with Wake on LAN" },
  70. { "TOSHIBA TC35815/TX4939" },
  71. };
  72. static const struct pci_device_id tc35815_pci_tbl[] = {
  73. {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815CF), .driver_data = TC35815CF },
  74. {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815_NWU), .driver_data = TC35815_NWU },
  75. {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815_TX4939), .driver_data = TC35815_TX4939 },
  76. {0,}
  77. };
  78. MODULE_DEVICE_TABLE(pci, tc35815_pci_tbl);
  79. /* see MODULE_PARM_DESC */
  80. static struct tc35815_options {
  81. int speed;
  82. int duplex;
  83. } options;
  84. /*
  85. * Registers
  86. */
  87. struct tc35815_regs {
  88. __u32 DMA_Ctl; /* 0x00 */
  89. __u32 TxFrmPtr;
  90. __u32 TxThrsh;
  91. __u32 TxPollCtr;
  92. __u32 BLFrmPtr;
  93. __u32 RxFragSize;
  94. __u32 Int_En;
  95. __u32 FDA_Bas;
  96. __u32 FDA_Lim; /* 0x20 */
  97. __u32 Int_Src;
  98. __u32 unused0[2];
  99. __u32 PauseCnt;
  100. __u32 RemPauCnt;
  101. __u32 TxCtlFrmStat;
  102. __u32 unused1;
  103. __u32 MAC_Ctl; /* 0x40 */
  104. __u32 CAM_Ctl;
  105. __u32 Tx_Ctl;
  106. __u32 Tx_Stat;
  107. __u32 Rx_Ctl;
  108. __u32 Rx_Stat;
  109. __u32 MD_Data;
  110. __u32 MD_CA;
  111. __u32 CAM_Adr; /* 0x60 */
  112. __u32 CAM_Data;
  113. __u32 CAM_Ena;
  114. __u32 PROM_Ctl;
  115. __u32 PROM_Data;
  116. __u32 Algn_Cnt;
  117. __u32 CRC_Cnt;
  118. __u32 Miss_Cnt;
  119. };
  120. /*
  121. * Bit assignments
  122. */
  123. /* DMA_Ctl bit asign ------------------------------------------------------- */
  124. #define DMA_RxAlign 0x00c00000 /* 1:Reception Alignment */
  125. #define DMA_RxAlign_1 0x00400000
  126. #define DMA_RxAlign_2 0x00800000
  127. #define DMA_RxAlign_3 0x00c00000
  128. #define DMA_M66EnStat 0x00080000 /* 1:66MHz Enable State */
  129. #define DMA_IntMask 0x00040000 /* 1:Interupt mask */
  130. #define DMA_SWIntReq 0x00020000 /* 1:Software Interrupt request */
  131. #define DMA_TxWakeUp 0x00010000 /* 1:Transmit Wake Up */
  132. #define DMA_RxBigE 0x00008000 /* 1:Receive Big Endian */
  133. #define DMA_TxBigE 0x00004000 /* 1:Transmit Big Endian */
  134. #define DMA_TestMode 0x00002000 /* 1:Test Mode */
  135. #define DMA_PowrMgmnt 0x00001000 /* 1:Power Management */
  136. #define DMA_DmBurst_Mask 0x000001fc /* DMA Burst size */
  137. /* RxFragSize bit asign ---------------------------------------------------- */
  138. #define RxFrag_EnPack 0x00008000 /* 1:Enable Packing */
  139. #define RxFrag_MinFragMask 0x00000ffc /* Minimum Fragment */
  140. /* MAC_Ctl bit asign ------------------------------------------------------- */
  141. #define MAC_Link10 0x00008000 /* 1:Link Status 10Mbits */
  142. #define MAC_EnMissRoll 0x00002000 /* 1:Enable Missed Roll */
  143. #define MAC_MissRoll 0x00000400 /* 1:Missed Roll */
  144. #define MAC_Loop10 0x00000080 /* 1:Loop 10 Mbps */
  145. #define MAC_Conn_Auto 0x00000000 /*00:Connection mode (Automatic) */
  146. #define MAC_Conn_10M 0x00000020 /*01: (10Mbps endec)*/
  147. #define MAC_Conn_Mll 0x00000040 /*10: (Mll clock) */
  148. #define MAC_MacLoop 0x00000010 /* 1:MAC Loopback */
  149. #define MAC_FullDup 0x00000008 /* 1:Full Duplex 0:Half Duplex */
  150. #define MAC_Reset 0x00000004 /* 1:Software Reset */
  151. #define MAC_HaltImm 0x00000002 /* 1:Halt Immediate */
  152. #define MAC_HaltReq 0x00000001 /* 1:Halt request */
  153. /* PROM_Ctl bit asign ------------------------------------------------------ */
  154. #define PROM_Busy 0x00008000 /* 1:Busy (Start Operation) */
  155. #define PROM_Read 0x00004000 /*10:Read operation */
  156. #define PROM_Write 0x00002000 /*01:Write operation */
  157. #define PROM_Erase 0x00006000 /*11:Erase operation */
  158. /*00:Enable or Disable Writting, */
  159. /* as specified in PROM_Addr. */
  160. #define PROM_Addr_Ena 0x00000030 /*11xxxx:PROM Write enable */
  161. /*00xxxx: disable */
  162. /* CAM_Ctl bit asign ------------------------------------------------------- */
  163. #define CAM_CompEn 0x00000010 /* 1:CAM Compare Enable */
  164. #define CAM_NegCAM 0x00000008 /* 1:Reject packets CAM recognizes,*/
  165. /* accept other */
  166. #define CAM_BroadAcc 0x00000004 /* 1:Broadcast assept */
  167. #define CAM_GroupAcc 0x00000002 /* 1:Multicast assept */
  168. #define CAM_StationAcc 0x00000001 /* 1:unicast accept */
  169. /* CAM_Ena bit asign ------------------------------------------------------- */
  170. #define CAM_ENTRY_MAX 21 /* CAM Data entry max count */
  171. #define CAM_Ena_Mask ((1<<CAM_ENTRY_MAX)-1) /* CAM Enable bits (Max 21bits) */
  172. #define CAM_Ena_Bit(index) (1 << (index))
  173. #define CAM_ENTRY_DESTINATION 0
  174. #define CAM_ENTRY_SOURCE 1
  175. #define CAM_ENTRY_MACCTL 20
  176. /* Tx_Ctl bit asign -------------------------------------------------------- */
  177. #define Tx_En 0x00000001 /* 1:Transmit enable */
  178. #define Tx_TxHalt 0x00000002 /* 1:Transmit Halt Request */
  179. #define Tx_NoPad 0x00000004 /* 1:Suppress Padding */
  180. #define Tx_NoCRC 0x00000008 /* 1:Suppress Padding */
  181. #define Tx_FBack 0x00000010 /* 1:Fast Back-off */
  182. #define Tx_EnUnder 0x00000100 /* 1:Enable Underrun */
  183. #define Tx_EnExDefer 0x00000200 /* 1:Enable Excessive Deferral */
  184. #define Tx_EnLCarr 0x00000400 /* 1:Enable Lost Carrier */
  185. #define Tx_EnExColl 0x00000800 /* 1:Enable Excessive Collision */
  186. #define Tx_EnLateColl 0x00001000 /* 1:Enable Late Collision */
  187. #define Tx_EnTxPar 0x00002000 /* 1:Enable Transmit Parity */
  188. #define Tx_EnComp 0x00004000 /* 1:Enable Completion */
  189. /* Tx_Stat bit asign ------------------------------------------------------- */
  190. #define Tx_TxColl_MASK 0x0000000F /* Tx Collision Count */
  191. #define Tx_ExColl 0x00000010 /* Excessive Collision */
  192. #define Tx_TXDefer 0x00000020 /* Transmit Defered */
  193. #define Tx_Paused 0x00000040 /* Transmit Paused */
  194. #define Tx_IntTx 0x00000080 /* Interrupt on Tx */
  195. #define Tx_Under 0x00000100 /* Underrun */
  196. #define Tx_Defer 0x00000200 /* Deferral */
  197. #define Tx_NCarr 0x00000400 /* No Carrier */
  198. #define Tx_10Stat 0x00000800 /* 10Mbps Status */
  199. #define Tx_LateColl 0x00001000 /* Late Collision */
  200. #define Tx_TxPar 0x00002000 /* Tx Parity Error */
  201. #define Tx_Comp 0x00004000 /* Completion */
  202. #define Tx_Halted 0x00008000 /* Tx Halted */
  203. #define Tx_SQErr 0x00010000 /* Signal Quality Error(SQE) */
  204. /* Rx_Ctl bit asign -------------------------------------------------------- */
  205. #define Rx_EnGood 0x00004000 /* 1:Enable Good */
  206. #define Rx_EnRxPar 0x00002000 /* 1:Enable Receive Parity */
  207. #define Rx_EnLongErr 0x00000800 /* 1:Enable Long Error */
  208. #define Rx_EnOver 0x00000400 /* 1:Enable OverFlow */
  209. #define Rx_EnCRCErr 0x00000200 /* 1:Enable CRC Error */
  210. #define Rx_EnAlign 0x00000100 /* 1:Enable Alignment */
  211. #define Rx_IgnoreCRC 0x00000040 /* 1:Ignore CRC Value */
  212. #define Rx_StripCRC 0x00000010 /* 1:Strip CRC Value */
  213. #define Rx_ShortEn 0x00000008 /* 1:Short Enable */
  214. #define Rx_LongEn 0x00000004 /* 1:Long Enable */
  215. #define Rx_RxHalt 0x00000002 /* 1:Receive Halt Request */
  216. #define Rx_RxEn 0x00000001 /* 1:Receive Intrrupt Enable */
  217. /* Rx_Stat bit asign ------------------------------------------------------- */
  218. #define Rx_Halted 0x00008000 /* Rx Halted */
  219. #define Rx_Good 0x00004000 /* Rx Good */
  220. #define Rx_RxPar 0x00002000 /* Rx Parity Error */
  221. #define Rx_TypePkt 0x00001000 /* Rx Type Packet */
  222. #define Rx_LongErr 0x00000800 /* Rx Long Error */
  223. #define Rx_Over 0x00000400 /* Rx Overflow */
  224. #define Rx_CRCErr 0x00000200 /* Rx CRC Error */
  225. #define Rx_Align 0x00000100 /* Rx Alignment Error */
  226. #define Rx_10Stat 0x00000080 /* Rx 10Mbps Status */
  227. #define Rx_IntRx 0x00000040 /* Rx Interrupt */
  228. #define Rx_CtlRecd 0x00000020 /* Rx Control Receive */
  229. #define Rx_InLenErr 0x00000010 /* Rx In Range Frame Length Error */
  230. #define Rx_Stat_Mask 0x0000FFF0 /* Rx All Status Mask */
  231. /* Int_En bit asign -------------------------------------------------------- */
  232. #define Int_NRAbtEn 0x00000800 /* 1:Non-recoverable Abort Enable */
  233. #define Int_TxCtlCmpEn 0x00000400 /* 1:Transmit Ctl Complete Enable */
  234. #define Int_DmParErrEn 0x00000200 /* 1:DMA Parity Error Enable */
  235. #define Int_DParDEn 0x00000100 /* 1:Data Parity Error Enable */
  236. #define Int_EarNotEn 0x00000080 /* 1:Early Notify Enable */
  237. #define Int_DParErrEn 0x00000040 /* 1:Detected Parity Error Enable */
  238. #define Int_SSysErrEn 0x00000020 /* 1:Signalled System Error Enable */
  239. #define Int_RMasAbtEn 0x00000010 /* 1:Received Master Abort Enable */
  240. #define Int_RTargAbtEn 0x00000008 /* 1:Received Target Abort Enable */
  241. #define Int_STargAbtEn 0x00000004 /* 1:Signalled Target Abort Enable */
  242. #define Int_BLExEn 0x00000002 /* 1:Buffer List Exhausted Enable */
  243. #define Int_FDAExEn 0x00000001 /* 1:Free Descriptor Area */
  244. /* Exhausted Enable */
  245. /* Int_Src bit asign ------------------------------------------------------- */
  246. #define Int_NRabt 0x00004000 /* 1:Non Recoverable error */
  247. #define Int_DmParErrStat 0x00002000 /* 1:DMA Parity Error & Clear */
  248. #define Int_BLEx 0x00001000 /* 1:Buffer List Empty & Clear */
  249. #define Int_FDAEx 0x00000800 /* 1:FDA Empty & Clear */
  250. #define Int_IntNRAbt 0x00000400 /* 1:Non Recoverable Abort */
  251. #define Int_IntCmp 0x00000200 /* 1:MAC control packet complete */
  252. #define Int_IntExBD 0x00000100 /* 1:Interrupt Extra BD & Clear */
  253. #define Int_DmParErr 0x00000080 /* 1:DMA Parity Error & Clear */
  254. #define Int_IntEarNot 0x00000040 /* 1:Receive Data write & Clear */
  255. #define Int_SWInt 0x00000020 /* 1:Software request & Clear */
  256. #define Int_IntBLEx 0x00000010 /* 1:Buffer List Empty & Clear */
  257. #define Int_IntFDAEx 0x00000008 /* 1:FDA Empty & Clear */
  258. #define Int_IntPCI 0x00000004 /* 1:PCI controller & Clear */
  259. #define Int_IntMacRx 0x00000002 /* 1:Rx controller & Clear */
  260. #define Int_IntMacTx 0x00000001 /* 1:Tx controller & Clear */
  261. /* MD_CA bit asign --------------------------------------------------------- */
  262. #define MD_CA_PreSup 0x00001000 /* 1:Preamble Supress */
  263. #define MD_CA_Busy 0x00000800 /* 1:Busy (Start Operation) */
  264. #define MD_CA_Wr 0x00000400 /* 1:Write 0:Read */
  265. /*
  266. * Descriptors
  267. */
  268. /* Frame descripter */
  269. struct FDesc {
  270. volatile __u32 FDNext;
  271. volatile __u32 FDSystem;
  272. volatile __u32 FDStat;
  273. volatile __u32 FDCtl;
  274. };
  275. /* Buffer descripter */
  276. struct BDesc {
  277. volatile __u32 BuffData;
  278. volatile __u32 BDCtl;
  279. };
  280. #define FD_ALIGN 16
  281. /* Frame Descripter bit asign ---------------------------------------------- */
  282. #define FD_FDLength_MASK 0x0000FFFF /* Length MASK */
  283. #define FD_BDCnt_MASK 0x001F0000 /* BD count MASK in FD */
  284. #define FD_FrmOpt_MASK 0x7C000000 /* Frame option MASK */
  285. #define FD_FrmOpt_BigEndian 0x40000000 /* Tx/Rx */
  286. #define FD_FrmOpt_IntTx 0x20000000 /* Tx only */
  287. #define FD_FrmOpt_NoCRC 0x10000000 /* Tx only */
  288. #define FD_FrmOpt_NoPadding 0x08000000 /* Tx only */
  289. #define FD_FrmOpt_Packing 0x04000000 /* Rx only */
  290. #define FD_CownsFD 0x80000000 /* FD Controller owner bit */
  291. #define FD_Next_EOL 0x00000001 /* FD EOL indicator */
  292. #define FD_BDCnt_SHIFT 16
  293. /* Buffer Descripter bit asign --------------------------------------------- */
  294. #define BD_BuffLength_MASK 0x0000FFFF /* Recieve Data Size */
  295. #define BD_RxBDID_MASK 0x00FF0000 /* BD ID Number MASK */
  296. #define BD_RxBDSeqN_MASK 0x7F000000 /* Rx BD Sequence Number */
  297. #define BD_CownsBD 0x80000000 /* BD Controller owner bit */
  298. #define BD_RxBDID_SHIFT 16
  299. #define BD_RxBDSeqN_SHIFT 24
  300. /* Some useful constants. */
  301. #undef NO_CHECK_CARRIER /* Does not check No-Carrier with TP */
  302. #ifdef NO_CHECK_CARRIER
  303. #define TX_CTL_CMD (Tx_EnComp | Tx_EnTxPar | Tx_EnLateColl | \
  304. Tx_EnExColl | Tx_EnExDefer | Tx_EnUnder | \
  305. Tx_En) /* maybe 0x7b01 */
  306. #else
  307. #define TX_CTL_CMD (Tx_EnComp | Tx_EnTxPar | Tx_EnLateColl | \
  308. Tx_EnExColl | Tx_EnLCarr | Tx_EnExDefer | Tx_EnUnder | \
  309. Tx_En) /* maybe 0x7b01 */
  310. #endif
  311. #define RX_CTL_CMD (Rx_EnGood | Rx_EnRxPar | Rx_EnLongErr | Rx_EnOver \
  312. | Rx_EnCRCErr | Rx_EnAlign | Rx_StripCRC | Rx_RxEn) /* maybe 0x6f11 */
  313. #define INT_EN_CMD (Int_NRAbtEn | \
  314. Int_DmParErrEn | Int_DParDEn | Int_DParErrEn | \
  315. Int_SSysErrEn | Int_RMasAbtEn | Int_RTargAbtEn | \
  316. Int_STargAbtEn | \
  317. Int_BLExEn | Int_FDAExEn) /* maybe 0xb7f*/
  318. #define DMA_CTL_CMD DMA_BURST_SIZE
  319. #define HAVE_DMA_RXALIGN(lp) likely((lp)->chiptype != TC35815CF)
  320. /* Tuning parameters */
  321. #define DMA_BURST_SIZE 32
  322. #define TX_THRESHOLD 1024
  323. /* used threshold with packet max byte for low pci transfer ability.*/
  324. #define TX_THRESHOLD_MAX 1536
  325. /* setting threshold max value when overrun error occured this count. */
  326. #define TX_THRESHOLD_KEEP_LIMIT 10
  327. /* 16 + RX_BUF_NUM * 8 + RX_FD_NUM * 16 + TX_FD_NUM * 32 <= PAGE_SIZE*FD_PAGE_NUM */
  328. #ifdef TC35815_USE_PACKEDBUFFER
  329. #define FD_PAGE_NUM 2
  330. #define RX_BUF_NUM 8 /* >= 2 */
  331. #define RX_FD_NUM 250 /* >= 32 */
  332. #define TX_FD_NUM 128
  333. #define RX_BUF_SIZE PAGE_SIZE
  334. #else /* TC35815_USE_PACKEDBUFFER */
  335. #define FD_PAGE_NUM 4
  336. #define RX_BUF_NUM 128 /* < 256 */
  337. #define RX_FD_NUM 256 /* >= 32 */
  338. #define TX_FD_NUM 128
  339. #if RX_CTL_CMD & Rx_LongEn
  340. #define RX_BUF_SIZE PAGE_SIZE
  341. #elif RX_CTL_CMD & Rx_StripCRC
  342. #define RX_BUF_SIZE \
  343. L1_CACHE_ALIGN(ETH_FRAME_LEN + VLAN_HLEN + NET_IP_ALIGN)
  344. #else
  345. #define RX_BUF_SIZE \
  346. L1_CACHE_ALIGN(ETH_FRAME_LEN + VLAN_HLEN + ETH_FCS_LEN + NET_IP_ALIGN)
  347. #endif
  348. #endif /* TC35815_USE_PACKEDBUFFER */
  349. #define RX_FD_RESERVE (2 / 2) /* max 2 BD per RxFD */
  350. #define NAPI_WEIGHT 16
  351. struct TxFD {
  352. struct FDesc fd;
  353. struct BDesc bd;
  354. struct BDesc unused;
  355. };
  356. struct RxFD {
  357. struct FDesc fd;
  358. struct BDesc bd[0]; /* variable length */
  359. };
  360. struct FrFD {
  361. struct FDesc fd;
  362. struct BDesc bd[RX_BUF_NUM];
  363. };
  364. #define tc_readl(addr) ioread32(addr)
  365. #define tc_writel(d, addr) iowrite32(d, addr)
  366. #define TC35815_TX_TIMEOUT msecs_to_jiffies(400)
  367. /* Information that need to be kept for each controller. */
  368. struct tc35815_local {
  369. struct pci_dev *pci_dev;
  370. struct net_device *dev;
  371. struct napi_struct napi;
  372. /* statistics */
  373. struct {
  374. int max_tx_qlen;
  375. int tx_ints;
  376. int rx_ints;
  377. int tx_underrun;
  378. } lstats;
  379. /* Tx control lock. This protects the transmit buffer ring
  380. * state along with the "tx full" state of the driver. This
  381. * means all netif_queue flow control actions are protected
  382. * by this lock as well.
  383. */
  384. spinlock_t lock;
  385. struct mii_bus *mii_bus;
  386. struct phy_device *phy_dev;
  387. int duplex;
  388. int speed;
  389. int link;
  390. struct work_struct restart_work;
  391. /*
  392. * Transmitting: Batch Mode.
  393. * 1 BD in 1 TxFD.
  394. * Receiving: Packing Mode. (TC35815_USE_PACKEDBUFFER)
  395. * 1 circular FD for Free Buffer List.
  396. * RX_BUF_NUM BD in Free Buffer FD.
  397. * One Free Buffer BD has PAGE_SIZE data buffer.
  398. * Or Non-Packing Mode.
  399. * 1 circular FD for Free Buffer List.
  400. * RX_BUF_NUM BD in Free Buffer FD.
  401. * One Free Buffer BD has ETH_FRAME_LEN data buffer.
  402. */
  403. void *fd_buf; /* for TxFD, RxFD, FrFD */
  404. dma_addr_t fd_buf_dma;
  405. struct TxFD *tfd_base;
  406. unsigned int tfd_start;
  407. unsigned int tfd_end;
  408. struct RxFD *rfd_base;
  409. struct RxFD *rfd_limit;
  410. struct RxFD *rfd_cur;
  411. struct FrFD *fbl_ptr;
  412. #ifdef TC35815_USE_PACKEDBUFFER
  413. unsigned char fbl_curid;
  414. void *data_buf[RX_BUF_NUM]; /* packing */
  415. dma_addr_t data_buf_dma[RX_BUF_NUM];
  416. struct {
  417. struct sk_buff *skb;
  418. dma_addr_t skb_dma;
  419. } tx_skbs[TX_FD_NUM];
  420. #else
  421. unsigned int fbl_count;
  422. struct {
  423. struct sk_buff *skb;
  424. dma_addr_t skb_dma;
  425. } tx_skbs[TX_FD_NUM], rx_skbs[RX_BUF_NUM];
  426. #endif
  427. u32 msg_enable;
  428. enum tc35815_chiptype chiptype;
  429. };
  430. static inline dma_addr_t fd_virt_to_bus(struct tc35815_local *lp, void *virt)
  431. {
  432. return lp->fd_buf_dma + ((u8 *)virt - (u8 *)lp->fd_buf);
  433. }
  434. #ifdef DEBUG
  435. static inline void *fd_bus_to_virt(struct tc35815_local *lp, dma_addr_t bus)
  436. {
  437. return (void *)((u8 *)lp->fd_buf + (bus - lp->fd_buf_dma));
  438. }
  439. #endif
  440. #ifdef TC35815_USE_PACKEDBUFFER
  441. static inline void *rxbuf_bus_to_virt(struct tc35815_local *lp, dma_addr_t bus)
  442. {
  443. int i;
  444. for (i = 0; i < RX_BUF_NUM; i++) {
  445. if (bus >= lp->data_buf_dma[i] &&
  446. bus < lp->data_buf_dma[i] + PAGE_SIZE)
  447. return (void *)((u8 *)lp->data_buf[i] +
  448. (bus - lp->data_buf_dma[i]));
  449. }
  450. return NULL;
  451. }
  452. #define TC35815_DMA_SYNC_ONDEMAND
  453. static void *alloc_rxbuf_page(struct pci_dev *hwdev, dma_addr_t *dma_handle)
  454. {
  455. #ifdef TC35815_DMA_SYNC_ONDEMAND
  456. void *buf;
  457. /* pci_map + pci_dma_sync will be more effective than
  458. * pci_alloc_consistent on some archs. */
  459. buf = (void *)__get_free_page(GFP_ATOMIC);
  460. if (!buf)
  461. return NULL;
  462. *dma_handle = pci_map_single(hwdev, buf, PAGE_SIZE,
  463. PCI_DMA_FROMDEVICE);
  464. if (pci_dma_mapping_error(hwdev, *dma_handle)) {
  465. free_page((unsigned long)buf);
  466. return NULL;
  467. }
  468. return buf;
  469. #else
  470. return pci_alloc_consistent(hwdev, PAGE_SIZE, dma_handle);
  471. #endif
  472. }
  473. static void free_rxbuf_page(struct pci_dev *hwdev, void *buf, dma_addr_t dma_handle)
  474. {
  475. #ifdef TC35815_DMA_SYNC_ONDEMAND
  476. pci_unmap_single(hwdev, dma_handle, PAGE_SIZE, PCI_DMA_FROMDEVICE);
  477. free_page((unsigned long)buf);
  478. #else
  479. pci_free_consistent(hwdev, PAGE_SIZE, buf, dma_handle);
  480. #endif
  481. }
  482. #else /* TC35815_USE_PACKEDBUFFER */
  483. static struct sk_buff *alloc_rxbuf_skb(struct net_device *dev,
  484. struct pci_dev *hwdev,
  485. dma_addr_t *dma_handle)
  486. {
  487. struct sk_buff *skb;
  488. skb = dev_alloc_skb(RX_BUF_SIZE);
  489. if (!skb)
  490. return NULL;
  491. *dma_handle = pci_map_single(hwdev, skb->data, RX_BUF_SIZE,
  492. PCI_DMA_FROMDEVICE);
  493. if (pci_dma_mapping_error(hwdev, *dma_handle)) {
  494. dev_kfree_skb_any(skb);
  495. return NULL;
  496. }
  497. skb_reserve(skb, 2); /* make IP header 4byte aligned */
  498. return skb;
  499. }
  500. static void free_rxbuf_skb(struct pci_dev *hwdev, struct sk_buff *skb, dma_addr_t dma_handle)
  501. {
  502. pci_unmap_single(hwdev, dma_handle, RX_BUF_SIZE,
  503. PCI_DMA_FROMDEVICE);
  504. dev_kfree_skb_any(skb);
  505. }
  506. #endif /* TC35815_USE_PACKEDBUFFER */
  507. /* Index to functions, as function prototypes. */
  508. static int tc35815_open(struct net_device *dev);
  509. static int tc35815_send_packet(struct sk_buff *skb, struct net_device *dev);
  510. static irqreturn_t tc35815_interrupt(int irq, void *dev_id);
  511. #ifdef TC35815_NAPI
  512. static int tc35815_rx(struct net_device *dev, int limit);
  513. static int tc35815_poll(struct napi_struct *napi, int budget);
  514. #else
  515. static void tc35815_rx(struct net_device *dev);
  516. #endif
  517. static void tc35815_txdone(struct net_device *dev);
  518. static int tc35815_close(struct net_device *dev);
  519. static struct net_device_stats *tc35815_get_stats(struct net_device *dev);
  520. static void tc35815_set_multicast_list(struct net_device *dev);
  521. static void tc35815_tx_timeout(struct net_device *dev);
  522. static int tc35815_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
  523. #ifdef CONFIG_NET_POLL_CONTROLLER
  524. static void tc35815_poll_controller(struct net_device *dev);
  525. #endif
  526. static const struct ethtool_ops tc35815_ethtool_ops;
  527. /* Example routines you must write ;->. */
  528. static void tc35815_chip_reset(struct net_device *dev);
  529. static void tc35815_chip_init(struct net_device *dev);
  530. #ifdef DEBUG
  531. static void panic_queues(struct net_device *dev);
  532. #endif
  533. static void tc35815_restart_work(struct work_struct *work);
  534. static int tc_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
  535. {
  536. struct net_device *dev = bus->priv;
  537. struct tc35815_regs __iomem *tr =
  538. (struct tc35815_regs __iomem *)dev->base_addr;
  539. unsigned long timeout = jiffies + 10;
  540. tc_writel(MD_CA_Busy | (mii_id << 5) | (regnum & 0x1f), &tr->MD_CA);
  541. while (tc_readl(&tr->MD_CA) & MD_CA_Busy) {
  542. if (time_after(jiffies, timeout))
  543. return -EIO;
  544. cpu_relax();
  545. }
  546. return tc_readl(&tr->MD_Data) & 0xffff;
  547. }
  548. static int tc_mdio_write(struct mii_bus *bus, int mii_id, int regnum, u16 val)
  549. {
  550. struct net_device *dev = bus->priv;
  551. struct tc35815_regs __iomem *tr =
  552. (struct tc35815_regs __iomem *)dev->base_addr;
  553. unsigned long timeout = jiffies + 10;
  554. tc_writel(val, &tr->MD_Data);
  555. tc_writel(MD_CA_Busy | MD_CA_Wr | (mii_id << 5) | (regnum & 0x1f),
  556. &tr->MD_CA);
  557. while (tc_readl(&tr->MD_CA) & MD_CA_Busy) {
  558. if (time_after(jiffies, timeout))
  559. return -EIO;
  560. cpu_relax();
  561. }
  562. return 0;
  563. }
  564. static void tc_handle_link_change(struct net_device *dev)
  565. {
  566. struct tc35815_local *lp = netdev_priv(dev);
  567. struct phy_device *phydev = lp->phy_dev;
  568. unsigned long flags;
  569. int status_change = 0;
  570. spin_lock_irqsave(&lp->lock, flags);
  571. if (phydev->link &&
  572. (lp->speed != phydev->speed || lp->duplex != phydev->duplex)) {
  573. struct tc35815_regs __iomem *tr =
  574. (struct tc35815_regs __iomem *)dev->base_addr;
  575. u32 reg;
  576. reg = tc_readl(&tr->MAC_Ctl);
  577. reg |= MAC_HaltReq;
  578. tc_writel(reg, &tr->MAC_Ctl);
  579. if (phydev->duplex == DUPLEX_FULL)
  580. reg |= MAC_FullDup;
  581. else
  582. reg &= ~MAC_FullDup;
  583. tc_writel(reg, &tr->MAC_Ctl);
  584. reg &= ~MAC_HaltReq;
  585. tc_writel(reg, &tr->MAC_Ctl);
  586. /*
  587. * TX4939 PCFG.SPEEDn bit will be changed on
  588. * NETDEV_CHANGE event.
  589. */
  590. #if !defined(NO_CHECK_CARRIER) && defined(WORKAROUND_LOSTCAR)
  591. /*
  592. * WORKAROUND: enable LostCrS only if half duplex
  593. * operation.
  594. * (TX4939 does not have EnLCarr)
  595. */
  596. if (phydev->duplex == DUPLEX_HALF &&
  597. lp->chiptype != TC35815_TX4939)
  598. tc_writel(tc_readl(&tr->Tx_Ctl) | Tx_EnLCarr,
  599. &tr->Tx_Ctl);
  600. #endif
  601. lp->speed = phydev->speed;
  602. lp->duplex = phydev->duplex;
  603. status_change = 1;
  604. }
  605. if (phydev->link != lp->link) {
  606. if (phydev->link) {
  607. #ifdef WORKAROUND_100HALF_PROMISC
  608. /* delayed promiscuous enabling */
  609. if (dev->flags & IFF_PROMISC)
  610. tc35815_set_multicast_list(dev);
  611. #endif
  612. } else {
  613. lp->speed = 0;
  614. lp->duplex = -1;
  615. }
  616. lp->link = phydev->link;
  617. status_change = 1;
  618. }
  619. spin_unlock_irqrestore(&lp->lock, flags);
  620. if (status_change && netif_msg_link(lp)) {
  621. phy_print_status(phydev);
  622. #ifdef DEBUG
  623. printk(KERN_DEBUG
  624. "%s: MII BMCR %04x BMSR %04x LPA %04x\n",
  625. dev->name,
  626. phy_read(phydev, MII_BMCR),
  627. phy_read(phydev, MII_BMSR),
  628. phy_read(phydev, MII_LPA));
  629. #endif
  630. }
  631. }
  632. static int tc_mii_probe(struct net_device *dev)
  633. {
  634. struct tc35815_local *lp = netdev_priv(dev);
  635. struct phy_device *phydev = NULL;
  636. int phy_addr;
  637. u32 dropmask;
  638. /* find the first phy */
  639. for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++) {
  640. if (lp->mii_bus->phy_map[phy_addr]) {
  641. if (phydev) {
  642. printk(KERN_ERR "%s: multiple PHYs found\n",
  643. dev->name);
  644. return -EINVAL;
  645. }
  646. phydev = lp->mii_bus->phy_map[phy_addr];
  647. break;
  648. }
  649. }
  650. if (!phydev) {
  651. printk(KERN_ERR "%s: no PHY found\n", dev->name);
  652. return -ENODEV;
  653. }
  654. /* attach the mac to the phy */
  655. phydev = phy_connect(dev, phydev->dev.bus_id,
  656. &tc_handle_link_change, 0,
  657. lp->chiptype == TC35815_TX4939 ?
  658. PHY_INTERFACE_MODE_RMII : PHY_INTERFACE_MODE_MII);
  659. if (IS_ERR(phydev)) {
  660. printk(KERN_ERR "%s: Could not attach to PHY\n", dev->name);
  661. return PTR_ERR(phydev);
  662. }
  663. printk(KERN_INFO "%s: attached PHY driver [%s] "
  664. "(mii_bus:phy_addr=%s, id=%x)\n",
  665. dev->name, phydev->drv->name, phydev->dev.bus_id,
  666. phydev->phy_id);
  667. /* mask with MAC supported features */
  668. phydev->supported &= PHY_BASIC_FEATURES;
  669. dropmask = 0;
  670. if (options.speed == 10)
  671. dropmask |= SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full;
  672. else if (options.speed == 100)
  673. dropmask |= SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full;
  674. if (options.duplex == 1)
  675. dropmask |= SUPPORTED_10baseT_Full | SUPPORTED_100baseT_Full;
  676. else if (options.duplex == 2)
  677. dropmask |= SUPPORTED_10baseT_Half | SUPPORTED_100baseT_Half;
  678. phydev->supported &= ~dropmask;
  679. phydev->advertising = phydev->supported;
  680. lp->link = 0;
  681. lp->speed = 0;
  682. lp->duplex = -1;
  683. lp->phy_dev = phydev;
  684. return 0;
  685. }
  686. static int tc_mii_init(struct net_device *dev)
  687. {
  688. struct tc35815_local *lp = netdev_priv(dev);
  689. int err;
  690. int i;
  691. lp->mii_bus = mdiobus_alloc();
  692. if (lp->mii_bus == NULL) {
  693. err = -ENOMEM;
  694. goto err_out;
  695. }
  696. lp->mii_bus->name = "tc35815_mii_bus";
  697. lp->mii_bus->read = tc_mdio_read;
  698. lp->mii_bus->write = tc_mdio_write;
  699. snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%x",
  700. (lp->pci_dev->bus->number << 8) | lp->pci_dev->devfn);
  701. lp->mii_bus->priv = dev;
  702. lp->mii_bus->parent = &lp->pci_dev->dev;
  703. lp->mii_bus->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  704. if (!lp->mii_bus->irq) {
  705. err = -ENOMEM;
  706. goto err_out_free_mii_bus;
  707. }
  708. for (i = 0; i < PHY_MAX_ADDR; i++)
  709. lp->mii_bus->irq[i] = PHY_POLL;
  710. err = mdiobus_register(lp->mii_bus);
  711. if (err)
  712. goto err_out_free_mdio_irq;
  713. err = tc_mii_probe(dev);
  714. if (err)
  715. goto err_out_unregister_bus;
  716. return 0;
  717. err_out_unregister_bus:
  718. mdiobus_unregister(lp->mii_bus);
  719. err_out_free_mdio_irq:
  720. kfree(lp->mii_bus->irq);
  721. err_out_free_mii_bus:
  722. mdiobus_free(lp->mii_bus);
  723. err_out:
  724. return err;
  725. }
  726. #ifdef CONFIG_CPU_TX49XX
  727. /*
  728. * Find a platform_device providing a MAC address. The platform code
  729. * should provide a "tc35815-mac" device with a MAC address in its
  730. * platform_data.
  731. */
  732. static int __devinit tc35815_mac_match(struct device *dev, void *data)
  733. {
  734. struct platform_device *plat_dev = to_platform_device(dev);
  735. struct pci_dev *pci_dev = data;
  736. unsigned int id = pci_dev->irq;
  737. return !strcmp(plat_dev->name, "tc35815-mac") && plat_dev->id == id;
  738. }
  739. static int __devinit tc35815_read_plat_dev_addr(struct net_device *dev)
  740. {
  741. struct tc35815_local *lp = netdev_priv(dev);
  742. struct device *pd = bus_find_device(&platform_bus_type, NULL,
  743. lp->pci_dev, tc35815_mac_match);
  744. if (pd) {
  745. if (pd->platform_data)
  746. memcpy(dev->dev_addr, pd->platform_data, ETH_ALEN);
  747. put_device(pd);
  748. return is_valid_ether_addr(dev->dev_addr) ? 0 : -ENODEV;
  749. }
  750. return -ENODEV;
  751. }
  752. #else
  753. static int __devinit tc35815_read_plat_dev_addr(struct net_device *dev)
  754. {
  755. return -ENODEV;
  756. }
  757. #endif
  758. static int __devinit tc35815_init_dev_addr(struct net_device *dev)
  759. {
  760. struct tc35815_regs __iomem *tr =
  761. (struct tc35815_regs __iomem *)dev->base_addr;
  762. int i;
  763. while (tc_readl(&tr->PROM_Ctl) & PROM_Busy)
  764. ;
  765. for (i = 0; i < 6; i += 2) {
  766. unsigned short data;
  767. tc_writel(PROM_Busy | PROM_Read | (i / 2 + 2), &tr->PROM_Ctl);
  768. while (tc_readl(&tr->PROM_Ctl) & PROM_Busy)
  769. ;
  770. data = tc_readl(&tr->PROM_Data);
  771. dev->dev_addr[i] = data & 0xff;
  772. dev->dev_addr[i+1] = data >> 8;
  773. }
  774. if (!is_valid_ether_addr(dev->dev_addr))
  775. return tc35815_read_plat_dev_addr(dev);
  776. return 0;
  777. }
  778. static int __devinit tc35815_init_one(struct pci_dev *pdev,
  779. const struct pci_device_id *ent)
  780. {
  781. void __iomem *ioaddr = NULL;
  782. struct net_device *dev;
  783. struct tc35815_local *lp;
  784. int rc;
  785. static int printed_version;
  786. if (!printed_version++) {
  787. printk(version);
  788. dev_printk(KERN_DEBUG, &pdev->dev,
  789. "speed:%d duplex:%d\n",
  790. options.speed, options.duplex);
  791. }
  792. if (!pdev->irq) {
  793. dev_warn(&pdev->dev, "no IRQ assigned.\n");
  794. return -ENODEV;
  795. }
  796. /* dev zeroed in alloc_etherdev */
  797. dev = alloc_etherdev(sizeof(*lp));
  798. if (dev == NULL) {
  799. dev_err(&pdev->dev, "unable to alloc new ethernet\n");
  800. return -ENOMEM;
  801. }
  802. SET_NETDEV_DEV(dev, &pdev->dev);
  803. lp = netdev_priv(dev);
  804. lp->dev = dev;
  805. /* enable device (incl. PCI PM wakeup), and bus-mastering */
  806. rc = pcim_enable_device(pdev);
  807. if (rc)
  808. goto err_out;
  809. rc = pcim_iomap_regions(pdev, 1 << 1, MODNAME);
  810. if (rc)
  811. goto err_out;
  812. pci_set_master(pdev);
  813. ioaddr = pcim_iomap_table(pdev)[1];
  814. /* Initialize the device structure. */
  815. dev->open = tc35815_open;
  816. dev->hard_start_xmit = tc35815_send_packet;
  817. dev->stop = tc35815_close;
  818. dev->get_stats = tc35815_get_stats;
  819. dev->set_multicast_list = tc35815_set_multicast_list;
  820. dev->do_ioctl = tc35815_ioctl;
  821. dev->ethtool_ops = &tc35815_ethtool_ops;
  822. dev->tx_timeout = tc35815_tx_timeout;
  823. dev->watchdog_timeo = TC35815_TX_TIMEOUT;
  824. #ifdef TC35815_NAPI
  825. netif_napi_add(dev, &lp->napi, tc35815_poll, NAPI_WEIGHT);
  826. #endif
  827. #ifdef CONFIG_NET_POLL_CONTROLLER
  828. dev->poll_controller = tc35815_poll_controller;
  829. #endif
  830. dev->irq = pdev->irq;
  831. dev->base_addr = (unsigned long)ioaddr;
  832. INIT_WORK(&lp->restart_work, tc35815_restart_work);
  833. spin_lock_init(&lp->lock);
  834. lp->pci_dev = pdev;
  835. lp->chiptype = ent->driver_data;
  836. lp->msg_enable = NETIF_MSG_TX_ERR | NETIF_MSG_HW | NETIF_MSG_DRV | NETIF_MSG_LINK;
  837. pci_set_drvdata(pdev, dev);
  838. /* Soft reset the chip. */
  839. tc35815_chip_reset(dev);
  840. /* Retrieve the ethernet address. */
  841. if (tc35815_init_dev_addr(dev)) {
  842. dev_warn(&pdev->dev, "not valid ether addr\n");
  843. random_ether_addr(dev->dev_addr);
  844. }
  845. rc = register_netdev(dev);
  846. if (rc)
  847. goto err_out;
  848. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  849. printk(KERN_INFO "%s: %s at 0x%lx, %pM, IRQ %d\n",
  850. dev->name,
  851. chip_info[ent->driver_data].name,
  852. dev->base_addr,
  853. dev->dev_addr,
  854. dev->irq);
  855. rc = tc_mii_init(dev);
  856. if (rc)
  857. goto err_out_unregister;
  858. return 0;
  859. err_out_unregister:
  860. unregister_netdev(dev);
  861. err_out:
  862. free_netdev(dev);
  863. return rc;
  864. }
  865. static void __devexit tc35815_remove_one(struct pci_dev *pdev)
  866. {
  867. struct net_device *dev = pci_get_drvdata(pdev);
  868. struct tc35815_local *lp = netdev_priv(dev);
  869. phy_disconnect(lp->phy_dev);
  870. mdiobus_unregister(lp->mii_bus);
  871. kfree(lp->mii_bus->irq);
  872. mdiobus_free(lp->mii_bus);
  873. unregister_netdev(dev);
  874. free_netdev(dev);
  875. pci_set_drvdata(pdev, NULL);
  876. }
  877. static int
  878. tc35815_init_queues(struct net_device *dev)
  879. {
  880. struct tc35815_local *lp = netdev_priv(dev);
  881. int i;
  882. unsigned long fd_addr;
  883. if (!lp->fd_buf) {
  884. BUG_ON(sizeof(struct FDesc) +
  885. sizeof(struct BDesc) * RX_BUF_NUM +
  886. sizeof(struct FDesc) * RX_FD_NUM +
  887. sizeof(struct TxFD) * TX_FD_NUM >
  888. PAGE_SIZE * FD_PAGE_NUM);
  889. lp->fd_buf = pci_alloc_consistent(lp->pci_dev,
  890. PAGE_SIZE * FD_PAGE_NUM,
  891. &lp->fd_buf_dma);
  892. if (!lp->fd_buf)
  893. return -ENOMEM;
  894. for (i = 0; i < RX_BUF_NUM; i++) {
  895. #ifdef TC35815_USE_PACKEDBUFFER
  896. lp->data_buf[i] =
  897. alloc_rxbuf_page(lp->pci_dev,
  898. &lp->data_buf_dma[i]);
  899. if (!lp->data_buf[i]) {
  900. while (--i >= 0) {
  901. free_rxbuf_page(lp->pci_dev,
  902. lp->data_buf[i],
  903. lp->data_buf_dma[i]);
  904. lp->data_buf[i] = NULL;
  905. }
  906. pci_free_consistent(lp->pci_dev,
  907. PAGE_SIZE * FD_PAGE_NUM,
  908. lp->fd_buf,
  909. lp->fd_buf_dma);
  910. lp->fd_buf = NULL;
  911. return -ENOMEM;
  912. }
  913. #else
  914. lp->rx_skbs[i].skb =
  915. alloc_rxbuf_skb(dev, lp->pci_dev,
  916. &lp->rx_skbs[i].skb_dma);
  917. if (!lp->rx_skbs[i].skb) {
  918. while (--i >= 0) {
  919. free_rxbuf_skb(lp->pci_dev,
  920. lp->rx_skbs[i].skb,
  921. lp->rx_skbs[i].skb_dma);
  922. lp->rx_skbs[i].skb = NULL;
  923. }
  924. pci_free_consistent(lp->pci_dev,
  925. PAGE_SIZE * FD_PAGE_NUM,
  926. lp->fd_buf,
  927. lp->fd_buf_dma);
  928. lp->fd_buf = NULL;
  929. return -ENOMEM;
  930. }
  931. #endif
  932. }
  933. printk(KERN_DEBUG "%s: FD buf %p DataBuf",
  934. dev->name, lp->fd_buf);
  935. #ifdef TC35815_USE_PACKEDBUFFER
  936. printk(" DataBuf");
  937. for (i = 0; i < RX_BUF_NUM; i++)
  938. printk(" %p", lp->data_buf[i]);
  939. #endif
  940. printk("\n");
  941. } else {
  942. for (i = 0; i < FD_PAGE_NUM; i++)
  943. clear_page((void *)((unsigned long)lp->fd_buf +
  944. i * PAGE_SIZE));
  945. }
  946. fd_addr = (unsigned long)lp->fd_buf;
  947. /* Free Descriptors (for Receive) */
  948. lp->rfd_base = (struct RxFD *)fd_addr;
  949. fd_addr += sizeof(struct RxFD) * RX_FD_NUM;
  950. for (i = 0; i < RX_FD_NUM; i++)
  951. lp->rfd_base[i].fd.FDCtl = cpu_to_le32(FD_CownsFD);
  952. lp->rfd_cur = lp->rfd_base;
  953. lp->rfd_limit = (struct RxFD *)fd_addr - (RX_FD_RESERVE + 1);
  954. /* Transmit Descriptors */
  955. lp->tfd_base = (struct TxFD *)fd_addr;
  956. fd_addr += sizeof(struct TxFD) * TX_FD_NUM;
  957. for (i = 0; i < TX_FD_NUM; i++) {
  958. lp->tfd_base[i].fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, &lp->tfd_base[i+1]));
  959. lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
  960. lp->tfd_base[i].fd.FDCtl = cpu_to_le32(0);
  961. }
  962. lp->tfd_base[TX_FD_NUM-1].fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, &lp->tfd_base[0]));
  963. lp->tfd_start = 0;
  964. lp->tfd_end = 0;
  965. /* Buffer List (for Receive) */
  966. lp->fbl_ptr = (struct FrFD *)fd_addr;
  967. lp->fbl_ptr->fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, lp->fbl_ptr));
  968. lp->fbl_ptr->fd.FDCtl = cpu_to_le32(RX_BUF_NUM | FD_CownsFD);
  969. #ifndef TC35815_USE_PACKEDBUFFER
  970. /*
  971. * move all allocated skbs to head of rx_skbs[] array.
  972. * fbl_count mighe not be RX_BUF_NUM if alloc_rxbuf_skb() in
  973. * tc35815_rx() had failed.
  974. */
  975. lp->fbl_count = 0;
  976. for (i = 0; i < RX_BUF_NUM; i++) {
  977. if (lp->rx_skbs[i].skb) {
  978. if (i != lp->fbl_count) {
  979. lp->rx_skbs[lp->fbl_count].skb =
  980. lp->rx_skbs[i].skb;
  981. lp->rx_skbs[lp->fbl_count].skb_dma =
  982. lp->rx_skbs[i].skb_dma;
  983. }
  984. lp->fbl_count++;
  985. }
  986. }
  987. #endif
  988. for (i = 0; i < RX_BUF_NUM; i++) {
  989. #ifdef TC35815_USE_PACKEDBUFFER
  990. lp->fbl_ptr->bd[i].BuffData = cpu_to_le32(lp->data_buf_dma[i]);
  991. #else
  992. if (i >= lp->fbl_count) {
  993. lp->fbl_ptr->bd[i].BuffData = 0;
  994. lp->fbl_ptr->bd[i].BDCtl = 0;
  995. continue;
  996. }
  997. lp->fbl_ptr->bd[i].BuffData =
  998. cpu_to_le32(lp->rx_skbs[i].skb_dma);
  999. #endif
  1000. /* BDID is index of FrFD.bd[] */
  1001. lp->fbl_ptr->bd[i].BDCtl =
  1002. cpu_to_le32(BD_CownsBD | (i << BD_RxBDID_SHIFT) |
  1003. RX_BUF_SIZE);
  1004. }
  1005. #ifdef TC35815_USE_PACKEDBUFFER
  1006. lp->fbl_curid = 0;
  1007. #endif
  1008. printk(KERN_DEBUG "%s: TxFD %p RxFD %p FrFD %p\n",
  1009. dev->name, lp->tfd_base, lp->rfd_base, lp->fbl_ptr);
  1010. return 0;
  1011. }
  1012. static void
  1013. tc35815_clear_queues(struct net_device *dev)
  1014. {
  1015. struct tc35815_local *lp = netdev_priv(dev);
  1016. int i;
  1017. for (i = 0; i < TX_FD_NUM; i++) {
  1018. u32 fdsystem = le32_to_cpu(lp->tfd_base[i].fd.FDSystem);
  1019. struct sk_buff *skb =
  1020. fdsystem != 0xffffffff ?
  1021. lp->tx_skbs[fdsystem].skb : NULL;
  1022. #ifdef DEBUG
  1023. if (lp->tx_skbs[i].skb != skb) {
  1024. printk("%s: tx_skbs mismatch(%d).\n", dev->name, i);
  1025. panic_queues(dev);
  1026. }
  1027. #else
  1028. BUG_ON(lp->tx_skbs[i].skb != skb);
  1029. #endif
  1030. if (skb) {
  1031. pci_unmap_single(lp->pci_dev, lp->tx_skbs[i].skb_dma, skb->len, PCI_DMA_TODEVICE);
  1032. lp->tx_skbs[i].skb = NULL;
  1033. lp->tx_skbs[i].skb_dma = 0;
  1034. dev_kfree_skb_any(skb);
  1035. }
  1036. lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
  1037. }
  1038. tc35815_init_queues(dev);
  1039. }
  1040. static void
  1041. tc35815_free_queues(struct net_device *dev)
  1042. {
  1043. struct tc35815_local *lp = netdev_priv(dev);
  1044. int i;
  1045. if (lp->tfd_base) {
  1046. for (i = 0; i < TX_FD_NUM; i++) {
  1047. u32 fdsystem = le32_to_cpu(lp->tfd_base[i].fd.FDSystem);
  1048. struct sk_buff *skb =
  1049. fdsystem != 0xffffffff ?
  1050. lp->tx_skbs[fdsystem].skb : NULL;
  1051. #ifdef DEBUG
  1052. if (lp->tx_skbs[i].skb != skb) {
  1053. printk("%s: tx_skbs mismatch(%d).\n", dev->name, i);
  1054. panic_queues(dev);
  1055. }
  1056. #else
  1057. BUG_ON(lp->tx_skbs[i].skb != skb);
  1058. #endif
  1059. if (skb) {
  1060. dev_kfree_skb(skb);
  1061. pci_unmap_single(lp->pci_dev, lp->tx_skbs[i].skb_dma, skb->len, PCI_DMA_TODEVICE);
  1062. lp->tx_skbs[i].skb = NULL;
  1063. lp->tx_skbs[i].skb_dma = 0;
  1064. }
  1065. lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
  1066. }
  1067. }
  1068. lp->rfd_base = NULL;
  1069. lp->rfd_limit = NULL;
  1070. lp->rfd_cur = NULL;
  1071. lp->fbl_ptr = NULL;
  1072. for (i = 0; i < RX_BUF_NUM; i++) {
  1073. #ifdef TC35815_USE_PACKEDBUFFER
  1074. if (lp->data_buf[i]) {
  1075. free_rxbuf_page(lp->pci_dev,
  1076. lp->data_buf[i], lp->data_buf_dma[i]);
  1077. lp->data_buf[i] = NULL;
  1078. }
  1079. #else
  1080. if (lp->rx_skbs[i].skb) {
  1081. free_rxbuf_skb(lp->pci_dev, lp->rx_skbs[i].skb,
  1082. lp->rx_skbs[i].skb_dma);
  1083. lp->rx_skbs[i].skb = NULL;
  1084. }
  1085. #endif
  1086. }
  1087. if (lp->fd_buf) {
  1088. pci_free_consistent(lp->pci_dev, PAGE_SIZE * FD_PAGE_NUM,
  1089. lp->fd_buf, lp->fd_buf_dma);
  1090. lp->fd_buf = NULL;
  1091. }
  1092. }
  1093. static void
  1094. dump_txfd(struct TxFD *fd)
  1095. {
  1096. printk("TxFD(%p): %08x %08x %08x %08x\n", fd,
  1097. le32_to_cpu(fd->fd.FDNext),
  1098. le32_to_cpu(fd->fd.FDSystem),
  1099. le32_to_cpu(fd->fd.FDStat),
  1100. le32_to_cpu(fd->fd.FDCtl));
  1101. printk("BD: ");
  1102. printk(" %08x %08x",
  1103. le32_to_cpu(fd->bd.BuffData),
  1104. le32_to_cpu(fd->bd.BDCtl));
  1105. printk("\n");
  1106. }
  1107. static int
  1108. dump_rxfd(struct RxFD *fd)
  1109. {
  1110. int i, bd_count = (le32_to_cpu(fd->fd.FDCtl) & FD_BDCnt_MASK) >> FD_BDCnt_SHIFT;
  1111. if (bd_count > 8)
  1112. bd_count = 8;
  1113. printk("RxFD(%p): %08x %08x %08x %08x\n", fd,
  1114. le32_to_cpu(fd->fd.FDNext),
  1115. le32_to_cpu(fd->fd.FDSystem),
  1116. le32_to_cpu(fd->fd.FDStat),
  1117. le32_to_cpu(fd->fd.FDCtl));
  1118. if (le32_to_cpu(fd->fd.FDCtl) & FD_CownsFD)
  1119. return 0;
  1120. printk("BD: ");
  1121. for (i = 0; i < bd_count; i++)
  1122. printk(" %08x %08x",
  1123. le32_to_cpu(fd->bd[i].BuffData),
  1124. le32_to_cpu(fd->bd[i].BDCtl));
  1125. printk("\n");
  1126. return bd_count;
  1127. }
  1128. #if defined(DEBUG) || defined(TC35815_USE_PACKEDBUFFER)
  1129. static void
  1130. dump_frfd(struct FrFD *fd)
  1131. {
  1132. int i;
  1133. printk("FrFD(%p): %08x %08x %08x %08x\n", fd,
  1134. le32_to_cpu(fd->fd.FDNext),
  1135. le32_to_cpu(fd->fd.FDSystem),
  1136. le32_to_cpu(fd->fd.FDStat),
  1137. le32_to_cpu(fd->fd.FDCtl));
  1138. printk("BD: ");
  1139. for (i = 0; i < RX_BUF_NUM; i++)
  1140. printk(" %08x %08x",
  1141. le32_to_cpu(fd->bd[i].BuffData),
  1142. le32_to_cpu(fd->bd[i].BDCtl));
  1143. printk("\n");
  1144. }
  1145. #endif
  1146. #ifdef DEBUG
  1147. static void
  1148. panic_queues(struct net_device *dev)
  1149. {
  1150. struct tc35815_local *lp = netdev_priv(dev);
  1151. int i;
  1152. printk("TxFD base %p, start %u, end %u\n",
  1153. lp->tfd_base, lp->tfd_start, lp->tfd_end);
  1154. printk("RxFD base %p limit %p cur %p\n",
  1155. lp->rfd_base, lp->rfd_limit, lp->rfd_cur);
  1156. printk("FrFD %p\n", lp->fbl_ptr);
  1157. for (i = 0; i < TX_FD_NUM; i++)
  1158. dump_txfd(&lp->tfd_base[i]);
  1159. for (i = 0; i < RX_FD_NUM; i++) {
  1160. int bd_count = dump_rxfd(&lp->rfd_base[i]);
  1161. i += (bd_count + 1) / 2; /* skip BDs */
  1162. }
  1163. dump_frfd(lp->fbl_ptr);
  1164. panic("%s: Illegal queue state.", dev->name);
  1165. }
  1166. #endif
  1167. static void print_eth(const u8 *add)
  1168. {
  1169. printk(KERN_DEBUG "print_eth(%p)\n", add);
  1170. printk(KERN_DEBUG " %pM => %pM : %02x%02x\n",
  1171. add + 6, add, add[12], add[13]);
  1172. }
  1173. static int tc35815_tx_full(struct net_device *dev)
  1174. {
  1175. struct tc35815_local *lp = netdev_priv(dev);
  1176. return ((lp->tfd_start + 1) % TX_FD_NUM == lp->tfd_end);
  1177. }
  1178. static void tc35815_restart(struct net_device *dev)
  1179. {
  1180. struct tc35815_local *lp = netdev_priv(dev);
  1181. if (lp->phy_dev) {
  1182. int timeout;
  1183. phy_write(lp->phy_dev, MII_BMCR, BMCR_RESET);
  1184. timeout = 100;
  1185. while (--timeout) {
  1186. if (!(phy_read(lp->phy_dev, MII_BMCR) & BMCR_RESET))
  1187. break;
  1188. udelay(1);
  1189. }
  1190. if (!timeout)
  1191. printk(KERN_ERR "%s: BMCR reset failed.\n", dev->name);
  1192. }
  1193. spin_lock_irq(&lp->lock);
  1194. tc35815_chip_reset(dev);
  1195. tc35815_clear_queues(dev);
  1196. tc35815_chip_init(dev);
  1197. /* Reconfigure CAM again since tc35815_chip_init() initialize it. */
  1198. tc35815_set_multicast_list(dev);
  1199. spin_unlock_irq(&lp->lock);
  1200. netif_wake_queue(dev);
  1201. }
  1202. static void tc35815_restart_work(struct work_struct *work)
  1203. {
  1204. struct tc35815_local *lp =
  1205. container_of(work, struct tc35815_local, restart_work);
  1206. struct net_device *dev = lp->dev;
  1207. tc35815_restart(dev);
  1208. }
  1209. static void tc35815_schedule_restart(struct net_device *dev)
  1210. {
  1211. struct tc35815_local *lp = netdev_priv(dev);
  1212. struct tc35815_regs __iomem *tr =
  1213. (struct tc35815_regs __iomem *)dev->base_addr;
  1214. /* disable interrupts */
  1215. tc_writel(0, &tr->Int_En);
  1216. tc_writel(tc_readl(&tr->DMA_Ctl) | DMA_IntMask, &tr->DMA_Ctl);
  1217. schedule_work(&lp->restart_work);
  1218. }
  1219. static void tc35815_tx_timeout(struct net_device *dev)
  1220. {
  1221. struct tc35815_regs __iomem *tr =
  1222. (struct tc35815_regs __iomem *)dev->base_addr;
  1223. printk(KERN_WARNING "%s: transmit timed out, status %#x\n",
  1224. dev->name, tc_readl(&tr->Tx_Stat));
  1225. /* Try to restart the adaptor. */
  1226. tc35815_schedule_restart(dev);
  1227. dev->stats.tx_errors++;
  1228. }
  1229. /*
  1230. * Open/initialize the controller. This is called (in the current kernel)
  1231. * sometime after booting when the 'ifconfig' program is run.
  1232. *
  1233. * This routine should set everything up anew at each open, even
  1234. * registers that "should" only need to be set once at boot, so that
  1235. * there is non-reboot way to recover if something goes wrong.
  1236. */
  1237. static int
  1238. tc35815_open(struct net_device *dev)
  1239. {
  1240. struct tc35815_local *lp = netdev_priv(dev);
  1241. /*
  1242. * This is used if the interrupt line can turned off (shared).
  1243. * See 3c503.c for an example of selecting the IRQ at config-time.
  1244. */
  1245. if (request_irq(dev->irq, &tc35815_interrupt, IRQF_SHARED,
  1246. dev->name, dev))
  1247. return -EAGAIN;
  1248. tc35815_chip_reset(dev);
  1249. if (tc35815_init_queues(dev) != 0) {
  1250. free_irq(dev->irq, dev);
  1251. return -EAGAIN;
  1252. }
  1253. #ifdef TC35815_NAPI
  1254. napi_enable(&lp->napi);
  1255. #endif
  1256. /* Reset the hardware here. Don't forget to set the station address. */
  1257. spin_lock_irq(&lp->lock);
  1258. tc35815_chip_init(dev);
  1259. spin_unlock_irq(&lp->lock);
  1260. netif_carrier_off(dev);
  1261. /* schedule a link state check */
  1262. phy_start(lp->phy_dev);
  1263. /* We are now ready to accept transmit requeusts from
  1264. * the queueing layer of the networking.
  1265. */
  1266. netif_start_queue(dev);
  1267. return 0;
  1268. }
  1269. /* This will only be invoked if your driver is _not_ in XOFF state.
  1270. * What this means is that you need not check it, and that this
  1271. * invariant will hold if you make sure that the netif_*_queue()
  1272. * calls are done at the proper times.
  1273. */
  1274. static int tc35815_send_packet(struct sk_buff *skb, struct net_device *dev)
  1275. {
  1276. struct tc35815_local *lp = netdev_priv(dev);
  1277. struct TxFD *txfd;
  1278. unsigned long flags;
  1279. /* If some error occurs while trying to transmit this
  1280. * packet, you should return '1' from this function.
  1281. * In such a case you _may not_ do anything to the
  1282. * SKB, it is still owned by the network queueing
  1283. * layer when an error is returned. This means you
  1284. * may not modify any SKB fields, you may not free
  1285. * the SKB, etc.
  1286. */
  1287. /* This is the most common case for modern hardware.
  1288. * The spinlock protects this code from the TX complete
  1289. * hardware interrupt handler. Queue flow control is
  1290. * thus managed under this lock as well.
  1291. */
  1292. spin_lock_irqsave(&lp->lock, flags);
  1293. /* failsafe... (handle txdone now if half of FDs are used) */
  1294. if ((lp->tfd_start + TX_FD_NUM - lp->tfd_end) % TX_FD_NUM >
  1295. TX_FD_NUM / 2)
  1296. tc35815_txdone(dev);
  1297. if (netif_msg_pktdata(lp))
  1298. print_eth(skb->data);
  1299. #ifdef DEBUG
  1300. if (lp->tx_skbs[lp->tfd_start].skb) {
  1301. printk("%s: tx_skbs conflict.\n", dev->name);
  1302. panic_queues(dev);
  1303. }
  1304. #else
  1305. BUG_ON(lp->tx_skbs[lp->tfd_start].skb);
  1306. #endif
  1307. lp->tx_skbs[lp->tfd_start].skb = skb;
  1308. lp->tx_skbs[lp->tfd_start].skb_dma = pci_map_single(lp->pci_dev, skb->data, skb->len, PCI_DMA_TODEVICE);
  1309. /*add to ring */
  1310. txfd = &lp->tfd_base[lp->tfd_start];
  1311. txfd->bd.BuffData = cpu_to_le32(lp->tx_skbs[lp->tfd_start].skb_dma);
  1312. txfd->bd.BDCtl = cpu_to_le32(skb->len);
  1313. txfd->fd.FDSystem = cpu_to_le32(lp->tfd_start);
  1314. txfd->fd.FDCtl = cpu_to_le32(FD_CownsFD | (1 << FD_BDCnt_SHIFT));
  1315. if (lp->tfd_start == lp->tfd_end) {
  1316. struct tc35815_regs __iomem *tr =
  1317. (struct tc35815_regs __iomem *)dev->base_addr;
  1318. /* Start DMA Transmitter. */
  1319. txfd->fd.FDNext |= cpu_to_le32(FD_Next_EOL);
  1320. #ifdef GATHER_TXINT
  1321. txfd->fd.FDCtl |= cpu_to_le32(FD_FrmOpt_IntTx);
  1322. #endif
  1323. if (netif_msg_tx_queued(lp)) {
  1324. printk("%s: starting TxFD.\n", dev->name);
  1325. dump_txfd(txfd);
  1326. }
  1327. tc_writel(fd_virt_to_bus(lp, txfd), &tr->TxFrmPtr);
  1328. } else {
  1329. txfd->fd.FDNext &= cpu_to_le32(~FD_Next_EOL);
  1330. if (netif_msg_tx_queued(lp)) {
  1331. printk("%s: queueing TxFD.\n", dev->name);
  1332. dump_txfd(txfd);
  1333. }
  1334. }
  1335. lp->tfd_start = (lp->tfd_start + 1) % TX_FD_NUM;
  1336. dev->trans_start = jiffies;
  1337. /* If we just used up the very last entry in the
  1338. * TX ring on this device, tell the queueing
  1339. * layer to send no more.
  1340. */
  1341. if (tc35815_tx_full(dev)) {
  1342. if (netif_msg_tx_queued(lp))
  1343. printk(KERN_WARNING "%s: TxFD Exhausted.\n", dev->name);
  1344. netif_stop_queue(dev);
  1345. }
  1346. /* When the TX completion hw interrupt arrives, this
  1347. * is when the transmit statistics are updated.
  1348. */
  1349. spin_unlock_irqrestore(&lp->lock, flags);
  1350. return 0;
  1351. }
  1352. #define FATAL_ERROR_INT \
  1353. (Int_IntPCI | Int_DmParErr | Int_IntNRAbt)
  1354. static void tc35815_fatal_error_interrupt(struct net_device *dev, u32 status)
  1355. {
  1356. static int count;
  1357. printk(KERN_WARNING "%s: Fatal Error Intterrupt (%#x):",
  1358. dev->name, status);
  1359. if (status & Int_IntPCI)
  1360. printk(" IntPCI");
  1361. if (status & Int_DmParErr)
  1362. printk(" DmParErr");
  1363. if (status & Int_IntNRAbt)
  1364. printk(" IntNRAbt");
  1365. printk("\n");
  1366. if (count++ > 100)
  1367. panic("%s: Too many fatal errors.", dev->name);
  1368. printk(KERN_WARNING "%s: Resetting ...\n", dev->name);
  1369. /* Try to restart the adaptor. */
  1370. tc35815_schedule_restart(dev);
  1371. }
  1372. #ifdef TC35815_NAPI
  1373. static int tc35815_do_interrupt(struct net_device *dev, u32 status, int limit)
  1374. #else
  1375. static int tc35815_do_interrupt(struct net_device *dev, u32 status)
  1376. #endif
  1377. {
  1378. struct tc35815_local *lp = netdev_priv(dev);
  1379. struct tc35815_regs __iomem *tr =
  1380. (struct tc35815_regs __iomem *)dev->base_addr;
  1381. int ret = -1;
  1382. /* Fatal errors... */
  1383. if (status & FATAL_ERROR_INT) {
  1384. tc35815_fatal_error_interrupt(dev, status);
  1385. return 0;
  1386. }
  1387. /* recoverable errors */
  1388. if (status & Int_IntFDAEx) {
  1389. /* disable FDAEx int. (until we make rooms...) */
  1390. tc_writel(tc_readl(&tr->Int_En) & ~Int_FDAExEn, &tr->Int_En);
  1391. printk(KERN_WARNING
  1392. "%s: Free Descriptor Area Exhausted (%#x).\n",
  1393. dev->name, status);
  1394. dev->stats.rx_dropped++;
  1395. ret = 0;
  1396. }
  1397. if (status & Int_IntBLEx) {
  1398. /* disable BLEx int. (until we make rooms...) */
  1399. tc_writel(tc_readl(&tr->Int_En) & ~Int_BLExEn, &tr->Int_En);
  1400. printk(KERN_WARNING
  1401. "%s: Buffer List Exhausted (%#x).\n",
  1402. dev->name, status);
  1403. dev->stats.rx_dropped++;
  1404. ret = 0;
  1405. }
  1406. if (status & Int_IntExBD) {
  1407. printk(KERN_WARNING
  1408. "%s: Excessive Buffer Descriptiors (%#x).\n",
  1409. dev->name, status);
  1410. dev->stats.rx_length_errors++;
  1411. ret = 0;
  1412. }
  1413. /* normal notification */
  1414. if (status & Int_IntMacRx) {
  1415. /* Got a packet(s). */
  1416. #ifdef TC35815_NAPI
  1417. ret = tc35815_rx(dev, limit);
  1418. #else
  1419. tc35815_rx(dev);
  1420. ret = 0;
  1421. #endif
  1422. lp->lstats.rx_ints++;
  1423. }
  1424. if (status & Int_IntMacTx) {
  1425. /* Transmit complete. */
  1426. lp->lstats.tx_ints++;
  1427. tc35815_txdone(dev);
  1428. netif_wake_queue(dev);
  1429. ret = 0;
  1430. }
  1431. return ret;
  1432. }
  1433. /*
  1434. * The typical workload of the driver:
  1435. * Handle the network interface interrupts.
  1436. */
  1437. static irqreturn_t tc35815_interrupt(int irq, void *dev_id)
  1438. {
  1439. struct net_device *dev = dev_id;
  1440. struct tc35815_local *lp = netdev_priv(dev);
  1441. struct tc35815_regs __iomem *tr =
  1442. (struct tc35815_regs __iomem *)dev->base_addr;
  1443. #ifdef TC35815_NAPI
  1444. u32 dmactl = tc_readl(&tr->DMA_Ctl);
  1445. if (!(dmactl & DMA_IntMask)) {
  1446. /* disable interrupts */
  1447. tc_writel(dmactl | DMA_IntMask, &tr->DMA_Ctl);
  1448. if (netif_rx_schedule_prep(&lp->napi))
  1449. __netif_rx_schedule(&lp->napi);
  1450. else {
  1451. printk(KERN_ERR "%s: interrupt taken in poll\n",
  1452. dev->name);
  1453. BUG();
  1454. }
  1455. (void)tc_readl(&tr->Int_Src); /* flush */
  1456. return IRQ_HANDLED;
  1457. }
  1458. return IRQ_NONE;
  1459. #else
  1460. int handled;
  1461. u32 status;
  1462. spin_lock(&lp->lock);
  1463. status = tc_readl(&tr->Int_Src);
  1464. tc_writel(status, &tr->Int_Src); /* write to clear */
  1465. handled = tc35815_do_interrupt(dev, status);
  1466. (void)tc_readl(&tr->Int_Src); /* flush */
  1467. spin_unlock(&lp->lock);
  1468. return IRQ_RETVAL(handled >= 0);
  1469. #endif /* TC35815_NAPI */
  1470. }
  1471. #ifdef CONFIG_NET_POLL_CONTROLLER
  1472. static void tc35815_poll_controller(struct net_device *dev)
  1473. {
  1474. disable_irq(dev->irq);
  1475. tc35815_interrupt(dev->irq, dev);
  1476. enable_irq(dev->irq);
  1477. }
  1478. #endif
  1479. /* We have a good packet(s), get it/them out of the buffers. */
  1480. #ifdef TC35815_NAPI
  1481. static int
  1482. tc35815_rx(struct net_device *dev, int limit)
  1483. #else
  1484. static void
  1485. tc35815_rx(struct net_device *dev)
  1486. #endif
  1487. {
  1488. struct tc35815_local *lp = netdev_priv(dev);
  1489. unsigned int fdctl;
  1490. int i;
  1491. int buf_free_count = 0;
  1492. int fd_free_count = 0;
  1493. #ifdef TC35815_NAPI
  1494. int received = 0;
  1495. #endif
  1496. while (!((fdctl = le32_to_cpu(lp->rfd_cur->fd.FDCtl)) & FD_CownsFD)) {
  1497. int status = le32_to_cpu(lp->rfd_cur->fd.FDStat);
  1498. int pkt_len = fdctl & FD_FDLength_MASK;
  1499. int bd_count = (fdctl & FD_BDCnt_MASK) >> FD_BDCnt_SHIFT;
  1500. #ifdef DEBUG
  1501. struct RxFD *next_rfd;
  1502. #endif
  1503. #if (RX_CTL_CMD & Rx_StripCRC) == 0
  1504. pkt_len -= ETH_FCS_LEN;
  1505. #endif
  1506. if (netif_msg_rx_status(lp))
  1507. dump_rxfd(lp->rfd_cur);
  1508. if (status & Rx_Good) {
  1509. struct sk_buff *skb;
  1510. unsigned char *data;
  1511. int cur_bd;
  1512. #ifdef TC35815_USE_PACKEDBUFFER
  1513. int offset;
  1514. #endif
  1515. #ifdef TC35815_NAPI
  1516. if (--limit < 0)
  1517. break;
  1518. #endif
  1519. #ifdef TC35815_USE_PACKEDBUFFER
  1520. BUG_ON(bd_count > 2);
  1521. skb = dev_alloc_skb(pkt_len + NET_IP_ALIGN);
  1522. if (skb == NULL) {
  1523. printk(KERN_NOTICE "%s: Memory squeeze, dropping packet.\n",
  1524. dev->name);
  1525. dev->stats.rx_dropped++;
  1526. break;
  1527. }
  1528. skb_reserve(skb, NET_IP_ALIGN);
  1529. data = skb_put(skb, pkt_len);
  1530. /* copy from receive buffer */
  1531. cur_bd = 0;
  1532. offset = 0;
  1533. while (offset < pkt_len && cur_bd < bd_count) {
  1534. int len = le32_to_cpu(lp->rfd_cur->bd[cur_bd].BDCtl) &
  1535. BD_BuffLength_MASK;
  1536. dma_addr_t dma = le32_to_cpu(lp->rfd_cur->bd[cur_bd].BuffData);
  1537. void *rxbuf = rxbuf_bus_to_virt(lp, dma);
  1538. if (offset + len > pkt_len)
  1539. len = pkt_len - offset;
  1540. #ifdef TC35815_DMA_SYNC_ONDEMAND
  1541. pci_dma_sync_single_for_cpu(lp->pci_dev,
  1542. dma, len,
  1543. PCI_DMA_FROMDEVICE);
  1544. #endif
  1545. memcpy(data + offset, rxbuf, len);
  1546. #ifdef TC35815_DMA_SYNC_ONDEMAND
  1547. pci_dma_sync_single_for_device(lp->pci_dev,
  1548. dma, len,
  1549. PCI_DMA_FROMDEVICE);
  1550. #endif
  1551. offset += len;
  1552. cur_bd++;
  1553. }
  1554. #else /* TC35815_USE_PACKEDBUFFER */
  1555. BUG_ON(bd_count > 1);
  1556. cur_bd = (le32_to_cpu(lp->rfd_cur->bd[0].BDCtl)
  1557. & BD_RxBDID_MASK) >> BD_RxBDID_SHIFT;
  1558. #ifdef DEBUG
  1559. if (cur_bd >= RX_BUF_NUM) {
  1560. printk("%s: invalid BDID.\n", dev->name);
  1561. panic_queues(dev);
  1562. }
  1563. BUG_ON(lp->rx_skbs[cur_bd].skb_dma !=
  1564. (le32_to_cpu(lp->rfd_cur->bd[0].BuffData) & ~3));
  1565. if (!lp->rx_skbs[cur_bd].skb) {
  1566. printk("%s: NULL skb.\n", dev->name);
  1567. panic_queues(dev);
  1568. }
  1569. #else
  1570. BUG_ON(cur_bd >= RX_BUF_NUM);
  1571. #endif
  1572. skb = lp->rx_skbs[cur_bd].skb;
  1573. prefetch(skb->data);
  1574. lp->rx_skbs[cur_bd].skb = NULL;
  1575. pci_unmap_single(lp->pci_dev,
  1576. lp->rx_skbs[cur_bd].skb_dma,
  1577. RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  1578. if (!HAVE_DMA_RXALIGN(lp) && NET_IP_ALIGN)
  1579. memmove(skb->data, skb->data - NET_IP_ALIGN,
  1580. pkt_len);
  1581. data = skb_put(skb, pkt_len);
  1582. #endif /* TC35815_USE_PACKEDBUFFER */
  1583. if (netif_msg_pktdata(lp))
  1584. print_eth(data);
  1585. skb->protocol = eth_type_trans(skb, dev);
  1586. #ifdef TC35815_NAPI
  1587. netif_receive_skb(skb);
  1588. received++;
  1589. #else
  1590. netif_rx(skb);
  1591. #endif
  1592. dev->stats.rx_packets++;
  1593. dev->stats.rx_bytes += pkt_len;
  1594. } else {
  1595. dev->stats.rx_errors++;
  1596. printk(KERN_DEBUG "%s: Rx error (status %x)\n",
  1597. dev->name, status & Rx_Stat_Mask);
  1598. /* WORKAROUND: LongErr and CRCErr means Overflow. */
  1599. if ((status & Rx_LongErr) && (status & Rx_CRCErr)) {
  1600. status &= ~(Rx_LongErr|Rx_CRCErr);
  1601. status |= Rx_Over;
  1602. }
  1603. if (status & Rx_LongErr)
  1604. dev->stats.rx_length_errors++;
  1605. if (status & Rx_Over)
  1606. dev->stats.rx_fifo_errors++;
  1607. if (status & Rx_CRCErr)
  1608. dev->stats.rx_crc_errors++;
  1609. if (status & Rx_Align)
  1610. dev->stats.rx_frame_errors++;
  1611. }
  1612. if (bd_count > 0) {
  1613. /* put Free Buffer back to controller */
  1614. int bdctl = le32_to_cpu(lp->rfd_cur->bd[bd_count - 1].BDCtl);
  1615. unsigned char id =
  1616. (bdctl & BD_RxBDID_MASK) >> BD_RxBDID_SHIFT;
  1617. #ifdef DEBUG
  1618. if (id >= RX_BUF_NUM) {
  1619. printk("%s: invalid BDID.\n", dev->name);
  1620. panic_queues(dev);
  1621. }
  1622. #else
  1623. BUG_ON(id >= RX_BUF_NUM);
  1624. #endif
  1625. /* free old buffers */
  1626. #ifdef TC35815_USE_PACKEDBUFFER
  1627. while (lp->fbl_curid != id)
  1628. #else
  1629. lp->fbl_count--;
  1630. while (lp->fbl_count < RX_BUF_NUM)
  1631. #endif
  1632. {
  1633. #ifdef TC35815_USE_PACKEDBUFFER
  1634. unsigned char curid = lp->fbl_curid;
  1635. #else
  1636. unsigned char curid =
  1637. (id + 1 + lp->fbl_count) % RX_BUF_NUM;
  1638. #endif
  1639. struct BDesc *bd = &lp->fbl_ptr->bd[curid];
  1640. #ifdef DEBUG
  1641. bdctl = le32_to_cpu(bd->BDCtl);
  1642. if (bdctl & BD_CownsBD) {
  1643. printk("%s: Freeing invalid BD.\n",
  1644. dev->name);
  1645. panic_queues(dev);
  1646. }
  1647. #endif
  1648. /* pass BD to controller */
  1649. #ifndef TC35815_USE_PACKEDBUFFER
  1650. if (!lp->rx_skbs[curid].skb) {
  1651. lp->rx_skbs[curid].skb =
  1652. alloc_rxbuf_skb(dev,
  1653. lp->pci_dev,
  1654. &lp->rx_skbs[curid].skb_dma);
  1655. if (!lp->rx_skbs[curid].skb)
  1656. break; /* try on next reception */
  1657. bd->BuffData = cpu_to_le32(lp->rx_skbs[curid].skb_dma);
  1658. }
  1659. #endif /* TC35815_USE_PACKEDBUFFER */
  1660. /* Note: BDLength was modified by chip. */
  1661. bd->BDCtl = cpu_to_le32(BD_CownsBD |
  1662. (curid << BD_RxBDID_SHIFT) |
  1663. RX_BUF_SIZE);
  1664. #ifdef TC35815_USE_PACKEDBUFFER
  1665. lp->fbl_curid = (curid + 1) % RX_BUF_NUM;
  1666. if (netif_msg_rx_status(lp)) {
  1667. printk("%s: Entering new FBD %d\n",
  1668. dev->name, lp->fbl_curid);
  1669. dump_frfd(lp->fbl_ptr);
  1670. }
  1671. #else
  1672. lp->fbl_count++;
  1673. #endif
  1674. buf_free_count++;
  1675. }
  1676. }
  1677. /* put RxFD back to controller */
  1678. #ifdef DEBUG
  1679. next_rfd = fd_bus_to_virt(lp,
  1680. le32_to_cpu(lp->rfd_cur->fd.FDNext));
  1681. if (next_rfd < lp->rfd_base || next_rfd > lp->rfd_limit) {
  1682. printk("%s: RxFD FDNext invalid.\n", dev->name);
  1683. panic_queues(dev);
  1684. }
  1685. #endif
  1686. for (i = 0; i < (bd_count + 1) / 2 + 1; i++) {
  1687. /* pass FD to controller */
  1688. #ifdef DEBUG
  1689. lp->rfd_cur->fd.FDNext = cpu_to_le32(0xdeaddead);
  1690. #else
  1691. lp->rfd_cur->fd.FDNext = cpu_to_le32(FD_Next_EOL);
  1692. #endif
  1693. lp->rfd_cur->fd.FDCtl = cpu_to_le32(FD_CownsFD);
  1694. lp->rfd_cur++;
  1695. fd_free_count++;
  1696. }
  1697. if (lp->rfd_cur > lp->rfd_limit)
  1698. lp->rfd_cur = lp->rfd_base;
  1699. #ifdef DEBUG
  1700. if (lp->rfd_cur != next_rfd)
  1701. printk("rfd_cur = %p, next_rfd %p\n",
  1702. lp->rfd_cur, next_rfd);
  1703. #endif
  1704. }
  1705. /* re-enable BL/FDA Exhaust interrupts. */
  1706. if (fd_free_count) {
  1707. struct tc35815_regs __iomem *tr =
  1708. (struct tc35815_regs __iomem *)dev->base_addr;
  1709. u32 en, en_old = tc_readl(&tr->Int_En);
  1710. en = en_old | Int_FDAExEn;
  1711. if (buf_free_count)
  1712. en |= Int_BLExEn;
  1713. if (en != en_old)
  1714. tc_writel(en, &tr->Int_En);
  1715. }
  1716. #ifdef TC35815_NAPI
  1717. return received;
  1718. #endif
  1719. }
  1720. #ifdef TC35815_NAPI
  1721. static int tc35815_poll(struct napi_struct *napi, int budget)
  1722. {
  1723. struct tc35815_local *lp = container_of(napi, struct tc35815_local, napi);
  1724. struct net_device *dev = lp->dev;
  1725. struct tc35815_regs __iomem *tr =
  1726. (struct tc35815_regs __iomem *)dev->base_addr;
  1727. int received = 0, handled;
  1728. u32 status;
  1729. spin_lock(&lp->lock);
  1730. status = tc_readl(&tr->Int_Src);
  1731. do {
  1732. tc_writel(status, &tr->Int_Src); /* write to clear */
  1733. handled = tc35815_do_interrupt(dev, status, limit);
  1734. if (handled >= 0) {
  1735. received += handled;
  1736. if (received >= budget)
  1737. break;
  1738. }
  1739. status = tc_readl(&tr->Int_Src);
  1740. } while (status);
  1741. spin_unlock(&lp->lock);
  1742. if (received < budget) {
  1743. netif_rx_complete(napi);
  1744. /* enable interrupts */
  1745. tc_writel(tc_readl(&tr->DMA_Ctl) & ~DMA_IntMask, &tr->DMA_Ctl);
  1746. }
  1747. return received;
  1748. }
  1749. #endif
  1750. #ifdef NO_CHECK_CARRIER
  1751. #define TX_STA_ERR (Tx_ExColl|Tx_Under|Tx_Defer|Tx_LateColl|Tx_TxPar|Tx_SQErr)
  1752. #else
  1753. #define TX_STA_ERR (Tx_ExColl|Tx_Under|Tx_Defer|Tx_NCarr|Tx_LateColl|Tx_TxPar|Tx_SQErr)
  1754. #endif
  1755. static void
  1756. tc35815_check_tx_stat(struct net_device *dev, int status)
  1757. {
  1758. struct tc35815_local *lp = netdev_priv(dev);
  1759. const char *msg = NULL;
  1760. /* count collisions */
  1761. if (status & Tx_ExColl)
  1762. dev->stats.collisions += 16;
  1763. if (status & Tx_TxColl_MASK)
  1764. dev->stats.collisions += status & Tx_TxColl_MASK;
  1765. #ifndef NO_CHECK_CARRIER
  1766. /* TX4939 does not have NCarr */
  1767. if (lp->chiptype == TC35815_TX4939)
  1768. status &= ~Tx_NCarr;
  1769. #ifdef WORKAROUND_LOSTCAR
  1770. /* WORKAROUND: ignore LostCrS in full duplex operation */
  1771. if (!lp->link || lp->duplex == DUPLEX_FULL)
  1772. status &= ~Tx_NCarr;
  1773. #endif
  1774. #endif
  1775. if (!(status & TX_STA_ERR)) {
  1776. /* no error. */
  1777. dev->stats.tx_packets++;
  1778. return;
  1779. }
  1780. dev->stats.tx_errors++;
  1781. if (status & Tx_ExColl) {
  1782. dev->stats.tx_aborted_errors++;
  1783. msg = "Excessive Collision.";
  1784. }
  1785. if (status & Tx_Under) {
  1786. dev->stats.tx_fifo_errors++;
  1787. msg = "Tx FIFO Underrun.";
  1788. if (lp->lstats.tx_underrun < TX_THRESHOLD_KEEP_LIMIT) {
  1789. lp->lstats.tx_underrun++;
  1790. if (lp->lstats.tx_underrun >= TX_THRESHOLD_KEEP_LIMIT) {
  1791. struct tc35815_regs __iomem *tr =
  1792. (struct tc35815_regs __iomem *)dev->base_addr;
  1793. tc_writel(TX_THRESHOLD_MAX, &tr->TxThrsh);
  1794. msg = "Tx FIFO Underrun.Change Tx threshold to max.";
  1795. }
  1796. }
  1797. }
  1798. if (status & Tx_Defer) {
  1799. dev->stats.tx_fifo_errors++;
  1800. msg = "Excessive Deferral.";
  1801. }
  1802. #ifndef NO_CHECK_CARRIER
  1803. if (status & Tx_NCarr) {
  1804. dev->stats.tx_carrier_errors++;
  1805. msg = "Lost Carrier Sense.";
  1806. }
  1807. #endif
  1808. if (status & Tx_LateColl) {
  1809. dev->stats.tx_aborted_errors++;
  1810. msg = "Late Collision.";
  1811. }
  1812. if (status & Tx_TxPar) {
  1813. dev->stats.tx_fifo_errors++;
  1814. msg = "Transmit Parity Error.";
  1815. }
  1816. if (status & Tx_SQErr) {
  1817. dev->stats.tx_heartbeat_errors++;
  1818. msg = "Signal Quality Error.";
  1819. }
  1820. if (msg && netif_msg_tx_err(lp))
  1821. printk(KERN_WARNING "%s: %s (%#x)\n", dev->name, msg, status);
  1822. }
  1823. /* This handles TX complete events posted by the device
  1824. * via interrupts.
  1825. */
  1826. static void
  1827. tc35815_txdone(struct net_device *dev)
  1828. {
  1829. struct tc35815_local *lp = netdev_priv(dev);
  1830. struct TxFD *txfd;
  1831. unsigned int fdctl;
  1832. txfd = &lp->tfd_base[lp->tfd_end];
  1833. while (lp->tfd_start != lp->tfd_end &&
  1834. !((fdctl = le32_to_cpu(txfd->fd.FDCtl)) & FD_CownsFD)) {
  1835. int status = le32_to_cpu(txfd->fd.FDStat);
  1836. struct sk_buff *skb;
  1837. unsigned long fdnext = le32_to_cpu(txfd->fd.FDNext);
  1838. u32 fdsystem = le32_to_cpu(txfd->fd.FDSystem);
  1839. if (netif_msg_tx_done(lp)) {
  1840. printk("%s: complete TxFD.\n", dev->name);
  1841. dump_txfd(txfd);
  1842. }
  1843. tc35815_check_tx_stat(dev, status);
  1844. skb = fdsystem != 0xffffffff ?
  1845. lp->tx_skbs[fdsystem].skb : NULL;
  1846. #ifdef DEBUG
  1847. if (lp->tx_skbs[lp->tfd_end].skb != skb) {
  1848. printk("%s: tx_skbs mismatch.\n", dev->name);
  1849. panic_queues(dev);
  1850. }
  1851. #else
  1852. BUG_ON(lp->tx_skbs[lp->tfd_end].skb != skb);
  1853. #endif
  1854. if (skb) {
  1855. dev->stats.tx_bytes += skb->len;
  1856. pci_unmap_single(lp->pci_dev, lp->tx_skbs[lp->tfd_end].skb_dma, skb->len, PCI_DMA_TODEVICE);
  1857. lp->tx_skbs[lp->tfd_end].skb = NULL;
  1858. lp->tx_skbs[lp->tfd_end].skb_dma = 0;
  1859. #ifdef TC35815_NAPI
  1860. dev_kfree_skb_any(skb);
  1861. #else
  1862. dev_kfree_skb_irq(skb);
  1863. #endif
  1864. }
  1865. txfd->fd.FDSystem = cpu_to_le32(0xffffffff);
  1866. lp->tfd_end = (lp->tfd_end + 1) % TX_FD_NUM;
  1867. txfd = &lp->tfd_base[lp->tfd_end];
  1868. #ifdef DEBUG
  1869. if ((fdnext & ~FD_Next_EOL) != fd_virt_to_bus(lp, txfd)) {
  1870. printk("%s: TxFD FDNext invalid.\n", dev->name);
  1871. panic_queues(dev);
  1872. }
  1873. #endif
  1874. if (fdnext & FD_Next_EOL) {
  1875. /* DMA Transmitter has been stopping... */
  1876. if (lp->tfd_end != lp->tfd_start) {
  1877. struct tc35815_regs __iomem *tr =
  1878. (struct tc35815_regs __iomem *)dev->base_addr;
  1879. int head = (lp->tfd_start + TX_FD_NUM - 1) % TX_FD_NUM;
  1880. struct TxFD *txhead = &lp->tfd_base[head];
  1881. int qlen = (lp->tfd_start + TX_FD_NUM
  1882. - lp->tfd_end) % TX_FD_NUM;
  1883. #ifdef DEBUG
  1884. if (!(le32_to_cpu(txfd->fd.FDCtl) & FD_CownsFD)) {
  1885. printk("%s: TxFD FDCtl invalid.\n", dev->name);
  1886. panic_queues(dev);
  1887. }
  1888. #endif
  1889. /* log max queue length */
  1890. if (lp->lstats.max_tx_qlen < qlen)
  1891. lp->lstats.max_tx_qlen = qlen;
  1892. /* start DMA Transmitter again */
  1893. txhead->fd.FDNext |= cpu_to_le32(FD_Next_EOL);
  1894. #ifdef GATHER_TXINT
  1895. txhead->fd.FDCtl |= cpu_to_le32(FD_FrmOpt_IntTx);
  1896. #endif
  1897. if (netif_msg_tx_queued(lp)) {
  1898. printk("%s: start TxFD on queue.\n",
  1899. dev->name);
  1900. dump_txfd(txfd);
  1901. }
  1902. tc_writel(fd_virt_to_bus(lp, txfd), &tr->TxFrmPtr);
  1903. }
  1904. break;
  1905. }
  1906. }
  1907. /* If we had stopped the queue due to a "tx full"
  1908. * condition, and space has now been made available,
  1909. * wake up the queue.
  1910. */
  1911. if (netif_queue_stopped(dev) && !tc35815_tx_full(dev))
  1912. netif_wake_queue(dev);
  1913. }
  1914. /* The inverse routine to tc35815_open(). */
  1915. static int
  1916. tc35815_close(struct net_device *dev)
  1917. {
  1918. struct tc35815_local *lp = netdev_priv(dev);
  1919. netif_stop_queue(dev);
  1920. #ifdef TC35815_NAPI
  1921. napi_disable(&lp->napi);
  1922. #endif
  1923. if (lp->phy_dev)
  1924. phy_stop(lp->phy_dev);
  1925. cancel_work_sync(&lp->restart_work);
  1926. /* Flush the Tx and disable Rx here. */
  1927. tc35815_chip_reset(dev);
  1928. free_irq(dev->irq, dev);
  1929. tc35815_free_queues(dev);
  1930. return 0;
  1931. }
  1932. /*
  1933. * Get the current statistics.
  1934. * This may be called with the card open or closed.
  1935. */
  1936. static struct net_device_stats *tc35815_get_stats(struct net_device *dev)
  1937. {
  1938. struct tc35815_regs __iomem *tr =
  1939. (struct tc35815_regs __iomem *)dev->base_addr;
  1940. if (netif_running(dev))
  1941. /* Update the statistics from the device registers. */
  1942. dev->stats.rx_missed_errors = tc_readl(&tr->Miss_Cnt);
  1943. return &dev->stats;
  1944. }
  1945. static void tc35815_set_cam_entry(struct net_device *dev, int index, unsigned char *addr)
  1946. {
  1947. struct tc35815_local *lp = netdev_priv(dev);
  1948. struct tc35815_regs __iomem *tr =
  1949. (struct tc35815_regs __iomem *)dev->base_addr;
  1950. int cam_index = index * 6;
  1951. u32 cam_data;
  1952. u32 saved_addr;
  1953. saved_addr = tc_readl(&tr->CAM_Adr);
  1954. if (netif_msg_hw(lp))
  1955. printk(KERN_DEBUG "%s: CAM %d: %pM\n",
  1956. dev->name, index, addr);
  1957. if (index & 1) {
  1958. /* read modify write */
  1959. tc_writel(cam_index - 2, &tr->CAM_Adr);
  1960. cam_data = tc_readl(&tr->CAM_Data) & 0xffff0000;
  1961. cam_data |= addr[0] << 8 | addr[1];
  1962. tc_writel(cam_data, &tr->CAM_Data);
  1963. /* write whole word */
  1964. tc_writel(cam_index + 2, &tr->CAM_Adr);
  1965. cam_data = (addr[2] << 24) | (addr[3] << 16) | (addr[4] << 8) | addr[5];
  1966. tc_writel(cam_data, &tr->CAM_Data);
  1967. } else {
  1968. /* write whole word */
  1969. tc_writel(cam_index, &tr->CAM_Adr);
  1970. cam_data = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
  1971. tc_writel(cam_data, &tr->CAM_Data);
  1972. /* read modify write */
  1973. tc_writel(cam_index + 4, &tr->CAM_Adr);
  1974. cam_data = tc_readl(&tr->CAM_Data) & 0x0000ffff;
  1975. cam_data |= addr[4] << 24 | (addr[5] << 16);
  1976. tc_writel(cam_data, &tr->CAM_Data);
  1977. }
  1978. tc_writel(saved_addr, &tr->CAM_Adr);
  1979. }
  1980. /*
  1981. * Set or clear the multicast filter for this adaptor.
  1982. * num_addrs == -1 Promiscuous mode, receive all packets
  1983. * num_addrs == 0 Normal mode, clear multicast list
  1984. * num_addrs > 0 Multicast mode, receive normal and MC packets,
  1985. * and do best-effort filtering.
  1986. */
  1987. static void
  1988. tc35815_set_multicast_list(struct net_device *dev)
  1989. {
  1990. struct tc35815_regs __iomem *tr =
  1991. (struct tc35815_regs __iomem *)dev->base_addr;
  1992. if (dev->flags & IFF_PROMISC) {
  1993. #ifdef WORKAROUND_100HALF_PROMISC
  1994. /* With some (all?) 100MHalf HUB, controller will hang
  1995. * if we enabled promiscuous mode before linkup... */
  1996. struct tc35815_local *lp = netdev_priv(dev);
  1997. if (!lp->link)
  1998. return;
  1999. #endif
  2000. /* Enable promiscuous mode */
  2001. tc_writel(CAM_CompEn | CAM_BroadAcc | CAM_GroupAcc | CAM_StationAcc, &tr->CAM_Ctl);
  2002. } else if ((dev->flags & IFF_ALLMULTI) ||
  2003. dev->mc_count > CAM_ENTRY_MAX - 3) {
  2004. /* CAM 0, 1, 20 are reserved. */
  2005. /* Disable promiscuous mode, use normal mode. */
  2006. tc_writel(CAM_CompEn | CAM_BroadAcc | CAM_GroupAcc, &tr->CAM_Ctl);
  2007. } else if (dev->mc_count) {
  2008. struct dev_mc_list *cur_addr = dev->mc_list;
  2009. int i;
  2010. int ena_bits = CAM_Ena_Bit(CAM_ENTRY_SOURCE);
  2011. tc_writel(0, &tr->CAM_Ctl);
  2012. /* Walk the address list, and load the filter */
  2013. for (i = 0; i < dev->mc_count; i++, cur_addr = cur_addr->next) {
  2014. if (!cur_addr)
  2015. break;
  2016. /* entry 0,1 is reserved. */
  2017. tc35815_set_cam_entry(dev, i + 2, cur_addr->dmi_addr);
  2018. ena_bits |= CAM_Ena_Bit(i + 2);
  2019. }
  2020. tc_writel(ena_bits, &tr->CAM_Ena);
  2021. tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
  2022. } else {
  2023. tc_writel(CAM_Ena_Bit(CAM_ENTRY_SOURCE), &tr->CAM_Ena);
  2024. tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
  2025. }
  2026. }
  2027. static void tc35815_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  2028. {
  2029. struct tc35815_local *lp = netdev_priv(dev);
  2030. strcpy(info->driver, MODNAME);
  2031. strcpy(info->version, DRV_VERSION);
  2032. strcpy(info->bus_info, pci_name(lp->pci_dev));
  2033. }
  2034. static int tc35815_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2035. {
  2036. struct tc35815_local *lp = netdev_priv(dev);
  2037. if (!lp->phy_dev)
  2038. return -ENODEV;
  2039. return phy_ethtool_gset(lp->phy_dev, cmd);
  2040. }
  2041. static int tc35815_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2042. {
  2043. struct tc35815_local *lp = netdev_priv(dev);
  2044. if (!lp->phy_dev)
  2045. return -ENODEV;
  2046. return phy_ethtool_sset(lp->phy_dev, cmd);
  2047. }
  2048. static u32 tc35815_get_msglevel(struct net_device *dev)
  2049. {
  2050. struct tc35815_local *lp = netdev_priv(dev);
  2051. return lp->msg_enable;
  2052. }
  2053. static void tc35815_set_msglevel(struct net_device *dev, u32 datum)
  2054. {
  2055. struct tc35815_local *lp = netdev_priv(dev);
  2056. lp->msg_enable = datum;
  2057. }
  2058. static int tc35815_get_sset_count(struct net_device *dev, int sset)
  2059. {
  2060. struct tc35815_local *lp = netdev_priv(dev);
  2061. switch (sset) {
  2062. case ETH_SS_STATS:
  2063. return sizeof(lp->lstats) / sizeof(int);
  2064. default:
  2065. return -EOPNOTSUPP;
  2066. }
  2067. }
  2068. static void tc35815_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *stats, u64 *data)
  2069. {
  2070. struct tc35815_local *lp = netdev_priv(dev);
  2071. data[0] = lp->lstats.max_tx_qlen;
  2072. data[1] = lp->lstats.tx_ints;
  2073. data[2] = lp->lstats.rx_ints;
  2074. data[3] = lp->lstats.tx_underrun;
  2075. }
  2076. static struct {
  2077. const char str[ETH_GSTRING_LEN];
  2078. } ethtool_stats_keys[] = {
  2079. { "max_tx_qlen" },
  2080. { "tx_ints" },
  2081. { "rx_ints" },
  2082. { "tx_underrun" },
  2083. };
  2084. static void tc35815_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  2085. {
  2086. memcpy(data, ethtool_stats_keys, sizeof(ethtool_stats_keys));
  2087. }
  2088. static const struct ethtool_ops tc35815_ethtool_ops = {
  2089. .get_drvinfo = tc35815_get_drvinfo,
  2090. .get_settings = tc35815_get_settings,
  2091. .set_settings = tc35815_set_settings,
  2092. .get_link = ethtool_op_get_link,
  2093. .get_msglevel = tc35815_get_msglevel,
  2094. .set_msglevel = tc35815_set_msglevel,
  2095. .get_strings = tc35815_get_strings,
  2096. .get_sset_count = tc35815_get_sset_count,
  2097. .get_ethtool_stats = tc35815_get_ethtool_stats,
  2098. };
  2099. static int tc35815_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  2100. {
  2101. struct tc35815_local *lp = netdev_priv(dev);
  2102. if (!netif_running(dev))
  2103. return -EINVAL;
  2104. if (!lp->phy_dev)
  2105. return -ENODEV;
  2106. return phy_mii_ioctl(lp->phy_dev, if_mii(rq), cmd);
  2107. }
  2108. static void tc35815_chip_reset(struct net_device *dev)
  2109. {
  2110. struct tc35815_regs __iomem *tr =
  2111. (struct tc35815_regs __iomem *)dev->base_addr;
  2112. int i;
  2113. /* reset the controller */
  2114. tc_writel(MAC_Reset, &tr->MAC_Ctl);
  2115. udelay(4); /* 3200ns */
  2116. i = 0;
  2117. while (tc_readl(&tr->MAC_Ctl) & MAC_Reset) {
  2118. if (i++ > 100) {
  2119. printk(KERN_ERR "%s: MAC reset failed.\n", dev->name);
  2120. break;
  2121. }
  2122. mdelay(1);
  2123. }
  2124. tc_writel(0, &tr->MAC_Ctl);
  2125. /* initialize registers to default value */
  2126. tc_writel(0, &tr->DMA_Ctl);
  2127. tc_writel(0, &tr->TxThrsh);
  2128. tc_writel(0, &tr->TxPollCtr);
  2129. tc_writel(0, &tr->RxFragSize);
  2130. tc_writel(0, &tr->Int_En);
  2131. tc_writel(0, &tr->FDA_Bas);
  2132. tc_writel(0, &tr->FDA_Lim);
  2133. tc_writel(0xffffffff, &tr->Int_Src); /* Write 1 to clear */
  2134. tc_writel(0, &tr->CAM_Ctl);
  2135. tc_writel(0, &tr->Tx_Ctl);
  2136. tc_writel(0, &tr->Rx_Ctl);
  2137. tc_writel(0, &tr->CAM_Ena);
  2138. (void)tc_readl(&tr->Miss_Cnt); /* Read to clear */
  2139. /* initialize internal SRAM */
  2140. tc_writel(DMA_TestMode, &tr->DMA_Ctl);
  2141. for (i = 0; i < 0x1000; i += 4) {
  2142. tc_writel(i, &tr->CAM_Adr);
  2143. tc_writel(0, &tr->CAM_Data);
  2144. }
  2145. tc_writel(0, &tr->DMA_Ctl);
  2146. }
  2147. static void tc35815_chip_init(struct net_device *dev)
  2148. {
  2149. struct tc35815_local *lp = netdev_priv(dev);
  2150. struct tc35815_regs __iomem *tr =
  2151. (struct tc35815_regs __iomem *)dev->base_addr;
  2152. unsigned long txctl = TX_CTL_CMD;
  2153. /* load station address to CAM */
  2154. tc35815_set_cam_entry(dev, CAM_ENTRY_SOURCE, dev->dev_addr);
  2155. /* Enable CAM (broadcast and unicast) */
  2156. tc_writel(CAM_Ena_Bit(CAM_ENTRY_SOURCE), &tr->CAM_Ena);
  2157. tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
  2158. /* Use DMA_RxAlign_2 to make IP header 4-byte aligned. */
  2159. if (HAVE_DMA_RXALIGN(lp))
  2160. tc_writel(DMA_BURST_SIZE | DMA_RxAlign_2, &tr->DMA_Ctl);
  2161. else
  2162. tc_writel(DMA_BURST_SIZE, &tr->DMA_Ctl);
  2163. #ifdef TC35815_USE_PACKEDBUFFER
  2164. tc_writel(RxFrag_EnPack | ETH_ZLEN, &tr->RxFragSize); /* Packing */
  2165. #else
  2166. tc_writel(ETH_ZLEN, &tr->RxFragSize);
  2167. #endif
  2168. tc_writel(0, &tr->TxPollCtr); /* Batch mode */
  2169. tc_writel(TX_THRESHOLD, &tr->TxThrsh);
  2170. tc_writel(INT_EN_CMD, &tr->Int_En);
  2171. /* set queues */
  2172. tc_writel(fd_virt_to_bus(lp, lp->rfd_base), &tr->FDA_Bas);
  2173. tc_writel((unsigned long)lp->rfd_limit - (unsigned long)lp->rfd_base,
  2174. &tr->FDA_Lim);
  2175. /*
  2176. * Activation method:
  2177. * First, enable the MAC Transmitter and the DMA Receive circuits.
  2178. * Then enable the DMA Transmitter and the MAC Receive circuits.
  2179. */
  2180. tc_writel(fd_virt_to_bus(lp, lp->fbl_ptr), &tr->BLFrmPtr); /* start DMA receiver */
  2181. tc_writel(RX_CTL_CMD, &tr->Rx_Ctl); /* start MAC receiver */
  2182. /* start MAC transmitter */
  2183. #ifndef NO_CHECK_CARRIER
  2184. /* TX4939 does not have EnLCarr */
  2185. if (lp->chiptype == TC35815_TX4939)
  2186. txctl &= ~Tx_EnLCarr;
  2187. #ifdef WORKAROUND_LOSTCAR
  2188. /* WORKAROUND: ignore LostCrS in full duplex operation */
  2189. if (!lp->phy_dev || !lp->link || lp->duplex == DUPLEX_FULL)
  2190. txctl &= ~Tx_EnLCarr;
  2191. #endif
  2192. #endif /* !NO_CHECK_CARRIER */
  2193. #ifdef GATHER_TXINT
  2194. txctl &= ~Tx_EnComp; /* disable global tx completion int. */
  2195. #endif
  2196. tc_writel(txctl, &tr->Tx_Ctl);
  2197. }
  2198. #ifdef CONFIG_PM
  2199. static int tc35815_suspend(struct pci_dev *pdev, pm_message_t state)
  2200. {
  2201. struct net_device *dev = pci_get_drvdata(pdev);
  2202. struct tc35815_local *lp = netdev_priv(dev);
  2203. unsigned long flags;
  2204. pci_save_state(pdev);
  2205. if (!netif_running(dev))
  2206. return 0;
  2207. netif_device_detach(dev);
  2208. if (lp->phy_dev)
  2209. phy_stop(lp->phy_dev);
  2210. spin_lock_irqsave(&lp->lock, flags);
  2211. tc35815_chip_reset(dev);
  2212. spin_unlock_irqrestore(&lp->lock, flags);
  2213. pci_set_power_state(pdev, PCI_D3hot);
  2214. return 0;
  2215. }
  2216. static int tc35815_resume(struct pci_dev *pdev)
  2217. {
  2218. struct net_device *dev = pci_get_drvdata(pdev);
  2219. struct tc35815_local *lp = netdev_priv(dev);
  2220. pci_restore_state(pdev);
  2221. if (!netif_running(dev))
  2222. return 0;
  2223. pci_set_power_state(pdev, PCI_D0);
  2224. tc35815_restart(dev);
  2225. netif_carrier_off(dev);
  2226. if (lp->phy_dev)
  2227. phy_start(lp->phy_dev);
  2228. netif_device_attach(dev);
  2229. return 0;
  2230. }
  2231. #endif /* CONFIG_PM */
  2232. static struct pci_driver tc35815_pci_driver = {
  2233. .name = MODNAME,
  2234. .id_table = tc35815_pci_tbl,
  2235. .probe = tc35815_init_one,
  2236. .remove = __devexit_p(tc35815_remove_one),
  2237. #ifdef CONFIG_PM
  2238. .suspend = tc35815_suspend,
  2239. .resume = tc35815_resume,
  2240. #endif
  2241. };
  2242. module_param_named(speed, options.speed, int, 0);
  2243. MODULE_PARM_DESC(speed, "0:auto, 10:10Mbps, 100:100Mbps");
  2244. module_param_named(duplex, options.duplex, int, 0);
  2245. MODULE_PARM_DESC(duplex, "0:auto, 1:half, 2:full");
  2246. static int __init tc35815_init_module(void)
  2247. {
  2248. return pci_register_driver(&tc35815_pci_driver);
  2249. }
  2250. static void __exit tc35815_cleanup_module(void)
  2251. {
  2252. pci_unregister_driver(&tc35815_pci_driver);
  2253. }
  2254. module_init(tc35815_init_module);
  2255. module_exit(tc35815_cleanup_module);
  2256. MODULE_DESCRIPTION("TOSHIBA TC35815 PCI 10M/100M Ethernet driver");
  2257. MODULE_LICENSE("GPL");