smsc911x.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2004-2008 SMSC
  4. * Copyright (C) 2005-2008 ARM
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. *
  20. ***************************************************************************
  21. * Rewritten, heavily based on smsc911x simple driver by SMSC.
  22. * Partly uses io macros from smc91x.c by Nicolas Pitre
  23. *
  24. * Supported devices:
  25. * LAN9115, LAN9116, LAN9117, LAN9118
  26. * LAN9215, LAN9216, LAN9217, LAN9218
  27. * LAN9210, LAN9211
  28. * LAN9220, LAN9221
  29. *
  30. */
  31. #include <linux/crc32.h>
  32. #include <linux/delay.h>
  33. #include <linux/errno.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/ethtool.h>
  36. #include <linux/init.h>
  37. #include <linux/ioport.h>
  38. #include <linux/kernel.h>
  39. #include <linux/module.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/platform_device.h>
  42. #include <linux/sched.h>
  43. #include <linux/slab.h>
  44. #include <linux/timer.h>
  45. #include <linux/version.h>
  46. #include <linux/bug.h>
  47. #include <linux/bitops.h>
  48. #include <linux/irq.h>
  49. #include <linux/io.h>
  50. #include <linux/phy.h>
  51. #include <linux/smsc911x.h>
  52. #include "smsc911x.h"
  53. #define SMSC_CHIPNAME "smsc911x"
  54. #define SMSC_MDIONAME "smsc911x-mdio"
  55. #define SMSC_DRV_VERSION "2008-10-21"
  56. MODULE_LICENSE("GPL");
  57. MODULE_VERSION(SMSC_DRV_VERSION);
  58. #if USE_DEBUG > 0
  59. static int debug = 16;
  60. #else
  61. static int debug = 3;
  62. #endif
  63. module_param(debug, int, 0);
  64. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  65. struct smsc911x_data {
  66. void __iomem *ioaddr;
  67. unsigned int idrev;
  68. /* used to decide which workarounds apply */
  69. unsigned int generation;
  70. /* device configuration (copied from platform_data during probe) */
  71. struct smsc911x_platform_config config;
  72. /* This needs to be acquired before calling any of below:
  73. * smsc911x_mac_read(), smsc911x_mac_write()
  74. */
  75. spinlock_t mac_lock;
  76. /* spinlock to ensure 16-bit accesses are serialised.
  77. * unused with a 32-bit bus */
  78. spinlock_t dev_lock;
  79. struct phy_device *phy_dev;
  80. struct mii_bus *mii_bus;
  81. int phy_irq[PHY_MAX_ADDR];
  82. unsigned int using_extphy;
  83. int last_duplex;
  84. int last_carrier;
  85. u32 msg_enable;
  86. unsigned int gpio_setting;
  87. unsigned int gpio_orig_setting;
  88. struct net_device *dev;
  89. struct napi_struct napi;
  90. unsigned int software_irq_signal;
  91. #ifdef USE_PHY_WORK_AROUND
  92. #define MIN_PACKET_SIZE (64)
  93. char loopback_tx_pkt[MIN_PACKET_SIZE];
  94. char loopback_rx_pkt[MIN_PACKET_SIZE];
  95. unsigned int resetcount;
  96. #endif
  97. /* Members for Multicast filter workaround */
  98. unsigned int multicast_update_pending;
  99. unsigned int set_bits_mask;
  100. unsigned int clear_bits_mask;
  101. unsigned int hashhi;
  102. unsigned int hashlo;
  103. };
  104. /* The 16-bit access functions are significantly slower, due to the locking
  105. * necessary. If your bus hardware can be configured to do this for you
  106. * (in response to a single 32-bit operation from software), you should use
  107. * the 32-bit access functions instead. */
  108. static inline u32 smsc911x_reg_read(struct smsc911x_data *pdata, u32 reg)
  109. {
  110. if (pdata->config.flags & SMSC911X_USE_32BIT)
  111. return readl(pdata->ioaddr + reg);
  112. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  113. u32 data;
  114. unsigned long flags;
  115. /* these two 16-bit reads must be performed consecutively, so
  116. * must not be interrupted by our own ISR (which would start
  117. * another read operation) */
  118. spin_lock_irqsave(&pdata->dev_lock, flags);
  119. data = ((readw(pdata->ioaddr + reg) & 0xFFFF) |
  120. ((readw(pdata->ioaddr + reg + 2) & 0xFFFF) << 16));
  121. spin_unlock_irqrestore(&pdata->dev_lock, flags);
  122. return data;
  123. }
  124. BUG();
  125. }
  126. static inline void smsc911x_reg_write(struct smsc911x_data *pdata, u32 reg,
  127. u32 val)
  128. {
  129. if (pdata->config.flags & SMSC911X_USE_32BIT) {
  130. writel(val, pdata->ioaddr + reg);
  131. return;
  132. }
  133. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  134. unsigned long flags;
  135. /* these two 16-bit writes must be performed consecutively, so
  136. * must not be interrupted by our own ISR (which would start
  137. * another read operation) */
  138. spin_lock_irqsave(&pdata->dev_lock, flags);
  139. writew(val & 0xFFFF, pdata->ioaddr + reg);
  140. writew((val >> 16) & 0xFFFF, pdata->ioaddr + reg + 2);
  141. spin_unlock_irqrestore(&pdata->dev_lock, flags);
  142. return;
  143. }
  144. BUG();
  145. }
  146. /* Writes a packet to the TX_DATA_FIFO */
  147. static inline void
  148. smsc911x_tx_writefifo(struct smsc911x_data *pdata, unsigned int *buf,
  149. unsigned int wordcount)
  150. {
  151. if (pdata->config.flags & SMSC911X_USE_32BIT) {
  152. writesl(pdata->ioaddr + TX_DATA_FIFO, buf, wordcount);
  153. return;
  154. }
  155. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  156. while (wordcount--)
  157. smsc911x_reg_write(pdata, TX_DATA_FIFO, *buf++);
  158. return;
  159. }
  160. BUG();
  161. }
  162. /* Reads a packet out of the RX_DATA_FIFO */
  163. static inline void
  164. smsc911x_rx_readfifo(struct smsc911x_data *pdata, unsigned int *buf,
  165. unsigned int wordcount)
  166. {
  167. if (pdata->config.flags & SMSC911X_USE_32BIT) {
  168. readsl(pdata->ioaddr + RX_DATA_FIFO, buf, wordcount);
  169. return;
  170. }
  171. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  172. while (wordcount--)
  173. *buf++ = smsc911x_reg_read(pdata, RX_DATA_FIFO);
  174. return;
  175. }
  176. BUG();
  177. }
  178. /* waits for MAC not busy, with timeout. Only called by smsc911x_mac_read
  179. * and smsc911x_mac_write, so assumes mac_lock is held */
  180. static int smsc911x_mac_complete(struct smsc911x_data *pdata)
  181. {
  182. int i;
  183. u32 val;
  184. SMSC_ASSERT_MAC_LOCK(pdata);
  185. for (i = 0; i < 40; i++) {
  186. val = smsc911x_reg_read(pdata, MAC_CSR_CMD);
  187. if (!(val & MAC_CSR_CMD_CSR_BUSY_))
  188. return 0;
  189. }
  190. SMSC_WARNING(HW, "Timed out waiting for MAC not BUSY. "
  191. "MAC_CSR_CMD: 0x%08X", val);
  192. return -EIO;
  193. }
  194. /* Fetches a MAC register value. Assumes mac_lock is acquired */
  195. static u32 smsc911x_mac_read(struct smsc911x_data *pdata, unsigned int offset)
  196. {
  197. unsigned int temp;
  198. SMSC_ASSERT_MAC_LOCK(pdata);
  199. temp = smsc911x_reg_read(pdata, MAC_CSR_CMD);
  200. if (unlikely(temp & MAC_CSR_CMD_CSR_BUSY_)) {
  201. SMSC_WARNING(HW, "MAC busy at entry");
  202. return 0xFFFFFFFF;
  203. }
  204. /* Send the MAC cmd */
  205. smsc911x_reg_write(pdata, MAC_CSR_CMD, ((offset & 0xFF) |
  206. MAC_CSR_CMD_CSR_BUSY_ | MAC_CSR_CMD_R_NOT_W_));
  207. /* Workaround for hardware read-after-write restriction */
  208. temp = smsc911x_reg_read(pdata, BYTE_TEST);
  209. /* Wait for the read to complete */
  210. if (likely(smsc911x_mac_complete(pdata) == 0))
  211. return smsc911x_reg_read(pdata, MAC_CSR_DATA);
  212. SMSC_WARNING(HW, "MAC busy after read");
  213. return 0xFFFFFFFF;
  214. }
  215. /* Set a mac register, mac_lock must be acquired before calling */
  216. static void smsc911x_mac_write(struct smsc911x_data *pdata,
  217. unsigned int offset, u32 val)
  218. {
  219. unsigned int temp;
  220. SMSC_ASSERT_MAC_LOCK(pdata);
  221. temp = smsc911x_reg_read(pdata, MAC_CSR_CMD);
  222. if (unlikely(temp & MAC_CSR_CMD_CSR_BUSY_)) {
  223. SMSC_WARNING(HW,
  224. "smsc911x_mac_write failed, MAC busy at entry");
  225. return;
  226. }
  227. /* Send data to write */
  228. smsc911x_reg_write(pdata, MAC_CSR_DATA, val);
  229. /* Write the actual data */
  230. smsc911x_reg_write(pdata, MAC_CSR_CMD, ((offset & 0xFF) |
  231. MAC_CSR_CMD_CSR_BUSY_));
  232. /* Workaround for hardware read-after-write restriction */
  233. temp = smsc911x_reg_read(pdata, BYTE_TEST);
  234. /* Wait for the write to complete */
  235. if (likely(smsc911x_mac_complete(pdata) == 0))
  236. return;
  237. SMSC_WARNING(HW,
  238. "smsc911x_mac_write failed, MAC busy after write");
  239. }
  240. /* Get a phy register */
  241. static int smsc911x_mii_read(struct mii_bus *bus, int phyaddr, int regidx)
  242. {
  243. struct smsc911x_data *pdata = (struct smsc911x_data *)bus->priv;
  244. unsigned long flags;
  245. unsigned int addr;
  246. int i, reg;
  247. spin_lock_irqsave(&pdata->mac_lock, flags);
  248. /* Confirm MII not busy */
  249. if (unlikely(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  250. SMSC_WARNING(HW,
  251. "MII is busy in smsc911x_mii_read???");
  252. reg = -EIO;
  253. goto out;
  254. }
  255. /* Set the address, index & direction (read from PHY) */
  256. addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6);
  257. smsc911x_mac_write(pdata, MII_ACC, addr);
  258. /* Wait for read to complete w/ timeout */
  259. for (i = 0; i < 100; i++)
  260. if (!(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  261. reg = smsc911x_mac_read(pdata, MII_DATA);
  262. goto out;
  263. }
  264. SMSC_WARNING(HW, "Timed out waiting for MII write to finish");
  265. reg = -EIO;
  266. out:
  267. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  268. return reg;
  269. }
  270. /* Set a phy register */
  271. static int smsc911x_mii_write(struct mii_bus *bus, int phyaddr, int regidx,
  272. u16 val)
  273. {
  274. struct smsc911x_data *pdata = (struct smsc911x_data *)bus->priv;
  275. unsigned long flags;
  276. unsigned int addr;
  277. int i, reg;
  278. spin_lock_irqsave(&pdata->mac_lock, flags);
  279. /* Confirm MII not busy */
  280. if (unlikely(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  281. SMSC_WARNING(HW,
  282. "MII is busy in smsc911x_mii_write???");
  283. reg = -EIO;
  284. goto out;
  285. }
  286. /* Put the data to write in the MAC */
  287. smsc911x_mac_write(pdata, MII_DATA, val);
  288. /* Set the address, index & direction (write to PHY) */
  289. addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6) |
  290. MII_ACC_MII_WRITE_;
  291. smsc911x_mac_write(pdata, MII_ACC, addr);
  292. /* Wait for write to complete w/ timeout */
  293. for (i = 0; i < 100; i++)
  294. if (!(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  295. reg = 0;
  296. goto out;
  297. }
  298. SMSC_WARNING(HW, "Timed out waiting for MII write to finish");
  299. reg = -EIO;
  300. out:
  301. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  302. return reg;
  303. }
  304. /* Autodetects and initialises external phy for SMSC9115 and SMSC9117 flavors.
  305. * If something goes wrong, returns -ENODEV to revert back to internal phy.
  306. * Performed at initialisation only, so interrupts are enabled */
  307. static int smsc911x_phy_initialise_external(struct smsc911x_data *pdata)
  308. {
  309. unsigned int hwcfg = smsc911x_reg_read(pdata, HW_CFG);
  310. /* External phy is requested, supported, and detected */
  311. if (hwcfg & HW_CFG_EXT_PHY_DET_) {
  312. /* Switch to external phy. Assuming tx and rx are stopped
  313. * because smsc911x_phy_initialise is called before
  314. * smsc911x_rx_initialise and tx_initialise. */
  315. /* Disable phy clocks to the MAC */
  316. hwcfg &= (~HW_CFG_PHY_CLK_SEL_);
  317. hwcfg |= HW_CFG_PHY_CLK_SEL_CLK_DIS_;
  318. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  319. udelay(10); /* Enough time for clocks to stop */
  320. /* Switch to external phy */
  321. hwcfg |= HW_CFG_EXT_PHY_EN_;
  322. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  323. /* Enable phy clocks to the MAC */
  324. hwcfg &= (~HW_CFG_PHY_CLK_SEL_);
  325. hwcfg |= HW_CFG_PHY_CLK_SEL_EXT_PHY_;
  326. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  327. udelay(10); /* Enough time for clocks to restart */
  328. hwcfg |= HW_CFG_SMI_SEL_;
  329. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  330. SMSC_TRACE(HW, "Successfully switched to external PHY");
  331. pdata->using_extphy = 1;
  332. } else {
  333. SMSC_WARNING(HW, "No external PHY detected, "
  334. "Using internal PHY instead.");
  335. /* Use internal phy */
  336. return -ENODEV;
  337. }
  338. return 0;
  339. }
  340. /* Fetches a tx status out of the status fifo */
  341. static unsigned int smsc911x_tx_get_txstatus(struct smsc911x_data *pdata)
  342. {
  343. unsigned int result =
  344. smsc911x_reg_read(pdata, TX_FIFO_INF) & TX_FIFO_INF_TSUSED_;
  345. if (result != 0)
  346. result = smsc911x_reg_read(pdata, TX_STATUS_FIFO);
  347. return result;
  348. }
  349. /* Fetches the next rx status */
  350. static unsigned int smsc911x_rx_get_rxstatus(struct smsc911x_data *pdata)
  351. {
  352. unsigned int result =
  353. smsc911x_reg_read(pdata, RX_FIFO_INF) & RX_FIFO_INF_RXSUSED_;
  354. if (result != 0)
  355. result = smsc911x_reg_read(pdata, RX_STATUS_FIFO);
  356. return result;
  357. }
  358. #ifdef USE_PHY_WORK_AROUND
  359. static int smsc911x_phy_check_loopbackpkt(struct smsc911x_data *pdata)
  360. {
  361. unsigned int tries;
  362. u32 wrsz;
  363. u32 rdsz;
  364. ulong bufp;
  365. for (tries = 0; tries < 10; tries++) {
  366. unsigned int txcmd_a;
  367. unsigned int txcmd_b;
  368. unsigned int status;
  369. unsigned int pktlength;
  370. unsigned int i;
  371. /* Zero-out rx packet memory */
  372. memset(pdata->loopback_rx_pkt, 0, MIN_PACKET_SIZE);
  373. /* Write tx packet to 118 */
  374. txcmd_a = (u32)((ulong)pdata->loopback_tx_pkt & 0x03) << 16;
  375. txcmd_a |= TX_CMD_A_FIRST_SEG_ | TX_CMD_A_LAST_SEG_;
  376. txcmd_a |= MIN_PACKET_SIZE;
  377. txcmd_b = MIN_PACKET_SIZE << 16 | MIN_PACKET_SIZE;
  378. smsc911x_reg_write(pdata, TX_DATA_FIFO, txcmd_a);
  379. smsc911x_reg_write(pdata, TX_DATA_FIFO, txcmd_b);
  380. bufp = (ulong)pdata->loopback_tx_pkt & (~0x3);
  381. wrsz = MIN_PACKET_SIZE + 3;
  382. wrsz += (u32)((ulong)pdata->loopback_tx_pkt & 0x3);
  383. wrsz >>= 2;
  384. smsc911x_tx_writefifo(pdata, (unsigned int *)bufp, wrsz);
  385. /* Wait till transmit is done */
  386. i = 60;
  387. do {
  388. udelay(5);
  389. status = smsc911x_tx_get_txstatus(pdata);
  390. } while ((i--) && (!status));
  391. if (!status) {
  392. SMSC_WARNING(HW, "Failed to transmit "
  393. "during loopback test");
  394. continue;
  395. }
  396. if (status & TX_STS_ES_) {
  397. SMSC_WARNING(HW, "Transmit encountered "
  398. "errors during loopback test");
  399. continue;
  400. }
  401. /* Wait till receive is done */
  402. i = 60;
  403. do {
  404. udelay(5);
  405. status = smsc911x_rx_get_rxstatus(pdata);
  406. } while ((i--) && (!status));
  407. if (!status) {
  408. SMSC_WARNING(HW,
  409. "Failed to receive during loopback test");
  410. continue;
  411. }
  412. if (status & RX_STS_ES_) {
  413. SMSC_WARNING(HW, "Receive encountered "
  414. "errors during loopback test");
  415. continue;
  416. }
  417. pktlength = ((status & 0x3FFF0000UL) >> 16);
  418. bufp = (ulong)pdata->loopback_rx_pkt;
  419. rdsz = pktlength + 3;
  420. rdsz += (u32)((ulong)pdata->loopback_rx_pkt & 0x3);
  421. rdsz >>= 2;
  422. smsc911x_rx_readfifo(pdata, (unsigned int *)bufp, rdsz);
  423. if (pktlength != (MIN_PACKET_SIZE + 4)) {
  424. SMSC_WARNING(HW, "Unexpected packet size "
  425. "during loop back test, size=%d, will retry",
  426. pktlength);
  427. } else {
  428. unsigned int j;
  429. int mismatch = 0;
  430. for (j = 0; j < MIN_PACKET_SIZE; j++) {
  431. if (pdata->loopback_tx_pkt[j]
  432. != pdata->loopback_rx_pkt[j]) {
  433. mismatch = 1;
  434. break;
  435. }
  436. }
  437. if (!mismatch) {
  438. SMSC_TRACE(HW, "Successfully verified "
  439. "loopback packet");
  440. return 0;
  441. } else {
  442. SMSC_WARNING(HW, "Data mismatch "
  443. "during loop back test, will retry");
  444. }
  445. }
  446. }
  447. return -EIO;
  448. }
  449. static int smsc911x_phy_reset(struct smsc911x_data *pdata)
  450. {
  451. struct phy_device *phy_dev = pdata->phy_dev;
  452. unsigned int temp;
  453. unsigned int i = 100000;
  454. BUG_ON(!phy_dev);
  455. BUG_ON(!phy_dev->bus);
  456. SMSC_TRACE(HW, "Performing PHY BCR Reset");
  457. smsc911x_mii_write(phy_dev->bus, phy_dev->addr, MII_BMCR, BMCR_RESET);
  458. do {
  459. msleep(1);
  460. temp = smsc911x_mii_read(phy_dev->bus, phy_dev->addr,
  461. MII_BMCR);
  462. } while ((i--) && (temp & BMCR_RESET));
  463. if (temp & BMCR_RESET) {
  464. SMSC_WARNING(HW, "PHY reset failed to complete.");
  465. return -EIO;
  466. }
  467. /* Extra delay required because the phy may not be completed with
  468. * its reset when BMCR_RESET is cleared. Specs say 256 uS is
  469. * enough delay but using 1ms here to be safe */
  470. msleep(1);
  471. return 0;
  472. }
  473. static int smsc911x_phy_loopbacktest(struct net_device *dev)
  474. {
  475. struct smsc911x_data *pdata = netdev_priv(dev);
  476. struct phy_device *phy_dev = pdata->phy_dev;
  477. int result = -EIO;
  478. unsigned int i, val;
  479. unsigned long flags;
  480. /* Initialise tx packet using broadcast destination address */
  481. memset(pdata->loopback_tx_pkt, 0xff, ETH_ALEN);
  482. /* Use incrementing source address */
  483. for (i = 6; i < 12; i++)
  484. pdata->loopback_tx_pkt[i] = (char)i;
  485. /* Set length type field */
  486. pdata->loopback_tx_pkt[12] = 0x00;
  487. pdata->loopback_tx_pkt[13] = 0x00;
  488. for (i = 14; i < MIN_PACKET_SIZE; i++)
  489. pdata->loopback_tx_pkt[i] = (char)i;
  490. val = smsc911x_reg_read(pdata, HW_CFG);
  491. val &= HW_CFG_TX_FIF_SZ_;
  492. val |= HW_CFG_SF_;
  493. smsc911x_reg_write(pdata, HW_CFG, val);
  494. smsc911x_reg_write(pdata, TX_CFG, TX_CFG_TX_ON_);
  495. smsc911x_reg_write(pdata, RX_CFG,
  496. (u32)((ulong)pdata->loopback_rx_pkt & 0x03) << 8);
  497. for (i = 0; i < 10; i++) {
  498. /* Set PHY to 10/FD, no ANEG, and loopback mode */
  499. smsc911x_mii_write(phy_dev->bus, phy_dev->addr, MII_BMCR,
  500. BMCR_LOOPBACK | BMCR_FULLDPLX);
  501. /* Enable MAC tx/rx, FD */
  502. spin_lock_irqsave(&pdata->mac_lock, flags);
  503. smsc911x_mac_write(pdata, MAC_CR, MAC_CR_FDPX_
  504. | MAC_CR_TXEN_ | MAC_CR_RXEN_);
  505. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  506. if (smsc911x_phy_check_loopbackpkt(pdata) == 0) {
  507. result = 0;
  508. break;
  509. }
  510. pdata->resetcount++;
  511. /* Disable MAC rx */
  512. spin_lock_irqsave(&pdata->mac_lock, flags);
  513. smsc911x_mac_write(pdata, MAC_CR, 0);
  514. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  515. smsc911x_phy_reset(pdata);
  516. }
  517. /* Disable MAC */
  518. spin_lock_irqsave(&pdata->mac_lock, flags);
  519. smsc911x_mac_write(pdata, MAC_CR, 0);
  520. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  521. /* Cancel PHY loopback mode */
  522. smsc911x_mii_write(phy_dev->bus, phy_dev->addr, MII_BMCR, 0);
  523. smsc911x_reg_write(pdata, TX_CFG, 0);
  524. smsc911x_reg_write(pdata, RX_CFG, 0);
  525. return result;
  526. }
  527. #endif /* USE_PHY_WORK_AROUND */
  528. static void smsc911x_phy_update_flowcontrol(struct smsc911x_data *pdata)
  529. {
  530. struct phy_device *phy_dev = pdata->phy_dev;
  531. u32 afc = smsc911x_reg_read(pdata, AFC_CFG);
  532. u32 flow;
  533. unsigned long flags;
  534. if (phy_dev->duplex == DUPLEX_FULL) {
  535. u16 lcladv = phy_read(phy_dev, MII_ADVERTISE);
  536. u16 rmtadv = phy_read(phy_dev, MII_LPA);
  537. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  538. if (cap & FLOW_CTRL_RX)
  539. flow = 0xFFFF0002;
  540. else
  541. flow = 0;
  542. if (cap & FLOW_CTRL_TX)
  543. afc |= 0xF;
  544. else
  545. afc &= ~0xF;
  546. SMSC_TRACE(HW, "rx pause %s, tx pause %s",
  547. (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
  548. (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
  549. } else {
  550. SMSC_TRACE(HW, "half duplex");
  551. flow = 0;
  552. afc |= 0xF;
  553. }
  554. spin_lock_irqsave(&pdata->mac_lock, flags);
  555. smsc911x_mac_write(pdata, FLOW, flow);
  556. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  557. smsc911x_reg_write(pdata, AFC_CFG, afc);
  558. }
  559. /* Update link mode if anything has changed. Called periodically when the
  560. * PHY is in polling mode, even if nothing has changed. */
  561. static void smsc911x_phy_adjust_link(struct net_device *dev)
  562. {
  563. struct smsc911x_data *pdata = netdev_priv(dev);
  564. struct phy_device *phy_dev = pdata->phy_dev;
  565. unsigned long flags;
  566. int carrier;
  567. if (phy_dev->duplex != pdata->last_duplex) {
  568. unsigned int mac_cr;
  569. SMSC_TRACE(HW, "duplex state has changed");
  570. spin_lock_irqsave(&pdata->mac_lock, flags);
  571. mac_cr = smsc911x_mac_read(pdata, MAC_CR);
  572. if (phy_dev->duplex) {
  573. SMSC_TRACE(HW,
  574. "configuring for full duplex mode");
  575. mac_cr |= MAC_CR_FDPX_;
  576. } else {
  577. SMSC_TRACE(HW,
  578. "configuring for half duplex mode");
  579. mac_cr &= ~MAC_CR_FDPX_;
  580. }
  581. smsc911x_mac_write(pdata, MAC_CR, mac_cr);
  582. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  583. smsc911x_phy_update_flowcontrol(pdata);
  584. pdata->last_duplex = phy_dev->duplex;
  585. }
  586. carrier = netif_carrier_ok(dev);
  587. if (carrier != pdata->last_carrier) {
  588. SMSC_TRACE(HW, "carrier state has changed");
  589. if (carrier) {
  590. SMSC_TRACE(HW, "configuring for carrier OK");
  591. if ((pdata->gpio_orig_setting & GPIO_CFG_LED1_EN_) &&
  592. (!pdata->using_extphy)) {
  593. /* Restore orginal GPIO configuration */
  594. pdata->gpio_setting = pdata->gpio_orig_setting;
  595. smsc911x_reg_write(pdata, GPIO_CFG,
  596. pdata->gpio_setting);
  597. }
  598. } else {
  599. SMSC_TRACE(HW, "configuring for no carrier");
  600. /* Check global setting that LED1
  601. * usage is 10/100 indicator */
  602. pdata->gpio_setting = smsc911x_reg_read(pdata,
  603. GPIO_CFG);
  604. if ((pdata->gpio_setting & GPIO_CFG_LED1_EN_)
  605. && (!pdata->using_extphy)) {
  606. /* Force 10/100 LED off, after saving
  607. * orginal GPIO configuration */
  608. pdata->gpio_orig_setting = pdata->gpio_setting;
  609. pdata->gpio_setting &= ~GPIO_CFG_LED1_EN_;
  610. pdata->gpio_setting |= (GPIO_CFG_GPIOBUF0_
  611. | GPIO_CFG_GPIODIR0_
  612. | GPIO_CFG_GPIOD0_);
  613. smsc911x_reg_write(pdata, GPIO_CFG,
  614. pdata->gpio_setting);
  615. }
  616. }
  617. pdata->last_carrier = carrier;
  618. }
  619. }
  620. static int smsc911x_mii_probe(struct net_device *dev)
  621. {
  622. struct smsc911x_data *pdata = netdev_priv(dev);
  623. struct phy_device *phydev = NULL;
  624. int phy_addr;
  625. /* find the first phy */
  626. for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++) {
  627. if (pdata->mii_bus->phy_map[phy_addr]) {
  628. phydev = pdata->mii_bus->phy_map[phy_addr];
  629. SMSC_TRACE(PROBE, "PHY %d: addr %d, phy_id 0x%08X",
  630. phy_addr, phydev->addr, phydev->phy_id);
  631. break;
  632. }
  633. }
  634. if (!phydev) {
  635. pr_err("%s: no PHY found\n", dev->name);
  636. return -ENODEV;
  637. }
  638. phydev = phy_connect(dev, phydev->dev.bus_id,
  639. &smsc911x_phy_adjust_link, 0, pdata->config.phy_interface);
  640. if (IS_ERR(phydev)) {
  641. pr_err("%s: Could not attach to PHY\n", dev->name);
  642. return PTR_ERR(phydev);
  643. }
  644. pr_info("%s: attached PHY driver [%s] (mii_bus:phy_addr=%s, irq=%d)\n",
  645. dev->name, phydev->drv->name, phydev->dev.bus_id, phydev->irq);
  646. /* mask with MAC supported features */
  647. phydev->supported &= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
  648. SUPPORTED_Asym_Pause);
  649. phydev->advertising = phydev->supported;
  650. pdata->phy_dev = phydev;
  651. pdata->last_duplex = -1;
  652. pdata->last_carrier = -1;
  653. #ifdef USE_PHY_WORK_AROUND
  654. if (smsc911x_phy_loopbacktest(dev) < 0) {
  655. SMSC_WARNING(HW, "Failed Loop Back Test");
  656. return -ENODEV;
  657. }
  658. SMSC_TRACE(HW, "Passed Loop Back Test");
  659. #endif /* USE_PHY_WORK_AROUND */
  660. SMSC_TRACE(HW, "phy initialised succesfully");
  661. return 0;
  662. }
  663. static int __devinit smsc911x_mii_init(struct platform_device *pdev,
  664. struct net_device *dev)
  665. {
  666. struct smsc911x_data *pdata = netdev_priv(dev);
  667. int err = -ENXIO, i;
  668. pdata->mii_bus = mdiobus_alloc();
  669. if (!pdata->mii_bus) {
  670. err = -ENOMEM;
  671. goto err_out_1;
  672. }
  673. pdata->mii_bus->name = SMSC_MDIONAME;
  674. snprintf(pdata->mii_bus->id, MII_BUS_ID_SIZE, "%x", pdev->id);
  675. pdata->mii_bus->priv = pdata;
  676. pdata->mii_bus->read = smsc911x_mii_read;
  677. pdata->mii_bus->write = smsc911x_mii_write;
  678. pdata->mii_bus->irq = pdata->phy_irq;
  679. for (i = 0; i < PHY_MAX_ADDR; ++i)
  680. pdata->mii_bus->irq[i] = PHY_POLL;
  681. pdata->mii_bus->parent = &pdev->dev;
  682. pdata->using_extphy = 0;
  683. switch (pdata->idrev & 0xFFFF0000) {
  684. case 0x01170000:
  685. case 0x01150000:
  686. case 0x117A0000:
  687. case 0x115A0000:
  688. /* External PHY supported, try to autodetect */
  689. if (smsc911x_phy_initialise_external(pdata) < 0) {
  690. SMSC_TRACE(HW, "No external PHY detected, "
  691. "using internal PHY");
  692. }
  693. break;
  694. default:
  695. SMSC_TRACE(HW, "External PHY is not supported, "
  696. "using internal PHY");
  697. break;
  698. }
  699. if (!pdata->using_extphy) {
  700. /* Mask all PHYs except ID 1 (internal) */
  701. pdata->mii_bus->phy_mask = ~(1 << 1);
  702. }
  703. if (mdiobus_register(pdata->mii_bus)) {
  704. SMSC_WARNING(PROBE, "Error registering mii bus");
  705. goto err_out_free_bus_2;
  706. }
  707. if (smsc911x_mii_probe(dev) < 0) {
  708. SMSC_WARNING(PROBE, "Error registering mii bus");
  709. goto err_out_unregister_bus_3;
  710. }
  711. return 0;
  712. err_out_unregister_bus_3:
  713. mdiobus_unregister(pdata->mii_bus);
  714. err_out_free_bus_2:
  715. mdiobus_free(pdata->mii_bus);
  716. err_out_1:
  717. return err;
  718. }
  719. /* Gets the number of tx statuses in the fifo */
  720. static unsigned int smsc911x_tx_get_txstatcount(struct smsc911x_data *pdata)
  721. {
  722. return (smsc911x_reg_read(pdata, TX_FIFO_INF)
  723. & TX_FIFO_INF_TSUSED_) >> 16;
  724. }
  725. /* Reads tx statuses and increments counters where necessary */
  726. static void smsc911x_tx_update_txcounters(struct net_device *dev)
  727. {
  728. struct smsc911x_data *pdata = netdev_priv(dev);
  729. unsigned int tx_stat;
  730. while ((tx_stat = smsc911x_tx_get_txstatus(pdata)) != 0) {
  731. if (unlikely(tx_stat & 0x80000000)) {
  732. /* In this driver the packet tag is used as the packet
  733. * length. Since a packet length can never reach the
  734. * size of 0x8000, this bit is reserved. It is worth
  735. * noting that the "reserved bit" in the warning above
  736. * does not reference a hardware defined reserved bit
  737. * but rather a driver defined one.
  738. */
  739. SMSC_WARNING(HW,
  740. "Packet tag reserved bit is high");
  741. } else {
  742. if (unlikely(tx_stat & 0x00008000)) {
  743. dev->stats.tx_errors++;
  744. } else {
  745. dev->stats.tx_packets++;
  746. dev->stats.tx_bytes += (tx_stat >> 16);
  747. }
  748. if (unlikely(tx_stat & 0x00000100)) {
  749. dev->stats.collisions += 16;
  750. dev->stats.tx_aborted_errors += 1;
  751. } else {
  752. dev->stats.collisions +=
  753. ((tx_stat >> 3) & 0xF);
  754. }
  755. if (unlikely(tx_stat & 0x00000800))
  756. dev->stats.tx_carrier_errors += 1;
  757. if (unlikely(tx_stat & 0x00000200)) {
  758. dev->stats.collisions++;
  759. dev->stats.tx_aborted_errors++;
  760. }
  761. }
  762. }
  763. }
  764. /* Increments the Rx error counters */
  765. static void
  766. smsc911x_rx_counterrors(struct net_device *dev, unsigned int rxstat)
  767. {
  768. int crc_err = 0;
  769. if (unlikely(rxstat & 0x00008000)) {
  770. dev->stats.rx_errors++;
  771. if (unlikely(rxstat & 0x00000002)) {
  772. dev->stats.rx_crc_errors++;
  773. crc_err = 1;
  774. }
  775. }
  776. if (likely(!crc_err)) {
  777. if (unlikely((rxstat & 0x00001020) == 0x00001020)) {
  778. /* Frame type indicates length,
  779. * and length error is set */
  780. dev->stats.rx_length_errors++;
  781. }
  782. if (rxstat & RX_STS_MCAST_)
  783. dev->stats.multicast++;
  784. }
  785. }
  786. /* Quickly dumps bad packets */
  787. static void
  788. smsc911x_rx_fastforward(struct smsc911x_data *pdata, unsigned int pktbytes)
  789. {
  790. unsigned int pktwords = (pktbytes + NET_IP_ALIGN + 3) >> 2;
  791. if (likely(pktwords >= 4)) {
  792. unsigned int timeout = 500;
  793. unsigned int val;
  794. smsc911x_reg_write(pdata, RX_DP_CTRL, RX_DP_CTRL_RX_FFWD_);
  795. do {
  796. udelay(1);
  797. val = smsc911x_reg_read(pdata, RX_DP_CTRL);
  798. } while (timeout-- && (val & RX_DP_CTRL_RX_FFWD_));
  799. if (unlikely(timeout == 0))
  800. SMSC_WARNING(HW, "Timed out waiting for "
  801. "RX FFWD to finish, RX_DP_CTRL: 0x%08X", val);
  802. } else {
  803. unsigned int temp;
  804. while (pktwords--)
  805. temp = smsc911x_reg_read(pdata, RX_DATA_FIFO);
  806. }
  807. }
  808. /* NAPI poll function */
  809. static int smsc911x_poll(struct napi_struct *napi, int budget)
  810. {
  811. struct smsc911x_data *pdata =
  812. container_of(napi, struct smsc911x_data, napi);
  813. struct net_device *dev = pdata->dev;
  814. int npackets = 0;
  815. while (likely(netif_running(dev)) && (npackets < budget)) {
  816. unsigned int pktlength;
  817. unsigned int pktwords;
  818. struct sk_buff *skb;
  819. unsigned int rxstat = smsc911x_rx_get_rxstatus(pdata);
  820. if (!rxstat) {
  821. unsigned int temp;
  822. /* We processed all packets available. Tell NAPI it can
  823. * stop polling then re-enable rx interrupts */
  824. smsc911x_reg_write(pdata, INT_STS, INT_STS_RSFL_);
  825. netif_rx_complete(napi);
  826. temp = smsc911x_reg_read(pdata, INT_EN);
  827. temp |= INT_EN_RSFL_EN_;
  828. smsc911x_reg_write(pdata, INT_EN, temp);
  829. break;
  830. }
  831. /* Count packet for NAPI scheduling, even if it has an error.
  832. * Error packets still require cycles to discard */
  833. npackets++;
  834. pktlength = ((rxstat & 0x3FFF0000) >> 16);
  835. pktwords = (pktlength + NET_IP_ALIGN + 3) >> 2;
  836. smsc911x_rx_counterrors(dev, rxstat);
  837. if (unlikely(rxstat & RX_STS_ES_)) {
  838. SMSC_WARNING(RX_ERR,
  839. "Discarding packet with error bit set");
  840. /* Packet has an error, discard it and continue with
  841. * the next */
  842. smsc911x_rx_fastforward(pdata, pktwords);
  843. dev->stats.rx_dropped++;
  844. continue;
  845. }
  846. skb = netdev_alloc_skb(dev, pktlength + NET_IP_ALIGN);
  847. if (unlikely(!skb)) {
  848. SMSC_WARNING(RX_ERR,
  849. "Unable to allocate skb for rx packet");
  850. /* Drop the packet and stop this polling iteration */
  851. smsc911x_rx_fastforward(pdata, pktwords);
  852. dev->stats.rx_dropped++;
  853. break;
  854. }
  855. skb->data = skb->head;
  856. skb_reset_tail_pointer(skb);
  857. /* Align IP on 16B boundary */
  858. skb_reserve(skb, NET_IP_ALIGN);
  859. skb_put(skb, pktlength - 4);
  860. smsc911x_rx_readfifo(pdata, (unsigned int *)skb->head,
  861. pktwords);
  862. skb->protocol = eth_type_trans(skb, dev);
  863. skb->ip_summed = CHECKSUM_NONE;
  864. netif_receive_skb(skb);
  865. /* Update counters */
  866. dev->stats.rx_packets++;
  867. dev->stats.rx_bytes += (pktlength - 4);
  868. dev->last_rx = jiffies;
  869. }
  870. /* Return total received packets */
  871. return npackets;
  872. }
  873. /* Returns hash bit number for given MAC address
  874. * Example:
  875. * 01 00 5E 00 00 01 -> returns bit number 31 */
  876. static unsigned int smsc911x_hash(char addr[ETH_ALEN])
  877. {
  878. return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
  879. }
  880. static void smsc911x_rx_multicast_update(struct smsc911x_data *pdata)
  881. {
  882. /* Performs the multicast & mac_cr update. This is called when
  883. * safe on the current hardware, and with the mac_lock held */
  884. unsigned int mac_cr;
  885. SMSC_ASSERT_MAC_LOCK(pdata);
  886. mac_cr = smsc911x_mac_read(pdata, MAC_CR);
  887. mac_cr |= pdata->set_bits_mask;
  888. mac_cr &= ~(pdata->clear_bits_mask);
  889. smsc911x_mac_write(pdata, MAC_CR, mac_cr);
  890. smsc911x_mac_write(pdata, HASHH, pdata->hashhi);
  891. smsc911x_mac_write(pdata, HASHL, pdata->hashlo);
  892. SMSC_TRACE(HW, "maccr 0x%08X, HASHH 0x%08X, HASHL 0x%08X",
  893. mac_cr, pdata->hashhi, pdata->hashlo);
  894. }
  895. static void smsc911x_rx_multicast_update_workaround(struct smsc911x_data *pdata)
  896. {
  897. unsigned int mac_cr;
  898. /* This function is only called for older LAN911x devices
  899. * (revA or revB), where MAC_CR, HASHH and HASHL should not
  900. * be modified during Rx - newer devices immediately update the
  901. * registers.
  902. *
  903. * This is called from interrupt context */
  904. spin_lock(&pdata->mac_lock);
  905. /* Check Rx has stopped */
  906. if (smsc911x_mac_read(pdata, MAC_CR) & MAC_CR_RXEN_)
  907. SMSC_WARNING(DRV, "Rx not stopped");
  908. /* Perform the update - safe to do now Rx has stopped */
  909. smsc911x_rx_multicast_update(pdata);
  910. /* Re-enable Rx */
  911. mac_cr = smsc911x_mac_read(pdata, MAC_CR);
  912. mac_cr |= MAC_CR_RXEN_;
  913. smsc911x_mac_write(pdata, MAC_CR, mac_cr);
  914. pdata->multicast_update_pending = 0;
  915. spin_unlock(&pdata->mac_lock);
  916. }
  917. static int smsc911x_soft_reset(struct smsc911x_data *pdata)
  918. {
  919. unsigned int timeout;
  920. unsigned int temp;
  921. /* Reset the LAN911x */
  922. smsc911x_reg_write(pdata, HW_CFG, HW_CFG_SRST_);
  923. timeout = 10;
  924. do {
  925. udelay(10);
  926. temp = smsc911x_reg_read(pdata, HW_CFG);
  927. } while ((--timeout) && (temp & HW_CFG_SRST_));
  928. if (unlikely(temp & HW_CFG_SRST_)) {
  929. SMSC_WARNING(DRV, "Failed to complete reset");
  930. return -EIO;
  931. }
  932. return 0;
  933. }
  934. /* Sets the device MAC address to dev_addr, called with mac_lock held */
  935. static void
  936. smsc911x_set_mac_address(struct smsc911x_data *pdata, u8 dev_addr[6])
  937. {
  938. u32 mac_high16 = (dev_addr[5] << 8) | dev_addr[4];
  939. u32 mac_low32 = (dev_addr[3] << 24) | (dev_addr[2] << 16) |
  940. (dev_addr[1] << 8) | dev_addr[0];
  941. SMSC_ASSERT_MAC_LOCK(pdata);
  942. smsc911x_mac_write(pdata, ADDRH, mac_high16);
  943. smsc911x_mac_write(pdata, ADDRL, mac_low32);
  944. }
  945. static int smsc911x_open(struct net_device *dev)
  946. {
  947. struct smsc911x_data *pdata = netdev_priv(dev);
  948. unsigned int timeout;
  949. unsigned int temp;
  950. unsigned int intcfg;
  951. /* if the phy is not yet registered, retry later*/
  952. if (!pdata->phy_dev) {
  953. SMSC_WARNING(HW, "phy_dev is NULL");
  954. return -EAGAIN;
  955. }
  956. if (!is_valid_ether_addr(dev->dev_addr)) {
  957. SMSC_WARNING(HW, "dev_addr is not a valid MAC address");
  958. return -EADDRNOTAVAIL;
  959. }
  960. /* Reset the LAN911x */
  961. if (smsc911x_soft_reset(pdata)) {
  962. SMSC_WARNING(HW, "soft reset failed");
  963. return -EIO;
  964. }
  965. smsc911x_reg_write(pdata, HW_CFG, 0x00050000);
  966. smsc911x_reg_write(pdata, AFC_CFG, 0x006E3740);
  967. /* Make sure EEPROM has finished loading before setting GPIO_CFG */
  968. timeout = 50;
  969. while ((timeout--) &&
  970. (smsc911x_reg_read(pdata, E2P_CMD) & E2P_CMD_EPC_BUSY_)) {
  971. udelay(10);
  972. }
  973. if (unlikely(timeout == 0))
  974. SMSC_WARNING(IFUP,
  975. "Timed out waiting for EEPROM busy bit to clear");
  976. smsc911x_reg_write(pdata, GPIO_CFG, 0x70070000);
  977. /* The soft reset above cleared the device's MAC address,
  978. * restore it from local copy (set in probe) */
  979. spin_lock_irq(&pdata->mac_lock);
  980. smsc911x_set_mac_address(pdata, dev->dev_addr);
  981. spin_unlock_irq(&pdata->mac_lock);
  982. /* Initialise irqs, but leave all sources disabled */
  983. smsc911x_reg_write(pdata, INT_EN, 0);
  984. smsc911x_reg_write(pdata, INT_STS, 0xFFFFFFFF);
  985. /* Set interrupt deassertion to 100uS */
  986. intcfg = ((10 << 24) | INT_CFG_IRQ_EN_);
  987. if (pdata->config.irq_polarity) {
  988. SMSC_TRACE(IFUP, "irq polarity: active high");
  989. intcfg |= INT_CFG_IRQ_POL_;
  990. } else {
  991. SMSC_TRACE(IFUP, "irq polarity: active low");
  992. }
  993. if (pdata->config.irq_type) {
  994. SMSC_TRACE(IFUP, "irq type: push-pull");
  995. intcfg |= INT_CFG_IRQ_TYPE_;
  996. } else {
  997. SMSC_TRACE(IFUP, "irq type: open drain");
  998. }
  999. smsc911x_reg_write(pdata, INT_CFG, intcfg);
  1000. SMSC_TRACE(IFUP, "Testing irq handler using IRQ %d", dev->irq);
  1001. pdata->software_irq_signal = 0;
  1002. smp_wmb();
  1003. temp = smsc911x_reg_read(pdata, INT_EN);
  1004. temp |= INT_EN_SW_INT_EN_;
  1005. smsc911x_reg_write(pdata, INT_EN, temp);
  1006. timeout = 1000;
  1007. while (timeout--) {
  1008. if (pdata->software_irq_signal)
  1009. break;
  1010. msleep(1);
  1011. }
  1012. if (!pdata->software_irq_signal) {
  1013. dev_warn(&dev->dev, "ISR failed signaling test (IRQ %d)\n",
  1014. dev->irq);
  1015. return -ENODEV;
  1016. }
  1017. SMSC_TRACE(IFUP, "IRQ handler passed test using IRQ %d", dev->irq);
  1018. dev_info(&dev->dev, "SMSC911x/921x identified at %#08lx, IRQ: %d\n",
  1019. (unsigned long)pdata->ioaddr, dev->irq);
  1020. /* Bring the PHY up */
  1021. phy_start(pdata->phy_dev);
  1022. temp = smsc911x_reg_read(pdata, HW_CFG);
  1023. /* Preserve TX FIFO size and external PHY configuration */
  1024. temp &= (HW_CFG_TX_FIF_SZ_|0x00000FFF);
  1025. temp |= HW_CFG_SF_;
  1026. smsc911x_reg_write(pdata, HW_CFG, temp);
  1027. temp = smsc911x_reg_read(pdata, FIFO_INT);
  1028. temp |= FIFO_INT_TX_AVAIL_LEVEL_;
  1029. temp &= ~(FIFO_INT_RX_STS_LEVEL_);
  1030. smsc911x_reg_write(pdata, FIFO_INT, temp);
  1031. /* set RX Data offset to 2 bytes for alignment */
  1032. smsc911x_reg_write(pdata, RX_CFG, (2 << 8));
  1033. /* enable NAPI polling before enabling RX interrupts */
  1034. napi_enable(&pdata->napi);
  1035. temp = smsc911x_reg_read(pdata, INT_EN);
  1036. temp |= (INT_EN_TDFA_EN_ | INT_EN_RSFL_EN_);
  1037. smsc911x_reg_write(pdata, INT_EN, temp);
  1038. spin_lock_irq(&pdata->mac_lock);
  1039. temp = smsc911x_mac_read(pdata, MAC_CR);
  1040. temp |= (MAC_CR_TXEN_ | MAC_CR_RXEN_ | MAC_CR_HBDIS_);
  1041. smsc911x_mac_write(pdata, MAC_CR, temp);
  1042. spin_unlock_irq(&pdata->mac_lock);
  1043. smsc911x_reg_write(pdata, TX_CFG, TX_CFG_TX_ON_);
  1044. netif_start_queue(dev);
  1045. return 0;
  1046. }
  1047. /* Entry point for stopping the interface */
  1048. static int smsc911x_stop(struct net_device *dev)
  1049. {
  1050. struct smsc911x_data *pdata = netdev_priv(dev);
  1051. unsigned int temp;
  1052. /* Disable all device interrupts */
  1053. temp = smsc911x_reg_read(pdata, INT_CFG);
  1054. temp &= ~INT_CFG_IRQ_EN_;
  1055. smsc911x_reg_write(pdata, INT_CFG, temp);
  1056. /* Stop Tx and Rx polling */
  1057. netif_stop_queue(dev);
  1058. napi_disable(&pdata->napi);
  1059. /* At this point all Rx and Tx activity is stopped */
  1060. dev->stats.rx_dropped += smsc911x_reg_read(pdata, RX_DROP);
  1061. smsc911x_tx_update_txcounters(dev);
  1062. /* Bring the PHY down */
  1063. if (pdata->phy_dev)
  1064. phy_stop(pdata->phy_dev);
  1065. SMSC_TRACE(IFDOWN, "Interface stopped");
  1066. return 0;
  1067. }
  1068. /* Entry point for transmitting a packet */
  1069. static int smsc911x_hard_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1070. {
  1071. struct smsc911x_data *pdata = netdev_priv(dev);
  1072. unsigned int freespace;
  1073. unsigned int tx_cmd_a;
  1074. unsigned int tx_cmd_b;
  1075. unsigned int temp;
  1076. u32 wrsz;
  1077. ulong bufp;
  1078. freespace = smsc911x_reg_read(pdata, TX_FIFO_INF) & TX_FIFO_INF_TDFREE_;
  1079. if (unlikely(freespace < TX_FIFO_LOW_THRESHOLD))
  1080. SMSC_WARNING(TX_ERR,
  1081. "Tx data fifo low, space available: %d", freespace);
  1082. /* Word alignment adjustment */
  1083. tx_cmd_a = (u32)((ulong)skb->data & 0x03) << 16;
  1084. tx_cmd_a |= TX_CMD_A_FIRST_SEG_ | TX_CMD_A_LAST_SEG_;
  1085. tx_cmd_a |= (unsigned int)skb->len;
  1086. tx_cmd_b = ((unsigned int)skb->len) << 16;
  1087. tx_cmd_b |= (unsigned int)skb->len;
  1088. smsc911x_reg_write(pdata, TX_DATA_FIFO, tx_cmd_a);
  1089. smsc911x_reg_write(pdata, TX_DATA_FIFO, tx_cmd_b);
  1090. bufp = (ulong)skb->data & (~0x3);
  1091. wrsz = (u32)skb->len + 3;
  1092. wrsz += (u32)((ulong)skb->data & 0x3);
  1093. wrsz >>= 2;
  1094. smsc911x_tx_writefifo(pdata, (unsigned int *)bufp, wrsz);
  1095. freespace -= (skb->len + 32);
  1096. dev_kfree_skb(skb);
  1097. dev->trans_start = jiffies;
  1098. if (unlikely(smsc911x_tx_get_txstatcount(pdata) >= 30))
  1099. smsc911x_tx_update_txcounters(dev);
  1100. if (freespace < TX_FIFO_LOW_THRESHOLD) {
  1101. netif_stop_queue(dev);
  1102. temp = smsc911x_reg_read(pdata, FIFO_INT);
  1103. temp &= 0x00FFFFFF;
  1104. temp |= 0x32000000;
  1105. smsc911x_reg_write(pdata, FIFO_INT, temp);
  1106. }
  1107. return NETDEV_TX_OK;
  1108. }
  1109. /* Entry point for getting status counters */
  1110. static struct net_device_stats *smsc911x_get_stats(struct net_device *dev)
  1111. {
  1112. struct smsc911x_data *pdata = netdev_priv(dev);
  1113. smsc911x_tx_update_txcounters(dev);
  1114. dev->stats.rx_dropped += smsc911x_reg_read(pdata, RX_DROP);
  1115. return &dev->stats;
  1116. }
  1117. /* Entry point for setting addressing modes */
  1118. static void smsc911x_set_multicast_list(struct net_device *dev)
  1119. {
  1120. struct smsc911x_data *pdata = netdev_priv(dev);
  1121. unsigned long flags;
  1122. if (dev->flags & IFF_PROMISC) {
  1123. /* Enabling promiscuous mode */
  1124. pdata->set_bits_mask = MAC_CR_PRMS_;
  1125. pdata->clear_bits_mask = (MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  1126. pdata->hashhi = 0;
  1127. pdata->hashlo = 0;
  1128. } else if (dev->flags & IFF_ALLMULTI) {
  1129. /* Enabling all multicast mode */
  1130. pdata->set_bits_mask = MAC_CR_MCPAS_;
  1131. pdata->clear_bits_mask = (MAC_CR_PRMS_ | MAC_CR_HPFILT_);
  1132. pdata->hashhi = 0;
  1133. pdata->hashlo = 0;
  1134. } else if (dev->mc_count > 0) {
  1135. /* Enabling specific multicast addresses */
  1136. unsigned int hash_high = 0;
  1137. unsigned int hash_low = 0;
  1138. unsigned int count = 0;
  1139. struct dev_mc_list *mc_list = dev->mc_list;
  1140. pdata->set_bits_mask = MAC_CR_HPFILT_;
  1141. pdata->clear_bits_mask = (MAC_CR_PRMS_ | MAC_CR_MCPAS_);
  1142. while (mc_list) {
  1143. count++;
  1144. if ((mc_list->dmi_addrlen) == ETH_ALEN) {
  1145. unsigned int bitnum =
  1146. smsc911x_hash(mc_list->dmi_addr);
  1147. unsigned int mask = 0x01 << (bitnum & 0x1F);
  1148. if (bitnum & 0x20)
  1149. hash_high |= mask;
  1150. else
  1151. hash_low |= mask;
  1152. } else {
  1153. SMSC_WARNING(DRV, "dmi_addrlen != 6");
  1154. }
  1155. mc_list = mc_list->next;
  1156. }
  1157. if (count != (unsigned int)dev->mc_count)
  1158. SMSC_WARNING(DRV, "mc_count != dev->mc_count");
  1159. pdata->hashhi = hash_high;
  1160. pdata->hashlo = hash_low;
  1161. } else {
  1162. /* Enabling local MAC address only */
  1163. pdata->set_bits_mask = 0;
  1164. pdata->clear_bits_mask =
  1165. (MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  1166. pdata->hashhi = 0;
  1167. pdata->hashlo = 0;
  1168. }
  1169. spin_lock_irqsave(&pdata->mac_lock, flags);
  1170. if (pdata->generation <= 1) {
  1171. /* Older hardware revision - cannot change these flags while
  1172. * receiving data */
  1173. if (!pdata->multicast_update_pending) {
  1174. unsigned int temp;
  1175. SMSC_TRACE(HW, "scheduling mcast update");
  1176. pdata->multicast_update_pending = 1;
  1177. /* Request the hardware to stop, then perform the
  1178. * update when we get an RX_STOP interrupt */
  1179. smsc911x_reg_write(pdata, INT_STS, INT_STS_RXSTOP_INT_);
  1180. temp = smsc911x_reg_read(pdata, INT_EN);
  1181. temp |= INT_EN_RXSTOP_INT_EN_;
  1182. smsc911x_reg_write(pdata, INT_EN, temp);
  1183. temp = smsc911x_mac_read(pdata, MAC_CR);
  1184. temp &= ~(MAC_CR_RXEN_);
  1185. smsc911x_mac_write(pdata, MAC_CR, temp);
  1186. } else {
  1187. /* There is another update pending, this should now
  1188. * use the newer values */
  1189. }
  1190. } else {
  1191. /* Newer hardware revision - can write immediately */
  1192. smsc911x_rx_multicast_update(pdata);
  1193. }
  1194. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  1195. }
  1196. static irqreturn_t smsc911x_irqhandler(int irq, void *dev_id)
  1197. {
  1198. struct net_device *dev = dev_id;
  1199. struct smsc911x_data *pdata = netdev_priv(dev);
  1200. u32 intsts = smsc911x_reg_read(pdata, INT_STS);
  1201. u32 inten = smsc911x_reg_read(pdata, INT_EN);
  1202. int serviced = IRQ_NONE;
  1203. u32 temp;
  1204. if (unlikely(intsts & inten & INT_STS_SW_INT_)) {
  1205. temp = smsc911x_reg_read(pdata, INT_EN);
  1206. temp &= (~INT_EN_SW_INT_EN_);
  1207. smsc911x_reg_write(pdata, INT_EN, temp);
  1208. smsc911x_reg_write(pdata, INT_STS, INT_STS_SW_INT_);
  1209. pdata->software_irq_signal = 1;
  1210. smp_wmb();
  1211. serviced = IRQ_HANDLED;
  1212. }
  1213. if (unlikely(intsts & inten & INT_STS_RXSTOP_INT_)) {
  1214. /* Called when there is a multicast update scheduled and
  1215. * it is now safe to complete the update */
  1216. SMSC_TRACE(INTR, "RX Stop interrupt");
  1217. temp = smsc911x_reg_read(pdata, INT_EN);
  1218. temp &= (~INT_EN_RXSTOP_INT_EN_);
  1219. smsc911x_reg_write(pdata, INT_EN, temp);
  1220. smsc911x_reg_write(pdata, INT_STS, INT_STS_RXSTOP_INT_);
  1221. smsc911x_rx_multicast_update_workaround(pdata);
  1222. serviced = IRQ_HANDLED;
  1223. }
  1224. if (intsts & inten & INT_STS_TDFA_) {
  1225. temp = smsc911x_reg_read(pdata, FIFO_INT);
  1226. temp |= FIFO_INT_TX_AVAIL_LEVEL_;
  1227. smsc911x_reg_write(pdata, FIFO_INT, temp);
  1228. smsc911x_reg_write(pdata, INT_STS, INT_STS_TDFA_);
  1229. netif_wake_queue(dev);
  1230. serviced = IRQ_HANDLED;
  1231. }
  1232. if (unlikely(intsts & inten & INT_STS_RXE_)) {
  1233. SMSC_TRACE(INTR, "RX Error interrupt");
  1234. smsc911x_reg_write(pdata, INT_STS, INT_STS_RXE_);
  1235. serviced = IRQ_HANDLED;
  1236. }
  1237. if (likely(intsts & inten & INT_STS_RSFL_)) {
  1238. if (likely(netif_rx_schedule_prep(&pdata->napi))) {
  1239. /* Disable Rx interrupts */
  1240. temp = smsc911x_reg_read(pdata, INT_EN);
  1241. temp &= (~INT_EN_RSFL_EN_);
  1242. smsc911x_reg_write(pdata, INT_EN, temp);
  1243. /* Schedule a NAPI poll */
  1244. __netif_rx_schedule(&pdata->napi);
  1245. } else {
  1246. SMSC_WARNING(RX_ERR,
  1247. "netif_rx_schedule_prep failed");
  1248. }
  1249. serviced = IRQ_HANDLED;
  1250. }
  1251. return serviced;
  1252. }
  1253. #ifdef CONFIG_NET_POLL_CONTROLLER
  1254. static void smsc911x_poll_controller(struct net_device *dev)
  1255. {
  1256. disable_irq(dev->irq);
  1257. smsc911x_irqhandler(0, dev);
  1258. enable_irq(dev->irq);
  1259. }
  1260. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1261. /* Standard ioctls for mii-tool */
  1262. static int smsc911x_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1263. {
  1264. struct smsc911x_data *pdata = netdev_priv(dev);
  1265. if (!netif_running(dev) || !pdata->phy_dev)
  1266. return -EINVAL;
  1267. return phy_mii_ioctl(pdata->phy_dev, if_mii(ifr), cmd);
  1268. }
  1269. static int
  1270. smsc911x_ethtool_getsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  1271. {
  1272. struct smsc911x_data *pdata = netdev_priv(dev);
  1273. cmd->maxtxpkt = 1;
  1274. cmd->maxrxpkt = 1;
  1275. return phy_ethtool_gset(pdata->phy_dev, cmd);
  1276. }
  1277. static int
  1278. smsc911x_ethtool_setsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  1279. {
  1280. struct smsc911x_data *pdata = netdev_priv(dev);
  1281. return phy_ethtool_sset(pdata->phy_dev, cmd);
  1282. }
  1283. static void smsc911x_ethtool_getdrvinfo(struct net_device *dev,
  1284. struct ethtool_drvinfo *info)
  1285. {
  1286. strlcpy(info->driver, SMSC_CHIPNAME, sizeof(info->driver));
  1287. strlcpy(info->version, SMSC_DRV_VERSION, sizeof(info->version));
  1288. strlcpy(info->bus_info, dev->dev.parent->bus_id,
  1289. sizeof(info->bus_info));
  1290. }
  1291. static int smsc911x_ethtool_nwayreset(struct net_device *dev)
  1292. {
  1293. struct smsc911x_data *pdata = netdev_priv(dev);
  1294. return phy_start_aneg(pdata->phy_dev);
  1295. }
  1296. static u32 smsc911x_ethtool_getmsglevel(struct net_device *dev)
  1297. {
  1298. struct smsc911x_data *pdata = netdev_priv(dev);
  1299. return pdata->msg_enable;
  1300. }
  1301. static void smsc911x_ethtool_setmsglevel(struct net_device *dev, u32 level)
  1302. {
  1303. struct smsc911x_data *pdata = netdev_priv(dev);
  1304. pdata->msg_enable = level;
  1305. }
  1306. static int smsc911x_ethtool_getregslen(struct net_device *dev)
  1307. {
  1308. return (((E2P_DATA - ID_REV) / 4 + 1) + (WUCSR - MAC_CR) + 1 + 32) *
  1309. sizeof(u32);
  1310. }
  1311. static void
  1312. smsc911x_ethtool_getregs(struct net_device *dev, struct ethtool_regs *regs,
  1313. void *buf)
  1314. {
  1315. struct smsc911x_data *pdata = netdev_priv(dev);
  1316. struct phy_device *phy_dev = pdata->phy_dev;
  1317. unsigned long flags;
  1318. unsigned int i;
  1319. unsigned int j = 0;
  1320. u32 *data = buf;
  1321. regs->version = pdata->idrev;
  1322. for (i = ID_REV; i <= E2P_DATA; i += (sizeof(u32)))
  1323. data[j++] = smsc911x_reg_read(pdata, i);
  1324. for (i = MAC_CR; i <= WUCSR; i++) {
  1325. spin_lock_irqsave(&pdata->mac_lock, flags);
  1326. data[j++] = smsc911x_mac_read(pdata, i);
  1327. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  1328. }
  1329. for (i = 0; i <= 31; i++)
  1330. data[j++] = smsc911x_mii_read(phy_dev->bus, phy_dev->addr, i);
  1331. }
  1332. static void smsc911x_eeprom_enable_access(struct smsc911x_data *pdata)
  1333. {
  1334. unsigned int temp = smsc911x_reg_read(pdata, GPIO_CFG);
  1335. temp &= ~GPIO_CFG_EEPR_EN_;
  1336. smsc911x_reg_write(pdata, GPIO_CFG, temp);
  1337. msleep(1);
  1338. }
  1339. static int smsc911x_eeprom_send_cmd(struct smsc911x_data *pdata, u32 op)
  1340. {
  1341. int timeout = 100;
  1342. u32 e2cmd;
  1343. SMSC_TRACE(DRV, "op 0x%08x", op);
  1344. if (smsc911x_reg_read(pdata, E2P_CMD) & E2P_CMD_EPC_BUSY_) {
  1345. SMSC_WARNING(DRV, "Busy at start");
  1346. return -EBUSY;
  1347. }
  1348. e2cmd = op | E2P_CMD_EPC_BUSY_;
  1349. smsc911x_reg_write(pdata, E2P_CMD, e2cmd);
  1350. do {
  1351. msleep(1);
  1352. e2cmd = smsc911x_reg_read(pdata, E2P_CMD);
  1353. } while ((e2cmd & E2P_CMD_EPC_BUSY_) && (timeout--));
  1354. if (!timeout) {
  1355. SMSC_TRACE(DRV, "TIMED OUT");
  1356. return -EAGAIN;
  1357. }
  1358. if (e2cmd & E2P_CMD_EPC_TIMEOUT_) {
  1359. SMSC_TRACE(DRV, "Error occured during eeprom operation");
  1360. return -EINVAL;
  1361. }
  1362. return 0;
  1363. }
  1364. static int smsc911x_eeprom_read_location(struct smsc911x_data *pdata,
  1365. u8 address, u8 *data)
  1366. {
  1367. u32 op = E2P_CMD_EPC_CMD_READ_ | address;
  1368. int ret;
  1369. SMSC_TRACE(DRV, "address 0x%x", address);
  1370. ret = smsc911x_eeprom_send_cmd(pdata, op);
  1371. if (!ret)
  1372. data[address] = smsc911x_reg_read(pdata, E2P_DATA);
  1373. return ret;
  1374. }
  1375. static int smsc911x_eeprom_write_location(struct smsc911x_data *pdata,
  1376. u8 address, u8 data)
  1377. {
  1378. u32 op = E2P_CMD_EPC_CMD_ERASE_ | address;
  1379. int ret;
  1380. SMSC_TRACE(DRV, "address 0x%x, data 0x%x", address, data);
  1381. ret = smsc911x_eeprom_send_cmd(pdata, op);
  1382. if (!ret) {
  1383. op = E2P_CMD_EPC_CMD_WRITE_ | address;
  1384. smsc911x_reg_write(pdata, E2P_DATA, (u32)data);
  1385. ret = smsc911x_eeprom_send_cmd(pdata, op);
  1386. }
  1387. return ret;
  1388. }
  1389. static int smsc911x_ethtool_get_eeprom_len(struct net_device *dev)
  1390. {
  1391. return SMSC911X_EEPROM_SIZE;
  1392. }
  1393. static int smsc911x_ethtool_get_eeprom(struct net_device *dev,
  1394. struct ethtool_eeprom *eeprom, u8 *data)
  1395. {
  1396. struct smsc911x_data *pdata = netdev_priv(dev);
  1397. u8 eeprom_data[SMSC911X_EEPROM_SIZE];
  1398. int len;
  1399. int i;
  1400. smsc911x_eeprom_enable_access(pdata);
  1401. len = min(eeprom->len, SMSC911X_EEPROM_SIZE);
  1402. for (i = 0; i < len; i++) {
  1403. int ret = smsc911x_eeprom_read_location(pdata, i, eeprom_data);
  1404. if (ret < 0) {
  1405. eeprom->len = 0;
  1406. return ret;
  1407. }
  1408. }
  1409. memcpy(data, &eeprom_data[eeprom->offset], len);
  1410. eeprom->len = len;
  1411. return 0;
  1412. }
  1413. static int smsc911x_ethtool_set_eeprom(struct net_device *dev,
  1414. struct ethtool_eeprom *eeprom, u8 *data)
  1415. {
  1416. int ret;
  1417. struct smsc911x_data *pdata = netdev_priv(dev);
  1418. smsc911x_eeprom_enable_access(pdata);
  1419. smsc911x_eeprom_send_cmd(pdata, E2P_CMD_EPC_CMD_EWEN_);
  1420. ret = smsc911x_eeprom_write_location(pdata, eeprom->offset, *data);
  1421. smsc911x_eeprom_send_cmd(pdata, E2P_CMD_EPC_CMD_EWDS_);
  1422. /* Single byte write, according to man page */
  1423. eeprom->len = 1;
  1424. return ret;
  1425. }
  1426. static const struct ethtool_ops smsc911x_ethtool_ops = {
  1427. .get_settings = smsc911x_ethtool_getsettings,
  1428. .set_settings = smsc911x_ethtool_setsettings,
  1429. .get_link = ethtool_op_get_link,
  1430. .get_drvinfo = smsc911x_ethtool_getdrvinfo,
  1431. .nway_reset = smsc911x_ethtool_nwayreset,
  1432. .get_msglevel = smsc911x_ethtool_getmsglevel,
  1433. .set_msglevel = smsc911x_ethtool_setmsglevel,
  1434. .get_regs_len = smsc911x_ethtool_getregslen,
  1435. .get_regs = smsc911x_ethtool_getregs,
  1436. .get_eeprom_len = smsc911x_ethtool_get_eeprom_len,
  1437. .get_eeprom = smsc911x_ethtool_get_eeprom,
  1438. .set_eeprom = smsc911x_ethtool_set_eeprom,
  1439. };
  1440. static const struct net_device_ops smsc911x_netdev_ops = {
  1441. .ndo_open = smsc911x_open,
  1442. .ndo_stop = smsc911x_stop,
  1443. .ndo_start_xmit = smsc911x_hard_start_xmit,
  1444. .ndo_get_stats = smsc911x_get_stats,
  1445. .ndo_set_multicast_list = smsc911x_set_multicast_list,
  1446. .ndo_do_ioctl = smsc911x_do_ioctl,
  1447. .ndo_validate_addr = eth_validate_addr,
  1448. #ifdef CONFIG_NET_POLL_CONTROLLER
  1449. .ndo_poll_controller = smsc911x_poll_controller,
  1450. #endif
  1451. };
  1452. /* Initializing private device structures, only called from probe */
  1453. static int __devinit smsc911x_init(struct net_device *dev)
  1454. {
  1455. struct smsc911x_data *pdata = netdev_priv(dev);
  1456. unsigned int byte_test;
  1457. SMSC_TRACE(PROBE, "Driver Parameters:");
  1458. SMSC_TRACE(PROBE, "LAN base: 0x%08lX",
  1459. (unsigned long)pdata->ioaddr);
  1460. SMSC_TRACE(PROBE, "IRQ: %d", dev->irq);
  1461. SMSC_TRACE(PROBE, "PHY will be autodetected.");
  1462. spin_lock_init(&pdata->dev_lock);
  1463. if (pdata->ioaddr == 0) {
  1464. SMSC_WARNING(PROBE, "pdata->ioaddr: 0x00000000");
  1465. return -ENODEV;
  1466. }
  1467. /* Check byte ordering */
  1468. byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
  1469. SMSC_TRACE(PROBE, "BYTE_TEST: 0x%08X", byte_test);
  1470. if (byte_test == 0x43218765) {
  1471. SMSC_TRACE(PROBE, "BYTE_TEST looks swapped, "
  1472. "applying WORD_SWAP");
  1473. smsc911x_reg_write(pdata, WORD_SWAP, 0xffffffff);
  1474. /* 1 dummy read of BYTE_TEST is needed after a write to
  1475. * WORD_SWAP before its contents are valid */
  1476. byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
  1477. byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
  1478. }
  1479. if (byte_test != 0x87654321) {
  1480. SMSC_WARNING(DRV, "BYTE_TEST: 0x%08X", byte_test);
  1481. if (((byte_test >> 16) & 0xFFFF) == (byte_test & 0xFFFF)) {
  1482. SMSC_WARNING(PROBE,
  1483. "top 16 bits equal to bottom 16 bits");
  1484. SMSC_TRACE(PROBE, "This may mean the chip is set "
  1485. "for 32 bit while the bus is reading 16 bit");
  1486. }
  1487. return -ENODEV;
  1488. }
  1489. /* Default generation to zero (all workarounds apply) */
  1490. pdata->generation = 0;
  1491. pdata->idrev = smsc911x_reg_read(pdata, ID_REV);
  1492. switch (pdata->idrev & 0xFFFF0000) {
  1493. case 0x01180000:
  1494. case 0x01170000:
  1495. case 0x01160000:
  1496. case 0x01150000:
  1497. /* LAN911[5678] family */
  1498. pdata->generation = pdata->idrev & 0x0000FFFF;
  1499. break;
  1500. case 0x118A0000:
  1501. case 0x117A0000:
  1502. case 0x116A0000:
  1503. case 0x115A0000:
  1504. /* LAN921[5678] family */
  1505. pdata->generation = 3;
  1506. break;
  1507. case 0x92100000:
  1508. case 0x92110000:
  1509. case 0x92200000:
  1510. case 0x92210000:
  1511. /* LAN9210/LAN9211/LAN9220/LAN9221 */
  1512. pdata->generation = 4;
  1513. break;
  1514. default:
  1515. SMSC_WARNING(PROBE, "LAN911x not identified, idrev: 0x%08X",
  1516. pdata->idrev);
  1517. return -ENODEV;
  1518. }
  1519. SMSC_TRACE(PROBE, "LAN911x identified, idrev: 0x%08X, generation: %d",
  1520. pdata->idrev, pdata->generation);
  1521. if (pdata->generation == 0)
  1522. SMSC_WARNING(PROBE,
  1523. "This driver is not intended for this chip revision");
  1524. /* Reset the LAN911x */
  1525. if (smsc911x_soft_reset(pdata))
  1526. return -ENODEV;
  1527. /* Disable all interrupt sources until we bring the device up */
  1528. smsc911x_reg_write(pdata, INT_EN, 0);
  1529. ether_setup(dev);
  1530. dev->flags |= IFF_MULTICAST;
  1531. netif_napi_add(dev, &pdata->napi, smsc911x_poll, SMSC_NAPI_WEIGHT);
  1532. dev->netdev_ops = &smsc911x_netdev_ops;
  1533. dev->ethtool_ops = &smsc911x_ethtool_ops;
  1534. return 0;
  1535. }
  1536. static int __devexit smsc911x_drv_remove(struct platform_device *pdev)
  1537. {
  1538. struct net_device *dev;
  1539. struct smsc911x_data *pdata;
  1540. struct resource *res;
  1541. dev = platform_get_drvdata(pdev);
  1542. BUG_ON(!dev);
  1543. pdata = netdev_priv(dev);
  1544. BUG_ON(!pdata);
  1545. BUG_ON(!pdata->ioaddr);
  1546. BUG_ON(!pdata->phy_dev);
  1547. SMSC_TRACE(IFDOWN, "Stopping driver.");
  1548. phy_disconnect(pdata->phy_dev);
  1549. pdata->phy_dev = NULL;
  1550. mdiobus_unregister(pdata->mii_bus);
  1551. mdiobus_free(pdata->mii_bus);
  1552. platform_set_drvdata(pdev, NULL);
  1553. unregister_netdev(dev);
  1554. free_irq(dev->irq, dev);
  1555. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  1556. "smsc911x-memory");
  1557. if (!res)
  1558. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1559. release_mem_region(res->start, res->end - res->start);
  1560. iounmap(pdata->ioaddr);
  1561. free_netdev(dev);
  1562. return 0;
  1563. }
  1564. static int __devinit smsc911x_drv_probe(struct platform_device *pdev)
  1565. {
  1566. struct net_device *dev;
  1567. struct smsc911x_data *pdata;
  1568. struct smsc911x_platform_config *config = pdev->dev.platform_data;
  1569. struct resource *res;
  1570. unsigned int intcfg = 0;
  1571. int res_size;
  1572. int retval;
  1573. DECLARE_MAC_BUF(mac);
  1574. pr_info("%s: Driver version %s.\n", SMSC_CHIPNAME, SMSC_DRV_VERSION);
  1575. /* platform data specifies irq & dynamic bus configuration */
  1576. if (!pdev->dev.platform_data) {
  1577. pr_warning("%s: platform_data not provided\n", SMSC_CHIPNAME);
  1578. retval = -ENODEV;
  1579. goto out_0;
  1580. }
  1581. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  1582. "smsc911x-memory");
  1583. if (!res)
  1584. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1585. if (!res) {
  1586. pr_warning("%s: Could not allocate resource.\n",
  1587. SMSC_CHIPNAME);
  1588. retval = -ENODEV;
  1589. goto out_0;
  1590. }
  1591. res_size = res->end - res->start;
  1592. if (!request_mem_region(res->start, res_size, SMSC_CHIPNAME)) {
  1593. retval = -EBUSY;
  1594. goto out_0;
  1595. }
  1596. dev = alloc_etherdev(sizeof(struct smsc911x_data));
  1597. if (!dev) {
  1598. pr_warning("%s: Could not allocate device.\n", SMSC_CHIPNAME);
  1599. retval = -ENOMEM;
  1600. goto out_release_io_1;
  1601. }
  1602. SET_NETDEV_DEV(dev, &pdev->dev);
  1603. pdata = netdev_priv(dev);
  1604. dev->irq = platform_get_irq(pdev, 0);
  1605. pdata->ioaddr = ioremap_nocache(res->start, res_size);
  1606. /* copy config parameters across to pdata */
  1607. memcpy(&pdata->config, config, sizeof(pdata->config));
  1608. pdata->dev = dev;
  1609. pdata->msg_enable = ((1 << debug) - 1);
  1610. if (pdata->ioaddr == NULL) {
  1611. SMSC_WARNING(PROBE,
  1612. "Error smsc911x base address invalid");
  1613. retval = -ENOMEM;
  1614. goto out_free_netdev_2;
  1615. }
  1616. retval = smsc911x_init(dev);
  1617. if (retval < 0)
  1618. goto out_unmap_io_3;
  1619. /* configure irq polarity and type before connecting isr */
  1620. if (pdata->config.irq_polarity == SMSC911X_IRQ_POLARITY_ACTIVE_HIGH)
  1621. intcfg |= INT_CFG_IRQ_POL_;
  1622. if (pdata->config.irq_type == SMSC911X_IRQ_TYPE_PUSH_PULL)
  1623. intcfg |= INT_CFG_IRQ_TYPE_;
  1624. smsc911x_reg_write(pdata, INT_CFG, intcfg);
  1625. /* Ensure interrupts are globally disabled before connecting ISR */
  1626. smsc911x_reg_write(pdata, INT_EN, 0);
  1627. smsc911x_reg_write(pdata, INT_STS, 0xFFFFFFFF);
  1628. retval = request_irq(dev->irq, smsc911x_irqhandler, IRQF_DISABLED,
  1629. SMSC_CHIPNAME, dev);
  1630. if (retval) {
  1631. SMSC_WARNING(PROBE,
  1632. "Unable to claim requested irq: %d", dev->irq);
  1633. goto out_unmap_io_3;
  1634. }
  1635. platform_set_drvdata(pdev, dev);
  1636. retval = register_netdev(dev);
  1637. if (retval) {
  1638. SMSC_WARNING(PROBE,
  1639. "Error %i registering device", retval);
  1640. goto out_unset_drvdata_4;
  1641. } else {
  1642. SMSC_TRACE(PROBE, "Network interface: \"%s\"", dev->name);
  1643. }
  1644. spin_lock_init(&pdata->mac_lock);
  1645. retval = smsc911x_mii_init(pdev, dev);
  1646. if (retval) {
  1647. SMSC_WARNING(PROBE,
  1648. "Error %i initialising mii", retval);
  1649. goto out_unregister_netdev_5;
  1650. }
  1651. spin_lock_irq(&pdata->mac_lock);
  1652. /* Check if mac address has been specified when bringing interface up */
  1653. if (is_valid_ether_addr(dev->dev_addr)) {
  1654. smsc911x_set_mac_address(pdata, dev->dev_addr);
  1655. SMSC_TRACE(PROBE, "MAC Address is specified by configuration");
  1656. } else {
  1657. /* Try reading mac address from device. if EEPROM is present
  1658. * it will already have been set */
  1659. u32 mac_high16 = smsc911x_mac_read(pdata, ADDRH);
  1660. u32 mac_low32 = smsc911x_mac_read(pdata, ADDRL);
  1661. dev->dev_addr[0] = (u8)(mac_low32);
  1662. dev->dev_addr[1] = (u8)(mac_low32 >> 8);
  1663. dev->dev_addr[2] = (u8)(mac_low32 >> 16);
  1664. dev->dev_addr[3] = (u8)(mac_low32 >> 24);
  1665. dev->dev_addr[4] = (u8)(mac_high16);
  1666. dev->dev_addr[5] = (u8)(mac_high16 >> 8);
  1667. if (is_valid_ether_addr(dev->dev_addr)) {
  1668. /* eeprom values are valid so use them */
  1669. SMSC_TRACE(PROBE,
  1670. "Mac Address is read from LAN911x EEPROM");
  1671. } else {
  1672. /* eeprom values are invalid, generate random MAC */
  1673. random_ether_addr(dev->dev_addr);
  1674. smsc911x_set_mac_address(pdata, dev->dev_addr);
  1675. SMSC_TRACE(PROBE,
  1676. "MAC Address is set to random_ether_addr");
  1677. }
  1678. }
  1679. spin_unlock_irq(&pdata->mac_lock);
  1680. dev_info(&dev->dev, "MAC Address: %s\n",
  1681. print_mac(mac, dev->dev_addr));
  1682. return 0;
  1683. out_unregister_netdev_5:
  1684. unregister_netdev(dev);
  1685. out_unset_drvdata_4:
  1686. platform_set_drvdata(pdev, NULL);
  1687. free_irq(dev->irq, dev);
  1688. out_unmap_io_3:
  1689. iounmap(pdata->ioaddr);
  1690. out_free_netdev_2:
  1691. free_netdev(dev);
  1692. out_release_io_1:
  1693. release_mem_region(res->start, res->end - res->start);
  1694. out_0:
  1695. return retval;
  1696. }
  1697. static struct platform_driver smsc911x_driver = {
  1698. .probe = smsc911x_drv_probe,
  1699. .remove = smsc911x_drv_remove,
  1700. .driver = {
  1701. .name = SMSC_CHIPNAME,
  1702. },
  1703. };
  1704. /* Entry point for loading the module */
  1705. static int __init smsc911x_init_module(void)
  1706. {
  1707. return platform_driver_register(&smsc911x_driver);
  1708. }
  1709. /* entry point for unloading the module */
  1710. static void __exit smsc911x_cleanup_module(void)
  1711. {
  1712. platform_driver_unregister(&smsc911x_driver);
  1713. }
  1714. module_init(smsc911x_init_module);
  1715. module_exit(smsc911x_cleanup_module);