sky2.c 120 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/netdevice.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/ethtool.h>
  31. #include <linux/pci.h>
  32. #include <linux/ip.h>
  33. #include <net/ip.h>
  34. #include <linux/tcp.h>
  35. #include <linux/in.h>
  36. #include <linux/delay.h>
  37. #include <linux/workqueue.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/debugfs.h>
  41. #include <linux/mii.h>
  42. #include <asm/irq.h>
  43. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  44. #define SKY2_VLAN_TAG_USED 1
  45. #endif
  46. #include "sky2.h"
  47. #define DRV_NAME "sky2"
  48. #define DRV_VERSION "1.22"
  49. #define PFX DRV_NAME " "
  50. /*
  51. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  52. * that are organized into three (receive, transmit, status) different rings
  53. * similar to Tigon3.
  54. */
  55. #define RX_LE_SIZE 1024
  56. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  57. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  58. #define RX_DEF_PENDING RX_MAX_PENDING
  59. #define TX_RING_SIZE 512
  60. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  61. #define TX_MIN_PENDING 64
  62. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  63. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  64. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  65. #define TX_WATCHDOG (5 * HZ)
  66. #define NAPI_WEIGHT 64
  67. #define PHY_RETRIES 1000
  68. #define SKY2_EEPROM_MAGIC 0x9955aabb
  69. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  70. static const u32 default_msg =
  71. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  72. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  73. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  74. static int debug = -1; /* defaults above */
  75. module_param(debug, int, 0);
  76. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  77. static int copybreak __read_mostly = 128;
  78. module_param(copybreak, int, 0);
  79. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  80. static int disable_msi = 0;
  81. module_param(disable_msi, int, 0);
  82. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  83. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  84. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  85. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  86. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  87. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  90. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  123. { 0 }
  124. };
  125. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  126. /* Avoid conditionals by using array */
  127. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  128. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  129. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  130. static void sky2_set_multicast(struct net_device *dev);
  131. /* Access to PHY via serial interconnect */
  132. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  133. {
  134. int i;
  135. gma_write16(hw, port, GM_SMI_DATA, val);
  136. gma_write16(hw, port, GM_SMI_CTRL,
  137. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  138. for (i = 0; i < PHY_RETRIES; i++) {
  139. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  140. if (ctrl == 0xffff)
  141. goto io_error;
  142. if (!(ctrl & GM_SMI_CT_BUSY))
  143. return 0;
  144. udelay(10);
  145. }
  146. dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
  147. return -ETIMEDOUT;
  148. io_error:
  149. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  150. return -EIO;
  151. }
  152. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  153. {
  154. int i;
  155. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  156. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  157. for (i = 0; i < PHY_RETRIES; i++) {
  158. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  159. if (ctrl == 0xffff)
  160. goto io_error;
  161. if (ctrl & GM_SMI_CT_RD_VAL) {
  162. *val = gma_read16(hw, port, GM_SMI_DATA);
  163. return 0;
  164. }
  165. udelay(10);
  166. }
  167. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  168. return -ETIMEDOUT;
  169. io_error:
  170. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  171. return -EIO;
  172. }
  173. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  174. {
  175. u16 v;
  176. __gm_phy_read(hw, port, reg, &v);
  177. return v;
  178. }
  179. static void sky2_power_on(struct sky2_hw *hw)
  180. {
  181. /* switch power to VCC (WA for VAUX problem) */
  182. sky2_write8(hw, B0_POWER_CTRL,
  183. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  184. /* disable Core Clock Division, */
  185. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  186. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  187. /* enable bits are inverted */
  188. sky2_write8(hw, B2_Y2_CLK_GATE,
  189. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  190. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  191. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  192. else
  193. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  194. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  195. u32 reg;
  196. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  197. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  198. /* set all bits to 0 except bits 15..12 and 8 */
  199. reg &= P_ASPM_CONTROL_MSK;
  200. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  201. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  202. /* set all bits to 0 except bits 28 & 27 */
  203. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  204. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  205. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  206. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  207. reg = sky2_read32(hw, B2_GP_IO);
  208. reg |= GLB_GPIO_STAT_RACE_DIS;
  209. sky2_write32(hw, B2_GP_IO, reg);
  210. sky2_read32(hw, B2_GP_IO);
  211. }
  212. }
  213. static void sky2_power_aux(struct sky2_hw *hw)
  214. {
  215. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  216. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  217. else
  218. /* enable bits are inverted */
  219. sky2_write8(hw, B2_Y2_CLK_GATE,
  220. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  221. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  222. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  223. /* switch power to VAUX */
  224. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  225. sky2_write8(hw, B0_POWER_CTRL,
  226. (PC_VAUX_ENA | PC_VCC_ENA |
  227. PC_VAUX_ON | PC_VCC_OFF));
  228. }
  229. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  230. {
  231. u16 reg;
  232. /* disable all GMAC IRQ's */
  233. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  234. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  235. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  236. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  237. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  238. reg = gma_read16(hw, port, GM_RX_CTRL);
  239. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  240. gma_write16(hw, port, GM_RX_CTRL, reg);
  241. }
  242. /* flow control to advertise bits */
  243. static const u16 copper_fc_adv[] = {
  244. [FC_NONE] = 0,
  245. [FC_TX] = PHY_M_AN_ASP,
  246. [FC_RX] = PHY_M_AN_PC,
  247. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  248. };
  249. /* flow control to advertise bits when using 1000BaseX */
  250. static const u16 fiber_fc_adv[] = {
  251. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  252. [FC_TX] = PHY_M_P_ASYM_MD_X,
  253. [FC_RX] = PHY_M_P_SYM_MD_X,
  254. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  255. };
  256. /* flow control to GMA disable bits */
  257. static const u16 gm_fc_disable[] = {
  258. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  259. [FC_TX] = GM_GPCR_FC_RX_DIS,
  260. [FC_RX] = GM_GPCR_FC_TX_DIS,
  261. [FC_BOTH] = 0,
  262. };
  263. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  264. {
  265. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  266. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  267. if (sky2->autoneg == AUTONEG_ENABLE &&
  268. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  269. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  270. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  271. PHY_M_EC_MAC_S_MSK);
  272. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  273. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  274. if (hw->chip_id == CHIP_ID_YUKON_EC)
  275. /* set downshift counter to 3x and enable downshift */
  276. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  277. else
  278. /* set master & slave downshift counter to 1x */
  279. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  280. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  281. }
  282. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  283. if (sky2_is_copper(hw)) {
  284. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  285. /* enable automatic crossover */
  286. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  287. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  288. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  289. u16 spec;
  290. /* Enable Class A driver for FE+ A0 */
  291. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  292. spec |= PHY_M_FESC_SEL_CL_A;
  293. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  294. }
  295. } else {
  296. /* disable energy detect */
  297. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  298. /* enable automatic crossover */
  299. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  300. /* downshift on PHY 88E1112 and 88E1149 is changed */
  301. if (sky2->autoneg == AUTONEG_ENABLE
  302. && (hw->flags & SKY2_HW_NEWER_PHY)) {
  303. /* set downshift counter to 3x and enable downshift */
  304. ctrl &= ~PHY_M_PC_DSC_MSK;
  305. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  306. }
  307. }
  308. } else {
  309. /* workaround for deviation #4.88 (CRC errors) */
  310. /* disable Automatic Crossover */
  311. ctrl &= ~PHY_M_PC_MDIX_MSK;
  312. }
  313. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  314. /* special setup for PHY 88E1112 Fiber */
  315. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  316. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  317. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  318. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  319. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  320. ctrl &= ~PHY_M_MAC_MD_MSK;
  321. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  322. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  323. if (hw->pmd_type == 'P') {
  324. /* select page 1 to access Fiber registers */
  325. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  326. /* for SFP-module set SIGDET polarity to low */
  327. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  328. ctrl |= PHY_M_FIB_SIGD_POL;
  329. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  330. }
  331. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  332. }
  333. ctrl = PHY_CT_RESET;
  334. ct1000 = 0;
  335. adv = PHY_AN_CSMA;
  336. reg = 0;
  337. if (sky2->autoneg == AUTONEG_ENABLE) {
  338. if (sky2_is_copper(hw)) {
  339. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  340. ct1000 |= PHY_M_1000C_AFD;
  341. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  342. ct1000 |= PHY_M_1000C_AHD;
  343. if (sky2->advertising & ADVERTISED_100baseT_Full)
  344. adv |= PHY_M_AN_100_FD;
  345. if (sky2->advertising & ADVERTISED_100baseT_Half)
  346. adv |= PHY_M_AN_100_HD;
  347. if (sky2->advertising & ADVERTISED_10baseT_Full)
  348. adv |= PHY_M_AN_10_FD;
  349. if (sky2->advertising & ADVERTISED_10baseT_Half)
  350. adv |= PHY_M_AN_10_HD;
  351. adv |= copper_fc_adv[sky2->flow_mode];
  352. } else { /* special defines for FIBER (88E1040S only) */
  353. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  354. adv |= PHY_M_AN_1000X_AFD;
  355. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  356. adv |= PHY_M_AN_1000X_AHD;
  357. adv |= fiber_fc_adv[sky2->flow_mode];
  358. }
  359. /* Restart Auto-negotiation */
  360. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  361. } else {
  362. /* forced speed/duplex settings */
  363. ct1000 = PHY_M_1000C_MSE;
  364. /* Disable auto update for duplex flow control and speed */
  365. reg |= GM_GPCR_AU_ALL_DIS;
  366. switch (sky2->speed) {
  367. case SPEED_1000:
  368. ctrl |= PHY_CT_SP1000;
  369. reg |= GM_GPCR_SPEED_1000;
  370. break;
  371. case SPEED_100:
  372. ctrl |= PHY_CT_SP100;
  373. reg |= GM_GPCR_SPEED_100;
  374. break;
  375. }
  376. if (sky2->duplex == DUPLEX_FULL) {
  377. reg |= GM_GPCR_DUP_FULL;
  378. ctrl |= PHY_CT_DUP_MD;
  379. } else if (sky2->speed < SPEED_1000)
  380. sky2->flow_mode = FC_NONE;
  381. reg |= gm_fc_disable[sky2->flow_mode];
  382. /* Forward pause packets to GMAC? */
  383. if (sky2->flow_mode & FC_RX)
  384. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  385. else
  386. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  387. }
  388. gma_write16(hw, port, GM_GP_CTRL, reg);
  389. if (hw->flags & SKY2_HW_GIGABIT)
  390. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  391. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  392. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  393. /* Setup Phy LED's */
  394. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  395. ledover = 0;
  396. switch (hw->chip_id) {
  397. case CHIP_ID_YUKON_FE:
  398. /* on 88E3082 these bits are at 11..9 (shifted left) */
  399. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  400. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  401. /* delete ACT LED control bits */
  402. ctrl &= ~PHY_M_FELP_LED1_MSK;
  403. /* change ACT LED control to blink mode */
  404. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  405. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  406. break;
  407. case CHIP_ID_YUKON_FE_P:
  408. /* Enable Link Partner Next Page */
  409. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  410. ctrl |= PHY_M_PC_ENA_LIP_NP;
  411. /* disable Energy Detect and enable scrambler */
  412. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  413. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  414. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  415. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  416. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  417. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  418. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  419. break;
  420. case CHIP_ID_YUKON_XL:
  421. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  422. /* select page 3 to access LED control register */
  423. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  424. /* set LED Function Control register */
  425. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  426. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  427. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  428. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  429. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  430. /* set Polarity Control register */
  431. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  432. (PHY_M_POLC_LS1_P_MIX(4) |
  433. PHY_M_POLC_IS0_P_MIX(4) |
  434. PHY_M_POLC_LOS_CTRL(2) |
  435. PHY_M_POLC_INIT_CTRL(2) |
  436. PHY_M_POLC_STA1_CTRL(2) |
  437. PHY_M_POLC_STA0_CTRL(2)));
  438. /* restore page register */
  439. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  440. break;
  441. case CHIP_ID_YUKON_EC_U:
  442. case CHIP_ID_YUKON_EX:
  443. case CHIP_ID_YUKON_SUPR:
  444. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  445. /* select page 3 to access LED control register */
  446. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  447. /* set LED Function Control register */
  448. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  449. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  450. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  451. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  452. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  453. /* set Blink Rate in LED Timer Control Register */
  454. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  455. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  456. /* restore page register */
  457. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  458. break;
  459. default:
  460. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  461. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  462. /* turn off the Rx LED (LED_RX) */
  463. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  464. }
  465. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  466. /* apply fixes in PHY AFE */
  467. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  468. /* increase differential signal amplitude in 10BASE-T */
  469. gm_phy_write(hw, port, 0x18, 0xaa99);
  470. gm_phy_write(hw, port, 0x17, 0x2011);
  471. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  472. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  473. gm_phy_write(hw, port, 0x18, 0xa204);
  474. gm_phy_write(hw, port, 0x17, 0x2002);
  475. }
  476. /* set page register to 0 */
  477. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  478. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  479. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  480. /* apply workaround for integrated resistors calibration */
  481. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  482. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  483. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  484. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  485. /* no effect on Yukon-XL */
  486. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  487. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  488. /* turn on 100 Mbps LED (LED_LINK100) */
  489. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  490. }
  491. if (ledover)
  492. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  493. }
  494. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  495. if (sky2->autoneg == AUTONEG_ENABLE)
  496. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  497. else
  498. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  499. }
  500. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  501. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  502. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  503. {
  504. u32 reg1;
  505. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  506. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  507. reg1 &= ~phy_power[port];
  508. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  509. reg1 |= coma_mode[port];
  510. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  511. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  512. sky2_pci_read32(hw, PCI_DEV_REG1);
  513. if (hw->chip_id == CHIP_ID_YUKON_FE)
  514. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
  515. else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
  516. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  517. }
  518. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  519. {
  520. u32 reg1;
  521. u16 ctrl;
  522. /* release GPHY Control reset */
  523. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  524. /* release GMAC reset */
  525. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  526. if (hw->flags & SKY2_HW_NEWER_PHY) {
  527. /* select page 2 to access MAC control register */
  528. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  529. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  530. /* allow GMII Power Down */
  531. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  532. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  533. /* set page register back to 0 */
  534. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  535. }
  536. /* setup General Purpose Control Register */
  537. gma_write16(hw, port, GM_GP_CTRL,
  538. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 | GM_GPCR_AU_ALL_DIS);
  539. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  540. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  541. /* select page 2 to access MAC control register */
  542. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  543. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  544. /* enable Power Down */
  545. ctrl |= PHY_M_PC_POW_D_ENA;
  546. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  547. /* set page register back to 0 */
  548. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  549. }
  550. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  551. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  552. }
  553. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  554. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  555. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  556. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  557. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  558. }
  559. /* Force a renegotiation */
  560. static void sky2_phy_reinit(struct sky2_port *sky2)
  561. {
  562. spin_lock_bh(&sky2->phy_lock);
  563. sky2_phy_init(sky2->hw, sky2->port);
  564. spin_unlock_bh(&sky2->phy_lock);
  565. }
  566. /* Put device in state to listen for Wake On Lan */
  567. static void sky2_wol_init(struct sky2_port *sky2)
  568. {
  569. struct sky2_hw *hw = sky2->hw;
  570. unsigned port = sky2->port;
  571. enum flow_control save_mode;
  572. u16 ctrl;
  573. u32 reg1;
  574. /* Bring hardware out of reset */
  575. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  576. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  577. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  578. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  579. /* Force to 10/100
  580. * sky2_reset will re-enable on resume
  581. */
  582. save_mode = sky2->flow_mode;
  583. ctrl = sky2->advertising;
  584. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  585. sky2->flow_mode = FC_NONE;
  586. spin_lock_bh(&sky2->phy_lock);
  587. sky2_phy_power_up(hw, port);
  588. sky2_phy_init(hw, port);
  589. spin_unlock_bh(&sky2->phy_lock);
  590. sky2->flow_mode = save_mode;
  591. sky2->advertising = ctrl;
  592. /* Set GMAC to no flow control and auto update for speed/duplex */
  593. gma_write16(hw, port, GM_GP_CTRL,
  594. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  595. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  596. /* Set WOL address */
  597. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  598. sky2->netdev->dev_addr, ETH_ALEN);
  599. /* Turn on appropriate WOL control bits */
  600. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  601. ctrl = 0;
  602. if (sky2->wol & WAKE_PHY)
  603. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  604. else
  605. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  606. if (sky2->wol & WAKE_MAGIC)
  607. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  608. else
  609. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  610. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  611. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  612. /* Turn on legacy PCI-Express PME mode */
  613. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  614. reg1 |= PCI_Y2_PME_LEGACY;
  615. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  616. /* block receiver */
  617. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  618. }
  619. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  620. {
  621. struct net_device *dev = hw->dev[port];
  622. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  623. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  624. hw->chip_id == CHIP_ID_YUKON_FE_P ||
  625. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  626. /* Yukon-Extreme B0 and further Extreme devices */
  627. /* enable Store & Forward mode for TX */
  628. if (dev->mtu <= ETH_DATA_LEN)
  629. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  630. TX_JUMBO_DIS | TX_STFW_ENA);
  631. else
  632. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  633. TX_JUMBO_ENA| TX_STFW_ENA);
  634. } else {
  635. if (dev->mtu <= ETH_DATA_LEN)
  636. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  637. else {
  638. /* set Tx GMAC FIFO Almost Empty Threshold */
  639. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  640. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  641. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  642. /* Can't do offload because of lack of store/forward */
  643. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  644. }
  645. }
  646. }
  647. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  648. {
  649. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  650. u16 reg;
  651. u32 rx_reg;
  652. int i;
  653. const u8 *addr = hw->dev[port]->dev_addr;
  654. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  655. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  656. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  657. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  658. /* WA DEV_472 -- looks like crossed wires on port 2 */
  659. /* clear GMAC 1 Control reset */
  660. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  661. do {
  662. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  663. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  664. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  665. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  666. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  667. }
  668. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  669. /* Enable Transmit FIFO Underrun */
  670. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  671. spin_lock_bh(&sky2->phy_lock);
  672. sky2_phy_power_up(hw, port);
  673. sky2_phy_init(hw, port);
  674. spin_unlock_bh(&sky2->phy_lock);
  675. /* MIB clear */
  676. reg = gma_read16(hw, port, GM_PHY_ADDR);
  677. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  678. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  679. gma_read16(hw, port, i);
  680. gma_write16(hw, port, GM_PHY_ADDR, reg);
  681. /* transmit control */
  682. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  683. /* receive control reg: unicast + multicast + no FCS */
  684. gma_write16(hw, port, GM_RX_CTRL,
  685. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  686. /* transmit flow control */
  687. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  688. /* transmit parameter */
  689. gma_write16(hw, port, GM_TX_PARAM,
  690. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  691. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  692. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  693. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  694. /* serial mode register */
  695. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  696. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  697. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  698. reg |= GM_SMOD_JUMBO_ENA;
  699. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  700. /* virtual address for data */
  701. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  702. /* physical address: used for pause frames */
  703. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  704. /* ignore counter overflows */
  705. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  706. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  707. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  708. /* Configure Rx MAC FIFO */
  709. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  710. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  711. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  712. hw->chip_id == CHIP_ID_YUKON_FE_P)
  713. rx_reg |= GMF_RX_OVER_ON;
  714. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  715. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  716. /* Hardware errata - clear flush mask */
  717. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  718. } else {
  719. /* Flush Rx MAC FIFO on any flow control or error */
  720. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  721. }
  722. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  723. reg = RX_GMF_FL_THR_DEF + 1;
  724. /* Another magic mystery workaround from sk98lin */
  725. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  726. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  727. reg = 0x178;
  728. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  729. /* Configure Tx MAC FIFO */
  730. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  731. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  732. /* On chips without ram buffer, pause is controled by MAC level */
  733. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  734. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  735. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  736. sky2_set_tx_stfwd(hw, port);
  737. }
  738. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  739. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  740. /* disable dynamic watermark */
  741. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  742. reg &= ~TX_DYN_WM_ENA;
  743. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  744. }
  745. }
  746. /* Assign Ram Buffer allocation to queue */
  747. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  748. {
  749. u32 end;
  750. /* convert from K bytes to qwords used for hw register */
  751. start *= 1024/8;
  752. space *= 1024/8;
  753. end = start + space - 1;
  754. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  755. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  756. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  757. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  758. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  759. if (q == Q_R1 || q == Q_R2) {
  760. u32 tp = space - space/4;
  761. /* On receive queue's set the thresholds
  762. * give receiver priority when > 3/4 full
  763. * send pause when down to 2K
  764. */
  765. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  766. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  767. tp = space - 2048/8;
  768. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  769. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  770. } else {
  771. /* Enable store & forward on Tx queue's because
  772. * Tx FIFO is only 1K on Yukon
  773. */
  774. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  775. }
  776. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  777. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  778. }
  779. /* Setup Bus Memory Interface */
  780. static void sky2_qset(struct sky2_hw *hw, u16 q)
  781. {
  782. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  783. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  784. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  785. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  786. }
  787. /* Setup prefetch unit registers. This is the interface between
  788. * hardware and driver list elements
  789. */
  790. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  791. u64 addr, u32 last)
  792. {
  793. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  794. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  795. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  796. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  797. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  798. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  799. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  800. }
  801. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  802. {
  803. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  804. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  805. le->ctrl = 0;
  806. return le;
  807. }
  808. static void tx_init(struct sky2_port *sky2)
  809. {
  810. struct sky2_tx_le *le;
  811. sky2->tx_prod = sky2->tx_cons = 0;
  812. sky2->tx_tcpsum = 0;
  813. sky2->tx_last_mss = 0;
  814. le = get_tx_le(sky2);
  815. le->addr = 0;
  816. le->opcode = OP_ADDR64 | HW_OWNER;
  817. }
  818. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  819. struct sky2_tx_le *le)
  820. {
  821. return sky2->tx_ring + (le - sky2->tx_le);
  822. }
  823. /* Update chip's next pointer */
  824. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  825. {
  826. /* Make sure write' to descriptors are complete before we tell hardware */
  827. wmb();
  828. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  829. /* Synchronize I/O on since next processor may write to tail */
  830. mmiowb();
  831. }
  832. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  833. {
  834. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  835. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  836. le->ctrl = 0;
  837. return le;
  838. }
  839. /* Build description to hardware for one receive segment */
  840. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  841. dma_addr_t map, unsigned len)
  842. {
  843. struct sky2_rx_le *le;
  844. if (sizeof(dma_addr_t) > sizeof(u32)) {
  845. le = sky2_next_rx(sky2);
  846. le->addr = cpu_to_le32(upper_32_bits(map));
  847. le->opcode = OP_ADDR64 | HW_OWNER;
  848. }
  849. le = sky2_next_rx(sky2);
  850. le->addr = cpu_to_le32((u32) map);
  851. le->length = cpu_to_le16(len);
  852. le->opcode = op | HW_OWNER;
  853. }
  854. /* Build description to hardware for one possibly fragmented skb */
  855. static void sky2_rx_submit(struct sky2_port *sky2,
  856. const struct rx_ring_info *re)
  857. {
  858. int i;
  859. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  860. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  861. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  862. }
  863. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  864. unsigned size)
  865. {
  866. struct sk_buff *skb = re->skb;
  867. int i;
  868. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  869. pci_unmap_len_set(re, data_size, size);
  870. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  871. re->frag_addr[i] = pci_map_page(pdev,
  872. skb_shinfo(skb)->frags[i].page,
  873. skb_shinfo(skb)->frags[i].page_offset,
  874. skb_shinfo(skb)->frags[i].size,
  875. PCI_DMA_FROMDEVICE);
  876. }
  877. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  878. {
  879. struct sk_buff *skb = re->skb;
  880. int i;
  881. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  882. PCI_DMA_FROMDEVICE);
  883. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  884. pci_unmap_page(pdev, re->frag_addr[i],
  885. skb_shinfo(skb)->frags[i].size,
  886. PCI_DMA_FROMDEVICE);
  887. }
  888. /* Tell chip where to start receive checksum.
  889. * Actually has two checksums, but set both same to avoid possible byte
  890. * order problems.
  891. */
  892. static void rx_set_checksum(struct sky2_port *sky2)
  893. {
  894. struct sky2_rx_le *le = sky2_next_rx(sky2);
  895. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  896. le->ctrl = 0;
  897. le->opcode = OP_TCPSTART | HW_OWNER;
  898. sky2_write32(sky2->hw,
  899. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  900. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  901. }
  902. /*
  903. * The RX Stop command will not work for Yukon-2 if the BMU does not
  904. * reach the end of packet and since we can't make sure that we have
  905. * incoming data, we must reset the BMU while it is not doing a DMA
  906. * transfer. Since it is possible that the RX path is still active,
  907. * the RX RAM buffer will be stopped first, so any possible incoming
  908. * data will not trigger a DMA. After the RAM buffer is stopped, the
  909. * BMU is polled until any DMA in progress is ended and only then it
  910. * will be reset.
  911. */
  912. static void sky2_rx_stop(struct sky2_port *sky2)
  913. {
  914. struct sky2_hw *hw = sky2->hw;
  915. unsigned rxq = rxqaddr[sky2->port];
  916. int i;
  917. /* disable the RAM Buffer receive queue */
  918. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  919. for (i = 0; i < 0xffff; i++)
  920. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  921. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  922. goto stopped;
  923. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  924. sky2->netdev->name);
  925. stopped:
  926. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  927. /* reset the Rx prefetch unit */
  928. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  929. mmiowb();
  930. }
  931. /* Clean out receive buffer area, assumes receiver hardware stopped */
  932. static void sky2_rx_clean(struct sky2_port *sky2)
  933. {
  934. unsigned i;
  935. memset(sky2->rx_le, 0, RX_LE_BYTES);
  936. for (i = 0; i < sky2->rx_pending; i++) {
  937. struct rx_ring_info *re = sky2->rx_ring + i;
  938. if (re->skb) {
  939. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  940. kfree_skb(re->skb);
  941. re->skb = NULL;
  942. }
  943. }
  944. }
  945. /* Basic MII support */
  946. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  947. {
  948. struct mii_ioctl_data *data = if_mii(ifr);
  949. struct sky2_port *sky2 = netdev_priv(dev);
  950. struct sky2_hw *hw = sky2->hw;
  951. int err = -EOPNOTSUPP;
  952. if (!netif_running(dev))
  953. return -ENODEV; /* Phy still in reset */
  954. switch (cmd) {
  955. case SIOCGMIIPHY:
  956. data->phy_id = PHY_ADDR_MARV;
  957. /* fallthru */
  958. case SIOCGMIIREG: {
  959. u16 val = 0;
  960. spin_lock_bh(&sky2->phy_lock);
  961. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  962. spin_unlock_bh(&sky2->phy_lock);
  963. data->val_out = val;
  964. break;
  965. }
  966. case SIOCSMIIREG:
  967. if (!capable(CAP_NET_ADMIN))
  968. return -EPERM;
  969. spin_lock_bh(&sky2->phy_lock);
  970. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  971. data->val_in);
  972. spin_unlock_bh(&sky2->phy_lock);
  973. break;
  974. }
  975. return err;
  976. }
  977. #ifdef SKY2_VLAN_TAG_USED
  978. static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
  979. {
  980. if (onoff) {
  981. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  982. RX_VLAN_STRIP_ON);
  983. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  984. TX_VLAN_TAG_ON);
  985. } else {
  986. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  987. RX_VLAN_STRIP_OFF);
  988. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  989. TX_VLAN_TAG_OFF);
  990. }
  991. }
  992. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  993. {
  994. struct sky2_port *sky2 = netdev_priv(dev);
  995. struct sky2_hw *hw = sky2->hw;
  996. u16 port = sky2->port;
  997. netif_tx_lock_bh(dev);
  998. napi_disable(&hw->napi);
  999. sky2->vlgrp = grp;
  1000. sky2_set_vlan_mode(hw, port, grp != NULL);
  1001. sky2_read32(hw, B0_Y2_SP_LISR);
  1002. napi_enable(&hw->napi);
  1003. netif_tx_unlock_bh(dev);
  1004. }
  1005. #endif
  1006. /*
  1007. * Allocate an skb for receiving. If the MTU is large enough
  1008. * make the skb non-linear with a fragment list of pages.
  1009. */
  1010. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  1011. {
  1012. struct sk_buff *skb;
  1013. int i;
  1014. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1015. unsigned char *start;
  1016. /*
  1017. * Workaround for a bug in FIFO that cause hang
  1018. * if the FIFO if the receive buffer is not 64 byte aligned.
  1019. * The buffer returned from netdev_alloc_skb is
  1020. * aligned except if slab debugging is enabled.
  1021. */
  1022. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + 8);
  1023. if (!skb)
  1024. goto nomem;
  1025. start = PTR_ALIGN(skb->data, 8);
  1026. skb_reserve(skb, start - skb->data);
  1027. } else {
  1028. skb = netdev_alloc_skb(sky2->netdev,
  1029. sky2->rx_data_size + NET_IP_ALIGN);
  1030. if (!skb)
  1031. goto nomem;
  1032. skb_reserve(skb, NET_IP_ALIGN);
  1033. }
  1034. for (i = 0; i < sky2->rx_nfrags; i++) {
  1035. struct page *page = alloc_page(GFP_ATOMIC);
  1036. if (!page)
  1037. goto free_partial;
  1038. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1039. }
  1040. return skb;
  1041. free_partial:
  1042. kfree_skb(skb);
  1043. nomem:
  1044. return NULL;
  1045. }
  1046. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1047. {
  1048. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1049. }
  1050. /*
  1051. * Allocate and setup receiver buffer pool.
  1052. * Normal case this ends up creating one list element for skb
  1053. * in the receive ring. Worst case if using large MTU and each
  1054. * allocation falls on a different 64 bit region, that results
  1055. * in 6 list elements per ring entry.
  1056. * One element is used for checksum enable/disable, and one
  1057. * extra to avoid wrap.
  1058. */
  1059. static int sky2_rx_start(struct sky2_port *sky2)
  1060. {
  1061. struct sky2_hw *hw = sky2->hw;
  1062. struct rx_ring_info *re;
  1063. unsigned rxq = rxqaddr[sky2->port];
  1064. unsigned i, size, thresh;
  1065. sky2->rx_put = sky2->rx_next = 0;
  1066. sky2_qset(hw, rxq);
  1067. /* On PCI express lowering the watermark gives better performance */
  1068. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1069. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1070. /* These chips have no ram buffer?
  1071. * MAC Rx RAM Read is controlled by hardware */
  1072. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1073. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  1074. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1075. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1076. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1077. if (!(hw->flags & SKY2_HW_NEW_LE))
  1078. rx_set_checksum(sky2);
  1079. /* Space needed for frame data + headers rounded up */
  1080. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  1081. /* Stopping point for hardware truncation */
  1082. thresh = (size - 8) / sizeof(u32);
  1083. sky2->rx_nfrags = size >> PAGE_SHIFT;
  1084. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  1085. /* Compute residue after pages */
  1086. size -= sky2->rx_nfrags << PAGE_SHIFT;
  1087. /* Optimize to handle small packets and headers */
  1088. if (size < copybreak)
  1089. size = copybreak;
  1090. if (size < ETH_HLEN)
  1091. size = ETH_HLEN;
  1092. sky2->rx_data_size = size;
  1093. /* Fill Rx ring */
  1094. for (i = 0; i < sky2->rx_pending; i++) {
  1095. re = sky2->rx_ring + i;
  1096. re->skb = sky2_rx_alloc(sky2);
  1097. if (!re->skb)
  1098. goto nomem;
  1099. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  1100. sky2_rx_submit(sky2, re);
  1101. }
  1102. /*
  1103. * The receiver hangs if it receives frames larger than the
  1104. * packet buffer. As a workaround, truncate oversize frames, but
  1105. * the register is limited to 9 bits, so if you do frames > 2052
  1106. * you better get the MTU right!
  1107. */
  1108. if (thresh > 0x1ff)
  1109. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1110. else {
  1111. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1112. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1113. }
  1114. /* Tell chip about available buffers */
  1115. sky2_rx_update(sky2, rxq);
  1116. return 0;
  1117. nomem:
  1118. sky2_rx_clean(sky2);
  1119. return -ENOMEM;
  1120. }
  1121. /* Bring up network interface. */
  1122. static int sky2_up(struct net_device *dev)
  1123. {
  1124. struct sky2_port *sky2 = netdev_priv(dev);
  1125. struct sky2_hw *hw = sky2->hw;
  1126. unsigned port = sky2->port;
  1127. u32 imask, ramsize;
  1128. int cap, err = -ENOMEM;
  1129. struct net_device *otherdev = hw->dev[sky2->port^1];
  1130. /*
  1131. * On dual port PCI-X card, there is an problem where status
  1132. * can be received out of order due to split transactions
  1133. */
  1134. if (otherdev && netif_running(otherdev) &&
  1135. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1136. u16 cmd;
  1137. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1138. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1139. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1140. }
  1141. if (netif_msg_ifup(sky2))
  1142. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1143. netif_carrier_off(dev);
  1144. /* must be power of 2 */
  1145. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1146. TX_RING_SIZE *
  1147. sizeof(struct sky2_tx_le),
  1148. &sky2->tx_le_map);
  1149. if (!sky2->tx_le)
  1150. goto err_out;
  1151. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1152. GFP_KERNEL);
  1153. if (!sky2->tx_ring)
  1154. goto err_out;
  1155. tx_init(sky2);
  1156. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1157. &sky2->rx_le_map);
  1158. if (!sky2->rx_le)
  1159. goto err_out;
  1160. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1161. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1162. GFP_KERNEL);
  1163. if (!sky2->rx_ring)
  1164. goto err_out;
  1165. sky2_mac_init(hw, port);
  1166. /* Register is number of 4K blocks on internal RAM buffer. */
  1167. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1168. if (ramsize > 0) {
  1169. u32 rxspace;
  1170. hw->flags |= SKY2_HW_RAM_BUFFER;
  1171. pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1172. if (ramsize < 16)
  1173. rxspace = ramsize / 2;
  1174. else
  1175. rxspace = 8 + (2*(ramsize - 16))/3;
  1176. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1177. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1178. /* Make sure SyncQ is disabled */
  1179. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1180. RB_RST_SET);
  1181. }
  1182. sky2_qset(hw, txqaddr[port]);
  1183. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1184. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1185. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1186. /* Set almost empty threshold */
  1187. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1188. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1189. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1190. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1191. TX_RING_SIZE - 1);
  1192. #ifdef SKY2_VLAN_TAG_USED
  1193. sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
  1194. #endif
  1195. err = sky2_rx_start(sky2);
  1196. if (err)
  1197. goto err_out;
  1198. /* Enable interrupts from phy/mac for port */
  1199. imask = sky2_read32(hw, B0_IMSK);
  1200. imask |= portirq_msk[port];
  1201. sky2_write32(hw, B0_IMSK, imask);
  1202. sky2_set_multicast(dev);
  1203. return 0;
  1204. err_out:
  1205. if (sky2->rx_le) {
  1206. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1207. sky2->rx_le, sky2->rx_le_map);
  1208. sky2->rx_le = NULL;
  1209. }
  1210. if (sky2->tx_le) {
  1211. pci_free_consistent(hw->pdev,
  1212. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1213. sky2->tx_le, sky2->tx_le_map);
  1214. sky2->tx_le = NULL;
  1215. }
  1216. kfree(sky2->tx_ring);
  1217. kfree(sky2->rx_ring);
  1218. sky2->tx_ring = NULL;
  1219. sky2->rx_ring = NULL;
  1220. return err;
  1221. }
  1222. /* Modular subtraction in ring */
  1223. static inline int tx_dist(unsigned tail, unsigned head)
  1224. {
  1225. return (head - tail) & (TX_RING_SIZE - 1);
  1226. }
  1227. /* Number of list elements available for next tx */
  1228. static inline int tx_avail(const struct sky2_port *sky2)
  1229. {
  1230. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1231. }
  1232. /* Estimate of number of transmit list elements required */
  1233. static unsigned tx_le_req(const struct sk_buff *skb)
  1234. {
  1235. unsigned count;
  1236. count = sizeof(dma_addr_t) / sizeof(u32);
  1237. count += skb_shinfo(skb)->nr_frags * count;
  1238. if (skb_is_gso(skb))
  1239. ++count;
  1240. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1241. ++count;
  1242. return count;
  1243. }
  1244. /*
  1245. * Put one packet in ring for transmit.
  1246. * A single packet can generate multiple list elements, and
  1247. * the number of ring elements will probably be less than the number
  1248. * of list elements used.
  1249. */
  1250. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1251. {
  1252. struct sky2_port *sky2 = netdev_priv(dev);
  1253. struct sky2_hw *hw = sky2->hw;
  1254. struct sky2_tx_le *le = NULL;
  1255. struct tx_ring_info *re;
  1256. unsigned i, len;
  1257. dma_addr_t mapping;
  1258. u16 mss;
  1259. u8 ctrl;
  1260. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1261. return NETDEV_TX_BUSY;
  1262. if (unlikely(netif_msg_tx_queued(sky2)))
  1263. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1264. dev->name, sky2->tx_prod, skb->len);
  1265. len = skb_headlen(skb);
  1266. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1267. /* Send high bits if needed */
  1268. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1269. le = get_tx_le(sky2);
  1270. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1271. le->opcode = OP_ADDR64 | HW_OWNER;
  1272. }
  1273. /* Check for TCP Segmentation Offload */
  1274. mss = skb_shinfo(skb)->gso_size;
  1275. if (mss != 0) {
  1276. if (!(hw->flags & SKY2_HW_NEW_LE))
  1277. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1278. if (mss != sky2->tx_last_mss) {
  1279. le = get_tx_le(sky2);
  1280. le->addr = cpu_to_le32(mss);
  1281. if (hw->flags & SKY2_HW_NEW_LE)
  1282. le->opcode = OP_MSS | HW_OWNER;
  1283. else
  1284. le->opcode = OP_LRGLEN | HW_OWNER;
  1285. sky2->tx_last_mss = mss;
  1286. }
  1287. }
  1288. ctrl = 0;
  1289. #ifdef SKY2_VLAN_TAG_USED
  1290. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1291. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1292. if (!le) {
  1293. le = get_tx_le(sky2);
  1294. le->addr = 0;
  1295. le->opcode = OP_VLAN|HW_OWNER;
  1296. } else
  1297. le->opcode |= OP_VLAN;
  1298. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1299. ctrl |= INS_VLAN;
  1300. }
  1301. #endif
  1302. /* Handle TCP checksum offload */
  1303. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1304. /* On Yukon EX (some versions) encoding change. */
  1305. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1306. ctrl |= CALSUM; /* auto checksum */
  1307. else {
  1308. const unsigned offset = skb_transport_offset(skb);
  1309. u32 tcpsum;
  1310. tcpsum = offset << 16; /* sum start */
  1311. tcpsum |= offset + skb->csum_offset; /* sum write */
  1312. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1313. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1314. ctrl |= UDPTCP;
  1315. if (tcpsum != sky2->tx_tcpsum) {
  1316. sky2->tx_tcpsum = tcpsum;
  1317. le = get_tx_le(sky2);
  1318. le->addr = cpu_to_le32(tcpsum);
  1319. le->length = 0; /* initial checksum value */
  1320. le->ctrl = 1; /* one packet */
  1321. le->opcode = OP_TCPLISW | HW_OWNER;
  1322. }
  1323. }
  1324. }
  1325. le = get_tx_le(sky2);
  1326. le->addr = cpu_to_le32((u32) mapping);
  1327. le->length = cpu_to_le16(len);
  1328. le->ctrl = ctrl;
  1329. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1330. re = tx_le_re(sky2, le);
  1331. re->skb = skb;
  1332. pci_unmap_addr_set(re, mapaddr, mapping);
  1333. pci_unmap_len_set(re, maplen, len);
  1334. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1335. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1336. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1337. frag->size, PCI_DMA_TODEVICE);
  1338. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1339. le = get_tx_le(sky2);
  1340. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1341. le->ctrl = 0;
  1342. le->opcode = OP_ADDR64 | HW_OWNER;
  1343. }
  1344. le = get_tx_le(sky2);
  1345. le->addr = cpu_to_le32((u32) mapping);
  1346. le->length = cpu_to_le16(frag->size);
  1347. le->ctrl = ctrl;
  1348. le->opcode = OP_BUFFER | HW_OWNER;
  1349. re = tx_le_re(sky2, le);
  1350. re->skb = skb;
  1351. pci_unmap_addr_set(re, mapaddr, mapping);
  1352. pci_unmap_len_set(re, maplen, frag->size);
  1353. }
  1354. le->ctrl |= EOP;
  1355. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1356. netif_stop_queue(dev);
  1357. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1358. dev->trans_start = jiffies;
  1359. return NETDEV_TX_OK;
  1360. }
  1361. /*
  1362. * Free ring elements from starting at tx_cons until "done"
  1363. *
  1364. * NB: the hardware will tell us about partial completion of multi-part
  1365. * buffers so make sure not to free skb to early.
  1366. */
  1367. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1368. {
  1369. struct net_device *dev = sky2->netdev;
  1370. struct pci_dev *pdev = sky2->hw->pdev;
  1371. unsigned idx;
  1372. BUG_ON(done >= TX_RING_SIZE);
  1373. for (idx = sky2->tx_cons; idx != done;
  1374. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1375. struct sky2_tx_le *le = sky2->tx_le + idx;
  1376. struct tx_ring_info *re = sky2->tx_ring + idx;
  1377. switch(le->opcode & ~HW_OWNER) {
  1378. case OP_LARGESEND:
  1379. case OP_PACKET:
  1380. pci_unmap_single(pdev,
  1381. pci_unmap_addr(re, mapaddr),
  1382. pci_unmap_len(re, maplen),
  1383. PCI_DMA_TODEVICE);
  1384. break;
  1385. case OP_BUFFER:
  1386. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1387. pci_unmap_len(re, maplen),
  1388. PCI_DMA_TODEVICE);
  1389. break;
  1390. }
  1391. if (le->ctrl & EOP) {
  1392. if (unlikely(netif_msg_tx_done(sky2)))
  1393. printk(KERN_DEBUG "%s: tx done %u\n",
  1394. dev->name, idx);
  1395. dev->stats.tx_packets++;
  1396. dev->stats.tx_bytes += re->skb->len;
  1397. dev_kfree_skb_any(re->skb);
  1398. sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
  1399. }
  1400. }
  1401. sky2->tx_cons = idx;
  1402. smp_mb();
  1403. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1404. netif_wake_queue(dev);
  1405. }
  1406. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1407. static void sky2_tx_clean(struct net_device *dev)
  1408. {
  1409. struct sky2_port *sky2 = netdev_priv(dev);
  1410. netif_tx_lock_bh(dev);
  1411. sky2_tx_complete(sky2, sky2->tx_prod);
  1412. netif_tx_unlock_bh(dev);
  1413. }
  1414. /* Network shutdown */
  1415. static int sky2_down(struct net_device *dev)
  1416. {
  1417. struct sky2_port *sky2 = netdev_priv(dev);
  1418. struct sky2_hw *hw = sky2->hw;
  1419. unsigned port = sky2->port;
  1420. u16 ctrl;
  1421. u32 imask;
  1422. /* Never really got started! */
  1423. if (!sky2->tx_le)
  1424. return 0;
  1425. if (netif_msg_ifdown(sky2))
  1426. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1427. /* Disable port IRQ */
  1428. imask = sky2_read32(hw, B0_IMSK);
  1429. imask &= ~portirq_msk[port];
  1430. sky2_write32(hw, B0_IMSK, imask);
  1431. synchronize_irq(hw->pdev->irq);
  1432. sky2_gmac_reset(hw, port);
  1433. /* Stop transmitter */
  1434. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1435. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1436. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1437. RB_RST_SET | RB_DIS_OP_MD);
  1438. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1439. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1440. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1441. /* Make sure no packets are pending */
  1442. napi_synchronize(&hw->napi);
  1443. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1444. /* Workaround shared GMAC reset */
  1445. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1446. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1447. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1448. /* Disable Force Sync bit and Enable Alloc bit */
  1449. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1450. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1451. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1452. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1453. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1454. /* Reset the PCI FIFO of the async Tx queue */
  1455. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1456. BMU_RST_SET | BMU_FIFO_RST);
  1457. /* Reset the Tx prefetch units */
  1458. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1459. PREF_UNIT_RST_SET);
  1460. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1461. sky2_rx_stop(sky2);
  1462. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1463. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1464. sky2_phy_power_down(hw, port);
  1465. /* turn off LED's */
  1466. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1467. sky2_tx_clean(dev);
  1468. sky2_rx_clean(sky2);
  1469. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1470. sky2->rx_le, sky2->rx_le_map);
  1471. kfree(sky2->rx_ring);
  1472. pci_free_consistent(hw->pdev,
  1473. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1474. sky2->tx_le, sky2->tx_le_map);
  1475. kfree(sky2->tx_ring);
  1476. sky2->tx_le = NULL;
  1477. sky2->rx_le = NULL;
  1478. sky2->rx_ring = NULL;
  1479. sky2->tx_ring = NULL;
  1480. return 0;
  1481. }
  1482. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1483. {
  1484. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1485. return SPEED_1000;
  1486. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1487. if (aux & PHY_M_PS_SPEED_100)
  1488. return SPEED_100;
  1489. else
  1490. return SPEED_10;
  1491. }
  1492. switch (aux & PHY_M_PS_SPEED_MSK) {
  1493. case PHY_M_PS_SPEED_1000:
  1494. return SPEED_1000;
  1495. case PHY_M_PS_SPEED_100:
  1496. return SPEED_100;
  1497. default:
  1498. return SPEED_10;
  1499. }
  1500. }
  1501. static void sky2_link_up(struct sky2_port *sky2)
  1502. {
  1503. struct sky2_hw *hw = sky2->hw;
  1504. unsigned port = sky2->port;
  1505. u16 reg;
  1506. static const char *fc_name[] = {
  1507. [FC_NONE] = "none",
  1508. [FC_TX] = "tx",
  1509. [FC_RX] = "rx",
  1510. [FC_BOTH] = "both",
  1511. };
  1512. /* enable Rx/Tx */
  1513. reg = gma_read16(hw, port, GM_GP_CTRL);
  1514. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1515. gma_write16(hw, port, GM_GP_CTRL, reg);
  1516. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1517. netif_carrier_on(sky2->netdev);
  1518. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1519. /* Turn on link LED */
  1520. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1521. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1522. if (netif_msg_link(sky2))
  1523. printk(KERN_INFO PFX
  1524. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1525. sky2->netdev->name, sky2->speed,
  1526. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1527. fc_name[sky2->flow_status]);
  1528. }
  1529. static void sky2_link_down(struct sky2_port *sky2)
  1530. {
  1531. struct sky2_hw *hw = sky2->hw;
  1532. unsigned port = sky2->port;
  1533. u16 reg;
  1534. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1535. reg = gma_read16(hw, port, GM_GP_CTRL);
  1536. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1537. gma_write16(hw, port, GM_GP_CTRL, reg);
  1538. netif_carrier_off(sky2->netdev);
  1539. /* Turn on link LED */
  1540. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1541. if (netif_msg_link(sky2))
  1542. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1543. sky2_phy_init(hw, port);
  1544. }
  1545. static enum flow_control sky2_flow(int rx, int tx)
  1546. {
  1547. if (rx)
  1548. return tx ? FC_BOTH : FC_RX;
  1549. else
  1550. return tx ? FC_TX : FC_NONE;
  1551. }
  1552. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1553. {
  1554. struct sky2_hw *hw = sky2->hw;
  1555. unsigned port = sky2->port;
  1556. u16 advert, lpa;
  1557. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1558. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1559. if (lpa & PHY_M_AN_RF) {
  1560. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1561. return -1;
  1562. }
  1563. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1564. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1565. sky2->netdev->name);
  1566. return -1;
  1567. }
  1568. sky2->speed = sky2_phy_speed(hw, aux);
  1569. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1570. /* Since the pause result bits seem to in different positions on
  1571. * different chips. look at registers.
  1572. */
  1573. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1574. /* Shift for bits in fiber PHY */
  1575. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1576. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1577. if (advert & ADVERTISE_1000XPAUSE)
  1578. advert |= ADVERTISE_PAUSE_CAP;
  1579. if (advert & ADVERTISE_1000XPSE_ASYM)
  1580. advert |= ADVERTISE_PAUSE_ASYM;
  1581. if (lpa & LPA_1000XPAUSE)
  1582. lpa |= LPA_PAUSE_CAP;
  1583. if (lpa & LPA_1000XPAUSE_ASYM)
  1584. lpa |= LPA_PAUSE_ASYM;
  1585. }
  1586. sky2->flow_status = FC_NONE;
  1587. if (advert & ADVERTISE_PAUSE_CAP) {
  1588. if (lpa & LPA_PAUSE_CAP)
  1589. sky2->flow_status = FC_BOTH;
  1590. else if (advert & ADVERTISE_PAUSE_ASYM)
  1591. sky2->flow_status = FC_RX;
  1592. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1593. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1594. sky2->flow_status = FC_TX;
  1595. }
  1596. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1597. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1598. sky2->flow_status = FC_NONE;
  1599. if (sky2->flow_status & FC_TX)
  1600. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1601. else
  1602. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1603. return 0;
  1604. }
  1605. /* Interrupt from PHY */
  1606. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1607. {
  1608. struct net_device *dev = hw->dev[port];
  1609. struct sky2_port *sky2 = netdev_priv(dev);
  1610. u16 istatus, phystat;
  1611. if (!netif_running(dev))
  1612. return;
  1613. spin_lock(&sky2->phy_lock);
  1614. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1615. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1616. if (netif_msg_intr(sky2))
  1617. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1618. sky2->netdev->name, istatus, phystat);
  1619. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1620. if (sky2_autoneg_done(sky2, phystat) == 0)
  1621. sky2_link_up(sky2);
  1622. goto out;
  1623. }
  1624. if (istatus & PHY_M_IS_LSP_CHANGE)
  1625. sky2->speed = sky2_phy_speed(hw, phystat);
  1626. if (istatus & PHY_M_IS_DUP_CHANGE)
  1627. sky2->duplex =
  1628. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1629. if (istatus & PHY_M_IS_LST_CHANGE) {
  1630. if (phystat & PHY_M_PS_LINK_UP)
  1631. sky2_link_up(sky2);
  1632. else
  1633. sky2_link_down(sky2);
  1634. }
  1635. out:
  1636. spin_unlock(&sky2->phy_lock);
  1637. }
  1638. /* Transmit timeout is only called if we are running, carrier is up
  1639. * and tx queue is full (stopped).
  1640. */
  1641. static void sky2_tx_timeout(struct net_device *dev)
  1642. {
  1643. struct sky2_port *sky2 = netdev_priv(dev);
  1644. struct sky2_hw *hw = sky2->hw;
  1645. if (netif_msg_timer(sky2))
  1646. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1647. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1648. dev->name, sky2->tx_cons, sky2->tx_prod,
  1649. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1650. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1651. /* can't restart safely under softirq */
  1652. schedule_work(&hw->restart_work);
  1653. }
  1654. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1655. {
  1656. struct sky2_port *sky2 = netdev_priv(dev);
  1657. struct sky2_hw *hw = sky2->hw;
  1658. unsigned port = sky2->port;
  1659. int err;
  1660. u16 ctl, mode;
  1661. u32 imask;
  1662. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1663. return -EINVAL;
  1664. if (new_mtu > ETH_DATA_LEN &&
  1665. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1666. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1667. return -EINVAL;
  1668. if (!netif_running(dev)) {
  1669. dev->mtu = new_mtu;
  1670. return 0;
  1671. }
  1672. imask = sky2_read32(hw, B0_IMSK);
  1673. sky2_write32(hw, B0_IMSK, 0);
  1674. dev->trans_start = jiffies; /* prevent tx timeout */
  1675. netif_stop_queue(dev);
  1676. napi_disable(&hw->napi);
  1677. synchronize_irq(hw->pdev->irq);
  1678. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1679. sky2_set_tx_stfwd(hw, port);
  1680. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1681. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1682. sky2_rx_stop(sky2);
  1683. sky2_rx_clean(sky2);
  1684. dev->mtu = new_mtu;
  1685. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1686. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1687. if (dev->mtu > ETH_DATA_LEN)
  1688. mode |= GM_SMOD_JUMBO_ENA;
  1689. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1690. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1691. err = sky2_rx_start(sky2);
  1692. sky2_write32(hw, B0_IMSK, imask);
  1693. sky2_read32(hw, B0_Y2_SP_LISR);
  1694. napi_enable(&hw->napi);
  1695. if (err)
  1696. dev_close(dev);
  1697. else {
  1698. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1699. netif_wake_queue(dev);
  1700. }
  1701. return err;
  1702. }
  1703. /* For small just reuse existing skb for next receive */
  1704. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1705. const struct rx_ring_info *re,
  1706. unsigned length)
  1707. {
  1708. struct sk_buff *skb;
  1709. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1710. if (likely(skb)) {
  1711. skb_reserve(skb, 2);
  1712. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1713. length, PCI_DMA_FROMDEVICE);
  1714. skb_copy_from_linear_data(re->skb, skb->data, length);
  1715. skb->ip_summed = re->skb->ip_summed;
  1716. skb->csum = re->skb->csum;
  1717. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1718. length, PCI_DMA_FROMDEVICE);
  1719. re->skb->ip_summed = CHECKSUM_NONE;
  1720. skb_put(skb, length);
  1721. }
  1722. return skb;
  1723. }
  1724. /* Adjust length of skb with fragments to match received data */
  1725. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1726. unsigned int length)
  1727. {
  1728. int i, num_frags;
  1729. unsigned int size;
  1730. /* put header into skb */
  1731. size = min(length, hdr_space);
  1732. skb->tail += size;
  1733. skb->len += size;
  1734. length -= size;
  1735. num_frags = skb_shinfo(skb)->nr_frags;
  1736. for (i = 0; i < num_frags; i++) {
  1737. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1738. if (length == 0) {
  1739. /* don't need this page */
  1740. __free_page(frag->page);
  1741. --skb_shinfo(skb)->nr_frags;
  1742. } else {
  1743. size = min(length, (unsigned) PAGE_SIZE);
  1744. frag->size = size;
  1745. skb->data_len += size;
  1746. skb->truesize += size;
  1747. skb->len += size;
  1748. length -= size;
  1749. }
  1750. }
  1751. }
  1752. /* Normal packet - take skb from ring element and put in a new one */
  1753. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1754. struct rx_ring_info *re,
  1755. unsigned int length)
  1756. {
  1757. struct sk_buff *skb, *nskb;
  1758. unsigned hdr_space = sky2->rx_data_size;
  1759. /* Don't be tricky about reusing pages (yet) */
  1760. nskb = sky2_rx_alloc(sky2);
  1761. if (unlikely(!nskb))
  1762. return NULL;
  1763. skb = re->skb;
  1764. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1765. prefetch(skb->data);
  1766. re->skb = nskb;
  1767. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1768. if (skb_shinfo(skb)->nr_frags)
  1769. skb_put_frags(skb, hdr_space, length);
  1770. else
  1771. skb_put(skb, length);
  1772. return skb;
  1773. }
  1774. /*
  1775. * Receive one packet.
  1776. * For larger packets, get new buffer.
  1777. */
  1778. static struct sk_buff *sky2_receive(struct net_device *dev,
  1779. u16 length, u32 status)
  1780. {
  1781. struct sky2_port *sky2 = netdev_priv(dev);
  1782. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1783. struct sk_buff *skb = NULL;
  1784. u16 count = (status & GMR_FS_LEN) >> 16;
  1785. #ifdef SKY2_VLAN_TAG_USED
  1786. /* Account for vlan tag */
  1787. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1788. count -= VLAN_HLEN;
  1789. #endif
  1790. if (unlikely(netif_msg_rx_status(sky2)))
  1791. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1792. dev->name, sky2->rx_next, status, length);
  1793. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1794. prefetch(sky2->rx_ring + sky2->rx_next);
  1795. /* This chip has hardware problems that generates bogus status.
  1796. * So do only marginal checking and expect higher level protocols
  1797. * to handle crap frames.
  1798. */
  1799. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1800. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1801. length != count)
  1802. goto okay;
  1803. if (status & GMR_FS_ANY_ERR)
  1804. goto error;
  1805. if (!(status & GMR_FS_RX_OK))
  1806. goto resubmit;
  1807. /* if length reported by DMA does not match PHY, packet was truncated */
  1808. if (length != count)
  1809. goto len_error;
  1810. okay:
  1811. if (length < copybreak)
  1812. skb = receive_copy(sky2, re, length);
  1813. else
  1814. skb = receive_new(sky2, re, length);
  1815. resubmit:
  1816. sky2_rx_submit(sky2, re);
  1817. return skb;
  1818. len_error:
  1819. /* Truncation of overlength packets
  1820. causes PHY length to not match MAC length */
  1821. ++dev->stats.rx_length_errors;
  1822. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1823. pr_info(PFX "%s: rx length error: status %#x length %d\n",
  1824. dev->name, status, length);
  1825. goto resubmit;
  1826. error:
  1827. ++dev->stats.rx_errors;
  1828. if (status & GMR_FS_RX_FF_OV) {
  1829. dev->stats.rx_over_errors++;
  1830. goto resubmit;
  1831. }
  1832. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1833. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1834. dev->name, status, length);
  1835. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1836. dev->stats.rx_length_errors++;
  1837. if (status & GMR_FS_FRAGMENT)
  1838. dev->stats.rx_frame_errors++;
  1839. if (status & GMR_FS_CRC_ERR)
  1840. dev->stats.rx_crc_errors++;
  1841. goto resubmit;
  1842. }
  1843. /* Transmit complete */
  1844. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1845. {
  1846. struct sky2_port *sky2 = netdev_priv(dev);
  1847. if (netif_running(dev)) {
  1848. netif_tx_lock(dev);
  1849. sky2_tx_complete(sky2, last);
  1850. netif_tx_unlock(dev);
  1851. }
  1852. }
  1853. /* Process status response ring */
  1854. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  1855. {
  1856. int work_done = 0;
  1857. unsigned rx[2] = { 0, 0 };
  1858. rmb();
  1859. do {
  1860. struct sky2_port *sky2;
  1861. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1862. unsigned port;
  1863. struct net_device *dev;
  1864. struct sk_buff *skb;
  1865. u32 status;
  1866. u16 length;
  1867. u8 opcode = le->opcode;
  1868. if (!(opcode & HW_OWNER))
  1869. break;
  1870. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1871. port = le->css & CSS_LINK_BIT;
  1872. dev = hw->dev[port];
  1873. sky2 = netdev_priv(dev);
  1874. length = le16_to_cpu(le->length);
  1875. status = le32_to_cpu(le->status);
  1876. le->opcode = 0;
  1877. switch (opcode & ~HW_OWNER) {
  1878. case OP_RXSTAT:
  1879. ++rx[port];
  1880. skb = sky2_receive(dev, length, status);
  1881. if (unlikely(!skb)) {
  1882. dev->stats.rx_dropped++;
  1883. break;
  1884. }
  1885. /* This chip reports checksum status differently */
  1886. if (hw->flags & SKY2_HW_NEW_LE) {
  1887. if (sky2->rx_csum &&
  1888. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1889. (le->css & CSS_TCPUDPCSOK))
  1890. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1891. else
  1892. skb->ip_summed = CHECKSUM_NONE;
  1893. }
  1894. skb->protocol = eth_type_trans(skb, dev);
  1895. dev->stats.rx_packets++;
  1896. dev->stats.rx_bytes += skb->len;
  1897. dev->last_rx = jiffies;
  1898. #ifdef SKY2_VLAN_TAG_USED
  1899. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1900. vlan_hwaccel_receive_skb(skb,
  1901. sky2->vlgrp,
  1902. be16_to_cpu(sky2->rx_tag));
  1903. } else
  1904. #endif
  1905. netif_receive_skb(skb);
  1906. /* Stop after net poll weight */
  1907. if (++work_done >= to_do)
  1908. goto exit_loop;
  1909. break;
  1910. #ifdef SKY2_VLAN_TAG_USED
  1911. case OP_RXVLAN:
  1912. sky2->rx_tag = length;
  1913. break;
  1914. case OP_RXCHKSVLAN:
  1915. sky2->rx_tag = length;
  1916. /* fall through */
  1917. #endif
  1918. case OP_RXCHKS:
  1919. if (!sky2->rx_csum)
  1920. break;
  1921. /* If this happens then driver assuming wrong format */
  1922. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  1923. if (net_ratelimit())
  1924. printk(KERN_NOTICE "%s: unexpected"
  1925. " checksum status\n",
  1926. dev->name);
  1927. break;
  1928. }
  1929. /* Both checksum counters are programmed to start at
  1930. * the same offset, so unless there is a problem they
  1931. * should match. This failure is an early indication that
  1932. * hardware receive checksumming won't work.
  1933. */
  1934. if (likely(status >> 16 == (status & 0xffff))) {
  1935. skb = sky2->rx_ring[sky2->rx_next].skb;
  1936. skb->ip_summed = CHECKSUM_COMPLETE;
  1937. skb->csum = status & 0xffff;
  1938. } else {
  1939. printk(KERN_NOTICE PFX "%s: hardware receive "
  1940. "checksum problem (status = %#x)\n",
  1941. dev->name, status);
  1942. sky2->rx_csum = 0;
  1943. sky2_write32(sky2->hw,
  1944. Q_ADDR(rxqaddr[port], Q_CSR),
  1945. BMU_DIS_RX_CHKSUM);
  1946. }
  1947. break;
  1948. case OP_TXINDEXLE:
  1949. /* TX index reports status for both ports */
  1950. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1951. sky2_tx_done(hw->dev[0], status & 0xfff);
  1952. if (hw->dev[1])
  1953. sky2_tx_done(hw->dev[1],
  1954. ((status >> 24) & 0xff)
  1955. | (u16)(length & 0xf) << 8);
  1956. break;
  1957. default:
  1958. if (net_ratelimit())
  1959. printk(KERN_WARNING PFX
  1960. "unknown status opcode 0x%x\n", opcode);
  1961. }
  1962. } while (hw->st_idx != idx);
  1963. /* Fully processed status ring so clear irq */
  1964. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1965. exit_loop:
  1966. if (rx[0])
  1967. sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
  1968. if (rx[1])
  1969. sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
  1970. return work_done;
  1971. }
  1972. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1973. {
  1974. struct net_device *dev = hw->dev[port];
  1975. if (net_ratelimit())
  1976. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1977. dev->name, status);
  1978. if (status & Y2_IS_PAR_RD1) {
  1979. if (net_ratelimit())
  1980. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1981. dev->name);
  1982. /* Clear IRQ */
  1983. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1984. }
  1985. if (status & Y2_IS_PAR_WR1) {
  1986. if (net_ratelimit())
  1987. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1988. dev->name);
  1989. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1990. }
  1991. if (status & Y2_IS_PAR_MAC1) {
  1992. if (net_ratelimit())
  1993. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1994. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1995. }
  1996. if (status & Y2_IS_PAR_RX1) {
  1997. if (net_ratelimit())
  1998. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1999. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2000. }
  2001. if (status & Y2_IS_TCP_TXA1) {
  2002. if (net_ratelimit())
  2003. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  2004. dev->name);
  2005. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2006. }
  2007. }
  2008. static void sky2_hw_intr(struct sky2_hw *hw)
  2009. {
  2010. struct pci_dev *pdev = hw->pdev;
  2011. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2012. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2013. status &= hwmsk;
  2014. if (status & Y2_IS_TIST_OV)
  2015. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2016. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2017. u16 pci_err;
  2018. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2019. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2020. if (net_ratelimit())
  2021. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2022. pci_err);
  2023. sky2_pci_write16(hw, PCI_STATUS,
  2024. pci_err | PCI_STATUS_ERROR_BITS);
  2025. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2026. }
  2027. if (status & Y2_IS_PCI_EXP) {
  2028. /* PCI-Express uncorrectable Error occurred */
  2029. u32 err;
  2030. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2031. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2032. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2033. 0xfffffffful);
  2034. if (net_ratelimit())
  2035. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2036. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2037. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2038. }
  2039. if (status & Y2_HWE_L1_MASK)
  2040. sky2_hw_error(hw, 0, status);
  2041. status >>= 8;
  2042. if (status & Y2_HWE_L1_MASK)
  2043. sky2_hw_error(hw, 1, status);
  2044. }
  2045. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2046. {
  2047. struct net_device *dev = hw->dev[port];
  2048. struct sky2_port *sky2 = netdev_priv(dev);
  2049. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2050. if (netif_msg_intr(sky2))
  2051. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  2052. dev->name, status);
  2053. if (status & GM_IS_RX_CO_OV)
  2054. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2055. if (status & GM_IS_TX_CO_OV)
  2056. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2057. if (status & GM_IS_RX_FF_OR) {
  2058. ++dev->stats.rx_fifo_errors;
  2059. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2060. }
  2061. if (status & GM_IS_TX_FF_UR) {
  2062. ++dev->stats.tx_fifo_errors;
  2063. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2064. }
  2065. }
  2066. /* This should never happen it is a bug. */
  2067. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  2068. u16 q, unsigned ring_size)
  2069. {
  2070. struct net_device *dev = hw->dev[port];
  2071. struct sky2_port *sky2 = netdev_priv(dev);
  2072. unsigned idx;
  2073. const u64 *le = (q == Q_R1 || q == Q_R2)
  2074. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  2075. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2076. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  2077. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  2078. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2079. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2080. }
  2081. static int sky2_rx_hung(struct net_device *dev)
  2082. {
  2083. struct sky2_port *sky2 = netdev_priv(dev);
  2084. struct sky2_hw *hw = sky2->hw;
  2085. unsigned port = sky2->port;
  2086. unsigned rxq = rxqaddr[port];
  2087. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2088. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2089. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2090. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2091. /* If idle and MAC or PCI is stuck */
  2092. if (sky2->check.last == dev->last_rx &&
  2093. ((mac_rp == sky2->check.mac_rp &&
  2094. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2095. /* Check if the PCI RX hang */
  2096. (fifo_rp == sky2->check.fifo_rp &&
  2097. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2098. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2099. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2100. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2101. return 1;
  2102. } else {
  2103. sky2->check.last = dev->last_rx;
  2104. sky2->check.mac_rp = mac_rp;
  2105. sky2->check.mac_lev = mac_lev;
  2106. sky2->check.fifo_rp = fifo_rp;
  2107. sky2->check.fifo_lev = fifo_lev;
  2108. return 0;
  2109. }
  2110. }
  2111. static void sky2_watchdog(unsigned long arg)
  2112. {
  2113. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2114. /* Check for lost IRQ once a second */
  2115. if (sky2_read32(hw, B0_ISRC)) {
  2116. napi_schedule(&hw->napi);
  2117. } else {
  2118. int i, active = 0;
  2119. for (i = 0; i < hw->ports; i++) {
  2120. struct net_device *dev = hw->dev[i];
  2121. if (!netif_running(dev))
  2122. continue;
  2123. ++active;
  2124. /* For chips with Rx FIFO, check if stuck */
  2125. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2126. sky2_rx_hung(dev)) {
  2127. pr_info(PFX "%s: receiver hang detected\n",
  2128. dev->name);
  2129. schedule_work(&hw->restart_work);
  2130. return;
  2131. }
  2132. }
  2133. if (active == 0)
  2134. return;
  2135. }
  2136. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2137. }
  2138. /* Hardware/software error handling */
  2139. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2140. {
  2141. if (net_ratelimit())
  2142. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2143. if (status & Y2_IS_HW_ERR)
  2144. sky2_hw_intr(hw);
  2145. if (status & Y2_IS_IRQ_MAC1)
  2146. sky2_mac_intr(hw, 0);
  2147. if (status & Y2_IS_IRQ_MAC2)
  2148. sky2_mac_intr(hw, 1);
  2149. if (status & Y2_IS_CHK_RX1)
  2150. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  2151. if (status & Y2_IS_CHK_RX2)
  2152. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  2153. if (status & Y2_IS_CHK_TXA1)
  2154. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  2155. if (status & Y2_IS_CHK_TXA2)
  2156. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  2157. }
  2158. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2159. {
  2160. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2161. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2162. int work_done = 0;
  2163. u16 idx;
  2164. if (unlikely(status & Y2_IS_ERROR))
  2165. sky2_err_intr(hw, status);
  2166. if (status & Y2_IS_IRQ_PHY1)
  2167. sky2_phy_intr(hw, 0);
  2168. if (status & Y2_IS_IRQ_PHY2)
  2169. sky2_phy_intr(hw, 1);
  2170. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2171. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2172. if (work_done >= work_limit)
  2173. goto done;
  2174. }
  2175. /* Bug/Errata workaround?
  2176. * Need to kick the TX irq moderation timer.
  2177. */
  2178. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
  2179. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2180. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2181. }
  2182. napi_complete(napi);
  2183. sky2_read32(hw, B0_Y2_SP_LISR);
  2184. done:
  2185. return work_done;
  2186. }
  2187. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2188. {
  2189. struct sky2_hw *hw = dev_id;
  2190. u32 status;
  2191. /* Reading this mask interrupts as side effect */
  2192. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2193. if (status == 0 || status == ~0)
  2194. return IRQ_NONE;
  2195. prefetch(&hw->st_le[hw->st_idx]);
  2196. napi_schedule(&hw->napi);
  2197. return IRQ_HANDLED;
  2198. }
  2199. #ifdef CONFIG_NET_POLL_CONTROLLER
  2200. static void sky2_netpoll(struct net_device *dev)
  2201. {
  2202. struct sky2_port *sky2 = netdev_priv(dev);
  2203. napi_schedule(&sky2->hw->napi);
  2204. }
  2205. #endif
  2206. /* Chip internal frequency for clock calculations */
  2207. static u32 sky2_mhz(const struct sky2_hw *hw)
  2208. {
  2209. switch (hw->chip_id) {
  2210. case CHIP_ID_YUKON_EC:
  2211. case CHIP_ID_YUKON_EC_U:
  2212. case CHIP_ID_YUKON_EX:
  2213. case CHIP_ID_YUKON_SUPR:
  2214. case CHIP_ID_YUKON_UL_2:
  2215. return 125;
  2216. case CHIP_ID_YUKON_FE:
  2217. return 100;
  2218. case CHIP_ID_YUKON_FE_P:
  2219. return 50;
  2220. case CHIP_ID_YUKON_XL:
  2221. return 156;
  2222. default:
  2223. BUG();
  2224. }
  2225. }
  2226. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2227. {
  2228. return sky2_mhz(hw) * us;
  2229. }
  2230. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2231. {
  2232. return clk / sky2_mhz(hw);
  2233. }
  2234. static int __devinit sky2_init(struct sky2_hw *hw)
  2235. {
  2236. u8 t8;
  2237. /* Enable all clocks and check for bad PCI access */
  2238. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2239. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2240. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2241. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2242. switch(hw->chip_id) {
  2243. case CHIP_ID_YUKON_XL:
  2244. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2245. break;
  2246. case CHIP_ID_YUKON_EC_U:
  2247. hw->flags = SKY2_HW_GIGABIT
  2248. | SKY2_HW_NEWER_PHY
  2249. | SKY2_HW_ADV_POWER_CTL;
  2250. break;
  2251. case CHIP_ID_YUKON_EX:
  2252. hw->flags = SKY2_HW_GIGABIT
  2253. | SKY2_HW_NEWER_PHY
  2254. | SKY2_HW_NEW_LE
  2255. | SKY2_HW_ADV_POWER_CTL;
  2256. /* New transmit checksum */
  2257. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2258. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2259. break;
  2260. case CHIP_ID_YUKON_EC:
  2261. /* This rev is really old, and requires untested workarounds */
  2262. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2263. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2264. return -EOPNOTSUPP;
  2265. }
  2266. hw->flags = SKY2_HW_GIGABIT;
  2267. break;
  2268. case CHIP_ID_YUKON_FE:
  2269. break;
  2270. case CHIP_ID_YUKON_FE_P:
  2271. hw->flags = SKY2_HW_NEWER_PHY
  2272. | SKY2_HW_NEW_LE
  2273. | SKY2_HW_AUTO_TX_SUM
  2274. | SKY2_HW_ADV_POWER_CTL;
  2275. break;
  2276. case CHIP_ID_YUKON_SUPR:
  2277. hw->flags = SKY2_HW_GIGABIT
  2278. | SKY2_HW_NEWER_PHY
  2279. | SKY2_HW_NEW_LE
  2280. | SKY2_HW_AUTO_TX_SUM
  2281. | SKY2_HW_ADV_POWER_CTL;
  2282. break;
  2283. case CHIP_ID_YUKON_UL_2:
  2284. hw->flags = SKY2_HW_GIGABIT
  2285. | SKY2_HW_ADV_POWER_CTL;
  2286. break;
  2287. default:
  2288. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2289. hw->chip_id);
  2290. return -EOPNOTSUPP;
  2291. }
  2292. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2293. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2294. hw->flags |= SKY2_HW_FIBRE_PHY;
  2295. hw->ports = 1;
  2296. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2297. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2298. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2299. ++hw->ports;
  2300. }
  2301. return 0;
  2302. }
  2303. static void sky2_reset(struct sky2_hw *hw)
  2304. {
  2305. struct pci_dev *pdev = hw->pdev;
  2306. u16 status;
  2307. int i, cap;
  2308. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2309. /* disable ASF */
  2310. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2311. status = sky2_read16(hw, HCU_CCSR);
  2312. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2313. HCU_CCSR_UC_STATE_MSK);
  2314. sky2_write16(hw, HCU_CCSR, status);
  2315. } else
  2316. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2317. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2318. /* do a SW reset */
  2319. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2320. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2321. /* allow writes to PCI config */
  2322. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2323. /* clear PCI errors, if any */
  2324. status = sky2_pci_read16(hw, PCI_STATUS);
  2325. status |= PCI_STATUS_ERROR_BITS;
  2326. sky2_pci_write16(hw, PCI_STATUS, status);
  2327. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2328. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2329. if (cap) {
  2330. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2331. 0xfffffffful);
  2332. /* If error bit is stuck on ignore it */
  2333. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2334. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2335. else
  2336. hwe_mask |= Y2_IS_PCI_EXP;
  2337. }
  2338. sky2_power_on(hw);
  2339. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2340. for (i = 0; i < hw->ports; i++) {
  2341. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2342. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2343. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2344. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2345. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2346. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2347. | GMC_BYP_RETR_ON);
  2348. }
  2349. /* Clear I2C IRQ noise */
  2350. sky2_write32(hw, B2_I2C_IRQ, 1);
  2351. /* turn off hardware timer (unused) */
  2352. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2353. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2354. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2355. /* Turn off descriptor polling */
  2356. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2357. /* Turn off receive timestamp */
  2358. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2359. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2360. /* enable the Tx Arbiters */
  2361. for (i = 0; i < hw->ports; i++)
  2362. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2363. /* Initialize ram interface */
  2364. for (i = 0; i < hw->ports; i++) {
  2365. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2366. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2367. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2368. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2369. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2370. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2371. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2372. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2373. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2374. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2375. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2376. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2377. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2378. }
  2379. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2380. for (i = 0; i < hw->ports; i++)
  2381. sky2_gmac_reset(hw, i);
  2382. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2383. hw->st_idx = 0;
  2384. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2385. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2386. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2387. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2388. /* Set the list last index */
  2389. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2390. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2391. sky2_write8(hw, STAT_FIFO_WM, 16);
  2392. /* set Status-FIFO ISR watermark */
  2393. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2394. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2395. else
  2396. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2397. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2398. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2399. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2400. /* enable status unit */
  2401. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2402. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2403. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2404. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2405. }
  2406. static void sky2_restart(struct work_struct *work)
  2407. {
  2408. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2409. struct net_device *dev;
  2410. int i, err;
  2411. rtnl_lock();
  2412. for (i = 0; i < hw->ports; i++) {
  2413. dev = hw->dev[i];
  2414. if (netif_running(dev))
  2415. sky2_down(dev);
  2416. }
  2417. napi_disable(&hw->napi);
  2418. sky2_write32(hw, B0_IMSK, 0);
  2419. sky2_reset(hw);
  2420. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2421. napi_enable(&hw->napi);
  2422. for (i = 0; i < hw->ports; i++) {
  2423. dev = hw->dev[i];
  2424. if (netif_running(dev)) {
  2425. err = sky2_up(dev);
  2426. if (err) {
  2427. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2428. dev->name, err);
  2429. dev_close(dev);
  2430. }
  2431. }
  2432. }
  2433. rtnl_unlock();
  2434. }
  2435. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2436. {
  2437. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2438. }
  2439. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2440. {
  2441. const struct sky2_port *sky2 = netdev_priv(dev);
  2442. wol->supported = sky2_wol_supported(sky2->hw);
  2443. wol->wolopts = sky2->wol;
  2444. }
  2445. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2446. {
  2447. struct sky2_port *sky2 = netdev_priv(dev);
  2448. struct sky2_hw *hw = sky2->hw;
  2449. if ((wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2450. || !device_can_wakeup(&hw->pdev->dev))
  2451. return -EOPNOTSUPP;
  2452. sky2->wol = wol->wolopts;
  2453. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2454. hw->chip_id == CHIP_ID_YUKON_EX ||
  2455. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2456. sky2_write32(hw, B0_CTST, sky2->wol
  2457. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2458. device_set_wakeup_enable(&hw->pdev->dev, sky2->wol);
  2459. if (!netif_running(dev))
  2460. sky2_wol_init(sky2);
  2461. return 0;
  2462. }
  2463. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2464. {
  2465. if (sky2_is_copper(hw)) {
  2466. u32 modes = SUPPORTED_10baseT_Half
  2467. | SUPPORTED_10baseT_Full
  2468. | SUPPORTED_100baseT_Half
  2469. | SUPPORTED_100baseT_Full
  2470. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2471. if (hw->flags & SKY2_HW_GIGABIT)
  2472. modes |= SUPPORTED_1000baseT_Half
  2473. | SUPPORTED_1000baseT_Full;
  2474. return modes;
  2475. } else
  2476. return SUPPORTED_1000baseT_Half
  2477. | SUPPORTED_1000baseT_Full
  2478. | SUPPORTED_Autoneg
  2479. | SUPPORTED_FIBRE;
  2480. }
  2481. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2482. {
  2483. struct sky2_port *sky2 = netdev_priv(dev);
  2484. struct sky2_hw *hw = sky2->hw;
  2485. ecmd->transceiver = XCVR_INTERNAL;
  2486. ecmd->supported = sky2_supported_modes(hw);
  2487. ecmd->phy_address = PHY_ADDR_MARV;
  2488. if (sky2_is_copper(hw)) {
  2489. ecmd->port = PORT_TP;
  2490. ecmd->speed = sky2->speed;
  2491. } else {
  2492. ecmd->speed = SPEED_1000;
  2493. ecmd->port = PORT_FIBRE;
  2494. }
  2495. ecmd->advertising = sky2->advertising;
  2496. ecmd->autoneg = sky2->autoneg;
  2497. ecmd->duplex = sky2->duplex;
  2498. return 0;
  2499. }
  2500. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2501. {
  2502. struct sky2_port *sky2 = netdev_priv(dev);
  2503. const struct sky2_hw *hw = sky2->hw;
  2504. u32 supported = sky2_supported_modes(hw);
  2505. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2506. ecmd->advertising = supported;
  2507. sky2->duplex = -1;
  2508. sky2->speed = -1;
  2509. } else {
  2510. u32 setting;
  2511. switch (ecmd->speed) {
  2512. case SPEED_1000:
  2513. if (ecmd->duplex == DUPLEX_FULL)
  2514. setting = SUPPORTED_1000baseT_Full;
  2515. else if (ecmd->duplex == DUPLEX_HALF)
  2516. setting = SUPPORTED_1000baseT_Half;
  2517. else
  2518. return -EINVAL;
  2519. break;
  2520. case SPEED_100:
  2521. if (ecmd->duplex == DUPLEX_FULL)
  2522. setting = SUPPORTED_100baseT_Full;
  2523. else if (ecmd->duplex == DUPLEX_HALF)
  2524. setting = SUPPORTED_100baseT_Half;
  2525. else
  2526. return -EINVAL;
  2527. break;
  2528. case SPEED_10:
  2529. if (ecmd->duplex == DUPLEX_FULL)
  2530. setting = SUPPORTED_10baseT_Full;
  2531. else if (ecmd->duplex == DUPLEX_HALF)
  2532. setting = SUPPORTED_10baseT_Half;
  2533. else
  2534. return -EINVAL;
  2535. break;
  2536. default:
  2537. return -EINVAL;
  2538. }
  2539. if ((setting & supported) == 0)
  2540. return -EINVAL;
  2541. sky2->speed = ecmd->speed;
  2542. sky2->duplex = ecmd->duplex;
  2543. }
  2544. sky2->autoneg = ecmd->autoneg;
  2545. sky2->advertising = ecmd->advertising;
  2546. if (netif_running(dev)) {
  2547. sky2_phy_reinit(sky2);
  2548. sky2_set_multicast(dev);
  2549. }
  2550. return 0;
  2551. }
  2552. static void sky2_get_drvinfo(struct net_device *dev,
  2553. struct ethtool_drvinfo *info)
  2554. {
  2555. struct sky2_port *sky2 = netdev_priv(dev);
  2556. strcpy(info->driver, DRV_NAME);
  2557. strcpy(info->version, DRV_VERSION);
  2558. strcpy(info->fw_version, "N/A");
  2559. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2560. }
  2561. static const struct sky2_stat {
  2562. char name[ETH_GSTRING_LEN];
  2563. u16 offset;
  2564. } sky2_stats[] = {
  2565. { "tx_bytes", GM_TXO_OK_HI },
  2566. { "rx_bytes", GM_RXO_OK_HI },
  2567. { "tx_broadcast", GM_TXF_BC_OK },
  2568. { "rx_broadcast", GM_RXF_BC_OK },
  2569. { "tx_multicast", GM_TXF_MC_OK },
  2570. { "rx_multicast", GM_RXF_MC_OK },
  2571. { "tx_unicast", GM_TXF_UC_OK },
  2572. { "rx_unicast", GM_RXF_UC_OK },
  2573. { "tx_mac_pause", GM_TXF_MPAUSE },
  2574. { "rx_mac_pause", GM_RXF_MPAUSE },
  2575. { "collisions", GM_TXF_COL },
  2576. { "late_collision",GM_TXF_LAT_COL },
  2577. { "aborted", GM_TXF_ABO_COL },
  2578. { "single_collisions", GM_TXF_SNG_COL },
  2579. { "multi_collisions", GM_TXF_MUL_COL },
  2580. { "rx_short", GM_RXF_SHT },
  2581. { "rx_runt", GM_RXE_FRAG },
  2582. { "rx_64_byte_packets", GM_RXF_64B },
  2583. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2584. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2585. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2586. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2587. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2588. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2589. { "rx_too_long", GM_RXF_LNG_ERR },
  2590. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2591. { "rx_jabber", GM_RXF_JAB_PKT },
  2592. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2593. { "tx_64_byte_packets", GM_TXF_64B },
  2594. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2595. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2596. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2597. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2598. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2599. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2600. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2601. };
  2602. static u32 sky2_get_rx_csum(struct net_device *dev)
  2603. {
  2604. struct sky2_port *sky2 = netdev_priv(dev);
  2605. return sky2->rx_csum;
  2606. }
  2607. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2608. {
  2609. struct sky2_port *sky2 = netdev_priv(dev);
  2610. sky2->rx_csum = data;
  2611. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2612. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2613. return 0;
  2614. }
  2615. static u32 sky2_get_msglevel(struct net_device *netdev)
  2616. {
  2617. struct sky2_port *sky2 = netdev_priv(netdev);
  2618. return sky2->msg_enable;
  2619. }
  2620. static int sky2_nway_reset(struct net_device *dev)
  2621. {
  2622. struct sky2_port *sky2 = netdev_priv(dev);
  2623. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2624. return -EINVAL;
  2625. sky2_phy_reinit(sky2);
  2626. sky2_set_multicast(dev);
  2627. return 0;
  2628. }
  2629. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2630. {
  2631. struct sky2_hw *hw = sky2->hw;
  2632. unsigned port = sky2->port;
  2633. int i;
  2634. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2635. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2636. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2637. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2638. for (i = 2; i < count; i++)
  2639. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2640. }
  2641. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2642. {
  2643. struct sky2_port *sky2 = netdev_priv(netdev);
  2644. sky2->msg_enable = value;
  2645. }
  2646. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2647. {
  2648. switch (sset) {
  2649. case ETH_SS_STATS:
  2650. return ARRAY_SIZE(sky2_stats);
  2651. default:
  2652. return -EOPNOTSUPP;
  2653. }
  2654. }
  2655. static void sky2_get_ethtool_stats(struct net_device *dev,
  2656. struct ethtool_stats *stats, u64 * data)
  2657. {
  2658. struct sky2_port *sky2 = netdev_priv(dev);
  2659. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2660. }
  2661. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2662. {
  2663. int i;
  2664. switch (stringset) {
  2665. case ETH_SS_STATS:
  2666. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2667. memcpy(data + i * ETH_GSTRING_LEN,
  2668. sky2_stats[i].name, ETH_GSTRING_LEN);
  2669. break;
  2670. }
  2671. }
  2672. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2673. {
  2674. struct sky2_port *sky2 = netdev_priv(dev);
  2675. struct sky2_hw *hw = sky2->hw;
  2676. unsigned port = sky2->port;
  2677. const struct sockaddr *addr = p;
  2678. if (!is_valid_ether_addr(addr->sa_data))
  2679. return -EADDRNOTAVAIL;
  2680. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2681. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2682. dev->dev_addr, ETH_ALEN);
  2683. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2684. dev->dev_addr, ETH_ALEN);
  2685. /* virtual address for data */
  2686. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2687. /* physical address: used for pause frames */
  2688. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2689. return 0;
  2690. }
  2691. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2692. {
  2693. u32 bit;
  2694. bit = ether_crc(ETH_ALEN, addr) & 63;
  2695. filter[bit >> 3] |= 1 << (bit & 7);
  2696. }
  2697. static void sky2_set_multicast(struct net_device *dev)
  2698. {
  2699. struct sky2_port *sky2 = netdev_priv(dev);
  2700. struct sky2_hw *hw = sky2->hw;
  2701. unsigned port = sky2->port;
  2702. struct dev_mc_list *list = dev->mc_list;
  2703. u16 reg;
  2704. u8 filter[8];
  2705. int rx_pause;
  2706. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2707. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2708. memset(filter, 0, sizeof(filter));
  2709. reg = gma_read16(hw, port, GM_RX_CTRL);
  2710. reg |= GM_RXCR_UCF_ENA;
  2711. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2712. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2713. else if (dev->flags & IFF_ALLMULTI)
  2714. memset(filter, 0xff, sizeof(filter));
  2715. else if (dev->mc_count == 0 && !rx_pause)
  2716. reg &= ~GM_RXCR_MCF_ENA;
  2717. else {
  2718. int i;
  2719. reg |= GM_RXCR_MCF_ENA;
  2720. if (rx_pause)
  2721. sky2_add_filter(filter, pause_mc_addr);
  2722. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2723. sky2_add_filter(filter, list->dmi_addr);
  2724. }
  2725. gma_write16(hw, port, GM_MC_ADDR_H1,
  2726. (u16) filter[0] | ((u16) filter[1] << 8));
  2727. gma_write16(hw, port, GM_MC_ADDR_H2,
  2728. (u16) filter[2] | ((u16) filter[3] << 8));
  2729. gma_write16(hw, port, GM_MC_ADDR_H3,
  2730. (u16) filter[4] | ((u16) filter[5] << 8));
  2731. gma_write16(hw, port, GM_MC_ADDR_H4,
  2732. (u16) filter[6] | ((u16) filter[7] << 8));
  2733. gma_write16(hw, port, GM_RX_CTRL, reg);
  2734. }
  2735. /* Can have one global because blinking is controlled by
  2736. * ethtool and that is always under RTNL mutex
  2737. */
  2738. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  2739. {
  2740. struct sky2_hw *hw = sky2->hw;
  2741. unsigned port = sky2->port;
  2742. spin_lock_bh(&sky2->phy_lock);
  2743. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2744. hw->chip_id == CHIP_ID_YUKON_EX ||
  2745. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2746. u16 pg;
  2747. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2748. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2749. switch (mode) {
  2750. case MO_LED_OFF:
  2751. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2752. PHY_M_LEDC_LOS_CTRL(8) |
  2753. PHY_M_LEDC_INIT_CTRL(8) |
  2754. PHY_M_LEDC_STA1_CTRL(8) |
  2755. PHY_M_LEDC_STA0_CTRL(8));
  2756. break;
  2757. case MO_LED_ON:
  2758. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2759. PHY_M_LEDC_LOS_CTRL(9) |
  2760. PHY_M_LEDC_INIT_CTRL(9) |
  2761. PHY_M_LEDC_STA1_CTRL(9) |
  2762. PHY_M_LEDC_STA0_CTRL(9));
  2763. break;
  2764. case MO_LED_BLINK:
  2765. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2766. PHY_M_LEDC_LOS_CTRL(0xa) |
  2767. PHY_M_LEDC_INIT_CTRL(0xa) |
  2768. PHY_M_LEDC_STA1_CTRL(0xa) |
  2769. PHY_M_LEDC_STA0_CTRL(0xa));
  2770. break;
  2771. case MO_LED_NORM:
  2772. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2773. PHY_M_LEDC_LOS_CTRL(1) |
  2774. PHY_M_LEDC_INIT_CTRL(8) |
  2775. PHY_M_LEDC_STA1_CTRL(7) |
  2776. PHY_M_LEDC_STA0_CTRL(7));
  2777. }
  2778. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2779. } else
  2780. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2781. PHY_M_LED_MO_DUP(mode) |
  2782. PHY_M_LED_MO_10(mode) |
  2783. PHY_M_LED_MO_100(mode) |
  2784. PHY_M_LED_MO_1000(mode) |
  2785. PHY_M_LED_MO_RX(mode) |
  2786. PHY_M_LED_MO_TX(mode));
  2787. spin_unlock_bh(&sky2->phy_lock);
  2788. }
  2789. /* blink LED's for finding board */
  2790. static int sky2_phys_id(struct net_device *dev, u32 data)
  2791. {
  2792. struct sky2_port *sky2 = netdev_priv(dev);
  2793. unsigned int i;
  2794. if (data == 0)
  2795. data = UINT_MAX;
  2796. for (i = 0; i < data; i++) {
  2797. sky2_led(sky2, MO_LED_ON);
  2798. if (msleep_interruptible(500))
  2799. break;
  2800. sky2_led(sky2, MO_LED_OFF);
  2801. if (msleep_interruptible(500))
  2802. break;
  2803. }
  2804. sky2_led(sky2, MO_LED_NORM);
  2805. return 0;
  2806. }
  2807. static void sky2_get_pauseparam(struct net_device *dev,
  2808. struct ethtool_pauseparam *ecmd)
  2809. {
  2810. struct sky2_port *sky2 = netdev_priv(dev);
  2811. switch (sky2->flow_mode) {
  2812. case FC_NONE:
  2813. ecmd->tx_pause = ecmd->rx_pause = 0;
  2814. break;
  2815. case FC_TX:
  2816. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2817. break;
  2818. case FC_RX:
  2819. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2820. break;
  2821. case FC_BOTH:
  2822. ecmd->tx_pause = ecmd->rx_pause = 1;
  2823. }
  2824. ecmd->autoneg = sky2->autoneg;
  2825. }
  2826. static int sky2_set_pauseparam(struct net_device *dev,
  2827. struct ethtool_pauseparam *ecmd)
  2828. {
  2829. struct sky2_port *sky2 = netdev_priv(dev);
  2830. sky2->autoneg = ecmd->autoneg;
  2831. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2832. if (netif_running(dev))
  2833. sky2_phy_reinit(sky2);
  2834. return 0;
  2835. }
  2836. static int sky2_get_coalesce(struct net_device *dev,
  2837. struct ethtool_coalesce *ecmd)
  2838. {
  2839. struct sky2_port *sky2 = netdev_priv(dev);
  2840. struct sky2_hw *hw = sky2->hw;
  2841. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2842. ecmd->tx_coalesce_usecs = 0;
  2843. else {
  2844. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2845. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2846. }
  2847. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2848. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2849. ecmd->rx_coalesce_usecs = 0;
  2850. else {
  2851. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2852. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2853. }
  2854. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2855. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2856. ecmd->rx_coalesce_usecs_irq = 0;
  2857. else {
  2858. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2859. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2860. }
  2861. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2862. return 0;
  2863. }
  2864. /* Note: this affect both ports */
  2865. static int sky2_set_coalesce(struct net_device *dev,
  2866. struct ethtool_coalesce *ecmd)
  2867. {
  2868. struct sky2_port *sky2 = netdev_priv(dev);
  2869. struct sky2_hw *hw = sky2->hw;
  2870. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2871. if (ecmd->tx_coalesce_usecs > tmax ||
  2872. ecmd->rx_coalesce_usecs > tmax ||
  2873. ecmd->rx_coalesce_usecs_irq > tmax)
  2874. return -EINVAL;
  2875. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2876. return -EINVAL;
  2877. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2878. return -EINVAL;
  2879. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2880. return -EINVAL;
  2881. if (ecmd->tx_coalesce_usecs == 0)
  2882. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2883. else {
  2884. sky2_write32(hw, STAT_TX_TIMER_INI,
  2885. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2886. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2887. }
  2888. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2889. if (ecmd->rx_coalesce_usecs == 0)
  2890. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2891. else {
  2892. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2893. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2894. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2895. }
  2896. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2897. if (ecmd->rx_coalesce_usecs_irq == 0)
  2898. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2899. else {
  2900. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2901. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2902. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2903. }
  2904. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2905. return 0;
  2906. }
  2907. static void sky2_get_ringparam(struct net_device *dev,
  2908. struct ethtool_ringparam *ering)
  2909. {
  2910. struct sky2_port *sky2 = netdev_priv(dev);
  2911. ering->rx_max_pending = RX_MAX_PENDING;
  2912. ering->rx_mini_max_pending = 0;
  2913. ering->rx_jumbo_max_pending = 0;
  2914. ering->tx_max_pending = TX_RING_SIZE - 1;
  2915. ering->rx_pending = sky2->rx_pending;
  2916. ering->rx_mini_pending = 0;
  2917. ering->rx_jumbo_pending = 0;
  2918. ering->tx_pending = sky2->tx_pending;
  2919. }
  2920. static int sky2_set_ringparam(struct net_device *dev,
  2921. struct ethtool_ringparam *ering)
  2922. {
  2923. struct sky2_port *sky2 = netdev_priv(dev);
  2924. int err = 0;
  2925. if (ering->rx_pending > RX_MAX_PENDING ||
  2926. ering->rx_pending < 8 ||
  2927. ering->tx_pending < MAX_SKB_TX_LE ||
  2928. ering->tx_pending > TX_RING_SIZE - 1)
  2929. return -EINVAL;
  2930. if (netif_running(dev))
  2931. sky2_down(dev);
  2932. sky2->rx_pending = ering->rx_pending;
  2933. sky2->tx_pending = ering->tx_pending;
  2934. if (netif_running(dev)) {
  2935. err = sky2_up(dev);
  2936. if (err)
  2937. dev_close(dev);
  2938. }
  2939. return err;
  2940. }
  2941. static int sky2_get_regs_len(struct net_device *dev)
  2942. {
  2943. return 0x4000;
  2944. }
  2945. /*
  2946. * Returns copy of control register region
  2947. * Note: ethtool_get_regs always provides full size (16k) buffer
  2948. */
  2949. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2950. void *p)
  2951. {
  2952. const struct sky2_port *sky2 = netdev_priv(dev);
  2953. const void __iomem *io = sky2->hw->regs;
  2954. unsigned int b;
  2955. regs->version = 1;
  2956. for (b = 0; b < 128; b++) {
  2957. /* This complicated switch statement is to make sure and
  2958. * only access regions that are unreserved.
  2959. * Some blocks are only valid on dual port cards.
  2960. * and block 3 has some special diagnostic registers that
  2961. * are poison.
  2962. */
  2963. switch (b) {
  2964. case 3:
  2965. /* skip diagnostic ram region */
  2966. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  2967. break;
  2968. /* dual port cards only */
  2969. case 5: /* Tx Arbiter 2 */
  2970. case 9: /* RX2 */
  2971. case 14 ... 15: /* TX2 */
  2972. case 17: case 19: /* Ram Buffer 2 */
  2973. case 22 ... 23: /* Tx Ram Buffer 2 */
  2974. case 25: /* Rx MAC Fifo 1 */
  2975. case 27: /* Tx MAC Fifo 2 */
  2976. case 31: /* GPHY 2 */
  2977. case 40 ... 47: /* Pattern Ram 2 */
  2978. case 52: case 54: /* TCP Segmentation 2 */
  2979. case 112 ... 116: /* GMAC 2 */
  2980. if (sky2->hw->ports == 1)
  2981. goto reserved;
  2982. /* fall through */
  2983. case 0: /* Control */
  2984. case 2: /* Mac address */
  2985. case 4: /* Tx Arbiter 1 */
  2986. case 7: /* PCI express reg */
  2987. case 8: /* RX1 */
  2988. case 12 ... 13: /* TX1 */
  2989. case 16: case 18:/* Rx Ram Buffer 1 */
  2990. case 20 ... 21: /* Tx Ram Buffer 1 */
  2991. case 24: /* Rx MAC Fifo 1 */
  2992. case 26: /* Tx MAC Fifo 1 */
  2993. case 28 ... 29: /* Descriptor and status unit */
  2994. case 30: /* GPHY 1*/
  2995. case 32 ... 39: /* Pattern Ram 1 */
  2996. case 48: case 50: /* TCP Segmentation 1 */
  2997. case 56 ... 60: /* PCI space */
  2998. case 80 ... 84: /* GMAC 1 */
  2999. memcpy_fromio(p, io, 128);
  3000. break;
  3001. default:
  3002. reserved:
  3003. memset(p, 0, 128);
  3004. }
  3005. p += 128;
  3006. io += 128;
  3007. }
  3008. }
  3009. /* In order to do Jumbo packets on these chips, need to turn off the
  3010. * transmit store/forward. Therefore checksum offload won't work.
  3011. */
  3012. static int no_tx_offload(struct net_device *dev)
  3013. {
  3014. const struct sky2_port *sky2 = netdev_priv(dev);
  3015. const struct sky2_hw *hw = sky2->hw;
  3016. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  3017. }
  3018. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  3019. {
  3020. if (data && no_tx_offload(dev))
  3021. return -EINVAL;
  3022. return ethtool_op_set_tx_csum(dev, data);
  3023. }
  3024. static int sky2_set_tso(struct net_device *dev, u32 data)
  3025. {
  3026. if (data && no_tx_offload(dev))
  3027. return -EINVAL;
  3028. return ethtool_op_set_tso(dev, data);
  3029. }
  3030. static int sky2_get_eeprom_len(struct net_device *dev)
  3031. {
  3032. struct sky2_port *sky2 = netdev_priv(dev);
  3033. struct sky2_hw *hw = sky2->hw;
  3034. u16 reg2;
  3035. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3036. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3037. }
  3038. static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
  3039. {
  3040. unsigned long start = jiffies;
  3041. while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
  3042. /* Can take up to 10.6 ms for write */
  3043. if (time_after(jiffies, start + HZ/4)) {
  3044. dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
  3045. return -ETIMEDOUT;
  3046. }
  3047. mdelay(1);
  3048. }
  3049. return 0;
  3050. }
  3051. static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
  3052. u16 offset, size_t length)
  3053. {
  3054. int rc = 0;
  3055. while (length > 0) {
  3056. u32 val;
  3057. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3058. rc = sky2_vpd_wait(hw, cap, 0);
  3059. if (rc)
  3060. break;
  3061. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3062. memcpy(data, &val, min(sizeof(val), length));
  3063. offset += sizeof(u32);
  3064. data += sizeof(u32);
  3065. length -= sizeof(u32);
  3066. }
  3067. return rc;
  3068. }
  3069. static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
  3070. u16 offset, unsigned int length)
  3071. {
  3072. unsigned int i;
  3073. int rc = 0;
  3074. for (i = 0; i < length; i += sizeof(u32)) {
  3075. u32 val = *(u32 *)(data + i);
  3076. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  3077. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3078. rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
  3079. if (rc)
  3080. break;
  3081. }
  3082. return rc;
  3083. }
  3084. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3085. u8 *data)
  3086. {
  3087. struct sky2_port *sky2 = netdev_priv(dev);
  3088. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3089. if (!cap)
  3090. return -EINVAL;
  3091. eeprom->magic = SKY2_EEPROM_MAGIC;
  3092. return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3093. }
  3094. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3095. u8 *data)
  3096. {
  3097. struct sky2_port *sky2 = netdev_priv(dev);
  3098. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3099. if (!cap)
  3100. return -EINVAL;
  3101. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3102. return -EINVAL;
  3103. /* Partial writes not supported */
  3104. if ((eeprom->offset & 3) || (eeprom->len & 3))
  3105. return -EINVAL;
  3106. return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3107. }
  3108. static const struct ethtool_ops sky2_ethtool_ops = {
  3109. .get_settings = sky2_get_settings,
  3110. .set_settings = sky2_set_settings,
  3111. .get_drvinfo = sky2_get_drvinfo,
  3112. .get_wol = sky2_get_wol,
  3113. .set_wol = sky2_set_wol,
  3114. .get_msglevel = sky2_get_msglevel,
  3115. .set_msglevel = sky2_set_msglevel,
  3116. .nway_reset = sky2_nway_reset,
  3117. .get_regs_len = sky2_get_regs_len,
  3118. .get_regs = sky2_get_regs,
  3119. .get_link = ethtool_op_get_link,
  3120. .get_eeprom_len = sky2_get_eeprom_len,
  3121. .get_eeprom = sky2_get_eeprom,
  3122. .set_eeprom = sky2_set_eeprom,
  3123. .set_sg = ethtool_op_set_sg,
  3124. .set_tx_csum = sky2_set_tx_csum,
  3125. .set_tso = sky2_set_tso,
  3126. .get_rx_csum = sky2_get_rx_csum,
  3127. .set_rx_csum = sky2_set_rx_csum,
  3128. .get_strings = sky2_get_strings,
  3129. .get_coalesce = sky2_get_coalesce,
  3130. .set_coalesce = sky2_set_coalesce,
  3131. .get_ringparam = sky2_get_ringparam,
  3132. .set_ringparam = sky2_set_ringparam,
  3133. .get_pauseparam = sky2_get_pauseparam,
  3134. .set_pauseparam = sky2_set_pauseparam,
  3135. .phys_id = sky2_phys_id,
  3136. .get_sset_count = sky2_get_sset_count,
  3137. .get_ethtool_stats = sky2_get_ethtool_stats,
  3138. };
  3139. #ifdef CONFIG_SKY2_DEBUG
  3140. static struct dentry *sky2_debug;
  3141. static int sky2_debug_show(struct seq_file *seq, void *v)
  3142. {
  3143. struct net_device *dev = seq->private;
  3144. const struct sky2_port *sky2 = netdev_priv(dev);
  3145. struct sky2_hw *hw = sky2->hw;
  3146. unsigned port = sky2->port;
  3147. unsigned idx, last;
  3148. int sop;
  3149. if (!netif_running(dev))
  3150. return -ENETDOWN;
  3151. seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
  3152. sky2_read32(hw, B0_ISRC),
  3153. sky2_read32(hw, B0_IMSK),
  3154. sky2_read32(hw, B0_Y2_SP_ICR));
  3155. napi_disable(&hw->napi);
  3156. last = sky2_read16(hw, STAT_PUT_IDX);
  3157. if (hw->st_idx == last)
  3158. seq_puts(seq, "Status ring (empty)\n");
  3159. else {
  3160. seq_puts(seq, "Status ring\n");
  3161. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3162. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3163. const struct sky2_status_le *le = hw->st_le + idx;
  3164. seq_printf(seq, "[%d] %#x %d %#x\n",
  3165. idx, le->opcode, le->length, le->status);
  3166. }
  3167. seq_puts(seq, "\n");
  3168. }
  3169. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3170. sky2->tx_cons, sky2->tx_prod,
  3171. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3172. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3173. /* Dump contents of tx ring */
  3174. sop = 1;
  3175. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
  3176. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  3177. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3178. u32 a = le32_to_cpu(le->addr);
  3179. if (sop)
  3180. seq_printf(seq, "%u:", idx);
  3181. sop = 0;
  3182. switch(le->opcode & ~HW_OWNER) {
  3183. case OP_ADDR64:
  3184. seq_printf(seq, " %#x:", a);
  3185. break;
  3186. case OP_LRGLEN:
  3187. seq_printf(seq, " mtu=%d", a);
  3188. break;
  3189. case OP_VLAN:
  3190. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3191. break;
  3192. case OP_TCPLISW:
  3193. seq_printf(seq, " csum=%#x", a);
  3194. break;
  3195. case OP_LARGESEND:
  3196. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3197. break;
  3198. case OP_PACKET:
  3199. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3200. break;
  3201. case OP_BUFFER:
  3202. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3203. break;
  3204. default:
  3205. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3206. a, le16_to_cpu(le->length));
  3207. }
  3208. if (le->ctrl & EOP) {
  3209. seq_putc(seq, '\n');
  3210. sop = 1;
  3211. }
  3212. }
  3213. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3214. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3215. last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3216. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3217. sky2_read32(hw, B0_Y2_SP_LISR);
  3218. napi_enable(&hw->napi);
  3219. return 0;
  3220. }
  3221. static int sky2_debug_open(struct inode *inode, struct file *file)
  3222. {
  3223. return single_open(file, sky2_debug_show, inode->i_private);
  3224. }
  3225. static const struct file_operations sky2_debug_fops = {
  3226. .owner = THIS_MODULE,
  3227. .open = sky2_debug_open,
  3228. .read = seq_read,
  3229. .llseek = seq_lseek,
  3230. .release = single_release,
  3231. };
  3232. /*
  3233. * Use network device events to create/remove/rename
  3234. * debugfs file entries
  3235. */
  3236. static int sky2_device_event(struct notifier_block *unused,
  3237. unsigned long event, void *ptr)
  3238. {
  3239. struct net_device *dev = ptr;
  3240. struct sky2_port *sky2 = netdev_priv(dev);
  3241. if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
  3242. return NOTIFY_DONE;
  3243. switch(event) {
  3244. case NETDEV_CHANGENAME:
  3245. if (sky2->debugfs) {
  3246. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3247. sky2_debug, dev->name);
  3248. }
  3249. break;
  3250. case NETDEV_GOING_DOWN:
  3251. if (sky2->debugfs) {
  3252. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3253. dev->name);
  3254. debugfs_remove(sky2->debugfs);
  3255. sky2->debugfs = NULL;
  3256. }
  3257. break;
  3258. case NETDEV_UP:
  3259. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3260. sky2_debug, dev,
  3261. &sky2_debug_fops);
  3262. if (IS_ERR(sky2->debugfs))
  3263. sky2->debugfs = NULL;
  3264. }
  3265. return NOTIFY_DONE;
  3266. }
  3267. static struct notifier_block sky2_notifier = {
  3268. .notifier_call = sky2_device_event,
  3269. };
  3270. static __init void sky2_debug_init(void)
  3271. {
  3272. struct dentry *ent;
  3273. ent = debugfs_create_dir("sky2", NULL);
  3274. if (!ent || IS_ERR(ent))
  3275. return;
  3276. sky2_debug = ent;
  3277. register_netdevice_notifier(&sky2_notifier);
  3278. }
  3279. static __exit void sky2_debug_cleanup(void)
  3280. {
  3281. if (sky2_debug) {
  3282. unregister_netdevice_notifier(&sky2_notifier);
  3283. debugfs_remove(sky2_debug);
  3284. sky2_debug = NULL;
  3285. }
  3286. }
  3287. #else
  3288. #define sky2_debug_init()
  3289. #define sky2_debug_cleanup()
  3290. #endif
  3291. /* Two copies of network device operations to handle special case of
  3292. not allowing netpoll on second port */
  3293. static const struct net_device_ops sky2_netdev_ops[2] = {
  3294. {
  3295. .ndo_open = sky2_up,
  3296. .ndo_stop = sky2_down,
  3297. .ndo_start_xmit = sky2_xmit_frame,
  3298. .ndo_do_ioctl = sky2_ioctl,
  3299. .ndo_validate_addr = eth_validate_addr,
  3300. .ndo_set_mac_address = sky2_set_mac_address,
  3301. .ndo_set_multicast_list = sky2_set_multicast,
  3302. .ndo_change_mtu = sky2_change_mtu,
  3303. .ndo_tx_timeout = sky2_tx_timeout,
  3304. #ifdef SKY2_VLAN_TAG_USED
  3305. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3306. #endif
  3307. #ifdef CONFIG_NET_POLL_CONTROLLER
  3308. .ndo_poll_controller = sky2_netpoll,
  3309. #endif
  3310. },
  3311. {
  3312. .ndo_open = sky2_up,
  3313. .ndo_stop = sky2_down,
  3314. .ndo_start_xmit = sky2_xmit_frame,
  3315. .ndo_do_ioctl = sky2_ioctl,
  3316. .ndo_validate_addr = eth_validate_addr,
  3317. .ndo_set_mac_address = sky2_set_mac_address,
  3318. .ndo_set_multicast_list = sky2_set_multicast,
  3319. .ndo_change_mtu = sky2_change_mtu,
  3320. .ndo_tx_timeout = sky2_tx_timeout,
  3321. #ifdef SKY2_VLAN_TAG_USED
  3322. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3323. #endif
  3324. },
  3325. };
  3326. /* Initialize network device */
  3327. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3328. unsigned port,
  3329. int highmem, int wol)
  3330. {
  3331. struct sky2_port *sky2;
  3332. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3333. if (!dev) {
  3334. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3335. return NULL;
  3336. }
  3337. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3338. dev->irq = hw->pdev->irq;
  3339. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3340. dev->watchdog_timeo = TX_WATCHDOG;
  3341. dev->netdev_ops = &sky2_netdev_ops[port];
  3342. sky2 = netdev_priv(dev);
  3343. sky2->netdev = dev;
  3344. sky2->hw = hw;
  3345. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3346. /* Auto speed and flow control */
  3347. sky2->autoneg = AUTONEG_ENABLE;
  3348. sky2->flow_mode = FC_BOTH;
  3349. sky2->duplex = -1;
  3350. sky2->speed = -1;
  3351. sky2->advertising = sky2_supported_modes(hw);
  3352. sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
  3353. sky2->wol = wol;
  3354. spin_lock_init(&sky2->phy_lock);
  3355. sky2->tx_pending = TX_DEF_PENDING;
  3356. sky2->rx_pending = RX_DEF_PENDING;
  3357. hw->dev[port] = dev;
  3358. sky2->port = port;
  3359. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3360. if (highmem)
  3361. dev->features |= NETIF_F_HIGHDMA;
  3362. #ifdef SKY2_VLAN_TAG_USED
  3363. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3364. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3365. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3366. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3367. }
  3368. #endif
  3369. /* read the mac address */
  3370. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3371. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3372. return dev;
  3373. }
  3374. static void __devinit sky2_show_addr(struct net_device *dev)
  3375. {
  3376. const struct sky2_port *sky2 = netdev_priv(dev);
  3377. if (netif_msg_probe(sky2))
  3378. printk(KERN_INFO PFX "%s: addr %pM\n",
  3379. dev->name, dev->dev_addr);
  3380. }
  3381. /* Handle software interrupt used during MSI test */
  3382. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3383. {
  3384. struct sky2_hw *hw = dev_id;
  3385. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3386. if (status == 0)
  3387. return IRQ_NONE;
  3388. if (status & Y2_IS_IRQ_SW) {
  3389. hw->flags |= SKY2_HW_USE_MSI;
  3390. wake_up(&hw->msi_wait);
  3391. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3392. }
  3393. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3394. return IRQ_HANDLED;
  3395. }
  3396. /* Test interrupt path by forcing a a software IRQ */
  3397. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3398. {
  3399. struct pci_dev *pdev = hw->pdev;
  3400. int err;
  3401. init_waitqueue_head (&hw->msi_wait);
  3402. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3403. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3404. if (err) {
  3405. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3406. return err;
  3407. }
  3408. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3409. sky2_read8(hw, B0_CTST);
  3410. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3411. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3412. /* MSI test failed, go back to INTx mode */
  3413. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3414. "switching to INTx mode.\n");
  3415. err = -EOPNOTSUPP;
  3416. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3417. }
  3418. sky2_write32(hw, B0_IMSK, 0);
  3419. sky2_read32(hw, B0_IMSK);
  3420. free_irq(pdev->irq, hw);
  3421. return err;
  3422. }
  3423. /*
  3424. * Read and parse the first part of Vital Product Data
  3425. */
  3426. #define VPD_SIZE 128
  3427. #define VPD_MAGIC 0x82
  3428. static void __devinit sky2_vpd_info(struct sky2_hw *hw)
  3429. {
  3430. int cap = pci_find_capability(hw->pdev, PCI_CAP_ID_VPD);
  3431. const u8 *p;
  3432. u8 *vpd_buf = NULL;
  3433. u16 len;
  3434. static struct vpd_tag {
  3435. char tag[2];
  3436. char *label;
  3437. } vpd_tags[] = {
  3438. { "PN", "Part Number" },
  3439. { "EC", "Engineering Level" },
  3440. { "MN", "Manufacturer" },
  3441. };
  3442. if (!cap)
  3443. goto out;
  3444. vpd_buf = kmalloc(VPD_SIZE, GFP_KERNEL);
  3445. if (!vpd_buf)
  3446. goto out;
  3447. if (sky2_vpd_read(hw, cap, vpd_buf, 0, VPD_SIZE))
  3448. goto out;
  3449. if (vpd_buf[0] != VPD_MAGIC)
  3450. goto out;
  3451. len = vpd_buf[1];
  3452. if (len == 0 || len > VPD_SIZE - 4)
  3453. goto out;
  3454. p = vpd_buf + 3;
  3455. dev_info(&hw->pdev->dev, "%.*s\n", len, p);
  3456. p += len;
  3457. while (p < vpd_buf + VPD_SIZE - 4) {
  3458. int i;
  3459. if (!memcmp("RW", p, 2)) /* end marker */
  3460. break;
  3461. len = p[2];
  3462. if (len > (p - vpd_buf) - 4)
  3463. break;
  3464. for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
  3465. if (!memcmp(vpd_tags[i].tag, p, 2)) {
  3466. printk(KERN_DEBUG " %s: %.*s\n",
  3467. vpd_tags[i].label, len, p + 3);
  3468. break;
  3469. }
  3470. }
  3471. p += len + 3;
  3472. }
  3473. out:
  3474. kfree(vpd_buf);
  3475. }
  3476. /* This driver supports yukon2 chipset only */
  3477. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3478. {
  3479. const char *name[] = {
  3480. "XL", /* 0xb3 */
  3481. "EC Ultra", /* 0xb4 */
  3482. "Extreme", /* 0xb5 */
  3483. "EC", /* 0xb6 */
  3484. "FE", /* 0xb7 */
  3485. "FE+", /* 0xb8 */
  3486. "Supreme", /* 0xb9 */
  3487. "UL 2", /* 0xba */
  3488. };
  3489. if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
  3490. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3491. else
  3492. snprintf(buf, sz, "(chip %#x)", chipid);
  3493. return buf;
  3494. }
  3495. static int __devinit sky2_probe(struct pci_dev *pdev,
  3496. const struct pci_device_id *ent)
  3497. {
  3498. struct net_device *dev;
  3499. struct sky2_hw *hw;
  3500. int err, using_dac = 0, wol_default;
  3501. char buf1[16];
  3502. err = pci_enable_device(pdev);
  3503. if (err) {
  3504. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3505. goto err_out;
  3506. }
  3507. err = pci_request_regions(pdev, DRV_NAME);
  3508. if (err) {
  3509. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3510. goto err_out_disable;
  3511. }
  3512. pci_set_master(pdev);
  3513. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3514. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  3515. using_dac = 1;
  3516. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  3517. if (err < 0) {
  3518. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3519. "for consistent allocations\n");
  3520. goto err_out_free_regions;
  3521. }
  3522. } else {
  3523. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  3524. if (err) {
  3525. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3526. goto err_out_free_regions;
  3527. }
  3528. }
  3529. wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
  3530. err = -ENOMEM;
  3531. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3532. if (!hw) {
  3533. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3534. goto err_out_free_regions;
  3535. }
  3536. hw->pdev = pdev;
  3537. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3538. if (!hw->regs) {
  3539. dev_err(&pdev->dev, "cannot map device registers\n");
  3540. goto err_out_free_hw;
  3541. }
  3542. #ifdef __BIG_ENDIAN
  3543. /* The sk98lin vendor driver uses hardware byte swapping but
  3544. * this driver uses software swapping.
  3545. */
  3546. {
  3547. u32 reg;
  3548. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  3549. reg &= ~PCI_REV_DESC;
  3550. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  3551. }
  3552. #endif
  3553. /* ring for status responses */
  3554. hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
  3555. if (!hw->st_le)
  3556. goto err_out_iounmap;
  3557. err = sky2_init(hw);
  3558. if (err)
  3559. goto err_out_iounmap;
  3560. dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
  3561. sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
  3562. sky2_reset(hw);
  3563. sky2_vpd_info(hw);
  3564. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3565. if (!dev) {
  3566. err = -ENOMEM;
  3567. goto err_out_free_pci;
  3568. }
  3569. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3570. err = sky2_test_msi(hw);
  3571. if (err == -EOPNOTSUPP)
  3572. pci_disable_msi(pdev);
  3573. else if (err)
  3574. goto err_out_free_netdev;
  3575. }
  3576. err = register_netdev(dev);
  3577. if (err) {
  3578. dev_err(&pdev->dev, "cannot register net device\n");
  3579. goto err_out_free_netdev;
  3580. }
  3581. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3582. err = request_irq(pdev->irq, sky2_intr,
  3583. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3584. dev->name, hw);
  3585. if (err) {
  3586. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3587. goto err_out_unregister;
  3588. }
  3589. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3590. napi_enable(&hw->napi);
  3591. sky2_show_addr(dev);
  3592. if (hw->ports > 1) {
  3593. struct net_device *dev1;
  3594. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3595. if (!dev1)
  3596. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3597. else if ((err = register_netdev(dev1))) {
  3598. dev_warn(&pdev->dev,
  3599. "register of second port failed (%d)\n", err);
  3600. hw->dev[1] = NULL;
  3601. free_netdev(dev1);
  3602. } else
  3603. sky2_show_addr(dev1);
  3604. }
  3605. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3606. INIT_WORK(&hw->restart_work, sky2_restart);
  3607. pci_set_drvdata(pdev, hw);
  3608. return 0;
  3609. err_out_unregister:
  3610. if (hw->flags & SKY2_HW_USE_MSI)
  3611. pci_disable_msi(pdev);
  3612. unregister_netdev(dev);
  3613. err_out_free_netdev:
  3614. free_netdev(dev);
  3615. err_out_free_pci:
  3616. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3617. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3618. err_out_iounmap:
  3619. iounmap(hw->regs);
  3620. err_out_free_hw:
  3621. kfree(hw);
  3622. err_out_free_regions:
  3623. pci_release_regions(pdev);
  3624. err_out_disable:
  3625. pci_disable_device(pdev);
  3626. err_out:
  3627. pci_set_drvdata(pdev, NULL);
  3628. return err;
  3629. }
  3630. static void __devexit sky2_remove(struct pci_dev *pdev)
  3631. {
  3632. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3633. int i;
  3634. if (!hw)
  3635. return;
  3636. del_timer_sync(&hw->watchdog_timer);
  3637. cancel_work_sync(&hw->restart_work);
  3638. for (i = hw->ports-1; i >= 0; --i)
  3639. unregister_netdev(hw->dev[i]);
  3640. sky2_write32(hw, B0_IMSK, 0);
  3641. sky2_power_aux(hw);
  3642. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3643. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3644. sky2_read8(hw, B0_CTST);
  3645. free_irq(pdev->irq, hw);
  3646. if (hw->flags & SKY2_HW_USE_MSI)
  3647. pci_disable_msi(pdev);
  3648. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3649. pci_release_regions(pdev);
  3650. pci_disable_device(pdev);
  3651. for (i = hw->ports-1; i >= 0; --i)
  3652. free_netdev(hw->dev[i]);
  3653. iounmap(hw->regs);
  3654. kfree(hw);
  3655. pci_set_drvdata(pdev, NULL);
  3656. }
  3657. #ifdef CONFIG_PM
  3658. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3659. {
  3660. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3661. int i, wol = 0;
  3662. if (!hw)
  3663. return 0;
  3664. del_timer_sync(&hw->watchdog_timer);
  3665. cancel_work_sync(&hw->restart_work);
  3666. for (i = 0; i < hw->ports; i++) {
  3667. struct net_device *dev = hw->dev[i];
  3668. struct sky2_port *sky2 = netdev_priv(dev);
  3669. netif_device_detach(dev);
  3670. if (netif_running(dev))
  3671. sky2_down(dev);
  3672. if (sky2->wol)
  3673. sky2_wol_init(sky2);
  3674. wol |= sky2->wol;
  3675. }
  3676. sky2_write32(hw, B0_IMSK, 0);
  3677. napi_disable(&hw->napi);
  3678. sky2_power_aux(hw);
  3679. pci_save_state(pdev);
  3680. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3681. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3682. return 0;
  3683. }
  3684. static int sky2_resume(struct pci_dev *pdev)
  3685. {
  3686. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3687. int i, err;
  3688. if (!hw)
  3689. return 0;
  3690. err = pci_set_power_state(pdev, PCI_D0);
  3691. if (err)
  3692. goto out;
  3693. err = pci_restore_state(pdev);
  3694. if (err)
  3695. goto out;
  3696. pci_enable_wake(pdev, PCI_D0, 0);
  3697. /* Re-enable all clocks */
  3698. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3699. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3700. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3701. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3702. sky2_reset(hw);
  3703. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3704. napi_enable(&hw->napi);
  3705. for (i = 0; i < hw->ports; i++) {
  3706. struct net_device *dev = hw->dev[i];
  3707. netif_device_attach(dev);
  3708. if (netif_running(dev)) {
  3709. err = sky2_up(dev);
  3710. if (err) {
  3711. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3712. dev->name, err);
  3713. rtnl_lock();
  3714. dev_close(dev);
  3715. rtnl_unlock();
  3716. goto out;
  3717. }
  3718. }
  3719. }
  3720. return 0;
  3721. out:
  3722. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3723. pci_disable_device(pdev);
  3724. return err;
  3725. }
  3726. #endif
  3727. static void sky2_shutdown(struct pci_dev *pdev)
  3728. {
  3729. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3730. int i, wol = 0;
  3731. if (!hw)
  3732. return;
  3733. del_timer_sync(&hw->watchdog_timer);
  3734. for (i = 0; i < hw->ports; i++) {
  3735. struct net_device *dev = hw->dev[i];
  3736. struct sky2_port *sky2 = netdev_priv(dev);
  3737. if (sky2->wol) {
  3738. wol = 1;
  3739. sky2_wol_init(sky2);
  3740. }
  3741. }
  3742. if (wol)
  3743. sky2_power_aux(hw);
  3744. pci_enable_wake(pdev, PCI_D3hot, wol);
  3745. pci_enable_wake(pdev, PCI_D3cold, wol);
  3746. pci_disable_device(pdev);
  3747. pci_set_power_state(pdev, PCI_D3hot);
  3748. }
  3749. static struct pci_driver sky2_driver = {
  3750. .name = DRV_NAME,
  3751. .id_table = sky2_id_table,
  3752. .probe = sky2_probe,
  3753. .remove = __devexit_p(sky2_remove),
  3754. #ifdef CONFIG_PM
  3755. .suspend = sky2_suspend,
  3756. .resume = sky2_resume,
  3757. #endif
  3758. .shutdown = sky2_shutdown,
  3759. };
  3760. static int __init sky2_init_module(void)
  3761. {
  3762. pr_info(PFX "driver version " DRV_VERSION "\n");
  3763. sky2_debug_init();
  3764. return pci_register_driver(&sky2_driver);
  3765. }
  3766. static void __exit sky2_cleanup_module(void)
  3767. {
  3768. pci_unregister_driver(&sky2_driver);
  3769. sky2_debug_cleanup();
  3770. }
  3771. module_init(sky2_init_module);
  3772. module_exit(sky2_cleanup_module);
  3773. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3774. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3775. MODULE_LICENSE("GPL");
  3776. MODULE_VERSION(DRV_VERSION);