bnx2x_reg.h 286 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653
  1. /* bnx2x_reg.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2008 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * The registers description starts with the register Access type followed
  10. * by size in bits. For example [RW 32]. The access types are:
  11. * R - Read only
  12. * RC - Clear on read
  13. * RW - Read/Write
  14. * ST - Statistics register (clear on read)
  15. * W - Write only
  16. * WB - Wide bus register - the size is over 32 bits and it should be
  17. * read/write in consecutive 32 bits accesses
  18. * WR - Write Clear (write 1 to clear the bit)
  19. *
  20. */
  21. /* [R 19] Interrupt register #0 read */
  22. #define BRB1_REG_BRB1_INT_STS 0x6011c
  23. /* [RW 4] Parity mask register #0 read/write */
  24. #define BRB1_REG_BRB1_PRTY_MASK 0x60138
  25. /* [R 4] Parity register #0 read */
  26. #define BRB1_REG_BRB1_PRTY_STS 0x6012c
  27. /* [RW 10] At address BRB1_IND_FREE_LIST_PRS_CRDT initialize free head. At
  28. address BRB1_IND_FREE_LIST_PRS_CRDT+1 initialize free tail. At address
  29. BRB1_IND_FREE_LIST_PRS_CRDT+2 initialize parser initial credit. */
  30. #define BRB1_REG_FREE_LIST_PRS_CRDT 0x60200
  31. /* [RW 23] LL RAM data. */
  32. #define BRB1_REG_LL_RAM 0x61000
  33. /* [R 24] The number of full blocks. */
  34. #define BRB1_REG_NUM_OF_FULL_BLOCKS 0x60090
  35. /* [ST 32] The number of cycles that the write_full signal towards MAC #0
  36. was asserted. */
  37. #define BRB1_REG_NUM_OF_FULL_CYCLES_0 0x600c8
  38. #define BRB1_REG_NUM_OF_FULL_CYCLES_1 0x600cc
  39. #define BRB1_REG_NUM_OF_FULL_CYCLES_4 0x600d8
  40. /* [ST 32] The number of cycles that the pause signal towards MAC #0 was
  41. asserted. */
  42. #define BRB1_REG_NUM_OF_PAUSE_CYCLES_0 0x600b8
  43. #define BRB1_REG_NUM_OF_PAUSE_CYCLES_1 0x600bc
  44. /* [RW 10] Write client 0: De-assert pause threshold. */
  45. #define BRB1_REG_PAUSE_HIGH_THRESHOLD_0 0x60078
  46. #define BRB1_REG_PAUSE_HIGH_THRESHOLD_1 0x6007c
  47. /* [RW 10] Write client 0: Assert pause threshold. */
  48. #define BRB1_REG_PAUSE_LOW_THRESHOLD_0 0x60068
  49. #define BRB1_REG_PAUSE_LOW_THRESHOLD_1 0x6006c
  50. /* [R 24] The number of full blocks occupied by port. */
  51. #define BRB1_REG_PORT_NUM_OCC_BLOCKS_0 0x60094
  52. /* [RW 1] Reset the design by software. */
  53. #define BRB1_REG_SOFT_RESET 0x600dc
  54. /* [R 5] Used to read the value of the XX protection CAM occupancy counter. */
  55. #define CCM_REG_CAM_OCCUP 0xd0188
  56. /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
  57. acknowledge output is deasserted; all other signals are treated as usual;
  58. if 1 - normal activity. */
  59. #define CCM_REG_CCM_CFC_IFEN 0xd003c
  60. /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
  61. disregarded; valid is deasserted; all other signals are treated as usual;
  62. if 1 - normal activity. */
  63. #define CCM_REG_CCM_CQM_IFEN 0xd000c
  64. /* [RW 1] If set the Q index; received from the QM is inserted to event ID.
  65. Otherwise 0 is inserted. */
  66. #define CCM_REG_CCM_CQM_USE_Q 0xd00c0
  67. /* [RW 11] Interrupt mask register #0 read/write */
  68. #define CCM_REG_CCM_INT_MASK 0xd01e4
  69. /* [R 11] Interrupt register #0 read */
  70. #define CCM_REG_CCM_INT_STS 0xd01d8
  71. /* [R 27] Parity register #0 read */
  72. #define CCM_REG_CCM_PRTY_STS 0xd01e8
  73. /* [RW 3] The size of AG context region 0 in REG-pairs. Designates the MS
  74. REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
  75. Is used to determine the number of the AG context REG-pairs written back;
  76. when the input message Reg1WbFlg isn't set. */
  77. #define CCM_REG_CCM_REG0_SZ 0xd00c4
  78. /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
  79. disregarded; valid is deasserted; all other signals are treated as usual;
  80. if 1 - normal activity. */
  81. #define CCM_REG_CCM_STORM0_IFEN 0xd0004
  82. /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
  83. disregarded; valid is deasserted; all other signals are treated as usual;
  84. if 1 - normal activity. */
  85. #define CCM_REG_CCM_STORM1_IFEN 0xd0008
  86. /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
  87. disregarded; valid output is deasserted; all other signals are treated as
  88. usual; if 1 - normal activity. */
  89. #define CCM_REG_CDU_AG_RD_IFEN 0xd0030
  90. /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
  91. are disregarded; all other signals are treated as usual; if 1 - normal
  92. activity. */
  93. #define CCM_REG_CDU_AG_WR_IFEN 0xd002c
  94. /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
  95. disregarded; valid output is deasserted; all other signals are treated as
  96. usual; if 1 - normal activity. */
  97. #define CCM_REG_CDU_SM_RD_IFEN 0xd0038
  98. /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
  99. input is disregarded; all other signals are treated as usual; if 1 -
  100. normal activity. */
  101. #define CCM_REG_CDU_SM_WR_IFEN 0xd0034
  102. /* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
  103. the initial credit value; read returns the current value of the credit
  104. counter. Must be initialized to 1 at start-up. */
  105. #define CCM_REG_CFC_INIT_CRD 0xd0204
  106. /* [RW 2] Auxillary counter flag Q number 1. */
  107. #define CCM_REG_CNT_AUX1_Q 0xd00c8
  108. /* [RW 2] Auxillary counter flag Q number 2. */
  109. #define CCM_REG_CNT_AUX2_Q 0xd00cc
  110. /* [RW 28] The CM header value for QM request (primary). */
  111. #define CCM_REG_CQM_CCM_HDR_P 0xd008c
  112. /* [RW 28] The CM header value for QM request (secondary). */
  113. #define CCM_REG_CQM_CCM_HDR_S 0xd0090
  114. /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
  115. acknowledge output is deasserted; all other signals are treated as usual;
  116. if 1 - normal activity. */
  117. #define CCM_REG_CQM_CCM_IFEN 0xd0014
  118. /* [RW 6] QM output initial credit. Max credit available - 32. Write writes
  119. the initial credit value; read returns the current value of the credit
  120. counter. Must be initialized to 32 at start-up. */
  121. #define CCM_REG_CQM_INIT_CRD 0xd020c
  122. /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
  123. stands for weight 8 (the most prioritised); 1 stands for weight 1(least
  124. prioritised); 2 stands for weight 2; tc. */
  125. #define CCM_REG_CQM_P_WEIGHT 0xd00b8
  126. /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
  127. acknowledge output is deasserted; all other signals are treated as usual;
  128. if 1 - normal activity. */
  129. #define CCM_REG_CSDM_IFEN 0xd0018
  130. /* [RC 1] Set when the message length mismatch (relative to last indication)
  131. at the SDM interface is detected. */
  132. #define CCM_REG_CSDM_LENGTH_MIS 0xd0170
  133. /* [RW 28] The CM header for QM formatting in case of an error in the QM
  134. inputs. */
  135. #define CCM_REG_ERR_CCM_HDR 0xd0094
  136. /* [RW 8] The Event ID in case the input message ErrorFlg is set. */
  137. #define CCM_REG_ERR_EVNT_ID 0xd0098
  138. /* [RW 8] FIC0 output initial credit. Max credit available - 255. Write
  139. writes the initial credit value; read returns the current value of the
  140. credit counter. Must be initialized to 64 at start-up. */
  141. #define CCM_REG_FIC0_INIT_CRD 0xd0210
  142. /* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
  143. writes the initial credit value; read returns the current value of the
  144. credit counter. Must be initialized to 64 at start-up. */
  145. #define CCM_REG_FIC1_INIT_CRD 0xd0214
  146. /* [RW 1] Arbitration between Input Arbiter groups: 0 - fair Round-Robin; 1
  147. - strict priority defined by ~ccm_registers_gr_ag_pr.gr_ag_pr;
  148. ~ccm_registers_gr_ld0_pr.gr_ld0_pr and
  149. ~ccm_registers_gr_ld1_pr.gr_ld1_pr. Groups are according to channels and
  150. outputs to STORM: aggregation; load FIC0; load FIC1 and store. */
  151. #define CCM_REG_GR_ARB_TYPE 0xd015c
  152. /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
  153. highest priority is 3. It is supposed; that the Store channel priority is
  154. the compliment to 4 of the rest priorities - Aggregation channel; Load
  155. (FIC0) channel and Load (FIC1). */
  156. #define CCM_REG_GR_LD0_PR 0xd0164
  157. /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
  158. highest priority is 3. It is supposed; that the Store channel priority is
  159. the compliment to 4 of the rest priorities - Aggregation channel; Load
  160. (FIC0) channel and Load (FIC1). */
  161. #define CCM_REG_GR_LD1_PR 0xd0168
  162. /* [RW 2] General flags index. */
  163. #define CCM_REG_INV_DONE_Q 0xd0108
  164. /* [RW 4] The number of double REG-pairs(128 bits); loaded from the STORM
  165. context and sent to STORM; for a specific connection type. The double
  166. REG-pairs are used in order to align to STORM context row size of 128
  167. bits. The offset of these data in the STORM context is always 0. Index
  168. _(0..15) stands for the connection type (one of 16). */
  169. #define CCM_REG_N_SM_CTX_LD_0 0xd004c
  170. #define CCM_REG_N_SM_CTX_LD_1 0xd0050
  171. #define CCM_REG_N_SM_CTX_LD_10 0xd0074
  172. #define CCM_REG_N_SM_CTX_LD_11 0xd0078
  173. #define CCM_REG_N_SM_CTX_LD_12 0xd007c
  174. #define CCM_REG_N_SM_CTX_LD_13 0xd0080
  175. #define CCM_REG_N_SM_CTX_LD_14 0xd0084
  176. #define CCM_REG_N_SM_CTX_LD_15 0xd0088
  177. #define CCM_REG_N_SM_CTX_LD_2 0xd0054
  178. #define CCM_REG_N_SM_CTX_LD_3 0xd0058
  179. #define CCM_REG_N_SM_CTX_LD_4 0xd005c
  180. /* [RW 1] Input pbf Interface enable. If 0 - the valid input is disregarded;
  181. acknowledge output is deasserted; all other signals are treated as usual;
  182. if 1 - normal activity. */
  183. #define CCM_REG_PBF_IFEN 0xd0028
  184. /* [RC 1] Set when the message length mismatch (relative to last indication)
  185. at the pbf interface is detected. */
  186. #define CCM_REG_PBF_LENGTH_MIS 0xd0180
  187. /* [RW 3] The weight of the input pbf in the WRR mechanism. 0 stands for
  188. weight 8 (the most prioritised); 1 stands for weight 1(least
  189. prioritised); 2 stands for weight 2; tc. */
  190. #define CCM_REG_PBF_WEIGHT 0xd00ac
  191. #define CCM_REG_PHYS_QNUM1_0 0xd0134
  192. #define CCM_REG_PHYS_QNUM1_1 0xd0138
  193. #define CCM_REG_PHYS_QNUM2_0 0xd013c
  194. #define CCM_REG_PHYS_QNUM2_1 0xd0140
  195. #define CCM_REG_PHYS_QNUM3_0 0xd0144
  196. #define CCM_REG_PHYS_QNUM3_1 0xd0148
  197. #define CCM_REG_QOS_PHYS_QNUM0_0 0xd0114
  198. #define CCM_REG_QOS_PHYS_QNUM0_1 0xd0118
  199. #define CCM_REG_QOS_PHYS_QNUM1_0 0xd011c
  200. #define CCM_REG_QOS_PHYS_QNUM1_1 0xd0120
  201. #define CCM_REG_QOS_PHYS_QNUM2_0 0xd0124
  202. #define CCM_REG_QOS_PHYS_QNUM2_1 0xd0128
  203. #define CCM_REG_QOS_PHYS_QNUM3_0 0xd012c
  204. #define CCM_REG_QOS_PHYS_QNUM3_1 0xd0130
  205. /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
  206. disregarded; acknowledge output is deasserted; all other signals are
  207. treated as usual; if 1 - normal activity. */
  208. #define CCM_REG_STORM_CCM_IFEN 0xd0010
  209. /* [RC 1] Set when the message length mismatch (relative to last indication)
  210. at the STORM interface is detected. */
  211. #define CCM_REG_STORM_LENGTH_MIS 0xd016c
  212. /* [RW 1] Input tsem Interface enable. If 0 - the valid input is
  213. disregarded; acknowledge output is deasserted; all other signals are
  214. treated as usual; if 1 - normal activity. */
  215. #define CCM_REG_TSEM_IFEN 0xd001c
  216. /* [RC 1] Set when the message length mismatch (relative to last indication)
  217. at the tsem interface is detected. */
  218. #define CCM_REG_TSEM_LENGTH_MIS 0xd0174
  219. /* [RW 3] The weight of the input tsem in the WRR mechanism. 0 stands for
  220. weight 8 (the most prioritised); 1 stands for weight 1(least
  221. prioritised); 2 stands for weight 2; tc. */
  222. #define CCM_REG_TSEM_WEIGHT 0xd00a0
  223. /* [RW 1] Input usem Interface enable. If 0 - the valid input is
  224. disregarded; acknowledge output is deasserted; all other signals are
  225. treated as usual; if 1 - normal activity. */
  226. #define CCM_REG_USEM_IFEN 0xd0024
  227. /* [RC 1] Set when message length mismatch (relative to last indication) at
  228. the usem interface is detected. */
  229. #define CCM_REG_USEM_LENGTH_MIS 0xd017c
  230. /* [RW 3] The weight of the input usem in the WRR mechanism. 0 stands for
  231. weight 8 (the most prioritised); 1 stands for weight 1(least
  232. prioritised); 2 stands for weight 2; tc. */
  233. #define CCM_REG_USEM_WEIGHT 0xd00a8
  234. /* [RW 1] Input xsem Interface enable. If 0 - the valid input is
  235. disregarded; acknowledge output is deasserted; all other signals are
  236. treated as usual; if 1 - normal activity. */
  237. #define CCM_REG_XSEM_IFEN 0xd0020
  238. /* [RC 1] Set when the message length mismatch (relative to last indication)
  239. at the xsem interface is detected. */
  240. #define CCM_REG_XSEM_LENGTH_MIS 0xd0178
  241. /* [RW 3] The weight of the input xsem in the WRR mechanism. 0 stands for
  242. weight 8 (the most prioritised); 1 stands for weight 1(least
  243. prioritised); 2 stands for weight 2; tc. */
  244. #define CCM_REG_XSEM_WEIGHT 0xd00a4
  245. /* [RW 19] Indirect access to the descriptor table of the XX protection
  246. mechanism. The fields are: [5:0] - message length; [12:6] - message
  247. pointer; 18:13] - next pointer. */
  248. #define CCM_REG_XX_DESCR_TABLE 0xd0300
  249. #define CCM_REG_XX_DESCR_TABLE_SIZE 36
  250. /* [R 7] Used to read the value of XX protection Free counter. */
  251. #define CCM_REG_XX_FREE 0xd0184
  252. /* [RW 6] Initial value for the credit counter; responsible for fulfilling
  253. of the Input Stage XX protection buffer by the XX protection pending
  254. messages. Max credit available - 127. Write writes the initial credit
  255. value; read returns the current value of the credit counter. Must be
  256. initialized to maximum XX protected message size - 2 at start-up. */
  257. #define CCM_REG_XX_INIT_CRD 0xd0220
  258. /* [RW 7] The maximum number of pending messages; which may be stored in XX
  259. protection. At read the ~ccm_registers_xx_free.xx_free counter is read.
  260. At write comprises the start value of the ~ccm_registers_xx_free.xx_free
  261. counter. */
  262. #define CCM_REG_XX_MSG_NUM 0xd0224
  263. /* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
  264. #define CCM_REG_XX_OVFL_EVNT_ID 0xd0044
  265. /* [RW 18] Indirect access to the XX table of the XX protection mechanism.
  266. The fields are: [5:0] - tail pointer; 11:6] - Link List size; 17:12] -
  267. header pointer. */
  268. #define CCM_REG_XX_TABLE 0xd0280
  269. #define CDU_REG_CDU_CHK_MASK0 0x101000
  270. #define CDU_REG_CDU_CHK_MASK1 0x101004
  271. #define CDU_REG_CDU_CONTROL0 0x101008
  272. #define CDU_REG_CDU_DEBUG 0x101010
  273. #define CDU_REG_CDU_GLOBAL_PARAMS 0x101020
  274. /* [RW 7] Interrupt mask register #0 read/write */
  275. #define CDU_REG_CDU_INT_MASK 0x10103c
  276. /* [R 7] Interrupt register #0 read */
  277. #define CDU_REG_CDU_INT_STS 0x101030
  278. /* [RW 5] Parity mask register #0 read/write */
  279. #define CDU_REG_CDU_PRTY_MASK 0x10104c
  280. /* [R 5] Parity register #0 read */
  281. #define CDU_REG_CDU_PRTY_STS 0x101040
  282. /* [RC 32] logging of error data in case of a CDU load error:
  283. {expected_cid[15:0]; xpected_type[2:0]; xpected_region[2:0]; ctive_error;
  284. ype_error; ctual_active; ctual_compressed_context}; */
  285. #define CDU_REG_ERROR_DATA 0x101014
  286. /* [WB 216] L1TT ram access. each entry has the following format :
  287. {mrege_regions[7:0]; ffset12[5:0]...offset0[5:0];
  288. ength12[5:0]...length0[5:0]; d12[3:0]...id0[3:0]} */
  289. #define CDU_REG_L1TT 0x101800
  290. /* [WB 24] MATT ram access. each entry has the following
  291. format:{RegionLength[11:0]; egionOffset[11:0]} */
  292. #define CDU_REG_MATT 0x101100
  293. /* [RW 1] when this bit is set the CDU operates in e1hmf mode */
  294. #define CDU_REG_MF_MODE 0x101050
  295. /* [R 1] indication the initializing the activity counter by the hardware
  296. was done. */
  297. #define CFC_REG_AC_INIT_DONE 0x104078
  298. /* [RW 13] activity counter ram access */
  299. #define CFC_REG_ACTIVITY_COUNTER 0x104400
  300. #define CFC_REG_ACTIVITY_COUNTER_SIZE 256
  301. /* [R 1] indication the initializing the cams by the hardware was done. */
  302. #define CFC_REG_CAM_INIT_DONE 0x10407c
  303. /* [RW 2] Interrupt mask register #0 read/write */
  304. #define CFC_REG_CFC_INT_MASK 0x104108
  305. /* [R 2] Interrupt register #0 read */
  306. #define CFC_REG_CFC_INT_STS 0x1040fc
  307. /* [RC 2] Interrupt register #0 read clear */
  308. #define CFC_REG_CFC_INT_STS_CLR 0x104100
  309. /* [RW 4] Parity mask register #0 read/write */
  310. #define CFC_REG_CFC_PRTY_MASK 0x104118
  311. /* [R 4] Parity register #0 read */
  312. #define CFC_REG_CFC_PRTY_STS 0x10410c
  313. /* [RW 21] CID cam access (21:1 - Data; alid - 0) */
  314. #define CFC_REG_CID_CAM 0x104800
  315. #define CFC_REG_CONTROL0 0x104028
  316. #define CFC_REG_DEBUG0 0x104050
  317. /* [RW 14] indicates per error (in #cfc_registers_cfc_error_vector.cfc_error
  318. vector) whether the cfc should be disabled upon it */
  319. #define CFC_REG_DISABLE_ON_ERROR 0x104044
  320. /* [RC 14] CFC error vector. when the CFC detects an internal error it will
  321. set one of these bits. the bit description can be found in CFC
  322. specifications */
  323. #define CFC_REG_ERROR_VECTOR 0x10403c
  324. #define CFC_REG_INIT_REG 0x10404c
  325. /* [RW 24] {weight_load_client7[2:0] to weight_load_client0[2:0]}. this
  326. field allows changing the priorities of the weighted-round-robin arbiter
  327. which selects which CFC load client should be served next */
  328. #define CFC_REG_LCREQ_WEIGHTS 0x104084
  329. /* [RW 16] Link List ram access; data = {prev_lcid; ext_lcid} */
  330. #define CFC_REG_LINK_LIST 0x104c00
  331. #define CFC_REG_LINK_LIST_SIZE 256
  332. /* [R 1] indication the initializing the link list by the hardware was done. */
  333. #define CFC_REG_LL_INIT_DONE 0x104074
  334. /* [R 9] Number of allocated LCIDs which are at empty state */
  335. #define CFC_REG_NUM_LCIDS_ALLOC 0x104020
  336. /* [R 9] Number of Arriving LCIDs in Link List Block */
  337. #define CFC_REG_NUM_LCIDS_ARRIVING 0x104004
  338. /* [R 9] Number of Inside LCIDs in Link List Block */
  339. #define CFC_REG_NUM_LCIDS_INSIDE 0x104008
  340. /* [R 9] Number of Leaving LCIDs in Link List Block */
  341. #define CFC_REG_NUM_LCIDS_LEAVING 0x104018
  342. /* [RW 8] The event id for aggregated interrupt 0 */
  343. #define CSDM_REG_AGG_INT_EVENT_0 0xc2038
  344. #define CSDM_REG_AGG_INT_EVENT_1 0xc203c
  345. #define CSDM_REG_AGG_INT_EVENT_10 0xc2060
  346. #define CSDM_REG_AGG_INT_EVENT_11 0xc2064
  347. #define CSDM_REG_AGG_INT_EVENT_12 0xc2068
  348. #define CSDM_REG_AGG_INT_EVENT_13 0xc206c
  349. #define CSDM_REG_AGG_INT_EVENT_14 0xc2070
  350. #define CSDM_REG_AGG_INT_EVENT_15 0xc2074
  351. #define CSDM_REG_AGG_INT_EVENT_16 0xc2078
  352. #define CSDM_REG_AGG_INT_EVENT_17 0xc207c
  353. #define CSDM_REG_AGG_INT_EVENT_18 0xc2080
  354. #define CSDM_REG_AGG_INT_EVENT_19 0xc2084
  355. #define CSDM_REG_AGG_INT_EVENT_2 0xc2040
  356. #define CSDM_REG_AGG_INT_EVENT_20 0xc2088
  357. #define CSDM_REG_AGG_INT_EVENT_21 0xc208c
  358. #define CSDM_REG_AGG_INT_EVENT_22 0xc2090
  359. #define CSDM_REG_AGG_INT_EVENT_23 0xc2094
  360. #define CSDM_REG_AGG_INT_EVENT_24 0xc2098
  361. #define CSDM_REG_AGG_INT_EVENT_25 0xc209c
  362. #define CSDM_REG_AGG_INT_EVENT_26 0xc20a0
  363. #define CSDM_REG_AGG_INT_EVENT_27 0xc20a4
  364. #define CSDM_REG_AGG_INT_EVENT_28 0xc20a8
  365. #define CSDM_REG_AGG_INT_EVENT_29 0xc20ac
  366. #define CSDM_REG_AGG_INT_EVENT_3 0xc2044
  367. #define CSDM_REG_AGG_INT_EVENT_30 0xc20b0
  368. #define CSDM_REG_AGG_INT_EVENT_31 0xc20b4
  369. #define CSDM_REG_AGG_INT_EVENT_4 0xc2048
  370. /* [RW 1] The T bit for aggregated interrupt 0 */
  371. #define CSDM_REG_AGG_INT_T_0 0xc20b8
  372. #define CSDM_REG_AGG_INT_T_1 0xc20bc
  373. #define CSDM_REG_AGG_INT_T_10 0xc20e0
  374. #define CSDM_REG_AGG_INT_T_11 0xc20e4
  375. #define CSDM_REG_AGG_INT_T_12 0xc20e8
  376. #define CSDM_REG_AGG_INT_T_13 0xc20ec
  377. #define CSDM_REG_AGG_INT_T_14 0xc20f0
  378. #define CSDM_REG_AGG_INT_T_15 0xc20f4
  379. #define CSDM_REG_AGG_INT_T_16 0xc20f8
  380. #define CSDM_REG_AGG_INT_T_17 0xc20fc
  381. #define CSDM_REG_AGG_INT_T_18 0xc2100
  382. #define CSDM_REG_AGG_INT_T_19 0xc2104
  383. /* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
  384. #define CSDM_REG_CFC_RSP_START_ADDR 0xc2008
  385. /* [RW 16] The maximum value of the competion counter #0 */
  386. #define CSDM_REG_CMP_COUNTER_MAX0 0xc201c
  387. /* [RW 16] The maximum value of the competion counter #1 */
  388. #define CSDM_REG_CMP_COUNTER_MAX1 0xc2020
  389. /* [RW 16] The maximum value of the competion counter #2 */
  390. #define CSDM_REG_CMP_COUNTER_MAX2 0xc2024
  391. /* [RW 16] The maximum value of the competion counter #3 */
  392. #define CSDM_REG_CMP_COUNTER_MAX3 0xc2028
  393. /* [RW 13] The start address in the internal RAM for the completion
  394. counters. */
  395. #define CSDM_REG_CMP_COUNTER_START_ADDR 0xc200c
  396. /* [RW 32] Interrupt mask register #0 read/write */
  397. #define CSDM_REG_CSDM_INT_MASK_0 0xc229c
  398. #define CSDM_REG_CSDM_INT_MASK_1 0xc22ac
  399. /* [R 32] Interrupt register #0 read */
  400. #define CSDM_REG_CSDM_INT_STS_0 0xc2290
  401. #define CSDM_REG_CSDM_INT_STS_1 0xc22a0
  402. /* [RW 11] Parity mask register #0 read/write */
  403. #define CSDM_REG_CSDM_PRTY_MASK 0xc22bc
  404. /* [R 11] Parity register #0 read */
  405. #define CSDM_REG_CSDM_PRTY_STS 0xc22b0
  406. #define CSDM_REG_ENABLE_IN1 0xc2238
  407. #define CSDM_REG_ENABLE_IN2 0xc223c
  408. #define CSDM_REG_ENABLE_OUT1 0xc2240
  409. #define CSDM_REG_ENABLE_OUT2 0xc2244
  410. /* [RW 4] The initial number of messages that can be sent to the pxp control
  411. interface without receiving any ACK. */
  412. #define CSDM_REG_INIT_CREDIT_PXP_CTRL 0xc24bc
  413. /* [ST 32] The number of ACK after placement messages received */
  414. #define CSDM_REG_NUM_OF_ACK_AFTER_PLACE 0xc227c
  415. /* [ST 32] The number of packet end messages received from the parser */
  416. #define CSDM_REG_NUM_OF_PKT_END_MSG 0xc2274
  417. /* [ST 32] The number of requests received from the pxp async if */
  418. #define CSDM_REG_NUM_OF_PXP_ASYNC_REQ 0xc2278
  419. /* [ST 32] The number of commands received in queue 0 */
  420. #define CSDM_REG_NUM_OF_Q0_CMD 0xc2248
  421. /* [ST 32] The number of commands received in queue 10 */
  422. #define CSDM_REG_NUM_OF_Q10_CMD 0xc226c
  423. /* [ST 32] The number of commands received in queue 11 */
  424. #define CSDM_REG_NUM_OF_Q11_CMD 0xc2270
  425. /* [ST 32] The number of commands received in queue 1 */
  426. #define CSDM_REG_NUM_OF_Q1_CMD 0xc224c
  427. /* [ST 32] The number of commands received in queue 3 */
  428. #define CSDM_REG_NUM_OF_Q3_CMD 0xc2250
  429. /* [ST 32] The number of commands received in queue 4 */
  430. #define CSDM_REG_NUM_OF_Q4_CMD 0xc2254
  431. /* [ST 32] The number of commands received in queue 5 */
  432. #define CSDM_REG_NUM_OF_Q5_CMD 0xc2258
  433. /* [ST 32] The number of commands received in queue 6 */
  434. #define CSDM_REG_NUM_OF_Q6_CMD 0xc225c
  435. /* [ST 32] The number of commands received in queue 7 */
  436. #define CSDM_REG_NUM_OF_Q7_CMD 0xc2260
  437. /* [ST 32] The number of commands received in queue 8 */
  438. #define CSDM_REG_NUM_OF_Q8_CMD 0xc2264
  439. /* [ST 32] The number of commands received in queue 9 */
  440. #define CSDM_REG_NUM_OF_Q9_CMD 0xc2268
  441. /* [RW 13] The start address in the internal RAM for queue counters */
  442. #define CSDM_REG_Q_COUNTER_START_ADDR 0xc2010
  443. /* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
  444. #define CSDM_REG_RSP_PXP_CTRL_RDATA_EMPTY 0xc2548
  445. /* [R 1] parser fifo empty in sdm_sync block */
  446. #define CSDM_REG_SYNC_PARSER_EMPTY 0xc2550
  447. /* [R 1] parser serial fifo empty in sdm_sync block */
  448. #define CSDM_REG_SYNC_SYNC_EMPTY 0xc2558
  449. /* [RW 32] Tick for timer counter. Applicable only when
  450. ~csdm_registers_timer_tick_enable.timer_tick_enable =1 */
  451. #define CSDM_REG_TIMER_TICK 0xc2000
  452. /* [RW 5] The number of time_slots in the arbitration cycle */
  453. #define CSEM_REG_ARB_CYCLE_SIZE 0x200034
  454. /* [RW 3] The source that is associated with arbitration element 0. Source
  455. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  456. sleeping thread with priority 1; 4- sleeping thread with priority 2 */
  457. #define CSEM_REG_ARB_ELEMENT0 0x200020
  458. /* [RW 3] The source that is associated with arbitration element 1. Source
  459. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  460. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  461. Could not be equal to register ~csem_registers_arb_element0.arb_element0 */
  462. #define CSEM_REG_ARB_ELEMENT1 0x200024
  463. /* [RW 3] The source that is associated with arbitration element 2. Source
  464. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  465. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  466. Could not be equal to register ~csem_registers_arb_element0.arb_element0
  467. and ~csem_registers_arb_element1.arb_element1 */
  468. #define CSEM_REG_ARB_ELEMENT2 0x200028
  469. /* [RW 3] The source that is associated with arbitration element 3. Source
  470. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  471. sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
  472. not be equal to register ~csem_registers_arb_element0.arb_element0 and
  473. ~csem_registers_arb_element1.arb_element1 and
  474. ~csem_registers_arb_element2.arb_element2 */
  475. #define CSEM_REG_ARB_ELEMENT3 0x20002c
  476. /* [RW 3] The source that is associated with arbitration element 4. Source
  477. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  478. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  479. Could not be equal to register ~csem_registers_arb_element0.arb_element0
  480. and ~csem_registers_arb_element1.arb_element1 and
  481. ~csem_registers_arb_element2.arb_element2 and
  482. ~csem_registers_arb_element3.arb_element3 */
  483. #define CSEM_REG_ARB_ELEMENT4 0x200030
  484. /* [RW 32] Interrupt mask register #0 read/write */
  485. #define CSEM_REG_CSEM_INT_MASK_0 0x200110
  486. #define CSEM_REG_CSEM_INT_MASK_1 0x200120
  487. /* [R 32] Interrupt register #0 read */
  488. #define CSEM_REG_CSEM_INT_STS_0 0x200104
  489. #define CSEM_REG_CSEM_INT_STS_1 0x200114
  490. /* [RW 32] Parity mask register #0 read/write */
  491. #define CSEM_REG_CSEM_PRTY_MASK_0 0x200130
  492. #define CSEM_REG_CSEM_PRTY_MASK_1 0x200140
  493. /* [R 32] Parity register #0 read */
  494. #define CSEM_REG_CSEM_PRTY_STS_0 0x200124
  495. #define CSEM_REG_CSEM_PRTY_STS_1 0x200134
  496. #define CSEM_REG_ENABLE_IN 0x2000a4
  497. #define CSEM_REG_ENABLE_OUT 0x2000a8
  498. /* [RW 32] This address space contains all registers and memories that are
  499. placed in SEM_FAST block. The SEM_FAST registers are described in
  500. appendix B. In order to access the sem_fast registers the base address
  501. ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
  502. #define CSEM_REG_FAST_MEMORY 0x220000
  503. /* [RW 1] Disables input messages from FIC0 May be updated during run_time
  504. by the microcode */
  505. #define CSEM_REG_FIC0_DISABLE 0x200224
  506. /* [RW 1] Disables input messages from FIC1 May be updated during run_time
  507. by the microcode */
  508. #define CSEM_REG_FIC1_DISABLE 0x200234
  509. /* [RW 15] Interrupt table Read and write access to it is not possible in
  510. the middle of the work */
  511. #define CSEM_REG_INT_TABLE 0x200400
  512. /* [ST 24] Statistics register. The number of messages that entered through
  513. FIC0 */
  514. #define CSEM_REG_MSG_NUM_FIC0 0x200000
  515. /* [ST 24] Statistics register. The number of messages that entered through
  516. FIC1 */
  517. #define CSEM_REG_MSG_NUM_FIC1 0x200004
  518. /* [ST 24] Statistics register. The number of messages that were sent to
  519. FOC0 */
  520. #define CSEM_REG_MSG_NUM_FOC0 0x200008
  521. /* [ST 24] Statistics register. The number of messages that were sent to
  522. FOC1 */
  523. #define CSEM_REG_MSG_NUM_FOC1 0x20000c
  524. /* [ST 24] Statistics register. The number of messages that were sent to
  525. FOC2 */
  526. #define CSEM_REG_MSG_NUM_FOC2 0x200010
  527. /* [ST 24] Statistics register. The number of messages that were sent to
  528. FOC3 */
  529. #define CSEM_REG_MSG_NUM_FOC3 0x200014
  530. /* [RW 1] Disables input messages from the passive buffer May be updated
  531. during run_time by the microcode */
  532. #define CSEM_REG_PAS_DISABLE 0x20024c
  533. /* [WB 128] Debug only. Passive buffer memory */
  534. #define CSEM_REG_PASSIVE_BUFFER 0x202000
  535. /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
  536. #define CSEM_REG_PRAM 0x240000
  537. /* [R 16] Valid sleeping threads indication have bit per thread */
  538. #define CSEM_REG_SLEEP_THREADS_VALID 0x20026c
  539. /* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
  540. #define CSEM_REG_SLOW_EXT_STORE_EMPTY 0x2002a0
  541. /* [RW 16] List of free threads . There is a bit per thread. */
  542. #define CSEM_REG_THREADS_LIST 0x2002e4
  543. /* [RW 3] The arbitration scheme of time_slot 0 */
  544. #define CSEM_REG_TS_0_AS 0x200038
  545. /* [RW 3] The arbitration scheme of time_slot 10 */
  546. #define CSEM_REG_TS_10_AS 0x200060
  547. /* [RW 3] The arbitration scheme of time_slot 11 */
  548. #define CSEM_REG_TS_11_AS 0x200064
  549. /* [RW 3] The arbitration scheme of time_slot 12 */
  550. #define CSEM_REG_TS_12_AS 0x200068
  551. /* [RW 3] The arbitration scheme of time_slot 13 */
  552. #define CSEM_REG_TS_13_AS 0x20006c
  553. /* [RW 3] The arbitration scheme of time_slot 14 */
  554. #define CSEM_REG_TS_14_AS 0x200070
  555. /* [RW 3] The arbitration scheme of time_slot 15 */
  556. #define CSEM_REG_TS_15_AS 0x200074
  557. /* [RW 3] The arbitration scheme of time_slot 16 */
  558. #define CSEM_REG_TS_16_AS 0x200078
  559. /* [RW 3] The arbitration scheme of time_slot 17 */
  560. #define CSEM_REG_TS_17_AS 0x20007c
  561. /* [RW 3] The arbitration scheme of time_slot 18 */
  562. #define CSEM_REG_TS_18_AS 0x200080
  563. /* [RW 3] The arbitration scheme of time_slot 1 */
  564. #define CSEM_REG_TS_1_AS 0x20003c
  565. /* [RW 3] The arbitration scheme of time_slot 2 */
  566. #define CSEM_REG_TS_2_AS 0x200040
  567. /* [RW 3] The arbitration scheme of time_slot 3 */
  568. #define CSEM_REG_TS_3_AS 0x200044
  569. /* [RW 3] The arbitration scheme of time_slot 4 */
  570. #define CSEM_REG_TS_4_AS 0x200048
  571. /* [RW 3] The arbitration scheme of time_slot 5 */
  572. #define CSEM_REG_TS_5_AS 0x20004c
  573. /* [RW 3] The arbitration scheme of time_slot 6 */
  574. #define CSEM_REG_TS_6_AS 0x200050
  575. /* [RW 3] The arbitration scheme of time_slot 7 */
  576. #define CSEM_REG_TS_7_AS 0x200054
  577. /* [RW 3] The arbitration scheme of time_slot 8 */
  578. #define CSEM_REG_TS_8_AS 0x200058
  579. /* [RW 3] The arbitration scheme of time_slot 9 */
  580. #define CSEM_REG_TS_9_AS 0x20005c
  581. /* [RW 1] Parity mask register #0 read/write */
  582. #define DBG_REG_DBG_PRTY_MASK 0xc0a8
  583. /* [R 1] Parity register #0 read */
  584. #define DBG_REG_DBG_PRTY_STS 0xc09c
  585. /* [RW 32] Commands memory. The address to command X; row Y is to calculated
  586. as 14*X+Y. */
  587. #define DMAE_REG_CMD_MEM 0x102400
  588. #define DMAE_REG_CMD_MEM_SIZE 224
  589. /* [RW 1] If 0 - the CRC-16c initial value is all zeroes; if 1 - the CRC-16c
  590. initial value is all ones. */
  591. #define DMAE_REG_CRC16C_INIT 0x10201c
  592. /* [RW 1] If 0 - the CRC-16 T10 initial value is all zeroes; if 1 - the
  593. CRC-16 T10 initial value is all ones. */
  594. #define DMAE_REG_CRC16T10_INIT 0x102020
  595. /* [RW 2] Interrupt mask register #0 read/write */
  596. #define DMAE_REG_DMAE_INT_MASK 0x102054
  597. /* [RW 4] Parity mask register #0 read/write */
  598. #define DMAE_REG_DMAE_PRTY_MASK 0x102064
  599. /* [R 4] Parity register #0 read */
  600. #define DMAE_REG_DMAE_PRTY_STS 0x102058
  601. /* [RW 1] Command 0 go. */
  602. #define DMAE_REG_GO_C0 0x102080
  603. /* [RW 1] Command 1 go. */
  604. #define DMAE_REG_GO_C1 0x102084
  605. /* [RW 1] Command 10 go. */
  606. #define DMAE_REG_GO_C10 0x102088
  607. #define DMAE_REG_GO_C10_SIZE 1
  608. /* [RW 1] Command 11 go. */
  609. #define DMAE_REG_GO_C11 0x10208c
  610. #define DMAE_REG_GO_C11_SIZE 1
  611. /* [RW 1] Command 12 go. */
  612. #define DMAE_REG_GO_C12 0x102090
  613. #define DMAE_REG_GO_C12_SIZE 1
  614. /* [RW 1] Command 13 go. */
  615. #define DMAE_REG_GO_C13 0x102094
  616. #define DMAE_REG_GO_C13_SIZE 1
  617. /* [RW 1] Command 14 go. */
  618. #define DMAE_REG_GO_C14 0x102098
  619. #define DMAE_REG_GO_C14_SIZE 1
  620. /* [RW 1] Command 15 go. */
  621. #define DMAE_REG_GO_C15 0x10209c
  622. #define DMAE_REG_GO_C15_SIZE 1
  623. /* [RW 1] Command 10 go. */
  624. #define DMAE_REG_GO_C10 0x102088
  625. /* [RW 1] Command 11 go. */
  626. #define DMAE_REG_GO_C11 0x10208c
  627. /* [RW 1] Command 12 go. */
  628. #define DMAE_REG_GO_C12 0x102090
  629. /* [RW 1] Command 13 go. */
  630. #define DMAE_REG_GO_C13 0x102094
  631. /* [RW 1] Command 14 go. */
  632. #define DMAE_REG_GO_C14 0x102098
  633. /* [RW 1] Command 15 go. */
  634. #define DMAE_REG_GO_C15 0x10209c
  635. /* [RW 1] Command 2 go. */
  636. #define DMAE_REG_GO_C2 0x1020a0
  637. /* [RW 1] Command 3 go. */
  638. #define DMAE_REG_GO_C3 0x1020a4
  639. /* [RW 1] Command 4 go. */
  640. #define DMAE_REG_GO_C4 0x1020a8
  641. /* [RW 1] Command 5 go. */
  642. #define DMAE_REG_GO_C5 0x1020ac
  643. /* [RW 1] Command 6 go. */
  644. #define DMAE_REG_GO_C6 0x1020b0
  645. /* [RW 1] Command 7 go. */
  646. #define DMAE_REG_GO_C7 0x1020b4
  647. /* [RW 1] Command 8 go. */
  648. #define DMAE_REG_GO_C8 0x1020b8
  649. /* [RW 1] Command 9 go. */
  650. #define DMAE_REG_GO_C9 0x1020bc
  651. /* [RW 1] DMAE GRC Interface (Target; aster) enable. If 0 - the acknowledge
  652. input is disregarded; valid is deasserted; all other signals are treated
  653. as usual; if 1 - normal activity. */
  654. #define DMAE_REG_GRC_IFEN 0x102008
  655. /* [RW 1] DMAE PCI Interface (Request; ead; rite) enable. If 0 - the
  656. acknowledge input is disregarded; valid is deasserted; full is asserted;
  657. all other signals are treated as usual; if 1 - normal activity. */
  658. #define DMAE_REG_PCI_IFEN 0x102004
  659. /* [RW 4] DMAE- PCI Request Interface initial credit. Write writes the
  660. initial value to the credit counter; related to the address. Read returns
  661. the current value of the counter. */
  662. #define DMAE_REG_PXP_REQ_INIT_CRD 0x1020c0
  663. /* [RW 8] Aggregation command. */
  664. #define DORQ_REG_AGG_CMD0 0x170060
  665. /* [RW 8] Aggregation command. */
  666. #define DORQ_REG_AGG_CMD1 0x170064
  667. /* [RW 8] Aggregation command. */
  668. #define DORQ_REG_AGG_CMD2 0x170068
  669. /* [RW 8] Aggregation command. */
  670. #define DORQ_REG_AGG_CMD3 0x17006c
  671. /* [RW 28] UCM Header. */
  672. #define DORQ_REG_CMHEAD_RX 0x170050
  673. /* [RW 32] Doorbell address for RBC doorbells (function 0). */
  674. #define DORQ_REG_DB_ADDR0 0x17008c
  675. /* [RW 5] Interrupt mask register #0 read/write */
  676. #define DORQ_REG_DORQ_INT_MASK 0x170180
  677. /* [R 5] Interrupt register #0 read */
  678. #define DORQ_REG_DORQ_INT_STS 0x170174
  679. /* [RC 5] Interrupt register #0 read clear */
  680. #define DORQ_REG_DORQ_INT_STS_CLR 0x170178
  681. /* [RW 2] Parity mask register #0 read/write */
  682. #define DORQ_REG_DORQ_PRTY_MASK 0x170190
  683. /* [R 2] Parity register #0 read */
  684. #define DORQ_REG_DORQ_PRTY_STS 0x170184
  685. /* [RW 8] The address to write the DPM CID to STORM. */
  686. #define DORQ_REG_DPM_CID_ADDR 0x170044
  687. /* [RW 5] The DPM mode CID extraction offset. */
  688. #define DORQ_REG_DPM_CID_OFST 0x170030
  689. /* [RW 12] The threshold of the DQ FIFO to send the almost full interrupt. */
  690. #define DORQ_REG_DQ_FIFO_AFULL_TH 0x17007c
  691. /* [RW 12] The threshold of the DQ FIFO to send the full interrupt. */
  692. #define DORQ_REG_DQ_FIFO_FULL_TH 0x170078
  693. /* [R 13] Current value of the DQ FIFO fill level according to following
  694. pointer. The range is 0 - 256 FIFO rows; where each row stands for the
  695. doorbell. */
  696. #define DORQ_REG_DQ_FILL_LVLF 0x1700a4
  697. /* [R 1] DQ FIFO full status. Is set; when FIFO filling level is more or
  698. equal to full threshold; reset on full clear. */
  699. #define DORQ_REG_DQ_FULL_ST 0x1700c0
  700. /* [RW 28] The value sent to CM header in the case of CFC load error. */
  701. #define DORQ_REG_ERR_CMHEAD 0x170058
  702. #define DORQ_REG_IF_EN 0x170004
  703. #define DORQ_REG_MODE_ACT 0x170008
  704. /* [RW 5] The normal mode CID extraction offset. */
  705. #define DORQ_REG_NORM_CID_OFST 0x17002c
  706. /* [RW 28] TCM Header when only TCP context is loaded. */
  707. #define DORQ_REG_NORM_CMHEAD_TX 0x17004c
  708. /* [RW 3] The number of simultaneous outstanding requests to Context Fetch
  709. Interface. */
  710. #define DORQ_REG_OUTST_REQ 0x17003c
  711. #define DORQ_REG_REGN 0x170038
  712. /* [R 4] Current value of response A counter credit. Initial credit is
  713. configured through write to ~dorq_registers_rsp_init_crd.rsp_init_crd
  714. register. */
  715. #define DORQ_REG_RSPA_CRD_CNT 0x1700ac
  716. /* [R 4] Current value of response B counter credit. Initial credit is
  717. configured through write to ~dorq_registers_rsp_init_crd.rsp_init_crd
  718. register. */
  719. #define DORQ_REG_RSPB_CRD_CNT 0x1700b0
  720. /* [RW 4] The initial credit at the Doorbell Response Interface. The write
  721. writes the same initial credit to the rspa_crd_cnt and rspb_crd_cnt. The
  722. read reads this written value. */
  723. #define DORQ_REG_RSP_INIT_CRD 0x170048
  724. /* [RW 4] Initial activity counter value on the load request; when the
  725. shortcut is done. */
  726. #define DORQ_REG_SHRT_ACT_CNT 0x170070
  727. /* [RW 28] TCM Header when both ULP and TCP context is loaded. */
  728. #define DORQ_REG_SHRT_CMHEAD 0x170054
  729. #define HC_CONFIG_0_REG_ATTN_BIT_EN_0 (0x1<<4)
  730. #define HC_CONFIG_0_REG_INT_LINE_EN_0 (0x1<<3)
  731. #define HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 (0x1<<2)
  732. #define HC_CONFIG_0_REG_SINGLE_ISR_EN_0 (0x1<<1)
  733. #define HC_REG_AGG_INT_0 0x108050
  734. #define HC_REG_AGG_INT_1 0x108054
  735. #define HC_REG_ATTN_BIT 0x108120
  736. #define HC_REG_ATTN_IDX 0x108100
  737. #define HC_REG_ATTN_MSG0_ADDR_L 0x108018
  738. #define HC_REG_ATTN_MSG1_ADDR_L 0x108020
  739. #define HC_REG_ATTN_NUM_P0 0x108038
  740. #define HC_REG_ATTN_NUM_P1 0x10803c
  741. #define HC_REG_COMMAND_REG 0x108180
  742. #define HC_REG_CONFIG_0 0x108000
  743. #define HC_REG_CONFIG_1 0x108004
  744. #define HC_REG_FUNC_NUM_P0 0x1080ac
  745. #define HC_REG_FUNC_NUM_P1 0x1080b0
  746. /* [RW 3] Parity mask register #0 read/write */
  747. #define HC_REG_HC_PRTY_MASK 0x1080a0
  748. /* [R 3] Parity register #0 read */
  749. #define HC_REG_HC_PRTY_STS 0x108094
  750. #define HC_REG_INT_MASK 0x108108
  751. #define HC_REG_LEADING_EDGE_0 0x108040
  752. #define HC_REG_LEADING_EDGE_1 0x108048
  753. #define HC_REG_P0_PROD_CONS 0x108200
  754. #define HC_REG_P1_PROD_CONS 0x108400
  755. #define HC_REG_PBA_COMMAND 0x108140
  756. #define HC_REG_PCI_CONFIG_0 0x108010
  757. #define HC_REG_PCI_CONFIG_1 0x108014
  758. #define HC_REG_STATISTIC_COUNTERS 0x109000
  759. #define HC_REG_TRAILING_EDGE_0 0x108044
  760. #define HC_REG_TRAILING_EDGE_1 0x10804c
  761. #define HC_REG_UC_RAM_ADDR_0 0x108028
  762. #define HC_REG_UC_RAM_ADDR_1 0x108030
  763. #define HC_REG_USTORM_ADDR_FOR_COALESCE 0x108068
  764. #define HC_REG_VQID_0 0x108008
  765. #define HC_REG_VQID_1 0x10800c
  766. #define MCP_REG_MCPR_NVM_ACCESS_ENABLE 0x86424
  767. #define MCP_REG_MCPR_NVM_ADDR 0x8640c
  768. #define MCP_REG_MCPR_NVM_CFG4 0x8642c
  769. #define MCP_REG_MCPR_NVM_COMMAND 0x86400
  770. #define MCP_REG_MCPR_NVM_READ 0x86410
  771. #define MCP_REG_MCPR_NVM_SW_ARB 0x86420
  772. #define MCP_REG_MCPR_NVM_WRITE 0x86408
  773. #define MCP_REG_MCPR_NVM_WRITE1 0x86428
  774. #define MCP_REG_MCPR_SCRATCH 0xa0000
  775. /* [R 32] read first 32 bit after inversion of function 0. mapped as
  776. follows: [0] NIG attention for function0; [1] NIG attention for
  777. function1; [2] GPIO1 mcp; [3] GPIO2 mcp; [4] GPIO3 mcp; [5] GPIO4 mcp;
  778. [6] GPIO1 function 1; [7] GPIO2 function 1; [8] GPIO3 function 1; [9]
  779. GPIO4 function 1; [10] PCIE glue/PXP VPD event function0; [11] PCIE
  780. glue/PXP VPD event function1; [12] PCIE glue/PXP Expansion ROM event0;
  781. [13] PCIE glue/PXP Expansion ROM event1; [14] SPIO4; [15] SPIO5; [16]
  782. MSI/X indication for mcp; [17] MSI/X indication for function 1; [18] BRB
  783. Parity error; [19] BRB Hw interrupt; [20] PRS Parity error; [21] PRS Hw
  784. interrupt; [22] SRC Parity error; [23] SRC Hw interrupt; [24] TSDM Parity
  785. error; [25] TSDM Hw interrupt; [26] TCM Parity error; [27] TCM Hw
  786. interrupt; [28] TSEMI Parity error; [29] TSEMI Hw interrupt; [30] PBF
  787. Parity error; [31] PBF Hw interrupt; */
  788. #define MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 0xa42c
  789. #define MISC_REG_AEU_AFTER_INVERT_1_FUNC_1 0xa430
  790. /* [R 32] read first 32 bit after inversion of mcp. mapped as follows: [0]
  791. NIG attention for function0; [1] NIG attention for function1; [2] GPIO1
  792. mcp; [3] GPIO2 mcp; [4] GPIO3 mcp; [5] GPIO4 mcp; [6] GPIO1 function 1;
  793. [7] GPIO2 function 1; [8] GPIO3 function 1; [9] GPIO4 function 1; [10]
  794. PCIE glue/PXP VPD event function0; [11] PCIE glue/PXP VPD event
  795. function1; [12] PCIE glue/PXP Expansion ROM event0; [13] PCIE glue/PXP
  796. Expansion ROM event1; [14] SPIO4; [15] SPIO5; [16] MSI/X indication for
  797. mcp; [17] MSI/X indication for function 1; [18] BRB Parity error; [19]
  798. BRB Hw interrupt; [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC
  799. Parity error; [23] SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw
  800. interrupt; [26] TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI
  801. Parity error; [29] TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw
  802. interrupt; */
  803. #define MISC_REG_AEU_AFTER_INVERT_1_MCP 0xa434
  804. /* [R 32] read second 32 bit after inversion of function 0. mapped as
  805. follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
  806. Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
  807. interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
  808. error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
  809. interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
  810. NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
  811. [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
  812. interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
  813. Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
  814. Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
  815. Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
  816. interrupt; */
  817. #define MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 0xa438
  818. #define MISC_REG_AEU_AFTER_INVERT_2_FUNC_1 0xa43c
  819. /* [R 32] read second 32 bit after inversion of mcp. mapped as follows: [0]
  820. PBClient Parity error; [1] PBClient Hw interrupt; [2] QM Parity error;
  821. [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw interrupt;
  822. [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity error; [9]
  823. XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw interrupt; [12]
  824. DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14] NIG Parity
  825. error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error; [17] Vaux
  826. PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw interrupt;
  827. [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM Parity error;
  828. [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI Hw interrupt;
  829. [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM Parity error;
  830. [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw interrupt; */
  831. #define MISC_REG_AEU_AFTER_INVERT_2_MCP 0xa440
  832. /* [R 32] read third 32 bit after inversion of function 0. mapped as
  833. follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP Parity
  834. error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error; [5]
  835. PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
  836. interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
  837. error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
  838. Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
  839. pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
  840. MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
  841. SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
  842. timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
  843. func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
  844. attn1; */
  845. #define MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 0xa444
  846. #define MISC_REG_AEU_AFTER_INVERT_3_FUNC_1 0xa448
  847. /* [R 32] read third 32 bit after inversion of mcp. mapped as follows: [0]
  848. CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP Parity error; [3] PXP
  849. Hw interrupt; [4] PXPpciClockClient Parity error; [5] PXPpciClockClient
  850. Hw interrupt; [6] CFC Parity error; [7] CFC Hw interrupt; [8] CDU Parity
  851. error; [9] CDU Hw interrupt; [10] DMAE Parity error; [11] DMAE Hw
  852. interrupt; [12] IGU (HC) Parity error; [13] IGU (HC) Hw interrupt; [14]
  853. MISC Parity error; [15] MISC Hw interrupt; [16] pxp_misc_mps_attn; [17]
  854. Flash event; [18] SMB event; [19] MCP attn0; [20] MCP attn1; [21] SW
  855. timers attn_1 func0; [22] SW timers attn_2 func0; [23] SW timers attn_3
  856. func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW timers attn_1
  857. func1; [27] SW timers attn_2 func1; [28] SW timers attn_3 func1; [29] SW
  858. timers attn_4 func1; [30] General attn0; [31] General attn1; */
  859. #define MISC_REG_AEU_AFTER_INVERT_3_MCP 0xa44c
  860. /* [R 32] read fourth 32 bit after inversion of function 0. mapped as
  861. follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
  862. General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
  863. [7] General attn9; [8] General attn10; [9] General attn11; [10] General
  864. attn12; [11] General attn13; [12] General attn14; [13] General attn15;
  865. [14] General attn16; [15] General attn17; [16] General attn18; [17]
  866. General attn19; [18] General attn20; [19] General attn21; [20] Main power
  867. interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
  868. Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
  869. Latched timeout attention; [27] GRC Latched reserved access attention;
  870. [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
  871. Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
  872. #define MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 0xa450
  873. #define MISC_REG_AEU_AFTER_INVERT_4_FUNC_1 0xa454
  874. /* [R 32] read fourth 32 bit after inversion of mcp. mapped as follows: [0]
  875. General attn2; [1] General attn3; [2] General attn4; [3] General attn5;
  876. [4] General attn6; [5] General attn7; [6] General attn8; [7] General
  877. attn9; [8] General attn10; [9] General attn11; [10] General attn12; [11]
  878. General attn13; [12] General attn14; [13] General attn15; [14] General
  879. attn16; [15] General attn17; [16] General attn18; [17] General attn19;
  880. [18] General attn20; [19] General attn21; [20] Main power interrupt; [21]
  881. RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN Latched attn; [24]
  882. RBCU Latched attn; [25] RBCP Latched attn; [26] GRC Latched timeout
  883. attention; [27] GRC Latched reserved access attention; [28] MCP Latched
  884. rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP Latched
  885. ump_tx_parity; [31] MCP Latched scpad_parity; */
  886. #define MISC_REG_AEU_AFTER_INVERT_4_MCP 0xa458
  887. /* [W 14] write to this register results with the clear of the latched
  888. signals; one in d0 clears RBCR latch; one in d1 clears RBCT latch; one in
  889. d2 clears RBCN latch; one in d3 clears RBCU latch; one in d4 clears RBCP
  890. latch; one in d5 clears GRC Latched timeout attention; one in d6 clears
  891. GRC Latched reserved access attention; one in d7 clears Latched
  892. rom_parity; one in d8 clears Latched ump_rx_parity; one in d9 clears
  893. Latched ump_tx_parity; one in d10 clears Latched scpad_parity (both
  894. ports); one in d11 clears pxpv_misc_mps_attn; one in d12 clears
  895. pxp_misc_exp_rom_attn0; one in d13 clears pxp_misc_exp_rom_attn1; read
  896. from this register return zero */
  897. #define MISC_REG_AEU_CLR_LATCH_SIGNAL 0xa45c
  898. /* [RW 32] first 32b for enabling the output for function 0 output0. mapped
  899. as follows: [0] NIG attention for function0; [1] NIG attention for
  900. function1; [2] GPIO1 function 0; [3] GPIO2 function 0; [4] GPIO3 function
  901. 0; [5] GPIO4 function 0; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
  902. GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
  903. function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
  904. Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
  905. SPIO4; [15] SPIO5; [16] MSI/X indication for function 0; [17] MSI/X
  906. indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
  907. [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
  908. SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
  909. TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
  910. TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
  911. #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0 0xa06c
  912. #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1 0xa07c
  913. #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2 0xa08c
  914. #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_3 0xa09c
  915. #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_5 0xa0bc
  916. #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_6 0xa0cc
  917. #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_7 0xa0dc
  918. /* [RW 32] first 32b for enabling the output for function 1 output0. mapped
  919. as follows: [0] NIG attention for function0; [1] NIG attention for
  920. function1; [2] GPIO1 function 1; [3] GPIO2 function 1; [4] GPIO3 function
  921. 1; [5] GPIO4 function 1; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
  922. GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
  923. function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
  924. Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
  925. SPIO4; [15] SPIO5; [16] MSI/X indication for function 1; [17] MSI/X
  926. indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
  927. [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
  928. SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
  929. TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
  930. TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
  931. #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 0xa10c
  932. #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 0xa11c
  933. #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 0xa12c
  934. #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_3 0xa13c
  935. #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_5 0xa15c
  936. #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_6 0xa16c
  937. #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_7 0xa17c
  938. /* [RW 32] first 32b for enabling the output for close the gate nig. mapped
  939. as follows: [0] NIG attention for function0; [1] NIG attention for
  940. function1; [2] GPIO1 function 0; [3] GPIO2 function 0; [4] GPIO3 function
  941. 0; [5] GPIO4 function 0; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
  942. GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
  943. function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
  944. Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
  945. SPIO4; [15] SPIO5; [16] MSI/X indication for function 0; [17] MSI/X
  946. indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
  947. [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
  948. SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
  949. TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
  950. TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
  951. #define MISC_REG_AEU_ENABLE1_NIG_0 0xa0ec
  952. #define MISC_REG_AEU_ENABLE1_NIG_1 0xa18c
  953. /* [RW 32] first 32b for enabling the output for close the gate pxp. mapped
  954. as follows: [0] NIG attention for function0; [1] NIG attention for
  955. function1; [2] GPIO1 function 0; [3] GPIO2 function 0; [4] GPIO3 function
  956. 0; [5] GPIO4 function 0; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
  957. GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
  958. function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
  959. Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
  960. SPIO4; [15] SPIO5; [16] MSI/X indication for function 0; [17] MSI/X
  961. indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
  962. [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
  963. SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
  964. TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
  965. TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
  966. #define MISC_REG_AEU_ENABLE1_PXP_0 0xa0fc
  967. #define MISC_REG_AEU_ENABLE1_PXP_1 0xa19c
  968. /* [RW 32] second 32b for enabling the output for function 0 output0. mapped
  969. as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
  970. Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
  971. interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
  972. error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
  973. interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
  974. NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
  975. [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
  976. interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
  977. Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
  978. Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
  979. Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
  980. interrupt; */
  981. #define MISC_REG_AEU_ENABLE2_FUNC_0_OUT_0 0xa070
  982. #define MISC_REG_AEU_ENABLE2_FUNC_0_OUT_1 0xa080
  983. /* [RW 32] second 32b for enabling the output for function 1 output0. mapped
  984. as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
  985. Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
  986. interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
  987. error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
  988. interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
  989. NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
  990. [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
  991. interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
  992. Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
  993. Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
  994. Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
  995. interrupt; */
  996. #define MISC_REG_AEU_ENABLE2_FUNC_1_OUT_0 0xa110
  997. #define MISC_REG_AEU_ENABLE2_FUNC_1_OUT_1 0xa120
  998. /* [RW 32] second 32b for enabling the output for close the gate nig. mapped
  999. as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
  1000. Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
  1001. interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
  1002. error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
  1003. interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
  1004. NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
  1005. [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
  1006. interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
  1007. Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
  1008. Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
  1009. Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
  1010. interrupt; */
  1011. #define MISC_REG_AEU_ENABLE2_NIG_0 0xa0f0
  1012. #define MISC_REG_AEU_ENABLE2_NIG_1 0xa190
  1013. /* [RW 32] second 32b for enabling the output for close the gate pxp. mapped
  1014. as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
  1015. Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
  1016. interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
  1017. error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
  1018. interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
  1019. NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
  1020. [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
  1021. interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
  1022. Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
  1023. Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
  1024. Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
  1025. interrupt; */
  1026. #define MISC_REG_AEU_ENABLE2_PXP_0 0xa100
  1027. #define MISC_REG_AEU_ENABLE2_PXP_1 0xa1a0
  1028. /* [RW 32] third 32b for enabling the output for function 0 output0. mapped
  1029. as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
  1030. Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
  1031. [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
  1032. interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
  1033. error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
  1034. Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
  1035. pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
  1036. MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
  1037. SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
  1038. timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
  1039. func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
  1040. attn1; */
  1041. #define MISC_REG_AEU_ENABLE3_FUNC_0_OUT_0 0xa074
  1042. #define MISC_REG_AEU_ENABLE3_FUNC_0_OUT_1 0xa084
  1043. /* [RW 32] third 32b for enabling the output for function 1 output0. mapped
  1044. as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
  1045. Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
  1046. [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
  1047. interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
  1048. error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
  1049. Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
  1050. pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
  1051. MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
  1052. SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
  1053. timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
  1054. func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
  1055. attn1; */
  1056. #define MISC_REG_AEU_ENABLE3_FUNC_1_OUT_0 0xa114
  1057. #define MISC_REG_AEU_ENABLE3_FUNC_1_OUT_1 0xa124
  1058. /* [RW 32] third 32b for enabling the output for close the gate nig. mapped
  1059. as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
  1060. Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
  1061. [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
  1062. interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
  1063. error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
  1064. Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
  1065. pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
  1066. MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
  1067. SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
  1068. timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
  1069. func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
  1070. attn1; */
  1071. #define MISC_REG_AEU_ENABLE3_NIG_0 0xa0f4
  1072. #define MISC_REG_AEU_ENABLE3_NIG_1 0xa194
  1073. /* [RW 32] third 32b for enabling the output for close the gate pxp. mapped
  1074. as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
  1075. Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
  1076. [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
  1077. interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
  1078. error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
  1079. Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
  1080. pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
  1081. MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
  1082. SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
  1083. timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
  1084. func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
  1085. attn1; */
  1086. #define MISC_REG_AEU_ENABLE3_PXP_0 0xa104
  1087. #define MISC_REG_AEU_ENABLE3_PXP_1 0xa1a4
  1088. /* [RW 32] fourth 32b for enabling the output for function 0 output0.mapped
  1089. as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
  1090. General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
  1091. [7] General attn9; [8] General attn10; [9] General attn11; [10] General
  1092. attn12; [11] General attn13; [12] General attn14; [13] General attn15;
  1093. [14] General attn16; [15] General attn17; [16] General attn18; [17]
  1094. General attn19; [18] General attn20; [19] General attn21; [20] Main power
  1095. interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
  1096. Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
  1097. Latched timeout attention; [27] GRC Latched reserved access attention;
  1098. [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
  1099. Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
  1100. #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_0 0xa078
  1101. #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_2 0xa098
  1102. #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_4 0xa0b8
  1103. #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_5 0xa0c8
  1104. #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_6 0xa0d8
  1105. #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_7 0xa0e8
  1106. /* [RW 32] fourth 32b for enabling the output for function 1 output0.mapped
  1107. as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
  1108. General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
  1109. [7] General attn9; [8] General attn10; [9] General attn11; [10] General
  1110. attn12; [11] General attn13; [12] General attn14; [13] General attn15;
  1111. [14] General attn16; [15] General attn17; [16] General attn18; [17]
  1112. General attn19; [18] General attn20; [19] General attn21; [20] Main power
  1113. interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
  1114. Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
  1115. Latched timeout attention; [27] GRC Latched reserved access attention;
  1116. [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
  1117. Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
  1118. #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_0 0xa118
  1119. #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_2 0xa138
  1120. #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_4 0xa158
  1121. #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_5 0xa168
  1122. #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_6 0xa178
  1123. #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_7 0xa188
  1124. /* [RW 32] fourth 32b for enabling the output for close the gate nig.mapped
  1125. as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
  1126. General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
  1127. [7] General attn9; [8] General attn10; [9] General attn11; [10] General
  1128. attn12; [11] General attn13; [12] General attn14; [13] General attn15;
  1129. [14] General attn16; [15] General attn17; [16] General attn18; [17]
  1130. General attn19; [18] General attn20; [19] General attn21; [20] Main power
  1131. interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
  1132. Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
  1133. Latched timeout attention; [27] GRC Latched reserved access attention;
  1134. [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
  1135. Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
  1136. #define MISC_REG_AEU_ENABLE4_NIG_0 0xa0f8
  1137. #define MISC_REG_AEU_ENABLE4_NIG_1 0xa198
  1138. /* [RW 32] fourth 32b for enabling the output for close the gate pxp.mapped
  1139. as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
  1140. General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
  1141. [7] General attn9; [8] General attn10; [9] General attn11; [10] General
  1142. attn12; [11] General attn13; [12] General attn14; [13] General attn15;
  1143. [14] General attn16; [15] General attn17; [16] General attn18; [17]
  1144. General attn19; [18] General attn20; [19] General attn21; [20] Main power
  1145. interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
  1146. Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
  1147. Latched timeout attention; [27] GRC Latched reserved access attention;
  1148. [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
  1149. Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
  1150. #define MISC_REG_AEU_ENABLE4_PXP_0 0xa108
  1151. #define MISC_REG_AEU_ENABLE4_PXP_1 0xa1a8
  1152. /* [RW 1] set/clr general attention 0; this will set/clr bit 94 in the aeu
  1153. 128 bit vector */
  1154. #define MISC_REG_AEU_GENERAL_ATTN_0 0xa000
  1155. #define MISC_REG_AEU_GENERAL_ATTN_1 0xa004
  1156. #define MISC_REG_AEU_GENERAL_ATTN_10 0xa028
  1157. #define MISC_REG_AEU_GENERAL_ATTN_11 0xa02c
  1158. #define MISC_REG_AEU_GENERAL_ATTN_12 0xa030
  1159. #define MISC_REG_AEU_GENERAL_ATTN_13 0xa034
  1160. #define MISC_REG_AEU_GENERAL_ATTN_14 0xa038
  1161. #define MISC_REG_AEU_GENERAL_ATTN_15 0xa03c
  1162. #define MISC_REG_AEU_GENERAL_ATTN_16 0xa040
  1163. #define MISC_REG_AEU_GENERAL_ATTN_17 0xa044
  1164. #define MISC_REG_AEU_GENERAL_ATTN_18 0xa048
  1165. #define MISC_REG_AEU_GENERAL_ATTN_19 0xa04c
  1166. #define MISC_REG_AEU_GENERAL_ATTN_10 0xa028
  1167. #define MISC_REG_AEU_GENERAL_ATTN_11 0xa02c
  1168. #define MISC_REG_AEU_GENERAL_ATTN_12 0xa030
  1169. #define MISC_REG_AEU_GENERAL_ATTN_2 0xa008
  1170. #define MISC_REG_AEU_GENERAL_ATTN_20 0xa050
  1171. #define MISC_REG_AEU_GENERAL_ATTN_21 0xa054
  1172. #define MISC_REG_AEU_GENERAL_ATTN_3 0xa00c
  1173. #define MISC_REG_AEU_GENERAL_ATTN_4 0xa010
  1174. #define MISC_REG_AEU_GENERAL_ATTN_5 0xa014
  1175. #define MISC_REG_AEU_GENERAL_ATTN_6 0xa018
  1176. #define MISC_REG_AEU_GENERAL_ATTN_7 0xa01c
  1177. #define MISC_REG_AEU_GENERAL_ATTN_8 0xa020
  1178. #define MISC_REG_AEU_GENERAL_ATTN_9 0xa024
  1179. #define MISC_REG_AEU_GENERAL_MASK 0xa61c
  1180. /* [RW 32] first 32b for inverting the input for function 0; for each bit:
  1181. 0= do not invert; 1= invert; mapped as follows: [0] NIG attention for
  1182. function0; [1] NIG attention for function1; [2] GPIO1 mcp; [3] GPIO2 mcp;
  1183. [4] GPIO3 mcp; [5] GPIO4 mcp; [6] GPIO1 function 1; [7] GPIO2 function 1;
  1184. [8] GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
  1185. function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
  1186. Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
  1187. SPIO4; [15] SPIO5; [16] MSI/X indication for mcp; [17] MSI/X indication
  1188. for function 1; [18] BRB Parity error; [19] BRB Hw interrupt; [20] PRS
  1189. Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23] SRC Hw
  1190. interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26] TCM
  1191. Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29] TSEMI
  1192. Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
  1193. #define MISC_REG_AEU_INVERTER_1_FUNC_0 0xa22c
  1194. #define MISC_REG_AEU_INVERTER_1_FUNC_1 0xa23c
  1195. /* [RW 32] second 32b for inverting the input for function 0; for each bit:
  1196. 0= do not invert; 1= invert. mapped as follows: [0] PBClient Parity
  1197. error; [1] PBClient Hw interrupt; [2] QM Parity error; [3] QM Hw
  1198. interrupt; [4] Timers Parity error; [5] Timers Hw interrupt; [6] XSDM
  1199. Parity error; [7] XSDM Hw interrupt; [8] XCM Parity error; [9] XCM Hw
  1200. interrupt; [10] XSEMI Parity error; [11] XSEMI Hw interrupt; [12]
  1201. DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14] NIG Parity
  1202. error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error; [17] Vaux
  1203. PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw interrupt;
  1204. [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM Parity error;
  1205. [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI Hw interrupt;
  1206. [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM Parity error;
  1207. [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw interrupt; */
  1208. #define MISC_REG_AEU_INVERTER_2_FUNC_0 0xa230
  1209. #define MISC_REG_AEU_INVERTER_2_FUNC_1 0xa240
  1210. /* [RW 10] [7:0] = mask 8 attention output signals toward IGU function0;
  1211. [9:8] = raserved. Zero = mask; one = unmask */
  1212. #define MISC_REG_AEU_MASK_ATTN_FUNC_0 0xa060
  1213. #define MISC_REG_AEU_MASK_ATTN_FUNC_1 0xa064
  1214. /* [RW 1] If set a system kill occurred */
  1215. #define MISC_REG_AEU_SYS_KILL_OCCURRED 0xa610
  1216. /* [RW 32] Represent the status of the input vector to the AEU when a system
  1217. kill occurred. The register is reset in por reset. Mapped as follows: [0]
  1218. NIG attention for function0; [1] NIG attention for function1; [2] GPIO1
  1219. mcp; [3] GPIO2 mcp; [4] GPIO3 mcp; [5] GPIO4 mcp; [6] GPIO1 function 1;
  1220. [7] GPIO2 function 1; [8] GPIO3 function 1; [9] GPIO4 function 1; [10]
  1221. PCIE glue/PXP VPD event function0; [11] PCIE glue/PXP VPD event
  1222. function1; [12] PCIE glue/PXP Expansion ROM event0; [13] PCIE glue/PXP
  1223. Expansion ROM event1; [14] SPIO4; [15] SPIO5; [16] MSI/X indication for
  1224. mcp; [17] MSI/X indication for function 1; [18] BRB Parity error; [19]
  1225. BRB Hw interrupt; [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC
  1226. Parity error; [23] SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw
  1227. interrupt; [26] TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI
  1228. Parity error; [29] TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw
  1229. interrupt; */
  1230. #define MISC_REG_AEU_SYS_KILL_STATUS_0 0xa600
  1231. #define MISC_REG_AEU_SYS_KILL_STATUS_1 0xa604
  1232. #define MISC_REG_AEU_SYS_KILL_STATUS_2 0xa608
  1233. #define MISC_REG_AEU_SYS_KILL_STATUS_3 0xa60c
  1234. /* [R 4] This field indicates the type of the device. '0' - 2 Ports; '1' - 1
  1235. Port. */
  1236. #define MISC_REG_BOND_ID 0xa400
  1237. /* [R 8] These bits indicate the metal revision of the chip. This value
  1238. starts at 0x00 for each all-layer tape-out and increments by one for each
  1239. tape-out. */
  1240. #define MISC_REG_CHIP_METAL 0xa404
  1241. /* [R 16] These bits indicate the part number for the chip. */
  1242. #define MISC_REG_CHIP_NUM 0xa408
  1243. /* [R 4] These bits indicate the base revision of the chip. This value
  1244. starts at 0x0 for the A0 tape-out and increments by one for each
  1245. all-layer tape-out. */
  1246. #define MISC_REG_CHIP_REV 0xa40c
  1247. /* [RW 32] The following driver registers(1...16) represent 16 drivers and
  1248. 32 clients. Each client can be controlled by one driver only. One in each
  1249. bit represent that this driver control the appropriate client (Ex: bit 5
  1250. is set means this driver control client number 5). addr1 = set; addr0 =
  1251. clear; read from both addresses will give the same result = status. write
  1252. to address 1 will set a request to control all the clients that their
  1253. appropriate bit (in the write command) is set. if the client is free (the
  1254. appropriate bit in all the other drivers is clear) one will be written to
  1255. that driver register; if the client isn't free the bit will remain zero.
  1256. if the appropriate bit is set (the driver request to gain control on a
  1257. client it already controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW
  1258. interrupt will be asserted). write to address 0 will set a request to
  1259. free all the clients that their appropriate bit (in the write command) is
  1260. set. if the appropriate bit is clear (the driver request to free a client
  1261. it doesn't controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW interrupt will
  1262. be asserted). */
  1263. #define MISC_REG_DRIVER_CONTROL_10 0xa3e0
  1264. #define MISC_REG_DRIVER_CONTROL_10_SIZE 2
  1265. /* [RW 32] The following driver registers(1...16) represent 16 drivers and
  1266. 32 clients. Each client can be controlled by one driver only. One in each
  1267. bit represent that this driver control the appropriate client (Ex: bit 5
  1268. is set means this driver control client number 5). addr1 = set; addr0 =
  1269. clear; read from both addresses will give the same result = status. write
  1270. to address 1 will set a request to control all the clients that their
  1271. appropriate bit (in the write command) is set. if the client is free (the
  1272. appropriate bit in all the other drivers is clear) one will be written to
  1273. that driver register; if the client isn't free the bit will remain zero.
  1274. if the appropriate bit is set (the driver request to gain control on a
  1275. client it already controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW
  1276. interrupt will be asserted). write to address 0 will set a request to
  1277. free all the clients that their appropriate bit (in the write command) is
  1278. set. if the appropriate bit is clear (the driver request to free a client
  1279. it doesn't controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW interrupt will
  1280. be asserted). */
  1281. #define MISC_REG_DRIVER_CONTROL_11 0xa3e8
  1282. #define MISC_REG_DRIVER_CONTROL_11_SIZE 2
  1283. /* [RW 32] The following driver registers(1...16) represent 16 drivers and
  1284. 32 clients. Each client can be controlled by one driver only. One in each
  1285. bit represent that this driver control the appropriate client (Ex: bit 5
  1286. is set means this driver control client number 5). addr1 = set; addr0 =
  1287. clear; read from both addresses will give the same result = status. write
  1288. to address 1 will set a request to control all the clients that their
  1289. appropriate bit (in the write command) is set. if the client is free (the
  1290. appropriate bit in all the other drivers is clear) one will be written to
  1291. that driver register; if the client isn't free the bit will remain zero.
  1292. if the appropriate bit is set (the driver request to gain control on a
  1293. client it already controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW
  1294. interrupt will be asserted). write to address 0 will set a request to
  1295. free all the clients that their appropriate bit (in the write command) is
  1296. set. if the appropriate bit is clear (the driver request to free a client
  1297. it doesn't controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW interrupt will
  1298. be asserted). */
  1299. #define MISC_REG_DRIVER_CONTROL_12 0xa3f0
  1300. #define MISC_REG_DRIVER_CONTROL_12_SIZE 2
  1301. /* [RW 32] The following driver registers(1...16) represent 16 drivers and
  1302. 32 clients. Each client can be controlled by one driver only. One in each
  1303. bit represent that this driver control the appropriate client (Ex: bit 5
  1304. is set means this driver control client number 5). addr1 = set; addr0 =
  1305. clear; read from both addresses will give the same result = status. write
  1306. to address 1 will set a request to control all the clients that their
  1307. appropriate bit (in the write command) is set. if the client is free (the
  1308. appropriate bit in all the other drivers is clear) one will be written to
  1309. that driver register; if the client isn't free the bit will remain zero.
  1310. if the appropriate bit is set (the driver request to gain control on a
  1311. client it already controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW
  1312. interrupt will be asserted). write to address 0 will set a request to
  1313. free all the clients that their appropriate bit (in the write command) is
  1314. set. if the appropriate bit is clear (the driver request to free a client
  1315. it doesn't controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW interrupt will
  1316. be asserted). */
  1317. #define MISC_REG_DRIVER_CONTROL_13 0xa3f8
  1318. #define MISC_REG_DRIVER_CONTROL_13_SIZE 2
  1319. /* [RW 32] The following driver registers(1...16) represent 16 drivers and
  1320. 32 clients. Each client can be controlled by one driver only. One in each
  1321. bit represent that this driver control the appropriate client (Ex: bit 5
  1322. is set means this driver control client number 5). addr1 = set; addr0 =
  1323. clear; read from both addresses will give the same result = status. write
  1324. to address 1 will set a request to control all the clients that their
  1325. appropriate bit (in the write command) is set. if the client is free (the
  1326. appropriate bit in all the other drivers is clear) one will be written to
  1327. that driver register; if the client isn't free the bit will remain zero.
  1328. if the appropriate bit is set (the driver request to gain control on a
  1329. client it already controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW
  1330. interrupt will be asserted). write to address 0 will set a request to
  1331. free all the clients that their appropriate bit (in the write command) is
  1332. set. if the appropriate bit is clear (the driver request to free a client
  1333. it doesn't controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW interrupt will
  1334. be asserted). */
  1335. #define MISC_REG_DRIVER_CONTROL_1 0xa510
  1336. #define MISC_REG_DRIVER_CONTROL_14 0xa5e0
  1337. #define MISC_REG_DRIVER_CONTROL_14_SIZE 2
  1338. /* [RW 32] The following driver registers(1...16) represent 16 drivers and
  1339. 32 clients. Each client can be controlled by one driver only. One in each
  1340. bit represent that this driver control the appropriate client (Ex: bit 5
  1341. is set means this driver control client number 5). addr1 = set; addr0 =
  1342. clear; read from both addresses will give the same result = status. write
  1343. to address 1 will set a request to control all the clients that their
  1344. appropriate bit (in the write command) is set. if the client is free (the
  1345. appropriate bit in all the other drivers is clear) one will be written to
  1346. that driver register; if the client isn't free the bit will remain zero.
  1347. if the appropriate bit is set (the driver request to gain control on a
  1348. client it already controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW
  1349. interrupt will be asserted). write to address 0 will set a request to
  1350. free all the clients that their appropriate bit (in the write command) is
  1351. set. if the appropriate bit is clear (the driver request to free a client
  1352. it doesn't controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW interrupt will
  1353. be asserted). */
  1354. #define MISC_REG_DRIVER_CONTROL_15 0xa5e8
  1355. #define MISC_REG_DRIVER_CONTROL_15_SIZE 2
  1356. /* [RW 32] The following driver registers(1...16) represent 16 drivers and
  1357. 32 clients. Each client can be controlled by one driver only. One in each
  1358. bit represent that this driver control the appropriate client (Ex: bit 5
  1359. is set means this driver control client number 5). addr1 = set; addr0 =
  1360. clear; read from both addresses will give the same result = status. write
  1361. to address 1 will set a request to control all the clients that their
  1362. appropriate bit (in the write command) is set. if the client is free (the
  1363. appropriate bit in all the other drivers is clear) one will be written to
  1364. that driver register; if the client isn't free the bit will remain zero.
  1365. if the appropriate bit is set (the driver request to gain control on a
  1366. client it already controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW
  1367. interrupt will be asserted). write to address 0 will set a request to
  1368. free all the clients that their appropriate bit (in the write command) is
  1369. set. if the appropriate bit is clear (the driver request to free a client
  1370. it doesn't controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW interrupt will
  1371. be asserted). */
  1372. #define MISC_REG_DRIVER_CONTROL_16 0xa5f0
  1373. #define MISC_REG_DRIVER_CONTROL_16_SIZE 2
  1374. /* [RW 32] The following driver registers(1...16) represent 16 drivers and
  1375. 32 clients. Each client can be controlled by one driver only. One in each
  1376. bit represent that this driver control the appropriate client (Ex: bit 5
  1377. is set means this driver control client number 5). addr1 = set; addr0 =
  1378. clear; read from both addresses will give the same result = status. write
  1379. to address 1 will set a request to control all the clients that their
  1380. appropriate bit (in the write command) is set. if the client is free (the
  1381. appropriate bit in all the other drivers is clear) one will be written to
  1382. that driver register; if the client isn't free the bit will remain zero.
  1383. if the appropriate bit is set (the driver request to gain control on a
  1384. client it already controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW
  1385. interrupt will be asserted). write to address 0 will set a request to
  1386. free all the clients that their appropriate bit (in the write command) is
  1387. set. if the appropriate bit is clear (the driver request to free a client
  1388. it doesn't controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW interrupt will
  1389. be asserted). */
  1390. #define MISC_REG_DRIVER_CONTROL_7 0xa3c8
  1391. /* [RW 1] e1hmf for WOL. If clr WOL signal o the PXP will be send on bit 0
  1392. only. */
  1393. #define MISC_REG_E1HMF_MODE 0xa5f8
  1394. /* [RW 32] GPIO. [31-28] FLOAT port 0; [27-24] FLOAT port 0; When any of
  1395. these bits is written as a '1'; the corresponding SPIO bit will turn off
  1396. it's drivers and become an input. This is the reset state of all GPIO
  1397. pins. The read value of these bits will be a '1' if that last command
  1398. (#SET; #CLR; or #FLOAT) for this bit was a #FLOAT. (reset value 0xff).
  1399. [23-20] CLR port 1; 19-16] CLR port 0; When any of these bits is written
  1400. as a '1'; the corresponding GPIO bit will drive low. The read value of
  1401. these bits will be a '1' if that last command (#SET; #CLR; or #FLOAT) for
  1402. this bit was a #CLR. (reset value 0). [15-12] SET port 1; 11-8] port 0;
  1403. SET When any of these bits is written as a '1'; the corresponding GPIO
  1404. bit will drive high (if it has that capability). The read value of these
  1405. bits will be a '1' if that last command (#SET; #CLR; or #FLOAT) for this
  1406. bit was a #SET. (reset value 0). [7-4] VALUE port 1; [3-0] VALUE port 0;
  1407. RO; These bits indicate the read value of each of the eight GPIO pins.
  1408. This is the result value of the pin; not the drive value. Writing these
  1409. bits will have not effect. */
  1410. #define MISC_REG_GPIO 0xa490
  1411. /* [R 28] this field hold the last information that caused reserved
  1412. attention. bits [19:0] - address; [22:20] function; [23] reserved;
  1413. [27:24] the master that caused the attention - according to the following
  1414. encodeing:1 = pxp; 2 = mcp; 3 = usdm; 4 = tsdm; 5 = xsdm; 6 = csdm; 7 =
  1415. dbu; 8 = dmae */
  1416. #define MISC_REG_GRC_RSV_ATTN 0xa3c0
  1417. /* [R 28] this field hold the last information that caused timeout
  1418. attention. bits [19:0] - address; [22:20] function; [23] reserved;
  1419. [27:24] the master that caused the attention - according to the following
  1420. encodeing:1 = pxp; 2 = mcp; 3 = usdm; 4 = tsdm; 5 = xsdm; 6 = csdm; 7 =
  1421. dbu; 8 = dmae */
  1422. #define MISC_REG_GRC_TIMEOUT_ATTN 0xa3c4
  1423. /* [RW 1] Setting this bit enables a timer in the GRC block to timeout any
  1424. access that does not finish within
  1425. ~misc_registers_grc_timout_val.grc_timeout_val cycles. When this bit is
  1426. cleared; this timeout is disabled. If this timeout occurs; the GRC shall
  1427. assert it attention output. */
  1428. #define MISC_REG_GRC_TIMEOUT_EN 0xa280
  1429. /* [RW 28] 28 LSB of LCPLL first register; reset val = 521. inside order of
  1430. the bits is: [2:0] OAC reset value 001) CML output buffer bias control;
  1431. 111 for +40%; 011 for +20%; 001 for 0%; 000 for -20%. [5:3] Icp_ctrl
  1432. (reset value 001) Charge pump current control; 111 for 720u; 011 for
  1433. 600u; 001 for 480u and 000 for 360u. [7:6] Bias_ctrl (reset value 00)
  1434. Global bias control; When bit 7 is high bias current will be 10 0gh; When
  1435. bit 6 is high bias will be 100w; Valid values are 00; 10; 01. [10:8]
  1436. Pll_observe (reset value 010) Bits to control observability. bit 10 is
  1437. for test bias; bit 9 is for test CK; bit 8 is test Vc. [12:11] Vth_ctrl
  1438. (reset value 00) Comparator threshold control. 00 for 0.6V; 01 for 0.54V
  1439. and 10 for 0.66V. [13] pllSeqStart (reset value 0) Enables VCO tuning
  1440. sequencer: 1= sequencer disabled; 0= sequencer enabled (inverted
  1441. internally). [14] reserved (reset value 0) Reset for VCO sequencer is
  1442. connected to RESET input directly. [15] capRetry_en (reset value 0)
  1443. enable retry on cap search failure (inverted). [16] freqMonitor_e (reset
  1444. value 0) bit to continuously monitor vco freq (inverted). [17]
  1445. freqDetRestart_en (reset value 0) bit to enable restart when not freq
  1446. locked (inverted). [18] freqDetRetry_en (reset value 0) bit to enable
  1447. retry on freq det failure(inverted). [19] pllForceFdone_en (reset value
  1448. 0) bit to enable pllForceFdone & pllForceFpass into pllSeq. [20]
  1449. pllForceFdone (reset value 0) bit to force freqDone. [21] pllForceFpass
  1450. (reset value 0) bit to force freqPass. [22] pllForceDone_en (reset value
  1451. 0) bit to enable pllForceCapDone. [23] pllForceCapDone (reset value 0)
  1452. bit to force capDone. [24] pllForceCapPass_en (reset value 0) bit to
  1453. enable pllForceCapPass. [25] pllForceCapPass (reset value 0) bit to force
  1454. capPass. [26] capRestart (reset value 0) bit to force cap sequencer to
  1455. restart. [27] capSelectM_en (reset value 0) bit to enable cap select
  1456. register bits. */
  1457. #define MISC_REG_LCPLL_CTRL_1 0xa2a4
  1458. #define MISC_REG_LCPLL_CTRL_REG_2 0xa2a8
  1459. /* [RW 4] Interrupt mask register #0 read/write */
  1460. #define MISC_REG_MISC_INT_MASK 0xa388
  1461. /* [RW 1] Parity mask register #0 read/write */
  1462. #define MISC_REG_MISC_PRTY_MASK 0xa398
  1463. /* [R 1] Parity register #0 read */
  1464. #define MISC_REG_MISC_PRTY_STS 0xa38c
  1465. #define MISC_REG_NIG_WOL_P0 0xa270
  1466. #define MISC_REG_NIG_WOL_P1 0xa274
  1467. /* [R 1] If set indicate that the pcie_rst_b was asserted without perst
  1468. assertion */
  1469. #define MISC_REG_PCIE_HOT_RESET 0xa618
  1470. /* [RW 32] 32 LSB of storm PLL first register; reset val = 0x 071d2911.
  1471. inside order of the bits is: [0] P1 divider[0] (reset value 1); [1] P1
  1472. divider[1] (reset value 0); [2] P1 divider[2] (reset value 0); [3] P1
  1473. divider[3] (reset value 0); [4] P2 divider[0] (reset value 1); [5] P2
  1474. divider[1] (reset value 0); [6] P2 divider[2] (reset value 0); [7] P2
  1475. divider[3] (reset value 0); [8] ph_det_dis (reset value 1); [9]
  1476. freq_det_dis (reset value 0); [10] Icpx[0] (reset value 0); [11] Icpx[1]
  1477. (reset value 1); [12] Icpx[2] (reset value 0); [13] Icpx[3] (reset value
  1478. 1); [14] Icpx[4] (reset value 0); [15] Icpx[5] (reset value 0); [16]
  1479. Rx[0] (reset value 1); [17] Rx[1] (reset value 0); [18] vc_en (reset
  1480. value 1); [19] vco_rng[0] (reset value 1); [20] vco_rng[1] (reset value
  1481. 1); [21] Kvco_xf[0] (reset value 0); [22] Kvco_xf[1] (reset value 0);
  1482. [23] Kvco_xf[2] (reset value 0); [24] Kvco_xs[0] (reset value 1); [25]
  1483. Kvco_xs[1] (reset value 1); [26] Kvco_xs[2] (reset value 1); [27]
  1484. testd_en (reset value 0); [28] testd_sel[0] (reset value 0); [29]
  1485. testd_sel[1] (reset value 0); [30] testd_sel[2] (reset value 0); [31]
  1486. testa_en (reset value 0); */
  1487. #define MISC_REG_PLL_STORM_CTRL_1 0xa294
  1488. #define MISC_REG_PLL_STORM_CTRL_2 0xa298
  1489. #define MISC_REG_PLL_STORM_CTRL_3 0xa29c
  1490. #define MISC_REG_PLL_STORM_CTRL_4 0xa2a0
  1491. /* [RW 32] reset reg#2; rite/read one = the specific block is out of reset;
  1492. write/read zero = the specific block is in reset; addr 0-wr- the write
  1493. value will be written to the register; addr 1-set - one will be written
  1494. to all the bits that have the value of one in the data written (bits that
  1495. have the value of zero will not be change) ; addr 2-clear - zero will be
  1496. written to all the bits that have the value of one in the data written
  1497. (bits that have the value of zero will not be change); addr 3-ignore;
  1498. read ignore from all addr except addr 00; inside order of the bits is:
  1499. [0] rst_bmac0; [1] rst_bmac1; [2] rst_emac0; [3] rst_emac1; [4] rst_grc;
  1500. [5] rst_mcp_n_reset_reg_hard_core; [6] rst_ mcp_n_hard_core_rst_b; [7]
  1501. rst_ mcp_n_reset_cmn_cpu; [8] rst_ mcp_n_reset_cmn_core; [9] rst_rbcn;
  1502. [10] rst_dbg; [11] rst_misc_core; [12] rst_dbue (UART); [13]
  1503. Pci_resetmdio_n; [14] rst_emac0_hard_core; [15] rst_emac1_hard_core; 16]
  1504. rst_pxp_rq_rd_wr; 31:17] reserved */
  1505. #define MISC_REG_RESET_REG_2 0xa590
  1506. /* [RW 20] 20 bit GRC address where the scratch-pad of the MCP that is
  1507. shared with the driver resides */
  1508. #define MISC_REG_SHARED_MEM_ADDR 0xa2b4
  1509. /* [RW 32] SPIO. [31-24] FLOAT When any of these bits is written as a '1';
  1510. the corresponding SPIO bit will turn off it's drivers and become an
  1511. input. This is the reset state of all SPIO pins. The read value of these
  1512. bits will be a '1' if that last command (#SET; #CL; or #FLOAT) for this
  1513. bit was a #FLOAT. (reset value 0xff). [23-16] CLR When any of these bits
  1514. is written as a '1'; the corresponding SPIO bit will drive low. The read
  1515. value of these bits will be a '1' if that last command (#SET; #CLR; or
  1516. #FLOAT) for this bit was a #CLR. (reset value 0). [15-8] SET When any of
  1517. these bits is written as a '1'; the corresponding SPIO bit will drive
  1518. high (if it has that capability). The read value of these bits will be a
  1519. '1' if that last command (#SET; #CLR; or #FLOAT) for this bit was a #SET.
  1520. (reset value 0). [7-0] VALUE RO; These bits indicate the read value of
  1521. each of the eight SPIO pins. This is the result value of the pin; not the
  1522. drive value. Writing these bits will have not effect. Each 8 bits field
  1523. is divided as follows: [0] VAUX Enable; when pulsed low; enables supply
  1524. from VAUX. (This is an output pin only; the FLOAT field is not applicable
  1525. for this pin); [1] VAUX Disable; when pulsed low; disables supply form
  1526. VAUX. (This is an output pin only; FLOAT field is not applicable for this
  1527. pin); [2] SEL_VAUX_B - Control to power switching logic. Drive low to
  1528. select VAUX supply. (This is an output pin only; it is not controlled by
  1529. the SET and CLR fields; it is controlled by the Main Power SM; the FLOAT
  1530. field is not applicable for this pin; only the VALUE fields is relevant -
  1531. it reflects the output value); [3] port swap [4] spio_4; [5] spio_5; [6]
  1532. Bit 0 of UMP device ID select; read by UMP firmware; [7] Bit 1 of UMP
  1533. device ID select; read by UMP firmware. */
  1534. #define MISC_REG_SPIO 0xa4fc
  1535. /* [RW 8] These bits enable the SPIO_INTs to signals event to the IGU/MC.
  1536. according to the following map: [3:0] reserved; [4] spio_4 [5] spio_5;
  1537. [7:0] reserved */
  1538. #define MISC_REG_SPIO_EVENT_EN 0xa2b8
  1539. /* [RW 32] SPIO INT. [31-24] OLD_CLR Writing a '1' to these bit clears the
  1540. corresponding bit in the #OLD_VALUE register. This will acknowledge an
  1541. interrupt on the falling edge of corresponding SPIO input (reset value
  1542. 0). [23-16] OLD_SET Writing a '1' to these bit sets the corresponding bit
  1543. in the #OLD_VALUE register. This will acknowledge an interrupt on the
  1544. rising edge of corresponding SPIO input (reset value 0). [15-8] OLD_VALUE
  1545. RO; These bits indicate the old value of the SPIO input value. When the
  1546. ~INT_STATE bit is set; this bit indicates the OLD value of the pin such
  1547. that if ~INT_STATE is set and this bit is '0'; then the interrupt is due
  1548. to a low to high edge. If ~INT_STATE is set and this bit is '1'; then the
  1549. interrupt is due to a high to low edge (reset value 0). [7-0] INT_STATE
  1550. RO; These bits indicate the current SPIO interrupt state for each SPIO
  1551. pin. This bit is cleared when the appropriate #OLD_SET or #OLD_CLR
  1552. command bit is written. This bit is set when the SPIO input does not
  1553. match the current value in #OLD_VALUE (reset value 0). */
  1554. #define MISC_REG_SPIO_INT 0xa500
  1555. /* [RW 1] Set by the MCP to remember if one or more of the drivers is/are
  1556. loaded; 0-prepare; -unprepare */
  1557. #define MISC_REG_UNPREPARED 0xa424
  1558. #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_EMAC0_MISC_MI_INT (0x1<<0)
  1559. #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_SERDES0_LINK_STATUS (0x1<<9)
  1560. #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK10G (0x1<<15)
  1561. #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK_STATUS (0xf<<18)
  1562. /* [RW 1] Input enable for RX_BMAC0 IF */
  1563. #define NIG_REG_BMAC0_IN_EN 0x100ac
  1564. /* [RW 1] output enable for TX_BMAC0 IF */
  1565. #define NIG_REG_BMAC0_OUT_EN 0x100e0
  1566. /* [RW 1] output enable for TX BMAC pause port 0 IF */
  1567. #define NIG_REG_BMAC0_PAUSE_OUT_EN 0x10110
  1568. /* [RW 1] output enable for RX_BMAC0_REGS IF */
  1569. #define NIG_REG_BMAC0_REGS_OUT_EN 0x100e8
  1570. /* [RW 1] output enable for RX BRB1 port0 IF */
  1571. #define NIG_REG_BRB0_OUT_EN 0x100f8
  1572. /* [RW 1] Input enable for TX BRB1 pause port 0 IF */
  1573. #define NIG_REG_BRB0_PAUSE_IN_EN 0x100c4
  1574. /* [RW 1] output enable for RX BRB1 port1 IF */
  1575. #define NIG_REG_BRB1_OUT_EN 0x100fc
  1576. /* [RW 1] Input enable for TX BRB1 pause port 1 IF */
  1577. #define NIG_REG_BRB1_PAUSE_IN_EN 0x100c8
  1578. /* [RW 1] output enable for RX BRB1 LP IF */
  1579. #define NIG_REG_BRB_LB_OUT_EN 0x10100
  1580. /* [WB_W 82] Debug packet to LP from RBC; Data spelling:[63:0] data; 64]
  1581. error; [67:65]eop_bvalid; [68]eop; [69]sop; [70]port_id; 71]flush;
  1582. 72:73]-vnic_num; 81:74]-sideband_info */
  1583. #define NIG_REG_DEBUG_PACKET_LB 0x10800
  1584. /* [RW 1] Input enable for TX Debug packet */
  1585. #define NIG_REG_EGRESS_DEBUG_IN_EN 0x100dc
  1586. /* [RW 1] If 1 - egress drain mode for port0 is active. In this mode all
  1587. packets from PBFare not forwarded to the MAC and just deleted from FIFO.
  1588. First packet may be deleted from the middle. And last packet will be
  1589. always deleted till the end. */
  1590. #define NIG_REG_EGRESS_DRAIN0_MODE 0x10060
  1591. /* [RW 1] Output enable to EMAC0 */
  1592. #define NIG_REG_EGRESS_EMAC0_OUT_EN 0x10120
  1593. /* [RW 1] MAC configuration for packets of port0. If 1 - all packet outputs
  1594. to emac for port0; other way to bmac for port0 */
  1595. #define NIG_REG_EGRESS_EMAC0_PORT 0x10058
  1596. /* [RW 32] TX_MNG_FIFO in NIG_TX_PORT0; data[31:0] written in FIFO order. */
  1597. #define NIG_REG_EGRESS_MNG0_FIFO 0x1045c
  1598. /* [RW 1] Input enable for TX PBF user packet port0 IF */
  1599. #define NIG_REG_EGRESS_PBF0_IN_EN 0x100cc
  1600. /* [RW 1] Input enable for TX PBF user packet port1 IF */
  1601. #define NIG_REG_EGRESS_PBF1_IN_EN 0x100d0
  1602. /* [RW 1] Input enable for RX_EMAC0 IF */
  1603. #define NIG_REG_EMAC0_IN_EN 0x100a4
  1604. /* [RW 1] output enable for TX EMAC pause port 0 IF */
  1605. #define NIG_REG_EMAC0_PAUSE_OUT_EN 0x10118
  1606. /* [R 1] status from emac0. This bit is set when MDINT from either the
  1607. EXT_MDINT pin or from the Copper PHY is driven low. This condition must
  1608. be cleared in the attached PHY device that is driving the MINT pin. */
  1609. #define NIG_REG_EMAC0_STATUS_MISC_MI_INT 0x10494
  1610. /* [WB 48] This address space contains BMAC0 registers. The BMAC registers
  1611. are described in appendix A. In order to access the BMAC0 registers; the
  1612. base address; NIG_REGISTERS_INGRESS_BMAC0_MEM; Offset: 0x10c00; should be
  1613. added to each BMAC register offset */
  1614. #define NIG_REG_INGRESS_BMAC0_MEM 0x10c00
  1615. /* [WB 48] This address space contains BMAC1 registers. The BMAC registers
  1616. are described in appendix A. In order to access the BMAC0 registers; the
  1617. base address; NIG_REGISTERS_INGRESS_BMAC1_MEM; Offset: 0x11000; should be
  1618. added to each BMAC register offset */
  1619. #define NIG_REG_INGRESS_BMAC1_MEM 0x11000
  1620. /* [R 1] FIFO empty in EOP descriptor FIFO of LP in NIG_RX_EOP */
  1621. #define NIG_REG_INGRESS_EOP_LB_EMPTY 0x104e0
  1622. /* [RW 17] Debug only. RX_EOP_DSCR_lb_FIFO in NIG_RX_EOP. Data
  1623. packet_length[13:0]; mac_error[14]; trunc_error[15]; parity[16] */
  1624. #define NIG_REG_INGRESS_EOP_LB_FIFO 0x104e4
  1625. /* [RW 1] led 10g for port 0 */
  1626. #define NIG_REG_LED_10G_P0 0x10320
  1627. /* [RW 1] led 10g for port 1 */
  1628. #define NIG_REG_LED_10G_P1 0x10324
  1629. /* [RW 1] Port0: This bit is set to enable the use of the
  1630. ~nig_registers_led_control_blink_rate_p0.led_control_blink_rate_p0 field
  1631. defined below. If this bit is cleared; then the blink rate will be about
  1632. 8Hz. */
  1633. #define NIG_REG_LED_CONTROL_BLINK_RATE_ENA_P0 0x10318
  1634. /* [RW 12] Port0: Specifies the period of each blink cycle (on + off) for
  1635. Traffic LED in milliseconds. Must be a non-zero value. This 12-bit field
  1636. is reset to 0x080; giving a default blink period of approximately 8Hz. */
  1637. #define NIG_REG_LED_CONTROL_BLINK_RATE_P0 0x10310
  1638. /* [RW 1] Port0: If set along with the
  1639. ~nig_registers_led_control_override_traffic_p0.led_control_override_traffic_p0
  1640. bit and ~nig_registers_led_control_traffic_p0.led_control_traffic_p0 LED
  1641. bit; the Traffic LED will blink with the blink rate specified in
  1642. ~nig_registers_led_control_blink_rate_p0.led_control_blink_rate_p0 and
  1643. ~nig_registers_led_control_blink_rate_ena_p0.led_control_blink_rate_ena_p0
  1644. fields. */
  1645. #define NIG_REG_LED_CONTROL_BLINK_TRAFFIC_P0 0x10308
  1646. /* [RW 1] Port0: If set overrides hardware control of the Traffic LED. The
  1647. Traffic LED will then be controlled via bit ~nig_registers_
  1648. led_control_traffic_p0.led_control_traffic_p0 and bit
  1649. ~nig_registers_led_control_blink_traffic_p0.led_control_blink_traffic_p0 */
  1650. #define NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0 0x102f8
  1651. /* [RW 1] Port0: If set along with the led_control_override_trafic_p0 bit;
  1652. turns on the Traffic LED. If the led_control_blink_traffic_p0 bit is also
  1653. set; the LED will blink with blink rate specified in
  1654. ~nig_registers_led_control_blink_rate_p0.led_control_blink_rate_p0 and
  1655. ~nig_regsters_led_control_blink_rate_ena_p0.led_control_blink_rate_ena_p0
  1656. fields. */
  1657. #define NIG_REG_LED_CONTROL_TRAFFIC_P0 0x10300
  1658. /* [RW 4] led mode for port0: 0 MAC; 1-3 PHY1; 4 MAC2; 5-7 PHY4; 8-MAC3;
  1659. 9-11PHY7; 12 MAC4; 13-15 PHY10; */
  1660. #define NIG_REG_LED_MODE_P0 0x102f0
  1661. #define NIG_REG_LLH0_ACPI_PAT_0_CRC 0x1015c
  1662. #define NIG_REG_LLH0_ACPI_PAT_6_LEN 0x10154
  1663. #define NIG_REG_LLH0_BRB1_DRV_MASK 0x10244
  1664. #define NIG_REG_LLH0_BRB1_DRV_MASK_MF 0x16048
  1665. /* [RW 1] send to BRB1 if no match on any of RMP rules. */
  1666. #define NIG_REG_LLH0_BRB1_NOT_MCP 0x1025c
  1667. /* [RW 2] Determine the classification participants. 0: no classification.1:
  1668. classification upon VLAN id. 2: classification upon MAC address. 3:
  1669. classification upon both VLAN id & MAC addr. */
  1670. #define NIG_REG_LLH0_CLS_TYPE 0x16080
  1671. /* [RW 32] cm header for llh0 */
  1672. #define NIG_REG_LLH0_CM_HEADER 0x1007c
  1673. #define NIG_REG_LLH0_DEST_IP_0_1 0x101dc
  1674. #define NIG_REG_LLH0_DEST_MAC_0_0 0x101c0
  1675. /* [RW 16] destination TCP address 1. The LLH will look for this address in
  1676. all incoming packets. */
  1677. #define NIG_REG_LLH0_DEST_TCP_0 0x10220
  1678. /* [RW 16] destination UDP address 1 The LLH will look for this address in
  1679. all incoming packets. */
  1680. #define NIG_REG_LLH0_DEST_UDP_0 0x10214
  1681. #define NIG_REG_LLH0_ERROR_MASK 0x1008c
  1682. /* [RW 8] event id for llh0 */
  1683. #define NIG_REG_LLH0_EVENT_ID 0x10084
  1684. #define NIG_REG_LLH0_FUNC_EN 0x160fc
  1685. #define NIG_REG_LLH0_FUNC_VLAN_ID 0x16100
  1686. /* [RW 1] Determine the IP version to look for in
  1687. ~nig_registers_llh0_dest_ip_0.llh0_dest_ip_0. 0 - IPv6; 1-IPv4 */
  1688. #define NIG_REG_LLH0_IPV4_IPV6_0 0x10208
  1689. /* [RW 1] t bit for llh0 */
  1690. #define NIG_REG_LLH0_T_BIT 0x10074
  1691. /* [RW 12] VLAN ID 1. In case of VLAN packet the LLH will look for this ID. */
  1692. #define NIG_REG_LLH0_VLAN_ID_0 0x1022c
  1693. /* [RW 8] init credit counter for port0 in LLH */
  1694. #define NIG_REG_LLH0_XCM_INIT_CREDIT 0x10554
  1695. #define NIG_REG_LLH0_XCM_MASK 0x10130
  1696. #define NIG_REG_LLH1_BRB1_DRV_MASK 0x10248
  1697. /* [RW 1] send to BRB1 if no match on any of RMP rules. */
  1698. #define NIG_REG_LLH1_BRB1_NOT_MCP 0x102dc
  1699. /* [RW 2] Determine the classification participants. 0: no classification.1:
  1700. classification upon VLAN id. 2: classification upon MAC address. 3:
  1701. classification upon both VLAN id & MAC addr. */
  1702. #define NIG_REG_LLH1_CLS_TYPE 0x16084
  1703. /* [RW 32] cm header for llh1 */
  1704. #define NIG_REG_LLH1_CM_HEADER 0x10080
  1705. #define NIG_REG_LLH1_ERROR_MASK 0x10090
  1706. /* [RW 8] event id for llh1 */
  1707. #define NIG_REG_LLH1_EVENT_ID 0x10088
  1708. /* [RW 8] init credit counter for port1 in LLH */
  1709. #define NIG_REG_LLH1_XCM_INIT_CREDIT 0x10564
  1710. #define NIG_REG_LLH1_XCM_MASK 0x10134
  1711. /* [RW 1] When this bit is set; the LLH will expect all packets to be with
  1712. e1hov */
  1713. #define NIG_REG_LLH_E1HOV_MODE 0x160d8
  1714. /* [RW 1] When this bit is set; the LLH will classify the packet before
  1715. sending it to the BRB or calculating WoL on it. */
  1716. #define NIG_REG_LLH_MF_MODE 0x16024
  1717. #define NIG_REG_MASK_INTERRUPT_PORT0 0x10330
  1718. #define NIG_REG_MASK_INTERRUPT_PORT1 0x10334
  1719. /* [RW 1] Output signal from NIG to EMAC0. When set enables the EMAC0 block. */
  1720. #define NIG_REG_NIG_EMAC0_EN 0x1003c
  1721. /* [RW 1] Output signal from NIG to EMAC1. When set enables the EMAC1 block. */
  1722. #define NIG_REG_NIG_EMAC1_EN 0x10040
  1723. /* [RW 1] Output signal from NIG to TX_EMAC0. When set indicates to the
  1724. EMAC0 to strip the CRC from the ingress packets. */
  1725. #define NIG_REG_NIG_INGRESS_EMAC0_NO_CRC 0x10044
  1726. /* [R 32] Interrupt register #0 read */
  1727. #define NIG_REG_NIG_INT_STS_0 0x103b0
  1728. #define NIG_REG_NIG_INT_STS_1 0x103c0
  1729. /* [R 32] Parity register #0 read */
  1730. #define NIG_REG_NIG_PRTY_STS 0x103d0
  1731. /* [RW 1] Input enable for RX PBF LP IF */
  1732. #define NIG_REG_PBF_LB_IN_EN 0x100b4
  1733. /* [RW 1] Value of this register will be transmitted to port swap when
  1734. ~nig_registers_strap_override.strap_override =1 */
  1735. #define NIG_REG_PORT_SWAP 0x10394
  1736. /* [RW 1] output enable for RX parser descriptor IF */
  1737. #define NIG_REG_PRS_EOP_OUT_EN 0x10104
  1738. /* [RW 1] Input enable for RX parser request IF */
  1739. #define NIG_REG_PRS_REQ_IN_EN 0x100b8
  1740. /* [RW 5] control to serdes - CL22 PHY_ADD and CL45 PRTAD */
  1741. #define NIG_REG_SERDES0_CTRL_PHY_ADDR 0x10374
  1742. /* [R 1] status from serdes0 that inputs to interrupt logic of link status */
  1743. #define NIG_REG_SERDES0_STATUS_LINK_STATUS 0x10578
  1744. /* [R 32] Rx statistics : In user packets discarded due to BRB backpressure
  1745. for port0 */
  1746. #define NIG_REG_STAT0_BRB_DISCARD 0x105f0
  1747. /* [R 32] Rx statistics : In user packets truncated due to BRB backpressure
  1748. for port0 */
  1749. #define NIG_REG_STAT0_BRB_TRUNCATE 0x105f8
  1750. /* [WB_R 36] Tx statistics : Number of packets from emac0 or bmac0 that
  1751. between 1024 and 1522 bytes for port0 */
  1752. #define NIG_REG_STAT0_EGRESS_MAC_PKT0 0x10750
  1753. /* [WB_R 36] Tx statistics : Number of packets from emac0 or bmac0 that
  1754. between 1523 bytes and above for port0 */
  1755. #define NIG_REG_STAT0_EGRESS_MAC_PKT1 0x10760
  1756. /* [R 32] Rx statistics : In user packets discarded due to BRB backpressure
  1757. for port1 */
  1758. #define NIG_REG_STAT1_BRB_DISCARD 0x10628
  1759. /* [WB_R 36] Tx statistics : Number of packets from emac1 or bmac1 that
  1760. between 1024 and 1522 bytes for port1 */
  1761. #define NIG_REG_STAT1_EGRESS_MAC_PKT0 0x107a0
  1762. /* [WB_R 36] Tx statistics : Number of packets from emac1 or bmac1 that
  1763. between 1523 bytes and above for port1 */
  1764. #define NIG_REG_STAT1_EGRESS_MAC_PKT1 0x107b0
  1765. /* [WB_R 64] Rx statistics : User octets received for LP */
  1766. #define NIG_REG_STAT2_BRB_OCTET 0x107e0
  1767. #define NIG_REG_STATUS_INTERRUPT_PORT0 0x10328
  1768. #define NIG_REG_STATUS_INTERRUPT_PORT1 0x1032c
  1769. /* [RW 1] port swap mux selection. If this register equal to 0 then port
  1770. swap is equal to SPIO pin that inputs from ifmux_serdes_swap. If 1 then
  1771. ort swap is equal to ~nig_registers_port_swap.port_swap */
  1772. #define NIG_REG_STRAP_OVERRIDE 0x10398
  1773. /* [RW 1] output enable for RX_XCM0 IF */
  1774. #define NIG_REG_XCM0_OUT_EN 0x100f0
  1775. /* [RW 1] output enable for RX_XCM1 IF */
  1776. #define NIG_REG_XCM1_OUT_EN 0x100f4
  1777. /* [RW 1] control to xgxs - remote PHY in-band MDIO */
  1778. #define NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST 0x10348
  1779. /* [RW 5] control to xgxs - CL45 DEVAD */
  1780. #define NIG_REG_XGXS0_CTRL_MD_DEVAD 0x1033c
  1781. /* [RW 1] control to xgxs; 0 - clause 45; 1 - clause 22 */
  1782. #define NIG_REG_XGXS0_CTRL_MD_ST 0x10338
  1783. /* [RW 5] control to xgxs - CL22 PHY_ADD and CL45 PRTAD */
  1784. #define NIG_REG_XGXS0_CTRL_PHY_ADDR 0x10340
  1785. /* [R 1] status from xgxs0 that inputs to interrupt logic of link10g. */
  1786. #define NIG_REG_XGXS0_STATUS_LINK10G 0x10680
  1787. /* [R 4] status from xgxs0 that inputs to interrupt logic of link status */
  1788. #define NIG_REG_XGXS0_STATUS_LINK_STATUS 0x10684
  1789. /* [RW 2] selection for XGXS lane of port 0 in NIG_MUX block */
  1790. #define NIG_REG_XGXS_LANE_SEL_P0 0x102e8
  1791. /* [RW 1] selection for port0 for NIG_MUX block : 0 = SerDes; 1 = XGXS */
  1792. #define NIG_REG_XGXS_SERDES0_MODE_SEL 0x102e0
  1793. #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_SERDES0_LINK_STATUS (0x1<<9)
  1794. #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK10G (0x1<<15)
  1795. #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS (0xf<<18)
  1796. #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS_SIZE 18
  1797. /* [RW 1] Disable processing further tasks from port 0 (after ending the
  1798. current task in process). */
  1799. #define PBF_REG_DISABLE_NEW_TASK_PROC_P0 0x14005c
  1800. /* [RW 1] Disable processing further tasks from port 1 (after ending the
  1801. current task in process). */
  1802. #define PBF_REG_DISABLE_NEW_TASK_PROC_P1 0x140060
  1803. /* [RW 1] Disable processing further tasks from port 4 (after ending the
  1804. current task in process). */
  1805. #define PBF_REG_DISABLE_NEW_TASK_PROC_P4 0x14006c
  1806. #define PBF_REG_IF_ENABLE_REG 0x140044
  1807. /* [RW 1] Init bit. When set the initial credits are copied to the credit
  1808. registers (except the port credits). Should be set and then reset after
  1809. the configuration of the block has ended. */
  1810. #define PBF_REG_INIT 0x140000
  1811. /* [RW 1] Init bit for port 0. When set the initial credit of port 0 is
  1812. copied to the credit register. Should be set and then reset after the
  1813. configuration of the port has ended. */
  1814. #define PBF_REG_INIT_P0 0x140004
  1815. /* [RW 1] Init bit for port 1. When set the initial credit of port 1 is
  1816. copied to the credit register. Should be set and then reset after the
  1817. configuration of the port has ended. */
  1818. #define PBF_REG_INIT_P1 0x140008
  1819. /* [RW 1] Init bit for port 4. When set the initial credit of port 4 is
  1820. copied to the credit register. Should be set and then reset after the
  1821. configuration of the port has ended. */
  1822. #define PBF_REG_INIT_P4 0x14000c
  1823. /* [RW 1] Enable for mac interface 0. */
  1824. #define PBF_REG_MAC_IF0_ENABLE 0x140030
  1825. /* [RW 1] Enable for mac interface 1. */
  1826. #define PBF_REG_MAC_IF1_ENABLE 0x140034
  1827. /* [RW 1] Enable for the loopback interface. */
  1828. #define PBF_REG_MAC_LB_ENABLE 0x140040
  1829. /* [RW 10] Port 0 threshold used by arbiter in 16 byte lines used when pause
  1830. not suppoterd. */
  1831. #define PBF_REG_P0_ARB_THRSH 0x1400e4
  1832. /* [R 11] Current credit for port 0 in the tx port buffers in 16 byte lines. */
  1833. #define PBF_REG_P0_CREDIT 0x140200
  1834. /* [RW 11] Initial credit for port 0 in the tx port buffers in 16 byte
  1835. lines. */
  1836. #define PBF_REG_P0_INIT_CRD 0x1400d0
  1837. /* [RW 1] Indication that pause is enabled for port 0. */
  1838. #define PBF_REG_P0_PAUSE_ENABLE 0x140014
  1839. /* [R 8] Number of tasks in port 0 task queue. */
  1840. #define PBF_REG_P0_TASK_CNT 0x140204
  1841. /* [R 11] Current credit for port 1 in the tx port buffers in 16 byte lines. */
  1842. #define PBF_REG_P1_CREDIT 0x140208
  1843. /* [RW 11] Initial credit for port 1 in the tx port buffers in 16 byte
  1844. lines. */
  1845. #define PBF_REG_P1_INIT_CRD 0x1400d4
  1846. /* [R 8] Number of tasks in port 1 task queue. */
  1847. #define PBF_REG_P1_TASK_CNT 0x14020c
  1848. /* [R 11] Current credit for port 4 in the tx port buffers in 16 byte lines. */
  1849. #define PBF_REG_P4_CREDIT 0x140210
  1850. /* [RW 11] Initial credit for port 4 in the tx port buffers in 16 byte
  1851. lines. */
  1852. #define PBF_REG_P4_INIT_CRD 0x1400e0
  1853. /* [R 8] Number of tasks in port 4 task queue. */
  1854. #define PBF_REG_P4_TASK_CNT 0x140214
  1855. /* [RW 5] Interrupt mask register #0 read/write */
  1856. #define PBF_REG_PBF_INT_MASK 0x1401d4
  1857. /* [R 5] Interrupt register #0 read */
  1858. #define PBF_REG_PBF_INT_STS 0x1401c8
  1859. #define PB_REG_CONTROL 0
  1860. /* [RW 2] Interrupt mask register #0 read/write */
  1861. #define PB_REG_PB_INT_MASK 0x28
  1862. /* [R 2] Interrupt register #0 read */
  1863. #define PB_REG_PB_INT_STS 0x1c
  1864. /* [RW 4] Parity mask register #0 read/write */
  1865. #define PB_REG_PB_PRTY_MASK 0x38
  1866. /* [R 4] Parity register #0 read */
  1867. #define PB_REG_PB_PRTY_STS 0x2c
  1868. #define PRS_REG_A_PRSU_20 0x40134
  1869. /* [R 8] debug only: CFC load request current credit. Transaction based. */
  1870. #define PRS_REG_CFC_LD_CURRENT_CREDIT 0x40164
  1871. /* [R 8] debug only: CFC search request current credit. Transaction based. */
  1872. #define PRS_REG_CFC_SEARCH_CURRENT_CREDIT 0x40168
  1873. /* [RW 6] The initial credit for the search message to the CFC interface.
  1874. Credit is transaction based. */
  1875. #define PRS_REG_CFC_SEARCH_INITIAL_CREDIT 0x4011c
  1876. /* [RW 24] CID for port 0 if no match */
  1877. #define PRS_REG_CID_PORT_0 0x400fc
  1878. /* [RW 32] The CM header for flush message where 'load existed' bit in CFC
  1879. load response is reset and packet type is 0. Used in packet start message
  1880. to TCM. */
  1881. #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_0 0x400dc
  1882. #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_1 0x400e0
  1883. #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_2 0x400e4
  1884. #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_3 0x400e8
  1885. #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_4 0x400ec
  1886. /* [RW 32] The CM header for flush message where 'load existed' bit in CFC
  1887. load response is set and packet type is 0. Used in packet start message
  1888. to TCM. */
  1889. #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_0 0x400bc
  1890. #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_1 0x400c0
  1891. #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_2 0x400c4
  1892. #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_3 0x400c8
  1893. #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_4 0x400cc
  1894. /* [RW 32] The CM header for a match and packet type 1 for loopback port.
  1895. Used in packet start message to TCM. */
  1896. #define PRS_REG_CM_HDR_LOOPBACK_TYPE_1 0x4009c
  1897. #define PRS_REG_CM_HDR_LOOPBACK_TYPE_2 0x400a0
  1898. #define PRS_REG_CM_HDR_LOOPBACK_TYPE_3 0x400a4
  1899. #define PRS_REG_CM_HDR_LOOPBACK_TYPE_4 0x400a8
  1900. /* [RW 32] The CM header for a match and packet type 0. Used in packet start
  1901. message to TCM. */
  1902. #define PRS_REG_CM_HDR_TYPE_0 0x40078
  1903. #define PRS_REG_CM_HDR_TYPE_1 0x4007c
  1904. #define PRS_REG_CM_HDR_TYPE_2 0x40080
  1905. #define PRS_REG_CM_HDR_TYPE_3 0x40084
  1906. #define PRS_REG_CM_HDR_TYPE_4 0x40088
  1907. /* [RW 32] The CM header in case there was not a match on the connection */
  1908. #define PRS_REG_CM_NO_MATCH_HDR 0x400b8
  1909. /* [RW 1] Indicates if in e1hov mode. 0=non-e1hov mode; 1=e1hov mode. */
  1910. #define PRS_REG_E1HOV_MODE 0x401c8
  1911. /* [RW 8] The 8-bit event ID for a match and packet type 1. Used in packet
  1912. start message to TCM. */
  1913. #define PRS_REG_EVENT_ID_1 0x40054
  1914. #define PRS_REG_EVENT_ID_2 0x40058
  1915. #define PRS_REG_EVENT_ID_3 0x4005c
  1916. /* [RW 16] The Ethernet type value for FCoE */
  1917. #define PRS_REG_FCOE_TYPE 0x401d0
  1918. /* [RW 8] Context region for flush packet with packet type 0. Used in CFC
  1919. load request message. */
  1920. #define PRS_REG_FLUSH_REGIONS_TYPE_0 0x40004
  1921. #define PRS_REG_FLUSH_REGIONS_TYPE_1 0x40008
  1922. #define PRS_REG_FLUSH_REGIONS_TYPE_2 0x4000c
  1923. #define PRS_REG_FLUSH_REGIONS_TYPE_3 0x40010
  1924. #define PRS_REG_FLUSH_REGIONS_TYPE_4 0x40014
  1925. #define PRS_REG_FLUSH_REGIONS_TYPE_5 0x40018
  1926. #define PRS_REG_FLUSH_REGIONS_TYPE_6 0x4001c
  1927. #define PRS_REG_FLUSH_REGIONS_TYPE_7 0x40020
  1928. /* [RW 4] The increment value to send in the CFC load request message */
  1929. #define PRS_REG_INC_VALUE 0x40048
  1930. /* [RW 1] If set indicates not to send messages to CFC on received packets */
  1931. #define PRS_REG_NIC_MODE 0x40138
  1932. /* [RW 8] The 8-bit event ID for cases where there is no match on the
  1933. connection. Used in packet start message to TCM. */
  1934. #define PRS_REG_NO_MATCH_EVENT_ID 0x40070
  1935. /* [ST 24] The number of input CFC flush packets */
  1936. #define PRS_REG_NUM_OF_CFC_FLUSH_MESSAGES 0x40128
  1937. /* [ST 32] The number of cycles the Parser halted its operation since it
  1938. could not allocate the next serial number */
  1939. #define PRS_REG_NUM_OF_DEAD_CYCLES 0x40130
  1940. /* [ST 24] The number of input packets */
  1941. #define PRS_REG_NUM_OF_PACKETS 0x40124
  1942. /* [ST 24] The number of input transparent flush packets */
  1943. #define PRS_REG_NUM_OF_TRANSPARENT_FLUSH_MESSAGES 0x4012c
  1944. /* [RW 8] Context region for received Ethernet packet with a match and
  1945. packet type 0. Used in CFC load request message */
  1946. #define PRS_REG_PACKET_REGIONS_TYPE_0 0x40028
  1947. #define PRS_REG_PACKET_REGIONS_TYPE_1 0x4002c
  1948. #define PRS_REG_PACKET_REGIONS_TYPE_2 0x40030
  1949. #define PRS_REG_PACKET_REGIONS_TYPE_3 0x40034
  1950. #define PRS_REG_PACKET_REGIONS_TYPE_4 0x40038
  1951. #define PRS_REG_PACKET_REGIONS_TYPE_5 0x4003c
  1952. #define PRS_REG_PACKET_REGIONS_TYPE_6 0x40040
  1953. #define PRS_REG_PACKET_REGIONS_TYPE_7 0x40044
  1954. /* [R 2] debug only: Number of pending requests for CAC on port 0. */
  1955. #define PRS_REG_PENDING_BRB_CAC0_RQ 0x40174
  1956. /* [R 2] debug only: Number of pending requests for header parsing. */
  1957. #define PRS_REG_PENDING_BRB_PRS_RQ 0x40170
  1958. /* [R 1] Interrupt register #0 read */
  1959. #define PRS_REG_PRS_INT_STS 0x40188
  1960. /* [RW 8] Parity mask register #0 read/write */
  1961. #define PRS_REG_PRS_PRTY_MASK 0x401a4
  1962. /* [R 8] Parity register #0 read */
  1963. #define PRS_REG_PRS_PRTY_STS 0x40198
  1964. /* [RW 8] Context region for pure acknowledge packets. Used in CFC load
  1965. request message */
  1966. #define PRS_REG_PURE_REGIONS 0x40024
  1967. /* [R 32] debug only: Serial number status lsb 32 bits. '1' indicates this
  1968. serail number was released by SDM but cannot be used because a previous
  1969. serial number was not released. */
  1970. #define PRS_REG_SERIAL_NUM_STATUS_LSB 0x40154
  1971. /* [R 32] debug only: Serial number status msb 32 bits. '1' indicates this
  1972. serail number was released by SDM but cannot be used because a previous
  1973. serial number was not released. */
  1974. #define PRS_REG_SERIAL_NUM_STATUS_MSB 0x40158
  1975. /* [R 4] debug only: SRC current credit. Transaction based. */
  1976. #define PRS_REG_SRC_CURRENT_CREDIT 0x4016c
  1977. /* [R 8] debug only: TCM current credit. Cycle based. */
  1978. #define PRS_REG_TCM_CURRENT_CREDIT 0x40160
  1979. /* [R 8] debug only: TSDM current credit. Transaction based. */
  1980. #define PRS_REG_TSDM_CURRENT_CREDIT 0x4015c
  1981. /* [R 6] Debug only: Number of used entries in the data FIFO */
  1982. #define PXP2_REG_HST_DATA_FIFO_STATUS 0x12047c
  1983. /* [R 7] Debug only: Number of used entries in the header FIFO */
  1984. #define PXP2_REG_HST_HEADER_FIFO_STATUS 0x120478
  1985. #define PXP2_REG_PGL_ADDR_88_F0 0x120534
  1986. #define PXP2_REG_PGL_ADDR_8C_F0 0x120538
  1987. #define PXP2_REG_PGL_ADDR_90_F0 0x12053c
  1988. #define PXP2_REG_PGL_ADDR_94_F0 0x120540
  1989. #define PXP2_REG_PGL_CONTROL0 0x120490
  1990. #define PXP2_REG_PGL_CONTROL1 0x120514
  1991. /* [RW 32] third dword data of expansion rom request. this register is
  1992. special. reading from it provides a vector outstanding read requests. if
  1993. a bit is zero it means that a read request on the corresponding tag did
  1994. not finish yet (not all completions have arrived for it) */
  1995. #define PXP2_REG_PGL_EXP_ROM2 0x120808
  1996. /* [RW 32] Inbound interrupt table for CSDM: bits[31:16]-mask;
  1997. its[15:0]-address */
  1998. #define PXP2_REG_PGL_INT_CSDM_0 0x1204f4
  1999. #define PXP2_REG_PGL_INT_CSDM_1 0x1204f8
  2000. #define PXP2_REG_PGL_INT_CSDM_2 0x1204fc
  2001. #define PXP2_REG_PGL_INT_CSDM_3 0x120500
  2002. #define PXP2_REG_PGL_INT_CSDM_4 0x120504
  2003. #define PXP2_REG_PGL_INT_CSDM_5 0x120508
  2004. #define PXP2_REG_PGL_INT_CSDM_6 0x12050c
  2005. #define PXP2_REG_PGL_INT_CSDM_7 0x120510
  2006. /* [RW 32] Inbound interrupt table for TSDM: bits[31:16]-mask;
  2007. its[15:0]-address */
  2008. #define PXP2_REG_PGL_INT_TSDM_0 0x120494
  2009. #define PXP2_REG_PGL_INT_TSDM_1 0x120498
  2010. #define PXP2_REG_PGL_INT_TSDM_2 0x12049c
  2011. #define PXP2_REG_PGL_INT_TSDM_3 0x1204a0
  2012. #define PXP2_REG_PGL_INT_TSDM_4 0x1204a4
  2013. #define PXP2_REG_PGL_INT_TSDM_5 0x1204a8
  2014. #define PXP2_REG_PGL_INT_TSDM_6 0x1204ac
  2015. #define PXP2_REG_PGL_INT_TSDM_7 0x1204b0
  2016. /* [RW 32] Inbound interrupt table for USDM: bits[31:16]-mask;
  2017. its[15:0]-address */
  2018. #define PXP2_REG_PGL_INT_USDM_0 0x1204b4
  2019. #define PXP2_REG_PGL_INT_USDM_1 0x1204b8
  2020. #define PXP2_REG_PGL_INT_USDM_2 0x1204bc
  2021. #define PXP2_REG_PGL_INT_USDM_3 0x1204c0
  2022. #define PXP2_REG_PGL_INT_USDM_4 0x1204c4
  2023. #define PXP2_REG_PGL_INT_USDM_5 0x1204c8
  2024. #define PXP2_REG_PGL_INT_USDM_6 0x1204cc
  2025. #define PXP2_REG_PGL_INT_USDM_7 0x1204d0
  2026. /* [RW 32] Inbound interrupt table for XSDM: bits[31:16]-mask;
  2027. its[15:0]-address */
  2028. #define PXP2_REG_PGL_INT_XSDM_0 0x1204d4
  2029. #define PXP2_REG_PGL_INT_XSDM_1 0x1204d8
  2030. #define PXP2_REG_PGL_INT_XSDM_2 0x1204dc
  2031. #define PXP2_REG_PGL_INT_XSDM_3 0x1204e0
  2032. #define PXP2_REG_PGL_INT_XSDM_4 0x1204e4
  2033. #define PXP2_REG_PGL_INT_XSDM_5 0x1204e8
  2034. #define PXP2_REG_PGL_INT_XSDM_6 0x1204ec
  2035. #define PXP2_REG_PGL_INT_XSDM_7 0x1204f0
  2036. /* [R 1] this bit indicates that a read request was blocked because of
  2037. bus_master_en was deasserted */
  2038. #define PXP2_REG_PGL_READ_BLOCKED 0x120568
  2039. #define PXP2_REG_PGL_TAGS_LIMIT 0x1205a8
  2040. /* [R 18] debug only */
  2041. #define PXP2_REG_PGL_TXW_CDTS 0x12052c
  2042. /* [R 1] this bit indicates that a write request was blocked because of
  2043. bus_master_en was deasserted */
  2044. #define PXP2_REG_PGL_WRITE_BLOCKED 0x120564
  2045. #define PXP2_REG_PSWRQ_BW_ADD1 0x1201c0
  2046. #define PXP2_REG_PSWRQ_BW_ADD10 0x1201e4
  2047. #define PXP2_REG_PSWRQ_BW_ADD11 0x1201e8
  2048. #define PXP2_REG_PSWRQ_BW_ADD10 0x1201e4
  2049. #define PXP2_REG_PSWRQ_BW_ADD11 0x1201e8
  2050. #define PXP2_REG_PSWRQ_BW_ADD2 0x1201c4
  2051. #define PXP2_REG_PSWRQ_BW_ADD28 0x120228
  2052. #define PXP2_REG_PSWRQ_BW_ADD28 0x120228
  2053. #define PXP2_REG_PSWRQ_BW_ADD3 0x1201c8
  2054. #define PXP2_REG_PSWRQ_BW_ADD6 0x1201d4
  2055. #define PXP2_REG_PSWRQ_BW_ADD7 0x1201d8
  2056. #define PXP2_REG_PSWRQ_BW_ADD8 0x1201dc
  2057. #define PXP2_REG_PSWRQ_BW_ADD9 0x1201e0
  2058. #define PXP2_REG_PSWRQ_BW_CREDIT 0x12032c
  2059. #define PXP2_REG_PSWRQ_BW_L1 0x1202b0
  2060. #define PXP2_REG_PSWRQ_BW_L10 0x1202d4
  2061. #define PXP2_REG_PSWRQ_BW_L11 0x1202d8
  2062. #define PXP2_REG_PSWRQ_BW_L10 0x1202d4
  2063. #define PXP2_REG_PSWRQ_BW_L11 0x1202d8
  2064. #define PXP2_REG_PSWRQ_BW_L2 0x1202b4
  2065. #define PXP2_REG_PSWRQ_BW_L28 0x120318
  2066. #define PXP2_REG_PSWRQ_BW_L28 0x120318
  2067. #define PXP2_REG_PSWRQ_BW_L3 0x1202b8
  2068. #define PXP2_REG_PSWRQ_BW_L6 0x1202c4
  2069. #define PXP2_REG_PSWRQ_BW_L7 0x1202c8
  2070. #define PXP2_REG_PSWRQ_BW_L8 0x1202cc
  2071. #define PXP2_REG_PSWRQ_BW_L9 0x1202d0
  2072. #define PXP2_REG_PSWRQ_BW_RD 0x120324
  2073. #define PXP2_REG_PSWRQ_BW_UB1 0x120238
  2074. #define PXP2_REG_PSWRQ_BW_UB10 0x12025c
  2075. #define PXP2_REG_PSWRQ_BW_UB11 0x120260
  2076. #define PXP2_REG_PSWRQ_BW_UB10 0x12025c
  2077. #define PXP2_REG_PSWRQ_BW_UB11 0x120260
  2078. #define PXP2_REG_PSWRQ_BW_UB2 0x12023c
  2079. #define PXP2_REG_PSWRQ_BW_UB28 0x1202a0
  2080. #define PXP2_REG_PSWRQ_BW_UB28 0x1202a0
  2081. #define PXP2_REG_PSWRQ_BW_UB3 0x120240
  2082. #define PXP2_REG_PSWRQ_BW_UB6 0x12024c
  2083. #define PXP2_REG_PSWRQ_BW_UB7 0x120250
  2084. #define PXP2_REG_PSWRQ_BW_UB8 0x120254
  2085. #define PXP2_REG_PSWRQ_BW_UB9 0x120258
  2086. #define PXP2_REG_PSWRQ_BW_WR 0x120328
  2087. #define PXP2_REG_PSWRQ_CDU0_L2P 0x120000
  2088. #define PXP2_REG_PSWRQ_QM0_L2P 0x120038
  2089. #define PXP2_REG_PSWRQ_SRC0_L2P 0x120054
  2090. #define PXP2_REG_PSWRQ_TM0_L2P 0x12001c
  2091. #define PXP2_REG_PSWRQ_TSDM0_L2P 0x1200e0
  2092. /* [RW 32] Interrupt mask register #0 read/write */
  2093. #define PXP2_REG_PXP2_INT_MASK_0 0x120578
  2094. /* [R 32] Interrupt register #0 read */
  2095. #define PXP2_REG_PXP2_INT_STS_0 0x12056c
  2096. #define PXP2_REG_PXP2_INT_STS_1 0x120608
  2097. /* [RC 32] Interrupt register #0 read clear */
  2098. #define PXP2_REG_PXP2_INT_STS_CLR_0 0x120570
  2099. /* [RW 32] Parity mask register #0 read/write */
  2100. #define PXP2_REG_PXP2_PRTY_MASK_0 0x120588
  2101. #define PXP2_REG_PXP2_PRTY_MASK_1 0x120598
  2102. /* [R 32] Parity register #0 read */
  2103. #define PXP2_REG_PXP2_PRTY_STS_0 0x12057c
  2104. #define PXP2_REG_PXP2_PRTY_STS_1 0x12058c
  2105. /* [R 1] Debug only: The 'almost full' indication from each fifo (gives
  2106. indication about backpressure) */
  2107. #define PXP2_REG_RD_ALMOST_FULL_0 0x120424
  2108. /* [R 8] Debug only: The blocks counter - number of unused block ids */
  2109. #define PXP2_REG_RD_BLK_CNT 0x120418
  2110. /* [RW 8] Debug only: Total number of available blocks in Tetris Buffer.
  2111. Must be bigger than 6. Normally should not be changed. */
  2112. #define PXP2_REG_RD_BLK_NUM_CFG 0x12040c
  2113. /* [RW 2] CDU byte swapping mode configuration for master read requests */
  2114. #define PXP2_REG_RD_CDURD_SWAP_MODE 0x120404
  2115. /* [RW 1] When '1'; inputs to the PSWRD block are ignored */
  2116. #define PXP2_REG_RD_DISABLE_INPUTS 0x120374
  2117. /* [R 1] PSWRD internal memories initialization is done */
  2118. #define PXP2_REG_RD_INIT_DONE 0x120370
  2119. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  2120. allocated for vq10 */
  2121. #define PXP2_REG_RD_MAX_BLKS_VQ10 0x1203a0
  2122. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  2123. allocated for vq11 */
  2124. #define PXP2_REG_RD_MAX_BLKS_VQ11 0x1203a4
  2125. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  2126. allocated for vq17 */
  2127. #define PXP2_REG_RD_MAX_BLKS_VQ17 0x1203bc
  2128. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  2129. allocated for vq18 */
  2130. #define PXP2_REG_RD_MAX_BLKS_VQ18 0x1203c0
  2131. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  2132. allocated for vq19 */
  2133. #define PXP2_REG_RD_MAX_BLKS_VQ19 0x1203c4
  2134. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  2135. allocated for vq22 */
  2136. #define PXP2_REG_RD_MAX_BLKS_VQ22 0x1203d0
  2137. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  2138. allocated for vq6 */
  2139. #define PXP2_REG_RD_MAX_BLKS_VQ6 0x120390
  2140. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  2141. allocated for vq9 */
  2142. #define PXP2_REG_RD_MAX_BLKS_VQ9 0x12039c
  2143. /* [RW 2] PBF byte swapping mode configuration for master read requests */
  2144. #define PXP2_REG_RD_PBF_SWAP_MODE 0x1203f4
  2145. /* [R 1] Debug only: Indication if delivery ports are idle */
  2146. #define PXP2_REG_RD_PORT_IS_IDLE_0 0x12041c
  2147. #define PXP2_REG_RD_PORT_IS_IDLE_1 0x120420
  2148. /* [RW 2] QM byte swapping mode configuration for master read requests */
  2149. #define PXP2_REG_RD_QM_SWAP_MODE 0x1203f8
  2150. /* [R 7] Debug only: The SR counter - number of unused sub request ids */
  2151. #define PXP2_REG_RD_SR_CNT 0x120414
  2152. /* [RW 2] SRC byte swapping mode configuration for master read requests */
  2153. #define PXP2_REG_RD_SRC_SWAP_MODE 0x120400
  2154. /* [RW 7] Debug only: Total number of available PCI read sub-requests. Must
  2155. be bigger than 1. Normally should not be changed. */
  2156. #define PXP2_REG_RD_SR_NUM_CFG 0x120408
  2157. /* [RW 1] Signals the PSWRD block to start initializing internal memories */
  2158. #define PXP2_REG_RD_START_INIT 0x12036c
  2159. /* [RW 2] TM byte swapping mode configuration for master read requests */
  2160. #define PXP2_REG_RD_TM_SWAP_MODE 0x1203fc
  2161. /* [RW 10] Bandwidth addition to VQ0 write requests */
  2162. #define PXP2_REG_RQ_BW_RD_ADD0 0x1201bc
  2163. /* [RW 10] Bandwidth addition to VQ12 read requests */
  2164. #define PXP2_REG_RQ_BW_RD_ADD12 0x1201ec
  2165. /* [RW 10] Bandwidth addition to VQ13 read requests */
  2166. #define PXP2_REG_RQ_BW_RD_ADD13 0x1201f0
  2167. /* [RW 10] Bandwidth addition to VQ14 read requests */
  2168. #define PXP2_REG_RQ_BW_RD_ADD14 0x1201f4
  2169. /* [RW 10] Bandwidth addition to VQ15 read requests */
  2170. #define PXP2_REG_RQ_BW_RD_ADD15 0x1201f8
  2171. /* [RW 10] Bandwidth addition to VQ16 read requests */
  2172. #define PXP2_REG_RQ_BW_RD_ADD16 0x1201fc
  2173. /* [RW 10] Bandwidth addition to VQ17 read requests */
  2174. #define PXP2_REG_RQ_BW_RD_ADD17 0x120200
  2175. /* [RW 10] Bandwidth addition to VQ18 read requests */
  2176. #define PXP2_REG_RQ_BW_RD_ADD18 0x120204
  2177. /* [RW 10] Bandwidth addition to VQ19 read requests */
  2178. #define PXP2_REG_RQ_BW_RD_ADD19 0x120208
  2179. /* [RW 10] Bandwidth addition to VQ20 read requests */
  2180. #define PXP2_REG_RQ_BW_RD_ADD20 0x12020c
  2181. /* [RW 10] Bandwidth addition to VQ22 read requests */
  2182. #define PXP2_REG_RQ_BW_RD_ADD22 0x120210
  2183. /* [RW 10] Bandwidth addition to VQ23 read requests */
  2184. #define PXP2_REG_RQ_BW_RD_ADD23 0x120214
  2185. /* [RW 10] Bandwidth addition to VQ24 read requests */
  2186. #define PXP2_REG_RQ_BW_RD_ADD24 0x120218
  2187. /* [RW 10] Bandwidth addition to VQ25 read requests */
  2188. #define PXP2_REG_RQ_BW_RD_ADD25 0x12021c
  2189. /* [RW 10] Bandwidth addition to VQ26 read requests */
  2190. #define PXP2_REG_RQ_BW_RD_ADD26 0x120220
  2191. /* [RW 10] Bandwidth addition to VQ27 read requests */
  2192. #define PXP2_REG_RQ_BW_RD_ADD27 0x120224
  2193. /* [RW 10] Bandwidth addition to VQ4 read requests */
  2194. #define PXP2_REG_RQ_BW_RD_ADD4 0x1201cc
  2195. /* [RW 10] Bandwidth addition to VQ5 read requests */
  2196. #define PXP2_REG_RQ_BW_RD_ADD5 0x1201d0
  2197. /* [RW 10] Bandwidth Typical L for VQ0 Read requests */
  2198. #define PXP2_REG_RQ_BW_RD_L0 0x1202ac
  2199. /* [RW 10] Bandwidth Typical L for VQ12 Read requests */
  2200. #define PXP2_REG_RQ_BW_RD_L12 0x1202dc
  2201. /* [RW 10] Bandwidth Typical L for VQ13 Read requests */
  2202. #define PXP2_REG_RQ_BW_RD_L13 0x1202e0
  2203. /* [RW 10] Bandwidth Typical L for VQ14 Read requests */
  2204. #define PXP2_REG_RQ_BW_RD_L14 0x1202e4
  2205. /* [RW 10] Bandwidth Typical L for VQ15 Read requests */
  2206. #define PXP2_REG_RQ_BW_RD_L15 0x1202e8
  2207. /* [RW 10] Bandwidth Typical L for VQ16 Read requests */
  2208. #define PXP2_REG_RQ_BW_RD_L16 0x1202ec
  2209. /* [RW 10] Bandwidth Typical L for VQ17 Read requests */
  2210. #define PXP2_REG_RQ_BW_RD_L17 0x1202f0
  2211. /* [RW 10] Bandwidth Typical L for VQ18 Read requests */
  2212. #define PXP2_REG_RQ_BW_RD_L18 0x1202f4
  2213. /* [RW 10] Bandwidth Typical L for VQ19 Read requests */
  2214. #define PXP2_REG_RQ_BW_RD_L19 0x1202f8
  2215. /* [RW 10] Bandwidth Typical L for VQ20 Read requests */
  2216. #define PXP2_REG_RQ_BW_RD_L20 0x1202fc
  2217. /* [RW 10] Bandwidth Typical L for VQ22 Read requests */
  2218. #define PXP2_REG_RQ_BW_RD_L22 0x120300
  2219. /* [RW 10] Bandwidth Typical L for VQ23 Read requests */
  2220. #define PXP2_REG_RQ_BW_RD_L23 0x120304
  2221. /* [RW 10] Bandwidth Typical L for VQ24 Read requests */
  2222. #define PXP2_REG_RQ_BW_RD_L24 0x120308
  2223. /* [RW 10] Bandwidth Typical L for VQ25 Read requests */
  2224. #define PXP2_REG_RQ_BW_RD_L25 0x12030c
  2225. /* [RW 10] Bandwidth Typical L for VQ26 Read requests */
  2226. #define PXP2_REG_RQ_BW_RD_L26 0x120310
  2227. /* [RW 10] Bandwidth Typical L for VQ27 Read requests */
  2228. #define PXP2_REG_RQ_BW_RD_L27 0x120314
  2229. /* [RW 10] Bandwidth Typical L for VQ4 Read requests */
  2230. #define PXP2_REG_RQ_BW_RD_L4 0x1202bc
  2231. /* [RW 10] Bandwidth Typical L for VQ5 Read- currently not used */
  2232. #define PXP2_REG_RQ_BW_RD_L5 0x1202c0
  2233. /* [RW 7] Bandwidth upper bound for VQ0 read requests */
  2234. #define PXP2_REG_RQ_BW_RD_UBOUND0 0x120234
  2235. /* [RW 7] Bandwidth upper bound for VQ12 read requests */
  2236. #define PXP2_REG_RQ_BW_RD_UBOUND12 0x120264
  2237. /* [RW 7] Bandwidth upper bound for VQ13 read requests */
  2238. #define PXP2_REG_RQ_BW_RD_UBOUND13 0x120268
  2239. /* [RW 7] Bandwidth upper bound for VQ14 read requests */
  2240. #define PXP2_REG_RQ_BW_RD_UBOUND14 0x12026c
  2241. /* [RW 7] Bandwidth upper bound for VQ15 read requests */
  2242. #define PXP2_REG_RQ_BW_RD_UBOUND15 0x120270
  2243. /* [RW 7] Bandwidth upper bound for VQ16 read requests */
  2244. #define PXP2_REG_RQ_BW_RD_UBOUND16 0x120274
  2245. /* [RW 7] Bandwidth upper bound for VQ17 read requests */
  2246. #define PXP2_REG_RQ_BW_RD_UBOUND17 0x120278
  2247. /* [RW 7] Bandwidth upper bound for VQ18 read requests */
  2248. #define PXP2_REG_RQ_BW_RD_UBOUND18 0x12027c
  2249. /* [RW 7] Bandwidth upper bound for VQ19 read requests */
  2250. #define PXP2_REG_RQ_BW_RD_UBOUND19 0x120280
  2251. /* [RW 7] Bandwidth upper bound for VQ20 read requests */
  2252. #define PXP2_REG_RQ_BW_RD_UBOUND20 0x120284
  2253. /* [RW 7] Bandwidth upper bound for VQ22 read requests */
  2254. #define PXP2_REG_RQ_BW_RD_UBOUND22 0x120288
  2255. /* [RW 7] Bandwidth upper bound for VQ23 read requests */
  2256. #define PXP2_REG_RQ_BW_RD_UBOUND23 0x12028c
  2257. /* [RW 7] Bandwidth upper bound for VQ24 read requests */
  2258. #define PXP2_REG_RQ_BW_RD_UBOUND24 0x120290
  2259. /* [RW 7] Bandwidth upper bound for VQ25 read requests */
  2260. #define PXP2_REG_RQ_BW_RD_UBOUND25 0x120294
  2261. /* [RW 7] Bandwidth upper bound for VQ26 read requests */
  2262. #define PXP2_REG_RQ_BW_RD_UBOUND26 0x120298
  2263. /* [RW 7] Bandwidth upper bound for VQ27 read requests */
  2264. #define PXP2_REG_RQ_BW_RD_UBOUND27 0x12029c
  2265. /* [RW 7] Bandwidth upper bound for VQ4 read requests */
  2266. #define PXP2_REG_RQ_BW_RD_UBOUND4 0x120244
  2267. /* [RW 7] Bandwidth upper bound for VQ5 read requests */
  2268. #define PXP2_REG_RQ_BW_RD_UBOUND5 0x120248
  2269. /* [RW 10] Bandwidth addition to VQ29 write requests */
  2270. #define PXP2_REG_RQ_BW_WR_ADD29 0x12022c
  2271. /* [RW 10] Bandwidth addition to VQ30 write requests */
  2272. #define PXP2_REG_RQ_BW_WR_ADD30 0x120230
  2273. /* [RW 10] Bandwidth Typical L for VQ29 Write requests */
  2274. #define PXP2_REG_RQ_BW_WR_L29 0x12031c
  2275. /* [RW 10] Bandwidth Typical L for VQ30 Write requests */
  2276. #define PXP2_REG_RQ_BW_WR_L30 0x120320
  2277. /* [RW 7] Bandwidth upper bound for VQ29 */
  2278. #define PXP2_REG_RQ_BW_WR_UBOUND29 0x1202a4
  2279. /* [RW 7] Bandwidth upper bound for VQ30 */
  2280. #define PXP2_REG_RQ_BW_WR_UBOUND30 0x1202a8
  2281. /* [RW 18] external first_mem_addr field in L2P table for CDU module port 0 */
  2282. #define PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR 0x120008
  2283. /* [RW 2] Endian mode for cdu */
  2284. #define PXP2_REG_RQ_CDU_ENDIAN_M 0x1201a0
  2285. #define PXP2_REG_RQ_CDU_FIRST_ILT 0x12061c
  2286. #define PXP2_REG_RQ_CDU_LAST_ILT 0x120620
  2287. /* [RW 3] page size in L2P table for CDU module; -4k; -8k; -16k; -32k; -64k;
  2288. -128k */
  2289. #define PXP2_REG_RQ_CDU_P_SIZE 0x120018
  2290. /* [R 1] 1' indicates that the requester has finished its internal
  2291. configuration */
  2292. #define PXP2_REG_RQ_CFG_DONE 0x1201b4
  2293. /* [RW 2] Endian mode for debug */
  2294. #define PXP2_REG_RQ_DBG_ENDIAN_M 0x1201a4
  2295. /* [RW 1] When '1'; requests will enter input buffers but wont get out
  2296. towards the glue */
  2297. #define PXP2_REG_RQ_DISABLE_INPUTS 0x120330
  2298. /* [RW 1] 1 - SR will be aligned by 64B; 0 - SR will be aligned by 8B */
  2299. #define PXP2_REG_RQ_DRAM_ALIGN 0x1205b0
  2300. /* [RW 1] If 1 ILT failiue will not result in ELT access; An interrupt will
  2301. be asserted */
  2302. #define PXP2_REG_RQ_ELT_DISABLE 0x12066c
  2303. /* [RW 2] Endian mode for hc */
  2304. #define PXP2_REG_RQ_HC_ENDIAN_M 0x1201a8
  2305. /* [RW 1] when '0' ILT logic will work as in A0; otherwise B0; for back
  2306. compatibility needs; Note that different registers are used per mode */
  2307. #define PXP2_REG_RQ_ILT_MODE 0x1205b4
  2308. /* [WB 53] Onchip address table */
  2309. #define PXP2_REG_RQ_ONCHIP_AT 0x122000
  2310. /* [WB 53] Onchip address table - B0 */
  2311. #define PXP2_REG_RQ_ONCHIP_AT_B0 0x128000
  2312. /* [RW 13] Pending read limiter threshold; in Dwords */
  2313. #define PXP2_REG_RQ_PDR_LIMIT 0x12033c
  2314. /* [RW 2] Endian mode for qm */
  2315. #define PXP2_REG_RQ_QM_ENDIAN_M 0x120194
  2316. #define PXP2_REG_RQ_QM_FIRST_ILT 0x120634
  2317. #define PXP2_REG_RQ_QM_LAST_ILT 0x120638
  2318. /* [RW 3] page size in L2P table for QM module; -4k; -8k; -16k; -32k; -64k;
  2319. -128k */
  2320. #define PXP2_REG_RQ_QM_P_SIZE 0x120050
  2321. /* [RW 1] 1' indicates that the RBC has finished configuring the PSWRQ */
  2322. #define PXP2_REG_RQ_RBC_DONE 0x1201b0
  2323. /* [RW 3] Max burst size filed for read requests port 0; 000 - 128B;
  2324. 001:256B; 010: 512B; 11:1K:100:2K; 01:4K */
  2325. #define PXP2_REG_RQ_RD_MBS0 0x120160
  2326. /* [RW 3] Max burst size filed for read requests port 1; 000 - 128B;
  2327. 001:256B; 010: 512B; 11:1K:100:2K; 01:4K */
  2328. #define PXP2_REG_RQ_RD_MBS1 0x120168
  2329. /* [RW 2] Endian mode for src */
  2330. #define PXP2_REG_RQ_SRC_ENDIAN_M 0x12019c
  2331. #define PXP2_REG_RQ_SRC_FIRST_ILT 0x12063c
  2332. #define PXP2_REG_RQ_SRC_LAST_ILT 0x120640
  2333. /* [RW 3] page size in L2P table for SRC module; -4k; -8k; -16k; -32k; -64k;
  2334. -128k */
  2335. #define PXP2_REG_RQ_SRC_P_SIZE 0x12006c
  2336. /* [RW 2] Endian mode for tm */
  2337. #define PXP2_REG_RQ_TM_ENDIAN_M 0x120198
  2338. #define PXP2_REG_RQ_TM_FIRST_ILT 0x120644
  2339. #define PXP2_REG_RQ_TM_LAST_ILT 0x120648
  2340. /* [RW 3] page size in L2P table for TM module; -4k; -8k; -16k; -32k; -64k;
  2341. -128k */
  2342. #define PXP2_REG_RQ_TM_P_SIZE 0x120034
  2343. /* [R 5] Number of entries in the ufifo; his fifo has l2p completions */
  2344. #define PXP2_REG_RQ_UFIFO_NUM_OF_ENTRY 0x12080c
  2345. /* [RW 18] external first_mem_addr field in L2P table for USDM module port 0 */
  2346. #define PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR 0x120094
  2347. /* [R 8] Number of entries occupied by vq 0 in pswrq memory */
  2348. #define PXP2_REG_RQ_VQ0_ENTRY_CNT 0x120810
  2349. /* [R 8] Number of entries occupied by vq 10 in pswrq memory */
  2350. #define PXP2_REG_RQ_VQ10_ENTRY_CNT 0x120818
  2351. /* [R 8] Number of entries occupied by vq 11 in pswrq memory */
  2352. #define PXP2_REG_RQ_VQ11_ENTRY_CNT 0x120820
  2353. /* [R 8] Number of entries occupied by vq 12 in pswrq memory */
  2354. #define PXP2_REG_RQ_VQ12_ENTRY_CNT 0x120828
  2355. /* [R 8] Number of entries occupied by vq 13 in pswrq memory */
  2356. #define PXP2_REG_RQ_VQ13_ENTRY_CNT 0x120830
  2357. /* [R 8] Number of entries occupied by vq 14 in pswrq memory */
  2358. #define PXP2_REG_RQ_VQ14_ENTRY_CNT 0x120838
  2359. /* [R 8] Number of entries occupied by vq 15 in pswrq memory */
  2360. #define PXP2_REG_RQ_VQ15_ENTRY_CNT 0x120840
  2361. /* [R 8] Number of entries occupied by vq 16 in pswrq memory */
  2362. #define PXP2_REG_RQ_VQ16_ENTRY_CNT 0x120848
  2363. /* [R 8] Number of entries occupied by vq 17 in pswrq memory */
  2364. #define PXP2_REG_RQ_VQ17_ENTRY_CNT 0x120850
  2365. /* [R 8] Number of entries occupied by vq 18 in pswrq memory */
  2366. #define PXP2_REG_RQ_VQ18_ENTRY_CNT 0x120858
  2367. /* [R 8] Number of entries occupied by vq 19 in pswrq memory */
  2368. #define PXP2_REG_RQ_VQ19_ENTRY_CNT 0x120860
  2369. /* [R 8] Number of entries occupied by vq 1 in pswrq memory */
  2370. #define PXP2_REG_RQ_VQ1_ENTRY_CNT 0x120868
  2371. /* [R 8] Number of entries occupied by vq 20 in pswrq memory */
  2372. #define PXP2_REG_RQ_VQ20_ENTRY_CNT 0x120870
  2373. /* [R 8] Number of entries occupied by vq 21 in pswrq memory */
  2374. #define PXP2_REG_RQ_VQ21_ENTRY_CNT 0x120878
  2375. /* [R 8] Number of entries occupied by vq 22 in pswrq memory */
  2376. #define PXP2_REG_RQ_VQ22_ENTRY_CNT 0x120880
  2377. /* [R 8] Number of entries occupied by vq 23 in pswrq memory */
  2378. #define PXP2_REG_RQ_VQ23_ENTRY_CNT 0x120888
  2379. /* [R 8] Number of entries occupied by vq 24 in pswrq memory */
  2380. #define PXP2_REG_RQ_VQ24_ENTRY_CNT 0x120890
  2381. /* [R 8] Number of entries occupied by vq 25 in pswrq memory */
  2382. #define PXP2_REG_RQ_VQ25_ENTRY_CNT 0x120898
  2383. /* [R 8] Number of entries occupied by vq 26 in pswrq memory */
  2384. #define PXP2_REG_RQ_VQ26_ENTRY_CNT 0x1208a0
  2385. /* [R 8] Number of entries occupied by vq 27 in pswrq memory */
  2386. #define PXP2_REG_RQ_VQ27_ENTRY_CNT 0x1208a8
  2387. /* [R 8] Number of entries occupied by vq 28 in pswrq memory */
  2388. #define PXP2_REG_RQ_VQ28_ENTRY_CNT 0x1208b0
  2389. /* [R 8] Number of entries occupied by vq 29 in pswrq memory */
  2390. #define PXP2_REG_RQ_VQ29_ENTRY_CNT 0x1208b8
  2391. /* [R 8] Number of entries occupied by vq 2 in pswrq memory */
  2392. #define PXP2_REG_RQ_VQ2_ENTRY_CNT 0x1208c0
  2393. /* [R 8] Number of entries occupied by vq 30 in pswrq memory */
  2394. #define PXP2_REG_RQ_VQ30_ENTRY_CNT 0x1208c8
  2395. /* [R 8] Number of entries occupied by vq 31 in pswrq memory */
  2396. #define PXP2_REG_RQ_VQ31_ENTRY_CNT 0x1208d0
  2397. /* [R 8] Number of entries occupied by vq 3 in pswrq memory */
  2398. #define PXP2_REG_RQ_VQ3_ENTRY_CNT 0x1208d8
  2399. /* [R 8] Number of entries occupied by vq 4 in pswrq memory */
  2400. #define PXP2_REG_RQ_VQ4_ENTRY_CNT 0x1208e0
  2401. /* [R 8] Number of entries occupied by vq 5 in pswrq memory */
  2402. #define PXP2_REG_RQ_VQ5_ENTRY_CNT 0x1208e8
  2403. /* [R 8] Number of entries occupied by vq 6 in pswrq memory */
  2404. #define PXP2_REG_RQ_VQ6_ENTRY_CNT 0x1208f0
  2405. /* [R 8] Number of entries occupied by vq 7 in pswrq memory */
  2406. #define PXP2_REG_RQ_VQ7_ENTRY_CNT 0x1208f8
  2407. /* [R 8] Number of entries occupied by vq 8 in pswrq memory */
  2408. #define PXP2_REG_RQ_VQ8_ENTRY_CNT 0x120900
  2409. /* [R 8] Number of entries occupied by vq 9 in pswrq memory */
  2410. #define PXP2_REG_RQ_VQ9_ENTRY_CNT 0x120908
  2411. /* [RW 3] Max burst size filed for write requests port 0; 000 - 128B;
  2412. 001:256B; 010: 512B; */
  2413. #define PXP2_REG_RQ_WR_MBS0 0x12015c
  2414. /* [RW 3] Max burst size filed for write requests port 1; 000 - 128B;
  2415. 001:256B; 010: 512B; */
  2416. #define PXP2_REG_RQ_WR_MBS1 0x120164
  2417. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  2418. buffer reaches this number has_payload will be asserted */
  2419. #define PXP2_REG_WR_CDU_MPS 0x1205f0
  2420. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  2421. buffer reaches this number has_payload will be asserted */
  2422. #define PXP2_REG_WR_CSDM_MPS 0x1205d0
  2423. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  2424. buffer reaches this number has_payload will be asserted */
  2425. #define PXP2_REG_WR_DBG_MPS 0x1205e8
  2426. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  2427. buffer reaches this number has_payload will be asserted */
  2428. #define PXP2_REG_WR_DMAE_MPS 0x1205ec
  2429. /* [RW 10] if Number of entries in dmae fifo will be higher than this
  2430. threshold then has_payload indication will be asserted; the default value
  2431. should be equal to &gt; write MBS size! */
  2432. #define PXP2_REG_WR_DMAE_TH 0x120368
  2433. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  2434. buffer reaches this number has_payload will be asserted */
  2435. #define PXP2_REG_WR_HC_MPS 0x1205c8
  2436. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  2437. buffer reaches this number has_payload will be asserted */
  2438. #define PXP2_REG_WR_QM_MPS 0x1205dc
  2439. /* [RW 1] 0 - working in A0 mode; - working in B0 mode */
  2440. #define PXP2_REG_WR_REV_MODE 0x120670
  2441. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  2442. buffer reaches this number has_payload will be asserted */
  2443. #define PXP2_REG_WR_SRC_MPS 0x1205e4
  2444. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  2445. buffer reaches this number has_payload will be asserted */
  2446. #define PXP2_REG_WR_TM_MPS 0x1205e0
  2447. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  2448. buffer reaches this number has_payload will be asserted */
  2449. #define PXP2_REG_WR_TSDM_MPS 0x1205d4
  2450. /* [RW 10] if Number of entries in usdmdp fifo will be higher than this
  2451. threshold then has_payload indication will be asserted; the default value
  2452. should be equal to &gt; write MBS size! */
  2453. #define PXP2_REG_WR_USDMDP_TH 0x120348
  2454. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  2455. buffer reaches this number has_payload will be asserted */
  2456. #define PXP2_REG_WR_USDM_MPS 0x1205cc
  2457. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  2458. buffer reaches this number has_payload will be asserted */
  2459. #define PXP2_REG_WR_XSDM_MPS 0x1205d8
  2460. /* [R 1] debug only: Indication if PSWHST arbiter is idle */
  2461. #define PXP_REG_HST_ARB_IS_IDLE 0x103004
  2462. /* [R 8] debug only: A bit mask for all PSWHST arbiter clients. '1' means
  2463. this client is waiting for the arbiter. */
  2464. #define PXP_REG_HST_CLIENTS_WAITING_TO_ARB 0x103008
  2465. /* [R 1] debug only: '1' means this PSWHST is discarding doorbells. This bit
  2466. should update accoring to 'hst_discard_doorbells' register when the state
  2467. machine is idle */
  2468. #define PXP_REG_HST_DISCARD_DOORBELLS_STATUS 0x1030a0
  2469. /* [R 6] debug only: A bit mask for all PSWHST internal write clients. '1'
  2470. means this PSWHST is discarding inputs from this client. Each bit should
  2471. update accoring to 'hst_discard_internal_writes' register when the state
  2472. machine is idle. */
  2473. #define PXP_REG_HST_DISCARD_INTERNAL_WRITES_STATUS 0x10309c
  2474. /* [WB 160] Used for initialization of the inbound interrupts memory */
  2475. #define PXP_REG_HST_INBOUND_INT 0x103800
  2476. /* [RW 32] Interrupt mask register #0 read/write */
  2477. #define PXP_REG_PXP_INT_MASK_0 0x103074
  2478. #define PXP_REG_PXP_INT_MASK_1 0x103084
  2479. /* [R 32] Interrupt register #0 read */
  2480. #define PXP_REG_PXP_INT_STS_0 0x103068
  2481. #define PXP_REG_PXP_INT_STS_1 0x103078
  2482. /* [RC 32] Interrupt register #0 read clear */
  2483. #define PXP_REG_PXP_INT_STS_CLR_0 0x10306c
  2484. /* [RW 26] Parity mask register #0 read/write */
  2485. #define PXP_REG_PXP_PRTY_MASK 0x103094
  2486. /* [R 26] Parity register #0 read */
  2487. #define PXP_REG_PXP_PRTY_STS 0x103088
  2488. /* [RW 4] The activity counter initial increment value sent in the load
  2489. request */
  2490. #define QM_REG_ACTCTRINITVAL_0 0x168040
  2491. #define QM_REG_ACTCTRINITVAL_1 0x168044
  2492. #define QM_REG_ACTCTRINITVAL_2 0x168048
  2493. #define QM_REG_ACTCTRINITVAL_3 0x16804c
  2494. /* [RW 32] The base logical address (in bytes) of each physical queue. The
  2495. index I represents the physical queue number. The 12 lsbs are ignore and
  2496. considered zero so practically there are only 20 bits in this register;
  2497. queues 63-0 */
  2498. #define QM_REG_BASEADDR 0x168900
  2499. /* [RW 16] The byte credit cost for each task. This value is for both ports */
  2500. #define QM_REG_BYTECRDCOST 0x168234
  2501. /* [RW 16] The initial byte credit value for both ports. */
  2502. #define QM_REG_BYTECRDINITVAL 0x168238
  2503. /* [RW 32] A bit per physical queue. If the bit is cleared then the physical
  2504. queue uses port 0 else it uses port 1; queues 31-0 */
  2505. #define QM_REG_BYTECRDPORT_LSB 0x168228
  2506. /* [RW 32] A bit per physical queue. If the bit is cleared then the physical
  2507. queue uses port 0 else it uses port 1; queues 95-64 */
  2508. #define QM_REG_BYTECRDPORT_LSB_EXT_A 0x16e520
  2509. /* [RW 32] A bit per physical queue. If the bit is cleared then the physical
  2510. queue uses port 0 else it uses port 1; queues 63-32 */
  2511. #define QM_REG_BYTECRDPORT_MSB 0x168224
  2512. /* [RW 32] A bit per physical queue. If the bit is cleared then the physical
  2513. queue uses port 0 else it uses port 1; queues 127-96 */
  2514. #define QM_REG_BYTECRDPORT_MSB_EXT_A 0x16e51c
  2515. /* [RW 16] The byte credit value that if above the QM is considered almost
  2516. full */
  2517. #define QM_REG_BYTECREDITAFULLTHR 0x168094
  2518. /* [RW 4] The initial credit for interface */
  2519. #define QM_REG_CMINITCRD_0 0x1680cc
  2520. #define QM_REG_CMINITCRD_1 0x1680d0
  2521. #define QM_REG_CMINITCRD_2 0x1680d4
  2522. #define QM_REG_CMINITCRD_3 0x1680d8
  2523. #define QM_REG_CMINITCRD_4 0x1680dc
  2524. #define QM_REG_CMINITCRD_5 0x1680e0
  2525. #define QM_REG_CMINITCRD_6 0x1680e4
  2526. #define QM_REG_CMINITCRD_7 0x1680e8
  2527. /* [RW 8] A mask bit per CM interface. If this bit is 0 then this interface
  2528. is masked */
  2529. #define QM_REG_CMINTEN 0x1680ec
  2530. /* [RW 12] A bit vector which indicates which one of the queues are tied to
  2531. interface 0 */
  2532. #define QM_REG_CMINTVOQMASK_0 0x1681f4
  2533. #define QM_REG_CMINTVOQMASK_1 0x1681f8
  2534. #define QM_REG_CMINTVOQMASK_2 0x1681fc
  2535. #define QM_REG_CMINTVOQMASK_3 0x168200
  2536. #define QM_REG_CMINTVOQMASK_4 0x168204
  2537. #define QM_REG_CMINTVOQMASK_5 0x168208
  2538. #define QM_REG_CMINTVOQMASK_6 0x16820c
  2539. #define QM_REG_CMINTVOQMASK_7 0x168210
  2540. /* [RW 20] The number of connections divided by 16 which dictates the size
  2541. of each queue which belongs to even function number. */
  2542. #define QM_REG_CONNNUM_0 0x168020
  2543. /* [R 6] Keep the fill level of the fifo from write client 4 */
  2544. #define QM_REG_CQM_WRC_FIFOLVL 0x168018
  2545. /* [RW 8] The context regions sent in the CFC load request */
  2546. #define QM_REG_CTXREG_0 0x168030
  2547. #define QM_REG_CTXREG_1 0x168034
  2548. #define QM_REG_CTXREG_2 0x168038
  2549. #define QM_REG_CTXREG_3 0x16803c
  2550. /* [RW 12] The VOQ mask used to select the VOQs which needs to be full for
  2551. bypass enable */
  2552. #define QM_REG_ENBYPVOQMASK 0x16823c
  2553. /* [RW 32] A bit mask per each physical queue. If a bit is set then the
  2554. physical queue uses the byte credit; queues 31-0 */
  2555. #define QM_REG_ENBYTECRD_LSB 0x168220
  2556. /* [RW 32] A bit mask per each physical queue. If a bit is set then the
  2557. physical queue uses the byte credit; queues 95-64 */
  2558. #define QM_REG_ENBYTECRD_LSB_EXT_A 0x16e518
  2559. /* [RW 32] A bit mask per each physical queue. If a bit is set then the
  2560. physical queue uses the byte credit; queues 63-32 */
  2561. #define QM_REG_ENBYTECRD_MSB 0x16821c
  2562. /* [RW 32] A bit mask per each physical queue. If a bit is set then the
  2563. physical queue uses the byte credit; queues 127-96 */
  2564. #define QM_REG_ENBYTECRD_MSB_EXT_A 0x16e514
  2565. /* [RW 4] If cleared then the secondary interface will not be served by the
  2566. RR arbiter */
  2567. #define QM_REG_ENSEC 0x1680f0
  2568. /* [RW 32] NA */
  2569. #define QM_REG_FUNCNUMSEL_LSB 0x168230
  2570. /* [RW 32] NA */
  2571. #define QM_REG_FUNCNUMSEL_MSB 0x16822c
  2572. /* [RW 32] A mask register to mask the Almost empty signals which will not
  2573. be use for the almost empty indication to the HW block; queues 31:0 */
  2574. #define QM_REG_HWAEMPTYMASK_LSB 0x168218
  2575. /* [RW 32] A mask register to mask the Almost empty signals which will not
  2576. be use for the almost empty indication to the HW block; queues 95-64 */
  2577. #define QM_REG_HWAEMPTYMASK_LSB_EXT_A 0x16e510
  2578. /* [RW 32] A mask register to mask the Almost empty signals which will not
  2579. be use for the almost empty indication to the HW block; queues 63:32 */
  2580. #define QM_REG_HWAEMPTYMASK_MSB 0x168214
  2581. /* [RW 32] A mask register to mask the Almost empty signals which will not
  2582. be use for the almost empty indication to the HW block; queues 127-96 */
  2583. #define QM_REG_HWAEMPTYMASK_MSB_EXT_A 0x16e50c
  2584. /* [RW 4] The number of outstanding request to CFC */
  2585. #define QM_REG_OUTLDREQ 0x168804
  2586. /* [RC 1] A flag to indicate that overflow error occurred in one of the
  2587. queues. */
  2588. #define QM_REG_OVFERROR 0x16805c
  2589. /* [RC 7] the Q were the qverflow occurs */
  2590. #define QM_REG_OVFQNUM 0x168058
  2591. /* [R 16] Pause state for physical queues 15-0 */
  2592. #define QM_REG_PAUSESTATE0 0x168410
  2593. /* [R 16] Pause state for physical queues 31-16 */
  2594. #define QM_REG_PAUSESTATE1 0x168414
  2595. /* [R 16] Pause state for physical queues 47-32 */
  2596. #define QM_REG_PAUSESTATE2 0x16e684
  2597. /* [R 16] Pause state for physical queues 63-48 */
  2598. #define QM_REG_PAUSESTATE3 0x16e688
  2599. /* [R 16] Pause state for physical queues 79-64 */
  2600. #define QM_REG_PAUSESTATE4 0x16e68c
  2601. /* [R 16] Pause state for physical queues 95-80 */
  2602. #define QM_REG_PAUSESTATE5 0x16e690
  2603. /* [R 16] Pause state for physical queues 111-96 */
  2604. #define QM_REG_PAUSESTATE6 0x16e694
  2605. /* [R 16] Pause state for physical queues 127-112 */
  2606. #define QM_REG_PAUSESTATE7 0x16e698
  2607. /* [RW 2] The PCI attributes field used in the PCI request. */
  2608. #define QM_REG_PCIREQAT 0x168054
  2609. /* [R 16] The byte credit of port 0 */
  2610. #define QM_REG_PORT0BYTECRD 0x168300
  2611. /* [R 16] The byte credit of port 1 */
  2612. #define QM_REG_PORT1BYTECRD 0x168304
  2613. /* [RW 3] pci function number of queues 15-0 */
  2614. #define QM_REG_PQ2PCIFUNC_0 0x16e6bc
  2615. #define QM_REG_PQ2PCIFUNC_1 0x16e6c0
  2616. #define QM_REG_PQ2PCIFUNC_2 0x16e6c4
  2617. #define QM_REG_PQ2PCIFUNC_3 0x16e6c8
  2618. #define QM_REG_PQ2PCIFUNC_4 0x16e6cc
  2619. #define QM_REG_PQ2PCIFUNC_5 0x16e6d0
  2620. #define QM_REG_PQ2PCIFUNC_6 0x16e6d4
  2621. #define QM_REG_PQ2PCIFUNC_7 0x16e6d8
  2622. /* [WB 54] Pointer Table Memory for queues 63-0; The mapping is as follow:
  2623. ptrtbl[53:30] read pointer; ptrtbl[29:6] write pointer; ptrtbl[5:4] read
  2624. bank0; ptrtbl[3:2] read bank 1; ptrtbl[1:0] write bank; */
  2625. #define QM_REG_PTRTBL 0x168a00
  2626. /* [WB 54] Pointer Table Memory for queues 127-64; The mapping is as follow:
  2627. ptrtbl[53:30] read pointer; ptrtbl[29:6] write pointer; ptrtbl[5:4] read
  2628. bank0; ptrtbl[3:2] read bank 1; ptrtbl[1:0] write bank; */
  2629. #define QM_REG_PTRTBL_EXT_A 0x16e200
  2630. /* [RW 2] Interrupt mask register #0 read/write */
  2631. #define QM_REG_QM_INT_MASK 0x168444
  2632. /* [R 2] Interrupt register #0 read */
  2633. #define QM_REG_QM_INT_STS 0x168438
  2634. /* [RW 12] Parity mask register #0 read/write */
  2635. #define QM_REG_QM_PRTY_MASK 0x168454
  2636. /* [R 12] Parity register #0 read */
  2637. #define QM_REG_QM_PRTY_STS 0x168448
  2638. /* [R 32] Current queues in pipeline: Queues from 32 to 63 */
  2639. #define QM_REG_QSTATUS_HIGH 0x16802c
  2640. /* [R 32] Current queues in pipeline: Queues from 96 to 127 */
  2641. #define QM_REG_QSTATUS_HIGH_EXT_A 0x16e408
  2642. /* [R 32] Current queues in pipeline: Queues from 0 to 31 */
  2643. #define QM_REG_QSTATUS_LOW 0x168028
  2644. /* [R 32] Current queues in pipeline: Queues from 64 to 95 */
  2645. #define QM_REG_QSTATUS_LOW_EXT_A 0x16e404
  2646. /* [R 24] The number of tasks queued for each queue; queues 63-0 */
  2647. #define QM_REG_QTASKCTR_0 0x168308
  2648. /* [R 24] The number of tasks queued for each queue; queues 127-64 */
  2649. #define QM_REG_QTASKCTR_EXT_A_0 0x16e584
  2650. /* [RW 4] Queue tied to VOQ */
  2651. #define QM_REG_QVOQIDX_0 0x1680f4
  2652. #define QM_REG_QVOQIDX_10 0x16811c
  2653. #define QM_REG_QVOQIDX_100 0x16e49c
  2654. #define QM_REG_QVOQIDX_101 0x16e4a0
  2655. #define QM_REG_QVOQIDX_102 0x16e4a4
  2656. #define QM_REG_QVOQIDX_103 0x16e4a8
  2657. #define QM_REG_QVOQIDX_104 0x16e4ac
  2658. #define QM_REG_QVOQIDX_105 0x16e4b0
  2659. #define QM_REG_QVOQIDX_106 0x16e4b4
  2660. #define QM_REG_QVOQIDX_107 0x16e4b8
  2661. #define QM_REG_QVOQIDX_108 0x16e4bc
  2662. #define QM_REG_QVOQIDX_109 0x16e4c0
  2663. #define QM_REG_QVOQIDX_100 0x16e49c
  2664. #define QM_REG_QVOQIDX_101 0x16e4a0
  2665. #define QM_REG_QVOQIDX_102 0x16e4a4
  2666. #define QM_REG_QVOQIDX_103 0x16e4a8
  2667. #define QM_REG_QVOQIDX_104 0x16e4ac
  2668. #define QM_REG_QVOQIDX_105 0x16e4b0
  2669. #define QM_REG_QVOQIDX_106 0x16e4b4
  2670. #define QM_REG_QVOQIDX_107 0x16e4b8
  2671. #define QM_REG_QVOQIDX_108 0x16e4bc
  2672. #define QM_REG_QVOQIDX_109 0x16e4c0
  2673. #define QM_REG_QVOQIDX_11 0x168120
  2674. #define QM_REG_QVOQIDX_110 0x16e4c4
  2675. #define QM_REG_QVOQIDX_111 0x16e4c8
  2676. #define QM_REG_QVOQIDX_112 0x16e4cc
  2677. #define QM_REG_QVOQIDX_113 0x16e4d0
  2678. #define QM_REG_QVOQIDX_114 0x16e4d4
  2679. #define QM_REG_QVOQIDX_115 0x16e4d8
  2680. #define QM_REG_QVOQIDX_116 0x16e4dc
  2681. #define QM_REG_QVOQIDX_117 0x16e4e0
  2682. #define QM_REG_QVOQIDX_118 0x16e4e4
  2683. #define QM_REG_QVOQIDX_119 0x16e4e8
  2684. #define QM_REG_QVOQIDX_110 0x16e4c4
  2685. #define QM_REG_QVOQIDX_111 0x16e4c8
  2686. #define QM_REG_QVOQIDX_112 0x16e4cc
  2687. #define QM_REG_QVOQIDX_113 0x16e4d0
  2688. #define QM_REG_QVOQIDX_114 0x16e4d4
  2689. #define QM_REG_QVOQIDX_115 0x16e4d8
  2690. #define QM_REG_QVOQIDX_116 0x16e4dc
  2691. #define QM_REG_QVOQIDX_117 0x16e4e0
  2692. #define QM_REG_QVOQIDX_118 0x16e4e4
  2693. #define QM_REG_QVOQIDX_119 0x16e4e8
  2694. #define QM_REG_QVOQIDX_12 0x168124
  2695. #define QM_REG_QVOQIDX_120 0x16e4ec
  2696. #define QM_REG_QVOQIDX_121 0x16e4f0
  2697. #define QM_REG_QVOQIDX_122 0x16e4f4
  2698. #define QM_REG_QVOQIDX_123 0x16e4f8
  2699. #define QM_REG_QVOQIDX_124 0x16e4fc
  2700. #define QM_REG_QVOQIDX_125 0x16e500
  2701. #define QM_REG_QVOQIDX_126 0x16e504
  2702. #define QM_REG_QVOQIDX_127 0x16e508
  2703. #define QM_REG_QVOQIDX_120 0x16e4ec
  2704. #define QM_REG_QVOQIDX_121 0x16e4f0
  2705. #define QM_REG_QVOQIDX_122 0x16e4f4
  2706. #define QM_REG_QVOQIDX_123 0x16e4f8
  2707. #define QM_REG_QVOQIDX_124 0x16e4fc
  2708. #define QM_REG_QVOQIDX_125 0x16e500
  2709. #define QM_REG_QVOQIDX_126 0x16e504
  2710. #define QM_REG_QVOQIDX_127 0x16e508
  2711. #define QM_REG_QVOQIDX_13 0x168128
  2712. #define QM_REG_QVOQIDX_14 0x16812c
  2713. #define QM_REG_QVOQIDX_15 0x168130
  2714. #define QM_REG_QVOQIDX_16 0x168134
  2715. #define QM_REG_QVOQIDX_17 0x168138
  2716. #define QM_REG_QVOQIDX_21 0x168148
  2717. #define QM_REG_QVOQIDX_22 0x16814c
  2718. #define QM_REG_QVOQIDX_23 0x168150
  2719. #define QM_REG_QVOQIDX_24 0x168154
  2720. #define QM_REG_QVOQIDX_25 0x168158
  2721. #define QM_REG_QVOQIDX_26 0x16815c
  2722. #define QM_REG_QVOQIDX_27 0x168160
  2723. #define QM_REG_QVOQIDX_28 0x168164
  2724. #define QM_REG_QVOQIDX_29 0x168168
  2725. #define QM_REG_QVOQIDX_30 0x16816c
  2726. #define QM_REG_QVOQIDX_31 0x168170
  2727. #define QM_REG_QVOQIDX_32 0x168174
  2728. #define QM_REG_QVOQIDX_33 0x168178
  2729. #define QM_REG_QVOQIDX_34 0x16817c
  2730. #define QM_REG_QVOQIDX_35 0x168180
  2731. #define QM_REG_QVOQIDX_36 0x168184
  2732. #define QM_REG_QVOQIDX_37 0x168188
  2733. #define QM_REG_QVOQIDX_38 0x16818c
  2734. #define QM_REG_QVOQIDX_39 0x168190
  2735. #define QM_REG_QVOQIDX_40 0x168194
  2736. #define QM_REG_QVOQIDX_41 0x168198
  2737. #define QM_REG_QVOQIDX_42 0x16819c
  2738. #define QM_REG_QVOQIDX_43 0x1681a0
  2739. #define QM_REG_QVOQIDX_44 0x1681a4
  2740. #define QM_REG_QVOQIDX_45 0x1681a8
  2741. #define QM_REG_QVOQIDX_46 0x1681ac
  2742. #define QM_REG_QVOQIDX_47 0x1681b0
  2743. #define QM_REG_QVOQIDX_48 0x1681b4
  2744. #define QM_REG_QVOQIDX_49 0x1681b8
  2745. #define QM_REG_QVOQIDX_5 0x168108
  2746. #define QM_REG_QVOQIDX_50 0x1681bc
  2747. #define QM_REG_QVOQIDX_51 0x1681c0
  2748. #define QM_REG_QVOQIDX_52 0x1681c4
  2749. #define QM_REG_QVOQIDX_53 0x1681c8
  2750. #define QM_REG_QVOQIDX_54 0x1681cc
  2751. #define QM_REG_QVOQIDX_55 0x1681d0
  2752. #define QM_REG_QVOQIDX_56 0x1681d4
  2753. #define QM_REG_QVOQIDX_57 0x1681d8
  2754. #define QM_REG_QVOQIDX_58 0x1681dc
  2755. #define QM_REG_QVOQIDX_59 0x1681e0
  2756. #define QM_REG_QVOQIDX_50 0x1681bc
  2757. #define QM_REG_QVOQIDX_51 0x1681c0
  2758. #define QM_REG_QVOQIDX_52 0x1681c4
  2759. #define QM_REG_QVOQIDX_53 0x1681c8
  2760. #define QM_REG_QVOQIDX_54 0x1681cc
  2761. #define QM_REG_QVOQIDX_55 0x1681d0
  2762. #define QM_REG_QVOQIDX_56 0x1681d4
  2763. #define QM_REG_QVOQIDX_57 0x1681d8
  2764. #define QM_REG_QVOQIDX_58 0x1681dc
  2765. #define QM_REG_QVOQIDX_59 0x1681e0
  2766. #define QM_REG_QVOQIDX_6 0x16810c
  2767. #define QM_REG_QVOQIDX_60 0x1681e4
  2768. #define QM_REG_QVOQIDX_61 0x1681e8
  2769. #define QM_REG_QVOQIDX_62 0x1681ec
  2770. #define QM_REG_QVOQIDX_63 0x1681f0
  2771. #define QM_REG_QVOQIDX_64 0x16e40c
  2772. #define QM_REG_QVOQIDX_65 0x16e410
  2773. #define QM_REG_QVOQIDX_66 0x16e414
  2774. #define QM_REG_QVOQIDX_67 0x16e418
  2775. #define QM_REG_QVOQIDX_68 0x16e41c
  2776. #define QM_REG_QVOQIDX_69 0x16e420
  2777. #define QM_REG_QVOQIDX_60 0x1681e4
  2778. #define QM_REG_QVOQIDX_61 0x1681e8
  2779. #define QM_REG_QVOQIDX_62 0x1681ec
  2780. #define QM_REG_QVOQIDX_63 0x1681f0
  2781. #define QM_REG_QVOQIDX_64 0x16e40c
  2782. #define QM_REG_QVOQIDX_65 0x16e410
  2783. #define QM_REG_QVOQIDX_69 0x16e420
  2784. #define QM_REG_QVOQIDX_7 0x168110
  2785. #define QM_REG_QVOQIDX_70 0x16e424
  2786. #define QM_REG_QVOQIDX_71 0x16e428
  2787. #define QM_REG_QVOQIDX_72 0x16e42c
  2788. #define QM_REG_QVOQIDX_73 0x16e430
  2789. #define QM_REG_QVOQIDX_74 0x16e434
  2790. #define QM_REG_QVOQIDX_75 0x16e438
  2791. #define QM_REG_QVOQIDX_76 0x16e43c
  2792. #define QM_REG_QVOQIDX_77 0x16e440
  2793. #define QM_REG_QVOQIDX_78 0x16e444
  2794. #define QM_REG_QVOQIDX_79 0x16e448
  2795. #define QM_REG_QVOQIDX_70 0x16e424
  2796. #define QM_REG_QVOQIDX_71 0x16e428
  2797. #define QM_REG_QVOQIDX_72 0x16e42c
  2798. #define QM_REG_QVOQIDX_73 0x16e430
  2799. #define QM_REG_QVOQIDX_74 0x16e434
  2800. #define QM_REG_QVOQIDX_75 0x16e438
  2801. #define QM_REG_QVOQIDX_76 0x16e43c
  2802. #define QM_REG_QVOQIDX_77 0x16e440
  2803. #define QM_REG_QVOQIDX_78 0x16e444
  2804. #define QM_REG_QVOQIDX_79 0x16e448
  2805. #define QM_REG_QVOQIDX_8 0x168114
  2806. #define QM_REG_QVOQIDX_80 0x16e44c
  2807. #define QM_REG_QVOQIDX_81 0x16e450
  2808. #define QM_REG_QVOQIDX_82 0x16e454
  2809. #define QM_REG_QVOQIDX_83 0x16e458
  2810. #define QM_REG_QVOQIDX_84 0x16e45c
  2811. #define QM_REG_QVOQIDX_85 0x16e460
  2812. #define QM_REG_QVOQIDX_86 0x16e464
  2813. #define QM_REG_QVOQIDX_87 0x16e468
  2814. #define QM_REG_QVOQIDX_88 0x16e46c
  2815. #define QM_REG_QVOQIDX_89 0x16e470
  2816. #define QM_REG_QVOQIDX_80 0x16e44c
  2817. #define QM_REG_QVOQIDX_81 0x16e450
  2818. #define QM_REG_QVOQIDX_85 0x16e460
  2819. #define QM_REG_QVOQIDX_86 0x16e464
  2820. #define QM_REG_QVOQIDX_87 0x16e468
  2821. #define QM_REG_QVOQIDX_88 0x16e46c
  2822. #define QM_REG_QVOQIDX_89 0x16e470
  2823. #define QM_REG_QVOQIDX_9 0x168118
  2824. #define QM_REG_QVOQIDX_90 0x16e474
  2825. #define QM_REG_QVOQIDX_91 0x16e478
  2826. #define QM_REG_QVOQIDX_92 0x16e47c
  2827. #define QM_REG_QVOQIDX_93 0x16e480
  2828. #define QM_REG_QVOQIDX_94 0x16e484
  2829. #define QM_REG_QVOQIDX_95 0x16e488
  2830. #define QM_REG_QVOQIDX_96 0x16e48c
  2831. #define QM_REG_QVOQIDX_97 0x16e490
  2832. #define QM_REG_QVOQIDX_98 0x16e494
  2833. #define QM_REG_QVOQIDX_99 0x16e498
  2834. #define QM_REG_QVOQIDX_90 0x16e474
  2835. #define QM_REG_QVOQIDX_91 0x16e478
  2836. #define QM_REG_QVOQIDX_92 0x16e47c
  2837. #define QM_REG_QVOQIDX_93 0x16e480
  2838. #define QM_REG_QVOQIDX_94 0x16e484
  2839. #define QM_REG_QVOQIDX_95 0x16e488
  2840. #define QM_REG_QVOQIDX_96 0x16e48c
  2841. #define QM_REG_QVOQIDX_97 0x16e490
  2842. #define QM_REG_QVOQIDX_98 0x16e494
  2843. #define QM_REG_QVOQIDX_99 0x16e498
  2844. /* [RW 1] Initialization bit command */
  2845. #define QM_REG_SOFT_RESET 0x168428
  2846. /* [RW 8] The credit cost per every task in the QM. A value per each VOQ */
  2847. #define QM_REG_TASKCRDCOST_0 0x16809c
  2848. #define QM_REG_TASKCRDCOST_1 0x1680a0
  2849. #define QM_REG_TASKCRDCOST_10 0x1680c4
  2850. #define QM_REG_TASKCRDCOST_11 0x1680c8
  2851. #define QM_REG_TASKCRDCOST_2 0x1680a4
  2852. #define QM_REG_TASKCRDCOST_4 0x1680ac
  2853. #define QM_REG_TASKCRDCOST_5 0x1680b0
  2854. /* [R 6] Keep the fill level of the fifo from write client 3 */
  2855. #define QM_REG_TQM_WRC_FIFOLVL 0x168010
  2856. /* [R 6] Keep the fill level of the fifo from write client 2 */
  2857. #define QM_REG_UQM_WRC_FIFOLVL 0x168008
  2858. /* [RC 32] Credit update error register */
  2859. #define QM_REG_VOQCRDERRREG 0x168408
  2860. /* [R 16] The credit value for each VOQ */
  2861. #define QM_REG_VOQCREDIT_0 0x1682d0
  2862. #define QM_REG_VOQCREDIT_1 0x1682d4
  2863. #define QM_REG_VOQCREDIT_10 0x1682f8
  2864. #define QM_REG_VOQCREDIT_11 0x1682fc
  2865. #define QM_REG_VOQCREDIT_4 0x1682e0
  2866. /* [RW 16] The credit value that if above the QM is considered almost full */
  2867. #define QM_REG_VOQCREDITAFULLTHR 0x168090
  2868. /* [RW 16] The init and maximum credit for each VoQ */
  2869. #define QM_REG_VOQINITCREDIT_0 0x168060
  2870. #define QM_REG_VOQINITCREDIT_1 0x168064
  2871. #define QM_REG_VOQINITCREDIT_10 0x168088
  2872. #define QM_REG_VOQINITCREDIT_11 0x16808c
  2873. #define QM_REG_VOQINITCREDIT_2 0x168068
  2874. #define QM_REG_VOQINITCREDIT_4 0x168070
  2875. #define QM_REG_VOQINITCREDIT_5 0x168074
  2876. /* [RW 1] The port of which VOQ belongs */
  2877. #define QM_REG_VOQPORT_0 0x1682a0
  2878. #define QM_REG_VOQPORT_1 0x1682a4
  2879. #define QM_REG_VOQPORT_10 0x1682c8
  2880. #define QM_REG_VOQPORT_11 0x1682cc
  2881. #define QM_REG_VOQPORT_2 0x1682a8
  2882. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  2883. #define QM_REG_VOQQMASK_0_LSB 0x168240
  2884. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  2885. #define QM_REG_VOQQMASK_0_LSB_EXT_A 0x16e524
  2886. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  2887. #define QM_REG_VOQQMASK_0_MSB 0x168244
  2888. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  2889. #define QM_REG_VOQQMASK_0_MSB_EXT_A 0x16e528
  2890. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  2891. #define QM_REG_VOQQMASK_10_LSB 0x168290
  2892. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  2893. #define QM_REG_VOQQMASK_10_LSB_EXT_A 0x16e574
  2894. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  2895. #define QM_REG_VOQQMASK_10_MSB 0x168294
  2896. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  2897. #define QM_REG_VOQQMASK_10_MSB_EXT_A 0x16e578
  2898. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  2899. #define QM_REG_VOQQMASK_11_LSB 0x168298
  2900. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  2901. #define QM_REG_VOQQMASK_11_LSB_EXT_A 0x16e57c
  2902. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  2903. #define QM_REG_VOQQMASK_11_MSB 0x16829c
  2904. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  2905. #define QM_REG_VOQQMASK_11_MSB_EXT_A 0x16e580
  2906. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  2907. #define QM_REG_VOQQMASK_1_LSB 0x168248
  2908. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  2909. #define QM_REG_VOQQMASK_1_LSB_EXT_A 0x16e52c
  2910. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  2911. #define QM_REG_VOQQMASK_1_MSB 0x16824c
  2912. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  2913. #define QM_REG_VOQQMASK_1_MSB_EXT_A 0x16e530
  2914. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  2915. #define QM_REG_VOQQMASK_2_LSB 0x168250
  2916. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  2917. #define QM_REG_VOQQMASK_2_LSB_EXT_A 0x16e534
  2918. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  2919. #define QM_REG_VOQQMASK_2_MSB 0x168254
  2920. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  2921. #define QM_REG_VOQQMASK_2_MSB_EXT_A 0x16e538
  2922. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  2923. #define QM_REG_VOQQMASK_3_LSB 0x168258
  2924. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  2925. #define QM_REG_VOQQMASK_3_LSB_EXT_A 0x16e53c
  2926. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  2927. #define QM_REG_VOQQMASK_3_MSB_EXT_A 0x16e540
  2928. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  2929. #define QM_REG_VOQQMASK_4_LSB 0x168260
  2930. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  2931. #define QM_REG_VOQQMASK_4_LSB_EXT_A 0x16e544
  2932. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  2933. #define QM_REG_VOQQMASK_4_MSB 0x168264
  2934. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  2935. #define QM_REG_VOQQMASK_4_MSB_EXT_A 0x16e548
  2936. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  2937. #define QM_REG_VOQQMASK_5_LSB 0x168268
  2938. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  2939. #define QM_REG_VOQQMASK_5_LSB_EXT_A 0x16e54c
  2940. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  2941. #define QM_REG_VOQQMASK_5_MSB 0x16826c
  2942. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  2943. #define QM_REG_VOQQMASK_5_MSB_EXT_A 0x16e550
  2944. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  2945. #define QM_REG_VOQQMASK_6_LSB 0x168270
  2946. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  2947. #define QM_REG_VOQQMASK_6_LSB_EXT_A 0x16e554
  2948. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  2949. #define QM_REG_VOQQMASK_6_MSB 0x168274
  2950. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  2951. #define QM_REG_VOQQMASK_6_MSB_EXT_A 0x16e558
  2952. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  2953. #define QM_REG_VOQQMASK_7_LSB 0x168278
  2954. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  2955. #define QM_REG_VOQQMASK_7_LSB_EXT_A 0x16e55c
  2956. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  2957. #define QM_REG_VOQQMASK_7_MSB 0x16827c
  2958. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  2959. #define QM_REG_VOQQMASK_7_MSB_EXT_A 0x16e560
  2960. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  2961. #define QM_REG_VOQQMASK_8_LSB 0x168280
  2962. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  2963. #define QM_REG_VOQQMASK_8_LSB_EXT_A 0x16e564
  2964. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  2965. #define QM_REG_VOQQMASK_8_MSB 0x168284
  2966. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  2967. #define QM_REG_VOQQMASK_8_MSB_EXT_A 0x16e568
  2968. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  2969. #define QM_REG_VOQQMASK_9_LSB 0x168288
  2970. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  2971. #define QM_REG_VOQQMASK_9_LSB_EXT_A 0x16e56c
  2972. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  2973. #define QM_REG_VOQQMASK_9_MSB_EXT_A 0x16e570
  2974. /* [RW 32] Wrr weights */
  2975. #define QM_REG_WRRWEIGHTS_0 0x16880c
  2976. #define QM_REG_WRRWEIGHTS_1 0x168810
  2977. #define QM_REG_WRRWEIGHTS_10 0x168814
  2978. #define QM_REG_WRRWEIGHTS_10_SIZE 1
  2979. /* [RW 32] Wrr weights */
  2980. #define QM_REG_WRRWEIGHTS_11 0x168818
  2981. #define QM_REG_WRRWEIGHTS_11_SIZE 1
  2982. /* [RW 32] Wrr weights */
  2983. #define QM_REG_WRRWEIGHTS_12 0x16881c
  2984. #define QM_REG_WRRWEIGHTS_12_SIZE 1
  2985. /* [RW 32] Wrr weights */
  2986. #define QM_REG_WRRWEIGHTS_13 0x168820
  2987. #define QM_REG_WRRWEIGHTS_13_SIZE 1
  2988. /* [RW 32] Wrr weights */
  2989. #define QM_REG_WRRWEIGHTS_14 0x168824
  2990. #define QM_REG_WRRWEIGHTS_14_SIZE 1
  2991. /* [RW 32] Wrr weights */
  2992. #define QM_REG_WRRWEIGHTS_15 0x168828
  2993. #define QM_REG_WRRWEIGHTS_15_SIZE 1
  2994. /* [RW 32] Wrr weights */
  2995. #define QM_REG_WRRWEIGHTS_16 0x16e000
  2996. #define QM_REG_WRRWEIGHTS_16_SIZE 1
  2997. /* [RW 32] Wrr weights */
  2998. #define QM_REG_WRRWEIGHTS_17 0x16e004
  2999. #define QM_REG_WRRWEIGHTS_17_SIZE 1
  3000. /* [RW 32] Wrr weights */
  3001. #define QM_REG_WRRWEIGHTS_18 0x16e008
  3002. #define QM_REG_WRRWEIGHTS_18_SIZE 1
  3003. /* [RW 32] Wrr weights */
  3004. #define QM_REG_WRRWEIGHTS_19 0x16e00c
  3005. #define QM_REG_WRRWEIGHTS_19_SIZE 1
  3006. /* [RW 32] Wrr weights */
  3007. #define QM_REG_WRRWEIGHTS_10 0x168814
  3008. #define QM_REG_WRRWEIGHTS_11 0x168818
  3009. #define QM_REG_WRRWEIGHTS_12 0x16881c
  3010. #define QM_REG_WRRWEIGHTS_13 0x168820
  3011. #define QM_REG_WRRWEIGHTS_14 0x168824
  3012. #define QM_REG_WRRWEIGHTS_15 0x168828
  3013. #define QM_REG_WRRWEIGHTS_16 0x16e000
  3014. #define QM_REG_WRRWEIGHTS_17 0x16e004
  3015. #define QM_REG_WRRWEIGHTS_18 0x16e008
  3016. #define QM_REG_WRRWEIGHTS_19 0x16e00c
  3017. #define QM_REG_WRRWEIGHTS_2 0x16882c
  3018. #define QM_REG_WRRWEIGHTS_20 0x16e010
  3019. #define QM_REG_WRRWEIGHTS_20_SIZE 1
  3020. /* [RW 32] Wrr weights */
  3021. #define QM_REG_WRRWEIGHTS_21 0x16e014
  3022. #define QM_REG_WRRWEIGHTS_21_SIZE 1
  3023. /* [RW 32] Wrr weights */
  3024. #define QM_REG_WRRWEIGHTS_22 0x16e018
  3025. #define QM_REG_WRRWEIGHTS_22_SIZE 1
  3026. /* [RW 32] Wrr weights */
  3027. #define QM_REG_WRRWEIGHTS_23 0x16e01c
  3028. #define QM_REG_WRRWEIGHTS_23_SIZE 1
  3029. /* [RW 32] Wrr weights */
  3030. #define QM_REG_WRRWEIGHTS_24 0x16e020
  3031. #define QM_REG_WRRWEIGHTS_24_SIZE 1
  3032. /* [RW 32] Wrr weights */
  3033. #define QM_REG_WRRWEIGHTS_25 0x16e024
  3034. #define QM_REG_WRRWEIGHTS_25_SIZE 1
  3035. /* [RW 32] Wrr weights */
  3036. #define QM_REG_WRRWEIGHTS_26 0x16e028
  3037. #define QM_REG_WRRWEIGHTS_26_SIZE 1
  3038. /* [RW 32] Wrr weights */
  3039. #define QM_REG_WRRWEIGHTS_27 0x16e02c
  3040. #define QM_REG_WRRWEIGHTS_27_SIZE 1
  3041. /* [RW 32] Wrr weights */
  3042. #define QM_REG_WRRWEIGHTS_28 0x16e030
  3043. #define QM_REG_WRRWEIGHTS_28_SIZE 1
  3044. /* [RW 32] Wrr weights */
  3045. #define QM_REG_WRRWEIGHTS_29 0x16e034
  3046. #define QM_REG_WRRWEIGHTS_29_SIZE 1
  3047. /* [RW 32] Wrr weights */
  3048. #define QM_REG_WRRWEIGHTS_20 0x16e010
  3049. #define QM_REG_WRRWEIGHTS_21 0x16e014
  3050. #define QM_REG_WRRWEIGHTS_22 0x16e018
  3051. #define QM_REG_WRRWEIGHTS_23 0x16e01c
  3052. #define QM_REG_WRRWEIGHTS_24 0x16e020
  3053. #define QM_REG_WRRWEIGHTS_25 0x16e024
  3054. #define QM_REG_WRRWEIGHTS_26 0x16e028
  3055. #define QM_REG_WRRWEIGHTS_27 0x16e02c
  3056. #define QM_REG_WRRWEIGHTS_28 0x16e030
  3057. #define QM_REG_WRRWEIGHTS_29 0x16e034
  3058. #define QM_REG_WRRWEIGHTS_3 0x168830
  3059. #define QM_REG_WRRWEIGHTS_30 0x16e038
  3060. #define QM_REG_WRRWEIGHTS_30_SIZE 1
  3061. /* [RW 32] Wrr weights */
  3062. #define QM_REG_WRRWEIGHTS_31 0x16e03c
  3063. #define QM_REG_WRRWEIGHTS_31_SIZE 1
  3064. /* [RW 32] Wrr weights */
  3065. #define QM_REG_WRRWEIGHTS_30 0x16e038
  3066. #define QM_REG_WRRWEIGHTS_31 0x16e03c
  3067. #define QM_REG_WRRWEIGHTS_4 0x168834
  3068. #define QM_REG_WRRWEIGHTS_5 0x168838
  3069. #define QM_REG_WRRWEIGHTS_6 0x16883c
  3070. #define QM_REG_WRRWEIGHTS_7 0x168840
  3071. #define QM_REG_WRRWEIGHTS_8 0x168844
  3072. #define QM_REG_WRRWEIGHTS_9 0x168848
  3073. /* [R 6] Keep the fill level of the fifo from write client 1 */
  3074. #define QM_REG_XQM_WRC_FIFOLVL 0x168000
  3075. #define BRB1_BRB1_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
  3076. #define BRB1_BRB1_INT_STS_REG_ADDRESS_ERROR_SIZE 0
  3077. #define BRB1_BRB1_INT_STS_CLR_REG_ADDRESS_ERROR (0x1<<0)
  3078. #define BRB1_BRB1_INT_STS_CLR_REG_ADDRESS_ERROR_SIZE 0
  3079. #define BRB1_BRB1_INT_STS_WR_REG_ADDRESS_ERROR (0x1<<0)
  3080. #define BRB1_BRB1_INT_STS_WR_REG_ADDRESS_ERROR_SIZE 0
  3081. #define BRB1_BRB1_INT_MASK_REG_ADDRESS_ERROR (0x1<<0)
  3082. #define BRB1_BRB1_INT_MASK_REG_ADDRESS_ERROR_SIZE 0
  3083. #define CCM_CCM_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
  3084. #define CCM_CCM_INT_STS_REG_ADDRESS_ERROR_SIZE 0
  3085. #define CCM_CCM_INT_STS_CLR_REG_ADDRESS_ERROR (0x1<<0)
  3086. #define CCM_CCM_INT_STS_CLR_REG_ADDRESS_ERROR_SIZE 0
  3087. #define CCM_CCM_INT_STS_WR_REG_ADDRESS_ERROR (0x1<<0)
  3088. #define CCM_CCM_INT_STS_WR_REG_ADDRESS_ERROR_SIZE 0
  3089. #define CCM_CCM_INT_MASK_REG_ADDRESS_ERROR (0x1<<0)
  3090. #define CCM_CCM_INT_MASK_REG_ADDRESS_ERROR_SIZE 0
  3091. #define CDU_CDU_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
  3092. #define CDU_CDU_INT_STS_REG_ADDRESS_ERROR_SIZE 0
  3093. #define CDU_CDU_INT_STS_CLR_REG_ADDRESS_ERROR (0x1<<0)
  3094. #define CDU_CDU_INT_STS_CLR_REG_ADDRESS_ERROR_SIZE 0
  3095. #define CDU_CDU_INT_STS_WR_REG_ADDRESS_ERROR (0x1<<0)
  3096. #define CDU_CDU_INT_STS_WR_REG_ADDRESS_ERROR_SIZE 0
  3097. #define CDU_CDU_INT_MASK_REG_ADDRESS_ERROR (0x1<<0)
  3098. #define CDU_CDU_INT_MASK_REG_ADDRESS_ERROR_SIZE 0
  3099. #define CFC_CFC_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
  3100. #define CFC_CFC_INT_STS_REG_ADDRESS_ERROR_SIZE 0
  3101. #define CFC_CFC_INT_STS_CLR_REG_ADDRESS_ERROR (0x1<<0)
  3102. #define CFC_CFC_INT_STS_CLR_REG_ADDRESS_ERROR_SIZE 0
  3103. #define CFC_CFC_INT_STS_WR_REG_ADDRESS_ERROR (0x1<<0)
  3104. #define CFC_CFC_INT_STS_WR_REG_ADDRESS_ERROR_SIZE 0
  3105. #define CFC_CFC_INT_MASK_REG_ADDRESS_ERROR (0x1<<0)
  3106. #define CFC_CFC_INT_MASK_REG_ADDRESS_ERROR_SIZE 0
  3107. #define CSDM_CSDM_INT_STS_0_REG_ADDRESS_ERROR (0x1<<0)
  3108. #define CSDM_CSDM_INT_STS_0_REG_ADDRESS_ERROR_SIZE 0
  3109. #define CSDM_CSDM_INT_STS_CLR_0_REG_ADDRESS_ERROR (0x1<<0)
  3110. #define CSDM_CSDM_INT_STS_CLR_0_REG_ADDRESS_ERROR_SIZE 0
  3111. #define CSDM_CSDM_INT_STS_WR_0_REG_ADDRESS_ERROR (0x1<<0)
  3112. #define CSDM_CSDM_INT_STS_WR_0_REG_ADDRESS_ERROR_SIZE 0
  3113. #define CSDM_CSDM_INT_MASK_0_REG_ADDRESS_ERROR (0x1<<0)
  3114. #define CSDM_CSDM_INT_MASK_0_REG_ADDRESS_ERROR_SIZE 0
  3115. #define CSEM_CSEM_INT_STS_0_REG_ADDRESS_ERROR (0x1<<0)
  3116. #define CSEM_CSEM_INT_STS_0_REG_ADDRESS_ERROR_SIZE 0
  3117. #define CSEM_CSEM_INT_STS_CLR_0_REG_ADDRESS_ERROR (0x1<<0)
  3118. #define CSEM_CSEM_INT_STS_CLR_0_REG_ADDRESS_ERROR_SIZE 0
  3119. #define CSEM_CSEM_INT_STS_WR_0_REG_ADDRESS_ERROR (0x1<<0)
  3120. #define CSEM_CSEM_INT_STS_WR_0_REG_ADDRESS_ERROR_SIZE 0
  3121. #define CSEM_CSEM_INT_MASK_0_REG_ADDRESS_ERROR (0x1<<0)
  3122. #define CSEM_CSEM_INT_MASK_0_REG_ADDRESS_ERROR_SIZE 0
  3123. #define DBG_DBG_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
  3124. #define DBG_DBG_INT_STS_REG_ADDRESS_ERROR_SIZE 0
  3125. #define DBG_DBG_INT_STS_CLR_REG_ADDRESS_ERROR (0x1<<0)
  3126. #define DBG_DBG_INT_STS_CLR_REG_ADDRESS_ERROR_SIZE 0
  3127. #define DBG_DBG_INT_STS_WR_REG_ADDRESS_ERROR (0x1<<0)
  3128. #define DBG_DBG_INT_STS_WR_REG_ADDRESS_ERROR_SIZE 0
  3129. #define DBG_DBG_INT_MASK_REG_ADDRESS_ERROR (0x1<<0)
  3130. #define DBG_DBG_INT_MASK_REG_ADDRESS_ERROR_SIZE 0
  3131. #define DMAE_DMAE_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
  3132. #define DMAE_DMAE_INT_STS_REG_ADDRESS_ERROR_SIZE 0
  3133. #define DMAE_DMAE_INT_STS_CLR_REG_ADDRESS_ERROR (0x1<<0)
  3134. #define DMAE_DMAE_INT_STS_CLR_REG_ADDRESS_ERROR_SIZE 0
  3135. #define DMAE_DMAE_INT_STS_WR_REG_ADDRESS_ERROR (0x1<<0)
  3136. #define DMAE_DMAE_INT_STS_WR_REG_ADDRESS_ERROR_SIZE 0
  3137. #define DMAE_DMAE_INT_MASK_REG_ADDRESS_ERROR (0x1<<0)
  3138. #define DMAE_DMAE_INT_MASK_REG_ADDRESS_ERROR_SIZE 0
  3139. #define DORQ_DORQ_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
  3140. #define DORQ_DORQ_INT_STS_REG_ADDRESS_ERROR_SIZE 0
  3141. #define DORQ_DORQ_INT_STS_CLR_REG_ADDRESS_ERROR (0x1<<0)
  3142. #define DORQ_DORQ_INT_STS_CLR_REG_ADDRESS_ERROR_SIZE 0
  3143. #define DORQ_DORQ_INT_STS_WR_REG_ADDRESS_ERROR (0x1<<0)
  3144. #define DORQ_DORQ_INT_STS_WR_REG_ADDRESS_ERROR_SIZE 0
  3145. #define DORQ_DORQ_INT_MASK_REG_ADDRESS_ERROR (0x1<<0)
  3146. #define DORQ_DORQ_INT_MASK_REG_ADDRESS_ERROR_SIZE 0
  3147. #define HC_HC_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
  3148. #define HC_HC_INT_STS_REG_ADDRESS_ERROR_SIZE 0
  3149. #define HC_HC_INT_STS_CLR_REG_ADDRESS_ERROR (0x1<<0)
  3150. #define HC_HC_INT_STS_CLR_REG_ADDRESS_ERROR_SIZE 0
  3151. #define HC_HC_INT_STS_WR_REG_ADDRESS_ERROR (0x1<<0)
  3152. #define HC_HC_INT_STS_WR_REG_ADDRESS_ERROR_SIZE 0
  3153. #define HC_HC_INT_MASK_REG_ADDRESS_ERROR (0x1<<0)
  3154. #define HC_HC_INT_MASK_REG_ADDRESS_ERROR_SIZE 0
  3155. #define MISC_MISC_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
  3156. #define MISC_MISC_INT_STS_REG_ADDRESS_ERROR_SIZE 0
  3157. #define MISC_MISC_INT_STS_CLR_REG_ADDRESS_ERROR (0x1<<0)
  3158. #define MISC_MISC_INT_STS_CLR_REG_ADDRESS_ERROR_SIZE 0
  3159. #define MISC_MISC_INT_STS_WR_REG_ADDRESS_ERROR (0x1<<0)
  3160. #define MISC_MISC_INT_STS_WR_REG_ADDRESS_ERROR_SIZE 0
  3161. #define MISC_MISC_INT_MASK_REG_ADDRESS_ERROR (0x1<<0)
  3162. #define MISC_MISC_INT_MASK_REG_ADDRESS_ERROR_SIZE 0
  3163. #define NIG_NIG_INT_STS_0_REG_ADDRESS_ERROR (0x1<<0)
  3164. #define NIG_NIG_INT_STS_0_REG_ADDRESS_ERROR_SIZE 0
  3165. #define NIG_NIG_INT_STS_CLR_0_REG_ADDRESS_ERROR (0x1<<0)
  3166. #define NIG_NIG_INT_STS_CLR_0_REG_ADDRESS_ERROR_SIZE 0
  3167. #define NIG_NIG_INT_STS_WR_0_REG_ADDRESS_ERROR (0x1<<0)
  3168. #define NIG_NIG_INT_STS_WR_0_REG_ADDRESS_ERROR_SIZE 0
  3169. #define NIG_NIG_INT_MASK_0_REG_ADDRESS_ERROR (0x1<<0)
  3170. #define NIG_NIG_INT_MASK_0_REG_ADDRESS_ERROR_SIZE 0
  3171. #define PBF_PBF_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
  3172. #define PBF_PBF_INT_STS_REG_ADDRESS_ERROR_SIZE 0
  3173. #define PBF_PBF_INT_STS_CLR_REG_ADDRESS_ERROR (0x1<<0)
  3174. #define PBF_PBF_INT_STS_CLR_REG_ADDRESS_ERROR_SIZE 0
  3175. #define PBF_PBF_INT_STS_WR_REG_ADDRESS_ERROR (0x1<<0)
  3176. #define PBF_PBF_INT_STS_WR_REG_ADDRESS_ERROR_SIZE 0
  3177. #define PBF_PBF_INT_MASK_REG_ADDRESS_ERROR (0x1<<0)
  3178. #define PBF_PBF_INT_MASK_REG_ADDRESS_ERROR_SIZE 0
  3179. #define PB_PB_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
  3180. #define PB_PB_INT_STS_REG_ADDRESS_ERROR_SIZE 0
  3181. #define PB_PB_INT_STS_CLR_REG_ADDRESS_ERROR (0x1<<0)
  3182. #define PB_PB_INT_STS_CLR_REG_ADDRESS_ERROR_SIZE 0
  3183. #define PB_PB_INT_STS_WR_REG_ADDRESS_ERROR (0x1<<0)
  3184. #define PB_PB_INT_STS_WR_REG_ADDRESS_ERROR_SIZE 0
  3185. #define PB_PB_INT_MASK_REG_ADDRESS_ERROR (0x1<<0)
  3186. #define PB_PB_INT_MASK_REG_ADDRESS_ERROR_SIZE 0
  3187. #define PRS_PRS_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
  3188. #define PRS_PRS_INT_STS_REG_ADDRESS_ERROR_SIZE 0
  3189. #define PRS_PRS_INT_STS_CLR_REG_ADDRESS_ERROR (0x1<<0)
  3190. #define PRS_PRS_INT_STS_CLR_REG_ADDRESS_ERROR_SIZE 0
  3191. #define PRS_PRS_INT_STS_WR_REG_ADDRESS_ERROR (0x1<<0)
  3192. #define PRS_PRS_INT_STS_WR_REG_ADDRESS_ERROR_SIZE 0
  3193. #define PRS_PRS_INT_MASK_REG_ADDRESS_ERROR (0x1<<0)
  3194. #define PRS_PRS_INT_MASK_REG_ADDRESS_ERROR_SIZE 0
  3195. #define PXP2_PXP2_INT_STS_0_REG_ADDRESS_ERROR (0x1<<0)
  3196. #define PXP2_PXP2_INT_STS_0_REG_ADDRESS_ERROR_SIZE 0
  3197. #define PXP2_PXP2_INT_STS_CLR_0_REG_ADDRESS_ERROR (0x1<<0)
  3198. #define PXP2_PXP2_INT_STS_CLR_0_REG_ADDRESS_ERROR_SIZE 0
  3199. #define PXP2_PXP2_INT_STS_WR_0_REG_ADDRESS_ERROR (0x1<<0)
  3200. #define PXP2_PXP2_INT_STS_WR_0_REG_ADDRESS_ERROR_SIZE 0
  3201. #define PXP2_PXP2_INT_MASK_0_REG_ADDRESS_ERROR (0x1<<0)
  3202. #define PXP2_PXP2_INT_MASK_0_REG_ADDRESS_ERROR_SIZE 0
  3203. #define PXP_PXP_INT_STS_0_REG_ADDRESS_ERROR (0x1<<0)
  3204. #define PXP_PXP_INT_STS_0_REG_ADDRESS_ERROR_SIZE 0
  3205. #define PXP_PXP_INT_STS_CLR_0_REG_ADDRESS_ERROR (0x1<<0)
  3206. #define PXP_PXP_INT_STS_CLR_0_REG_ADDRESS_ERROR_SIZE 0
  3207. #define PXP_PXP_INT_STS_WR_0_REG_ADDRESS_ERROR (0x1<<0)
  3208. #define PXP_PXP_INT_STS_WR_0_REG_ADDRESS_ERROR_SIZE 0
  3209. #define PXP_PXP_INT_MASK_0_REG_ADDRESS_ERROR (0x1<<0)
  3210. #define PXP_PXP_INT_MASK_0_REG_ADDRESS_ERROR_SIZE 0
  3211. #define QM_QM_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
  3212. #define QM_QM_INT_STS_REG_ADDRESS_ERROR_SIZE 0
  3213. #define QM_QM_INT_STS_CLR_REG_ADDRESS_ERROR (0x1<<0)
  3214. #define QM_QM_INT_STS_CLR_REG_ADDRESS_ERROR_SIZE 0
  3215. #define QM_QM_INT_STS_WR_REG_ADDRESS_ERROR (0x1<<0)
  3216. #define QM_QM_INT_STS_WR_REG_ADDRESS_ERROR_SIZE 0
  3217. #define QM_QM_INT_MASK_REG_ADDRESS_ERROR (0x1<<0)
  3218. #define QM_QM_INT_MASK_REG_ADDRESS_ERROR_SIZE 0
  3219. #define SEM_FAST_SEM_FAST_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
  3220. #define SEM_FAST_SEM_FAST_INT_STS_REG_ADDRESS_ERROR_SIZE 0
  3221. #define SEM_FAST_SEM_FAST_INT_STS_CLR_REG_ADDRESS_ERROR (0x1<<0)
  3222. #define SEM_FAST_SEM_FAST_INT_STS_CLR_REG_ADDRESS_ERROR_SIZE 0
  3223. #define SEM_FAST_SEM_FAST_INT_STS_WR_REG_ADDRESS_ERROR (0x1<<0)
  3224. #define SEM_FAST_SEM_FAST_INT_STS_WR_REG_ADDRESS_ERROR_SIZE 0
  3225. #define SEM_FAST_SEM_FAST_INT_MASK_REG_ADDRESS_ERROR (0x1<<0)
  3226. #define SEM_FAST_SEM_FAST_INT_MASK_REG_ADDRESS_ERROR_SIZE 0
  3227. #define SRC_SRC_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
  3228. #define SRC_SRC_INT_STS_REG_ADDRESS_ERROR_SIZE 0
  3229. #define SRC_SRC_INT_STS_CLR_REG_ADDRESS_ERROR (0x1<<0)
  3230. #define SRC_SRC_INT_STS_CLR_REG_ADDRESS_ERROR_SIZE 0
  3231. #define SRC_SRC_INT_STS_WR_REG_ADDRESS_ERROR (0x1<<0)
  3232. #define SRC_SRC_INT_STS_WR_REG_ADDRESS_ERROR_SIZE 0
  3233. #define SRC_SRC_INT_MASK_REG_ADDRESS_ERROR (0x1<<0)
  3234. #define SRC_SRC_INT_MASK_REG_ADDRESS_ERROR_SIZE 0
  3235. #define TCM_TCM_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
  3236. #define TCM_TCM_INT_STS_REG_ADDRESS_ERROR_SIZE 0
  3237. #define TCM_TCM_INT_STS_CLR_REG_ADDRESS_ERROR (0x1<<0)
  3238. #define TCM_TCM_INT_STS_CLR_REG_ADDRESS_ERROR_SIZE 0
  3239. #define TCM_TCM_INT_STS_WR_REG_ADDRESS_ERROR (0x1<<0)
  3240. #define TCM_TCM_INT_STS_WR_REG_ADDRESS_ERROR_SIZE 0
  3241. #define TCM_TCM_INT_MASK_REG_ADDRESS_ERROR (0x1<<0)
  3242. #define TCM_TCM_INT_MASK_REG_ADDRESS_ERROR_SIZE 0
  3243. #define TM_TM_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
  3244. #define TM_TM_INT_STS_REG_ADDRESS_ERROR_SIZE 0
  3245. #define TM_TM_INT_STS_CLR_REG_ADDRESS_ERROR (0x1<<0)
  3246. #define TM_TM_INT_STS_CLR_REG_ADDRESS_ERROR_SIZE 0
  3247. #define TM_TM_INT_STS_WR_REG_ADDRESS_ERROR (0x1<<0)
  3248. #define TM_TM_INT_STS_WR_REG_ADDRESS_ERROR_SIZE 0
  3249. #define TM_TM_INT_MASK_REG_ADDRESS_ERROR (0x1<<0)
  3250. #define TM_TM_INT_MASK_REG_ADDRESS_ERROR_SIZE 0
  3251. #define TSDM_TSDM_INT_STS_0_REG_ADDRESS_ERROR (0x1<<0)
  3252. #define TSDM_TSDM_INT_STS_0_REG_ADDRESS_ERROR_SIZE 0
  3253. #define TSDM_TSDM_INT_STS_CLR_0_REG_ADDRESS_ERROR (0x1<<0)
  3254. #define TSDM_TSDM_INT_STS_CLR_0_REG_ADDRESS_ERROR_SIZE 0
  3255. #define TSDM_TSDM_INT_STS_WR_0_REG_ADDRESS_ERROR (0x1<<0)
  3256. #define TSDM_TSDM_INT_STS_WR_0_REG_ADDRESS_ERROR_SIZE 0
  3257. #define TSDM_TSDM_INT_MASK_0_REG_ADDRESS_ERROR (0x1<<0)
  3258. #define TSDM_TSDM_INT_MASK_0_REG_ADDRESS_ERROR_SIZE 0
  3259. #define TSEM_TSEM_INT_STS_0_REG_ADDRESS_ERROR (0x1<<0)
  3260. #define TSEM_TSEM_INT_STS_0_REG_ADDRESS_ERROR_SIZE 0
  3261. #define TSEM_TSEM_INT_STS_CLR_0_REG_ADDRESS_ERROR (0x1<<0)
  3262. #define TSEM_TSEM_INT_STS_CLR_0_REG_ADDRESS_ERROR_SIZE 0
  3263. #define TSEM_TSEM_INT_STS_WR_0_REG_ADDRESS_ERROR (0x1<<0)
  3264. #define TSEM_TSEM_INT_STS_WR_0_REG_ADDRESS_ERROR_SIZE 0
  3265. #define TSEM_TSEM_INT_MASK_0_REG_ADDRESS_ERROR (0x1<<0)
  3266. #define TSEM_TSEM_INT_MASK_0_REG_ADDRESS_ERROR_SIZE 0
  3267. #define UCM_UCM_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
  3268. #define UCM_UCM_INT_STS_REG_ADDRESS_ERROR_SIZE 0
  3269. #define UCM_UCM_INT_STS_CLR_REG_ADDRESS_ERROR (0x1<<0)
  3270. #define UCM_UCM_INT_STS_CLR_REG_ADDRESS_ERROR_SIZE 0
  3271. #define UCM_UCM_INT_STS_WR_REG_ADDRESS_ERROR (0x1<<0)
  3272. #define UCM_UCM_INT_STS_WR_REG_ADDRESS_ERROR_SIZE 0
  3273. #define UCM_UCM_INT_MASK_REG_ADDRESS_ERROR (0x1<<0)
  3274. #define UCM_UCM_INT_MASK_REG_ADDRESS_ERROR_SIZE 0
  3275. #define USDM_USDM_INT_STS_0_REG_ADDRESS_ERROR (0x1<<0)
  3276. #define USDM_USDM_INT_STS_0_REG_ADDRESS_ERROR_SIZE 0
  3277. #define USDM_USDM_INT_STS_CLR_0_REG_ADDRESS_ERROR (0x1<<0)
  3278. #define USDM_USDM_INT_STS_CLR_0_REG_ADDRESS_ERROR_SIZE 0
  3279. #define USDM_USDM_INT_STS_WR_0_REG_ADDRESS_ERROR (0x1<<0)
  3280. #define USDM_USDM_INT_STS_WR_0_REG_ADDRESS_ERROR_SIZE 0
  3281. #define USDM_USDM_INT_MASK_0_REG_ADDRESS_ERROR (0x1<<0)
  3282. #define USDM_USDM_INT_MASK_0_REG_ADDRESS_ERROR_SIZE 0
  3283. #define USEM_USEM_INT_STS_0_REG_ADDRESS_ERROR (0x1<<0)
  3284. #define USEM_USEM_INT_STS_0_REG_ADDRESS_ERROR_SIZE 0
  3285. #define USEM_USEM_INT_STS_CLR_0_REG_ADDRESS_ERROR (0x1<<0)
  3286. #define USEM_USEM_INT_STS_CLR_0_REG_ADDRESS_ERROR_SIZE 0
  3287. #define USEM_USEM_INT_STS_WR_0_REG_ADDRESS_ERROR (0x1<<0)
  3288. #define USEM_USEM_INT_STS_WR_0_REG_ADDRESS_ERROR_SIZE 0
  3289. #define USEM_USEM_INT_MASK_0_REG_ADDRESS_ERROR (0x1<<0)
  3290. #define USEM_USEM_INT_MASK_0_REG_ADDRESS_ERROR_SIZE 0
  3291. #define XCM_XCM_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
  3292. #define XCM_XCM_INT_STS_REG_ADDRESS_ERROR_SIZE 0
  3293. #define XCM_XCM_INT_STS_CLR_REG_ADDRESS_ERROR (0x1<<0)
  3294. #define XCM_XCM_INT_STS_CLR_REG_ADDRESS_ERROR_SIZE 0
  3295. #define XCM_XCM_INT_STS_WR_REG_ADDRESS_ERROR (0x1<<0)
  3296. #define XCM_XCM_INT_STS_WR_REG_ADDRESS_ERROR_SIZE 0
  3297. #define XCM_XCM_INT_MASK_REG_ADDRESS_ERROR (0x1<<0)
  3298. #define XCM_XCM_INT_MASK_REG_ADDRESS_ERROR_SIZE 0
  3299. #define XSDM_XSDM_INT_STS_0_REG_ADDRESS_ERROR (0x1<<0)
  3300. #define XSDM_XSDM_INT_STS_0_REG_ADDRESS_ERROR_SIZE 0
  3301. #define XSDM_XSDM_INT_STS_CLR_0_REG_ADDRESS_ERROR (0x1<<0)
  3302. #define XSDM_XSDM_INT_STS_CLR_0_REG_ADDRESS_ERROR_SIZE 0
  3303. #define XSDM_XSDM_INT_STS_WR_0_REG_ADDRESS_ERROR (0x1<<0)
  3304. #define XSDM_XSDM_INT_STS_WR_0_REG_ADDRESS_ERROR_SIZE 0
  3305. #define XSDM_XSDM_INT_MASK_0_REG_ADDRESS_ERROR (0x1<<0)
  3306. #define XSDM_XSDM_INT_MASK_0_REG_ADDRESS_ERROR_SIZE 0
  3307. #define XSEM_XSEM_INT_STS_0_REG_ADDRESS_ERROR (0x1<<0)
  3308. #define XSEM_XSEM_INT_STS_0_REG_ADDRESS_ERROR_SIZE 0
  3309. #define XSEM_XSEM_INT_STS_CLR_0_REG_ADDRESS_ERROR (0x1<<0)
  3310. #define XSEM_XSEM_INT_STS_CLR_0_REG_ADDRESS_ERROR_SIZE 0
  3311. #define XSEM_XSEM_INT_STS_WR_0_REG_ADDRESS_ERROR (0x1<<0)
  3312. #define XSEM_XSEM_INT_STS_WR_0_REG_ADDRESS_ERROR_SIZE 0
  3313. #define XSEM_XSEM_INT_MASK_0_REG_ADDRESS_ERROR (0x1<<0)
  3314. #define XSEM_XSEM_INT_MASK_0_REG_ADDRESS_ERROR_SIZE 0
  3315. #define CFC_DEBUG1_REG_WRITE_AC (0x1<<4)
  3316. #define CFC_DEBUG1_REG_WRITE_AC_SIZE 4
  3317. /* [R 1] debug only: This bit indicates whether indicates that external
  3318. buffer was wrapped (oldest data was thrown); Relevant only when
  3319. ~dbg_registers_debug_target=2 (PCI) & ~dbg_registers_full_mode=1 (wrap); */
  3320. #define DBG_REG_WRAP_ON_EXT_BUFFER 0xc124
  3321. #define DBG_REG_WRAP_ON_EXT_BUFFER_SIZE 1
  3322. /* [R 1] debug only: This bit indicates whether the internal buffer was
  3323. wrapped (oldest data was thrown) Relevant only when
  3324. ~dbg_registers_debug_target=0 (internal buffer) */
  3325. #define DBG_REG_WRAP_ON_INT_BUFFER 0xc128
  3326. #define DBG_REG_WRAP_ON_INT_BUFFER_SIZE 1
  3327. #define QM_QM_PRTY_STS_REG_WRBUFF (0x1<<8)
  3328. #define QM_QM_PRTY_STS_REG_WRBUFF_SIZE 8
  3329. #define QM_QM_PRTY_STS_CLR_REG_WRBUFF (0x1<<8)
  3330. #define QM_QM_PRTY_STS_CLR_REG_WRBUFF_SIZE 8
  3331. #define QM_QM_PRTY_STS_WR_REG_WRBUFF (0x1<<8)
  3332. #define QM_QM_PRTY_STS_WR_REG_WRBUFF_SIZE 8
  3333. #define QM_QM_PRTY_MASK_REG_WRBUFF (0x1<<8)
  3334. #define QM_QM_PRTY_MASK_REG_WRBUFF_SIZE 8
  3335. /* [RW 32] Wrr weights */
  3336. #define QM_REG_WRRWEIGHTS_0 0x16880c
  3337. #define QM_REG_WRRWEIGHTS_0_SIZE 1
  3338. /* [RW 32] Wrr weights */
  3339. #define QM_REG_WRRWEIGHTS_1 0x168810
  3340. #define QM_REG_WRRWEIGHTS_1_SIZE 1
  3341. /* [RW 32] Wrr weights */
  3342. #define QM_REG_WRRWEIGHTS_10 0x168814
  3343. #define QM_REG_WRRWEIGHTS_10_SIZE 1
  3344. /* [RW 32] Wrr weights */
  3345. #define QM_REG_WRRWEIGHTS_11 0x168818
  3346. #define QM_REG_WRRWEIGHTS_11_SIZE 1
  3347. /* [RW 32] Wrr weights */
  3348. #define QM_REG_WRRWEIGHTS_12 0x16881c
  3349. #define QM_REG_WRRWEIGHTS_12_SIZE 1
  3350. /* [RW 32] Wrr weights */
  3351. #define QM_REG_WRRWEIGHTS_13 0x168820
  3352. #define QM_REG_WRRWEIGHTS_13_SIZE 1
  3353. /* [RW 32] Wrr weights */
  3354. #define QM_REG_WRRWEIGHTS_14 0x168824
  3355. #define QM_REG_WRRWEIGHTS_14_SIZE 1
  3356. /* [RW 32] Wrr weights */
  3357. #define QM_REG_WRRWEIGHTS_15 0x168828
  3358. #define QM_REG_WRRWEIGHTS_15_SIZE 1
  3359. /* [RW 32] Wrr weights */
  3360. #define QM_REG_WRRWEIGHTS_2 0x16882c
  3361. #define QM_REG_WRRWEIGHTS_2_SIZE 1
  3362. /* [RW 32] Wrr weights */
  3363. #define QM_REG_WRRWEIGHTS_3 0x168830
  3364. #define QM_REG_WRRWEIGHTS_3_SIZE 1
  3365. /* [RW 32] Wrr weights */
  3366. #define QM_REG_WRRWEIGHTS_4 0x168834
  3367. #define QM_REG_WRRWEIGHTS_4_SIZE 1
  3368. /* [RW 32] Wrr weights */
  3369. #define QM_REG_WRRWEIGHTS_5 0x168838
  3370. #define QM_REG_WRRWEIGHTS_5_SIZE 1
  3371. /* [RW 32] Wrr weights */
  3372. #define QM_REG_WRRWEIGHTS_6 0x16883c
  3373. #define QM_REG_WRRWEIGHTS_6_SIZE 1
  3374. /* [RW 32] Wrr weights */
  3375. #define QM_REG_WRRWEIGHTS_7 0x168840
  3376. #define QM_REG_WRRWEIGHTS_7_SIZE 1
  3377. /* [RW 32] Wrr weights */
  3378. #define QM_REG_WRRWEIGHTS_8 0x168844
  3379. #define QM_REG_WRRWEIGHTS_8_SIZE 1
  3380. /* [RW 32] Wrr weights */
  3381. #define QM_REG_WRRWEIGHTS_9 0x168848
  3382. #define QM_REG_WRRWEIGHTS_9_SIZE 1
  3383. /* [RW 32] Wrr weights */
  3384. #define QM_REG_WRRWEIGHTS_16 0x16e000
  3385. #define QM_REG_WRRWEIGHTS_16_SIZE 1
  3386. /* [RW 32] Wrr weights */
  3387. #define QM_REG_WRRWEIGHTS_17 0x16e004
  3388. #define QM_REG_WRRWEIGHTS_17_SIZE 1
  3389. /* [RW 32] Wrr weights */
  3390. #define QM_REG_WRRWEIGHTS_18 0x16e008
  3391. #define QM_REG_WRRWEIGHTS_18_SIZE 1
  3392. /* [RW 32] Wrr weights */
  3393. #define QM_REG_WRRWEIGHTS_19 0x16e00c
  3394. #define QM_REG_WRRWEIGHTS_19_SIZE 1
  3395. /* [RW 32] Wrr weights */
  3396. #define QM_REG_WRRWEIGHTS_20 0x16e010
  3397. #define QM_REG_WRRWEIGHTS_20_SIZE 1
  3398. /* [RW 32] Wrr weights */
  3399. #define QM_REG_WRRWEIGHTS_21 0x16e014
  3400. #define QM_REG_WRRWEIGHTS_21_SIZE 1
  3401. /* [RW 32] Wrr weights */
  3402. #define QM_REG_WRRWEIGHTS_22 0x16e018
  3403. #define QM_REG_WRRWEIGHTS_22_SIZE 1
  3404. /* [RW 32] Wrr weights */
  3405. #define QM_REG_WRRWEIGHTS_23 0x16e01c
  3406. #define QM_REG_WRRWEIGHTS_23_SIZE 1
  3407. /* [RW 32] Wrr weights */
  3408. #define QM_REG_WRRWEIGHTS_24 0x16e020
  3409. #define QM_REG_WRRWEIGHTS_24_SIZE 1
  3410. /* [RW 32] Wrr weights */
  3411. #define QM_REG_WRRWEIGHTS_25 0x16e024
  3412. #define QM_REG_WRRWEIGHTS_25_SIZE 1
  3413. /* [RW 32] Wrr weights */
  3414. #define QM_REG_WRRWEIGHTS_26 0x16e028
  3415. #define QM_REG_WRRWEIGHTS_26_SIZE 1
  3416. /* [RW 32] Wrr weights */
  3417. #define QM_REG_WRRWEIGHTS_27 0x16e02c
  3418. #define QM_REG_WRRWEIGHTS_27_SIZE 1
  3419. /* [RW 32] Wrr weights */
  3420. #define QM_REG_WRRWEIGHTS_28 0x16e030
  3421. #define QM_REG_WRRWEIGHTS_28_SIZE 1
  3422. /* [RW 32] Wrr weights */
  3423. #define QM_REG_WRRWEIGHTS_29 0x16e034
  3424. #define QM_REG_WRRWEIGHTS_29_SIZE 1
  3425. /* [RW 32] Wrr weights */
  3426. #define QM_REG_WRRWEIGHTS_30 0x16e038
  3427. #define QM_REG_WRRWEIGHTS_30_SIZE 1
  3428. /* [RW 32] Wrr weights */
  3429. #define QM_REG_WRRWEIGHTS_31 0x16e03c
  3430. #define QM_REG_WRRWEIGHTS_31_SIZE 1
  3431. #define SRC_REG_COUNTFREE0 0x40500
  3432. /* [RW 1] If clr the searcher is compatible to E1 A0 - support only two
  3433. ports. If set the searcher support 8 functions. */
  3434. #define SRC_REG_E1HMF_ENABLE 0x404cc
  3435. #define SRC_REG_FIRSTFREE0 0x40510
  3436. #define SRC_REG_KEYRSS0_0 0x40408
  3437. #define SRC_REG_KEYRSS0_7 0x40424
  3438. #define SRC_REG_KEYRSS1_9 0x40454
  3439. #define SRC_REG_LASTFREE0 0x40530
  3440. #define SRC_REG_NUMBER_HASH_BITS0 0x40400
  3441. /* [RW 1] Reset internal state machines. */
  3442. #define SRC_REG_SOFT_RST 0x4049c
  3443. /* [R 3] Interrupt register #0 read */
  3444. #define SRC_REG_SRC_INT_STS 0x404ac
  3445. /* [RW 3] Parity mask register #0 read/write */
  3446. #define SRC_REG_SRC_PRTY_MASK 0x404c8
  3447. /* [R 3] Parity register #0 read */
  3448. #define SRC_REG_SRC_PRTY_STS 0x404bc
  3449. /* [R 4] Used to read the value of the XX protection CAM occupancy counter. */
  3450. #define TCM_REG_CAM_OCCUP 0x5017c
  3451. /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
  3452. disregarded; valid output is deasserted; all other signals are treated as
  3453. usual; if 1 - normal activity. */
  3454. #define TCM_REG_CDU_AG_RD_IFEN 0x50034
  3455. /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
  3456. are disregarded; all other signals are treated as usual; if 1 - normal
  3457. activity. */
  3458. #define TCM_REG_CDU_AG_WR_IFEN 0x50030
  3459. /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
  3460. disregarded; valid output is deasserted; all other signals are treated as
  3461. usual; if 1 - normal activity. */
  3462. #define TCM_REG_CDU_SM_RD_IFEN 0x5003c
  3463. /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
  3464. input is disregarded; all other signals are treated as usual; if 1 -
  3465. normal activity. */
  3466. #define TCM_REG_CDU_SM_WR_IFEN 0x50038
  3467. /* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
  3468. the initial credit value; read returns the current value of the credit
  3469. counter. Must be initialized to 1 at start-up. */
  3470. #define TCM_REG_CFC_INIT_CRD 0x50204
  3471. /* [RW 3] The weight of the CP input in the WRR mechanism. 0 stands for
  3472. weight 8 (the most prioritised); 1 stands for weight 1(least
  3473. prioritised); 2 stands for weight 2; tc. */
  3474. #define TCM_REG_CP_WEIGHT 0x500c0
  3475. /* [RW 1] Input csem Interface enable. If 0 - the valid input is
  3476. disregarded; acknowledge output is deasserted; all other signals are
  3477. treated as usual; if 1 - normal activity. */
  3478. #define TCM_REG_CSEM_IFEN 0x5002c
  3479. /* [RC 1] Message length mismatch (relative to last indication) at the In#9
  3480. interface. */
  3481. #define TCM_REG_CSEM_LENGTH_MIS 0x50174
  3482. /* [RW 8] The Event ID in case of ErrorFlg is set in the input message. */
  3483. #define TCM_REG_ERR_EVNT_ID 0x500a0
  3484. /* [RW 28] The CM erroneous header for QM and Timers formatting. */
  3485. #define TCM_REG_ERR_TCM_HDR 0x5009c
  3486. /* [RW 8] The Event ID for Timers expiration. */
  3487. #define TCM_REG_EXPR_EVNT_ID 0x500a4
  3488. /* [RW 8] FIC0 output initial credit. Max credit available - 255.Write
  3489. writes the initial credit value; read returns the current value of the
  3490. credit counter. Must be initialized to 64 at start-up. */
  3491. #define TCM_REG_FIC0_INIT_CRD 0x5020c
  3492. /* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
  3493. writes the initial credit value; read returns the current value of the
  3494. credit counter. Must be initialized to 64 at start-up. */
  3495. #define TCM_REG_FIC1_INIT_CRD 0x50210
  3496. /* [RW 1] Arbitration between Input Arbiter groups: 0 - fair Round-Robin; 1
  3497. - strict priority defined by ~tcm_registers_gr_ag_pr.gr_ag_pr;
  3498. ~tcm_registers_gr_ld0_pr.gr_ld0_pr and
  3499. ~tcm_registers_gr_ld1_pr.gr_ld1_pr. */
  3500. #define TCM_REG_GR_ARB_TYPE 0x50114
  3501. /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
  3502. highest priority is 3. It is supposed that the Store channel is the
  3503. compliment of the other 3 groups. */
  3504. #define TCM_REG_GR_LD0_PR 0x5011c
  3505. /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
  3506. highest priority is 3. It is supposed that the Store channel is the
  3507. compliment of the other 3 groups. */
  3508. #define TCM_REG_GR_LD1_PR 0x50120
  3509. /* [RW 4] The number of double REG-pairs; loaded from the STORM context and
  3510. sent to STORM; for a specific connection type. The double REG-pairs are
  3511. used to align to STORM context row size of 128 bits. The offset of these
  3512. data in the STORM context is always 0. Index _i stands for the connection
  3513. type (one of 16). */
  3514. #define TCM_REG_N_SM_CTX_LD_0 0x50050
  3515. #define TCM_REG_N_SM_CTX_LD_1 0x50054
  3516. #define TCM_REG_N_SM_CTX_LD_10 0x50078
  3517. #define TCM_REG_N_SM_CTX_LD_11 0x5007c
  3518. #define TCM_REG_N_SM_CTX_LD_12 0x50080
  3519. #define TCM_REG_N_SM_CTX_LD_13 0x50084
  3520. #define TCM_REG_N_SM_CTX_LD_14 0x50088
  3521. #define TCM_REG_N_SM_CTX_LD_15 0x5008c
  3522. #define TCM_REG_N_SM_CTX_LD_2 0x50058
  3523. #define TCM_REG_N_SM_CTX_LD_3 0x5005c
  3524. #define TCM_REG_N_SM_CTX_LD_4 0x50060
  3525. /* [RW 1] Input pbf Interface enable. If 0 - the valid input is disregarded;
  3526. acknowledge output is deasserted; all other signals are treated as usual;
  3527. if 1 - normal activity. */
  3528. #define TCM_REG_PBF_IFEN 0x50024
  3529. /* [RC 1] Message length mismatch (relative to last indication) at the In#7
  3530. interface. */
  3531. #define TCM_REG_PBF_LENGTH_MIS 0x5016c
  3532. /* [RW 3] The weight of the input pbf in the WRR mechanism. 0 stands for
  3533. weight 8 (the most prioritised); 1 stands for weight 1(least
  3534. prioritised); 2 stands for weight 2; tc. */
  3535. #define TCM_REG_PBF_WEIGHT 0x500b4
  3536. #define TCM_REG_PHYS_QNUM0_0 0x500e0
  3537. #define TCM_REG_PHYS_QNUM0_1 0x500e4
  3538. #define TCM_REG_PHYS_QNUM1_0 0x500e8
  3539. #define TCM_REG_PHYS_QNUM1_1 0x500ec
  3540. #define TCM_REG_PHYS_QNUM2_0 0x500f0
  3541. #define TCM_REG_PHYS_QNUM2_1 0x500f4
  3542. #define TCM_REG_PHYS_QNUM3_0 0x500f8
  3543. #define TCM_REG_PHYS_QNUM3_1 0x500fc
  3544. /* [RW 1] Input prs Interface enable. If 0 - the valid input is disregarded;
  3545. acknowledge output is deasserted; all other signals are treated as usual;
  3546. if 1 - normal activity. */
  3547. #define TCM_REG_PRS_IFEN 0x50020
  3548. /* [RC 1] Message length mismatch (relative to last indication) at the In#6
  3549. interface. */
  3550. #define TCM_REG_PRS_LENGTH_MIS 0x50168
  3551. /* [RW 3] The weight of the input prs in the WRR mechanism. 0 stands for
  3552. weight 8 (the most prioritised); 1 stands for weight 1(least
  3553. prioritised); 2 stands for weight 2; tc. */
  3554. #define TCM_REG_PRS_WEIGHT 0x500b0
  3555. /* [RW 8] The Event ID for Timers formatting in case of stop done. */
  3556. #define TCM_REG_STOP_EVNT_ID 0x500a8
  3557. /* [RC 1] Message length mismatch (relative to last indication) at the STORM
  3558. interface. */
  3559. #define TCM_REG_STORM_LENGTH_MIS 0x50160
  3560. /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
  3561. disregarded; acknowledge output is deasserted; all other signals are
  3562. treated as usual; if 1 - normal activity. */
  3563. #define TCM_REG_STORM_TCM_IFEN 0x50010
  3564. /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
  3565. acknowledge output is deasserted; all other signals are treated as usual;
  3566. if 1 - normal activity. */
  3567. #define TCM_REG_TCM_CFC_IFEN 0x50040
  3568. /* [RW 11] Interrupt mask register #0 read/write */
  3569. #define TCM_REG_TCM_INT_MASK 0x501dc
  3570. /* [R 11] Interrupt register #0 read */
  3571. #define TCM_REG_TCM_INT_STS 0x501d0
  3572. /* [R 27] Parity register #0 read */
  3573. #define TCM_REG_TCM_PRTY_STS 0x501e0
  3574. /* [RW 3] The size of AG context region 0 in REG-pairs. Designates the MS
  3575. REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
  3576. Is used to determine the number of the AG context REG-pairs written back;
  3577. when the input message Reg1WbFlg isn't set. */
  3578. #define TCM_REG_TCM_REG0_SZ 0x500d8
  3579. /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
  3580. disregarded; valid is deasserted; all other signals are treated as usual;
  3581. if 1 - normal activity. */
  3582. #define TCM_REG_TCM_STORM0_IFEN 0x50004
  3583. /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
  3584. disregarded; valid is deasserted; all other signals are treated as usual;
  3585. if 1 - normal activity. */
  3586. #define TCM_REG_TCM_STORM1_IFEN 0x50008
  3587. /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
  3588. disregarded; valid is deasserted; all other signals are treated as usual;
  3589. if 1 - normal activity. */
  3590. #define TCM_REG_TCM_TQM_IFEN 0x5000c
  3591. /* [RW 1] If set the Q index; received from the QM is inserted to event ID. */
  3592. #define TCM_REG_TCM_TQM_USE_Q 0x500d4
  3593. /* [RW 28] The CM header for Timers expiration command. */
  3594. #define TCM_REG_TM_TCM_HDR 0x50098
  3595. /* [RW 1] Timers - CM Interface enable. If 0 - the valid input is
  3596. disregarded; acknowledge output is deasserted; all other signals are
  3597. treated as usual; if 1 - normal activity. */
  3598. #define TCM_REG_TM_TCM_IFEN 0x5001c
  3599. /* [RW 6] QM output initial credit. Max credit available - 32.Write writes
  3600. the initial credit value; read returns the current value of the credit
  3601. counter. Must be initialized to 32 at start-up. */
  3602. #define TCM_REG_TQM_INIT_CRD 0x5021c
  3603. /* [RW 28] The CM header value for QM request (primary). */
  3604. #define TCM_REG_TQM_TCM_HDR_P 0x50090
  3605. /* [RW 28] The CM header value for QM request (secondary). */
  3606. #define TCM_REG_TQM_TCM_HDR_S 0x50094
  3607. /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
  3608. acknowledge output is deasserted; all other signals are treated as usual;
  3609. if 1 - normal activity. */
  3610. #define TCM_REG_TQM_TCM_IFEN 0x50014
  3611. /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
  3612. acknowledge output is deasserted; all other signals are treated as usual;
  3613. if 1 - normal activity. */
  3614. #define TCM_REG_TSDM_IFEN 0x50018
  3615. /* [RC 1] Message length mismatch (relative to last indication) at the SDM
  3616. interface. */
  3617. #define TCM_REG_TSDM_LENGTH_MIS 0x50164
  3618. /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
  3619. weight 8 (the most prioritised); 1 stands for weight 1(least
  3620. prioritised); 2 stands for weight 2; tc. */
  3621. #define TCM_REG_TSDM_WEIGHT 0x500c4
  3622. /* [RW 1] Input usem Interface enable. If 0 - the valid input is
  3623. disregarded; acknowledge output is deasserted; all other signals are
  3624. treated as usual; if 1 - normal activity. */
  3625. #define TCM_REG_USEM_IFEN 0x50028
  3626. /* [RC 1] Message length mismatch (relative to last indication) at the In#8
  3627. interface. */
  3628. #define TCM_REG_USEM_LENGTH_MIS 0x50170
  3629. /* [RW 21] Indirect access to the descriptor table of the XX protection
  3630. mechanism. The fields are: [5:0] - length of the message; 15:6] - message
  3631. pointer; 20:16] - next pointer. */
  3632. #define TCM_REG_XX_DESCR_TABLE 0x50280
  3633. #define TCM_REG_XX_DESCR_TABLE_SIZE 32
  3634. /* [R 6] Use to read the value of XX protection Free counter. */
  3635. #define TCM_REG_XX_FREE 0x50178
  3636. /* [RW 6] Initial value for the credit counter; responsible for fulfilling
  3637. of the Input Stage XX protection buffer by the XX protection pending
  3638. messages. Max credit available - 127.Write writes the initial credit
  3639. value; read returns the current value of the credit counter. Must be
  3640. initialized to 19 at start-up. */
  3641. #define TCM_REG_XX_INIT_CRD 0x50220
  3642. /* [RW 6] Maximum link list size (messages locked) per connection in the XX
  3643. protection. */
  3644. #define TCM_REG_XX_MAX_LL_SZ 0x50044
  3645. /* [RW 6] The maximum number of pending messages; which may be stored in XX
  3646. protection. ~tcm_registers_xx_free.xx_free is read on read. */
  3647. #define TCM_REG_XX_MSG_NUM 0x50224
  3648. /* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
  3649. #define TCM_REG_XX_OVFL_EVNT_ID 0x50048
  3650. /* [RW 16] Indirect access to the XX table of the XX protection mechanism.
  3651. The fields are:[4:0] - tail pointer; [10:5] - Link List size; 15:11] -
  3652. header pointer. */
  3653. #define TCM_REG_XX_TABLE 0x50240
  3654. /* [RW 4] Load value for for cfc ac credit cnt. */
  3655. #define TM_REG_CFC_AC_CRDCNT_VAL 0x164208
  3656. /* [RW 4] Load value for cfc cld credit cnt. */
  3657. #define TM_REG_CFC_CLD_CRDCNT_VAL 0x164210
  3658. /* [RW 8] Client0 context region. */
  3659. #define TM_REG_CL0_CONT_REGION 0x164030
  3660. /* [RW 8] Client1 context region. */
  3661. #define TM_REG_CL1_CONT_REGION 0x164034
  3662. /* [RW 8] Client2 context region. */
  3663. #define TM_REG_CL2_CONT_REGION 0x164038
  3664. /* [RW 2] Client in High priority client number. */
  3665. #define TM_REG_CLIN_PRIOR0_CLIENT 0x164024
  3666. /* [RW 4] Load value for clout0 cred cnt. */
  3667. #define TM_REG_CLOUT_CRDCNT0_VAL 0x164220
  3668. /* [RW 4] Load value for clout1 cred cnt. */
  3669. #define TM_REG_CLOUT_CRDCNT1_VAL 0x164228
  3670. /* [RW 4] Load value for clout2 cred cnt. */
  3671. #define TM_REG_CLOUT_CRDCNT2_VAL 0x164230
  3672. /* [RW 1] Enable client0 input. */
  3673. #define TM_REG_EN_CL0_INPUT 0x164008
  3674. /* [RW 1] Enable client1 input. */
  3675. #define TM_REG_EN_CL1_INPUT 0x16400c
  3676. /* [RW 1] Enable client2 input. */
  3677. #define TM_REG_EN_CL2_INPUT 0x164010
  3678. /* [RW 1] Enable real time counter. */
  3679. #define TM_REG_EN_REAL_TIME_CNT 0x1640d8
  3680. /* [RW 1] Enable for Timers state machines. */
  3681. #define TM_REG_EN_TIMERS 0x164000
  3682. /* [RW 4] Load value for expiration credit cnt. CFC max number of
  3683. outstanding load requests for timers (expiration) context loading. */
  3684. #define TM_REG_EXP_CRDCNT_VAL 0x164238
  3685. /* [RW 18] Linear0 Max active cid (in banks of 32 entries). */
  3686. #define TM_REG_LIN0_MAX_ACTIVE_CID 0x164048
  3687. /* [WB 64] Linear0 phy address. */
  3688. #define TM_REG_LIN0_PHY_ADDR 0x164270
  3689. /* [RW 24] Linear0 array scan timeout. */
  3690. #define TM_REG_LIN0_SCAN_TIME 0x16403c
  3691. /* [WB 64] Linear1 phy address. */
  3692. #define TM_REG_LIN1_PHY_ADDR 0x164280
  3693. /* [RW 6] Linear timer set_clear fifo threshold. */
  3694. #define TM_REG_LIN_SETCLR_FIFO_ALFULL_THR 0x164070
  3695. /* [RW 2] Load value for pci arbiter credit cnt. */
  3696. #define TM_REG_PCIARB_CRDCNT_VAL 0x164260
  3697. /* [RW 1] Timer software reset - active high. */
  3698. #define TM_REG_TIMER_SOFT_RST 0x164004
  3699. /* [RW 20] The amount of hardware cycles for each timer tick. */
  3700. #define TM_REG_TIMER_TICK_SIZE 0x16401c
  3701. /* [RW 8] Timers Context region. */
  3702. #define TM_REG_TM_CONTEXT_REGION 0x164044
  3703. /* [RW 1] Interrupt mask register #0 read/write */
  3704. #define TM_REG_TM_INT_MASK 0x1640fc
  3705. /* [R 1] Interrupt register #0 read */
  3706. #define TM_REG_TM_INT_STS 0x1640f0
  3707. /* [RW 8] The event id for aggregated interrupt 0 */
  3708. #define TSDM_REG_AGG_INT_EVENT_0 0x42038
  3709. #define TSDM_REG_AGG_INT_EVENT_2 0x42040
  3710. #define TSDM_REG_AGG_INT_EVENT_20 0x42088
  3711. #define TSDM_REG_AGG_INT_EVENT_21 0x4208c
  3712. #define TSDM_REG_AGG_INT_EVENT_22 0x42090
  3713. #define TSDM_REG_AGG_INT_EVENT_23 0x42094
  3714. #define TSDM_REG_AGG_INT_EVENT_24 0x42098
  3715. #define TSDM_REG_AGG_INT_EVENT_25 0x4209c
  3716. #define TSDM_REG_AGG_INT_EVENT_26 0x420a0
  3717. #define TSDM_REG_AGG_INT_EVENT_27 0x420a4
  3718. #define TSDM_REG_AGG_INT_EVENT_28 0x420a8
  3719. #define TSDM_REG_AGG_INT_EVENT_29 0x420ac
  3720. #define TSDM_REG_AGG_INT_EVENT_3 0x42044
  3721. #define TSDM_REG_AGG_INT_EVENT_30 0x420b0
  3722. #define TSDM_REG_AGG_INT_EVENT_31 0x420b4
  3723. #define TSDM_REG_AGG_INT_EVENT_4 0x42048
  3724. /* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
  3725. #define TSDM_REG_CFC_RSP_START_ADDR 0x42008
  3726. /* [RW 16] The maximum value of the competion counter #0 */
  3727. #define TSDM_REG_CMP_COUNTER_MAX0 0x4201c
  3728. /* [RW 16] The maximum value of the competion counter #1 */
  3729. #define TSDM_REG_CMP_COUNTER_MAX1 0x42020
  3730. /* [RW 16] The maximum value of the competion counter #2 */
  3731. #define TSDM_REG_CMP_COUNTER_MAX2 0x42024
  3732. /* [RW 16] The maximum value of the competion counter #3 */
  3733. #define TSDM_REG_CMP_COUNTER_MAX3 0x42028
  3734. /* [RW 13] The start address in the internal RAM for the completion
  3735. counters. */
  3736. #define TSDM_REG_CMP_COUNTER_START_ADDR 0x4200c
  3737. #define TSDM_REG_ENABLE_IN1 0x42238
  3738. #define TSDM_REG_ENABLE_IN2 0x4223c
  3739. #define TSDM_REG_ENABLE_OUT1 0x42240
  3740. #define TSDM_REG_ENABLE_OUT2 0x42244
  3741. /* [RW 4] The initial number of messages that can be sent to the pxp control
  3742. interface without receiving any ACK. */
  3743. #define TSDM_REG_INIT_CREDIT_PXP_CTRL 0x424bc
  3744. /* [ST 32] The number of ACK after placement messages received */
  3745. #define TSDM_REG_NUM_OF_ACK_AFTER_PLACE 0x4227c
  3746. /* [ST 32] The number of packet end messages received from the parser */
  3747. #define TSDM_REG_NUM_OF_PKT_END_MSG 0x42274
  3748. /* [ST 32] The number of requests received from the pxp async if */
  3749. #define TSDM_REG_NUM_OF_PXP_ASYNC_REQ 0x42278
  3750. /* [ST 32] The number of commands received in queue 0 */
  3751. #define TSDM_REG_NUM_OF_Q0_CMD 0x42248
  3752. /* [ST 32] The number of commands received in queue 10 */
  3753. #define TSDM_REG_NUM_OF_Q10_CMD 0x4226c
  3754. /* [ST 32] The number of commands received in queue 11 */
  3755. #define TSDM_REG_NUM_OF_Q11_CMD 0x42270
  3756. /* [ST 32] The number of commands received in queue 1 */
  3757. #define TSDM_REG_NUM_OF_Q1_CMD 0x4224c
  3758. /* [ST 32] The number of commands received in queue 3 */
  3759. #define TSDM_REG_NUM_OF_Q3_CMD 0x42250
  3760. /* [ST 32] The number of commands received in queue 4 */
  3761. #define TSDM_REG_NUM_OF_Q4_CMD 0x42254
  3762. /* [ST 32] The number of commands received in queue 5 */
  3763. #define TSDM_REG_NUM_OF_Q5_CMD 0x42258
  3764. /* [ST 32] The number of commands received in queue 6 */
  3765. #define TSDM_REG_NUM_OF_Q6_CMD 0x4225c
  3766. /* [ST 32] The number of commands received in queue 7 */
  3767. #define TSDM_REG_NUM_OF_Q7_CMD 0x42260
  3768. /* [ST 32] The number of commands received in queue 8 */
  3769. #define TSDM_REG_NUM_OF_Q8_CMD 0x42264
  3770. /* [ST 32] The number of commands received in queue 9 */
  3771. #define TSDM_REG_NUM_OF_Q9_CMD 0x42268
  3772. /* [RW 13] The start address in the internal RAM for the packet end message */
  3773. #define TSDM_REG_PCK_END_MSG_START_ADDR 0x42014
  3774. /* [RW 13] The start address in the internal RAM for queue counters */
  3775. #define TSDM_REG_Q_COUNTER_START_ADDR 0x42010
  3776. /* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
  3777. #define TSDM_REG_RSP_PXP_CTRL_RDATA_EMPTY 0x42548
  3778. /* [R 1] parser fifo empty in sdm_sync block */
  3779. #define TSDM_REG_SYNC_PARSER_EMPTY 0x42550
  3780. /* [R 1] parser serial fifo empty in sdm_sync block */
  3781. #define TSDM_REG_SYNC_SYNC_EMPTY 0x42558
  3782. /* [RW 32] Tick for timer counter. Applicable only when
  3783. ~tsdm_registers_timer_tick_enable.timer_tick_enable =1 */
  3784. #define TSDM_REG_TIMER_TICK 0x42000
  3785. /* [RW 32] Interrupt mask register #0 read/write */
  3786. #define TSDM_REG_TSDM_INT_MASK_0 0x4229c
  3787. #define TSDM_REG_TSDM_INT_MASK_1 0x422ac
  3788. /* [R 32] Interrupt register #0 read */
  3789. #define TSDM_REG_TSDM_INT_STS_0 0x42290
  3790. #define TSDM_REG_TSDM_INT_STS_1 0x422a0
  3791. /* [RW 11] Parity mask register #0 read/write */
  3792. #define TSDM_REG_TSDM_PRTY_MASK 0x422bc
  3793. /* [R 11] Parity register #0 read */
  3794. #define TSDM_REG_TSDM_PRTY_STS 0x422b0
  3795. /* [RW 5] The number of time_slots in the arbitration cycle */
  3796. #define TSEM_REG_ARB_CYCLE_SIZE 0x180034
  3797. /* [RW 3] The source that is associated with arbitration element 0. Source
  3798. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  3799. sleeping thread with priority 1; 4- sleeping thread with priority 2 */
  3800. #define TSEM_REG_ARB_ELEMENT0 0x180020
  3801. /* [RW 3] The source that is associated with arbitration element 1. Source
  3802. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  3803. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  3804. Could not be equal to register ~tsem_registers_arb_element0.arb_element0 */
  3805. #define TSEM_REG_ARB_ELEMENT1 0x180024
  3806. /* [RW 3] The source that is associated with arbitration element 2. Source
  3807. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  3808. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  3809. Could not be equal to register ~tsem_registers_arb_element0.arb_element0
  3810. and ~tsem_registers_arb_element1.arb_element1 */
  3811. #define TSEM_REG_ARB_ELEMENT2 0x180028
  3812. /* [RW 3] The source that is associated with arbitration element 3. Source
  3813. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  3814. sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
  3815. not be equal to register ~tsem_registers_arb_element0.arb_element0 and
  3816. ~tsem_registers_arb_element1.arb_element1 and
  3817. ~tsem_registers_arb_element2.arb_element2 */
  3818. #define TSEM_REG_ARB_ELEMENT3 0x18002c
  3819. /* [RW 3] The source that is associated with arbitration element 4. Source
  3820. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  3821. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  3822. Could not be equal to register ~tsem_registers_arb_element0.arb_element0
  3823. and ~tsem_registers_arb_element1.arb_element1 and
  3824. ~tsem_registers_arb_element2.arb_element2 and
  3825. ~tsem_registers_arb_element3.arb_element3 */
  3826. #define TSEM_REG_ARB_ELEMENT4 0x180030
  3827. #define TSEM_REG_ENABLE_IN 0x1800a4
  3828. #define TSEM_REG_ENABLE_OUT 0x1800a8
  3829. /* [RW 32] This address space contains all registers and memories that are
  3830. placed in SEM_FAST block. The SEM_FAST registers are described in
  3831. appendix B. In order to access the sem_fast registers the base address
  3832. ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
  3833. #define TSEM_REG_FAST_MEMORY 0x1a0000
  3834. /* [RW 1] Disables input messages from FIC0 May be updated during run_time
  3835. by the microcode */
  3836. #define TSEM_REG_FIC0_DISABLE 0x180224
  3837. /* [RW 1] Disables input messages from FIC1 May be updated during run_time
  3838. by the microcode */
  3839. #define TSEM_REG_FIC1_DISABLE 0x180234
  3840. /* [RW 15] Interrupt table Read and write access to it is not possible in
  3841. the middle of the work */
  3842. #define TSEM_REG_INT_TABLE 0x180400
  3843. /* [ST 24] Statistics register. The number of messages that entered through
  3844. FIC0 */
  3845. #define TSEM_REG_MSG_NUM_FIC0 0x180000
  3846. /* [ST 24] Statistics register. The number of messages that entered through
  3847. FIC1 */
  3848. #define TSEM_REG_MSG_NUM_FIC1 0x180004
  3849. /* [ST 24] Statistics register. The number of messages that were sent to
  3850. FOC0 */
  3851. #define TSEM_REG_MSG_NUM_FOC0 0x180008
  3852. /* [ST 24] Statistics register. The number of messages that were sent to
  3853. FOC1 */
  3854. #define TSEM_REG_MSG_NUM_FOC1 0x18000c
  3855. /* [ST 24] Statistics register. The number of messages that were sent to
  3856. FOC2 */
  3857. #define TSEM_REG_MSG_NUM_FOC2 0x180010
  3858. /* [ST 24] Statistics register. The number of messages that were sent to
  3859. FOC3 */
  3860. #define TSEM_REG_MSG_NUM_FOC3 0x180014
  3861. /* [RW 1] Disables input messages from the passive buffer May be updated
  3862. during run_time by the microcode */
  3863. #define TSEM_REG_PAS_DISABLE 0x18024c
  3864. /* [WB 128] Debug only. Passive buffer memory */
  3865. #define TSEM_REG_PASSIVE_BUFFER 0x181000
  3866. /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
  3867. #define TSEM_REG_PRAM 0x1c0000
  3868. /* [R 8] Valid sleeping threads indication have bit per thread */
  3869. #define TSEM_REG_SLEEP_THREADS_VALID 0x18026c
  3870. /* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
  3871. #define TSEM_REG_SLOW_EXT_STORE_EMPTY 0x1802a0
  3872. /* [RW 8] List of free threads . There is a bit per thread. */
  3873. #define TSEM_REG_THREADS_LIST 0x1802e4
  3874. /* [RW 3] The arbitration scheme of time_slot 0 */
  3875. #define TSEM_REG_TS_0_AS 0x180038
  3876. /* [RW 3] The arbitration scheme of time_slot 10 */
  3877. #define TSEM_REG_TS_10_AS 0x180060
  3878. /* [RW 3] The arbitration scheme of time_slot 11 */
  3879. #define TSEM_REG_TS_11_AS 0x180064
  3880. /* [RW 3] The arbitration scheme of time_slot 12 */
  3881. #define TSEM_REG_TS_12_AS 0x180068
  3882. /* [RW 3] The arbitration scheme of time_slot 13 */
  3883. #define TSEM_REG_TS_13_AS 0x18006c
  3884. /* [RW 3] The arbitration scheme of time_slot 14 */
  3885. #define TSEM_REG_TS_14_AS 0x180070
  3886. /* [RW 3] The arbitration scheme of time_slot 15 */
  3887. #define TSEM_REG_TS_15_AS 0x180074
  3888. /* [RW 3] The arbitration scheme of time_slot 16 */
  3889. #define TSEM_REG_TS_16_AS 0x180078
  3890. /* [RW 3] The arbitration scheme of time_slot 17 */
  3891. #define TSEM_REG_TS_17_AS 0x18007c
  3892. /* [RW 3] The arbitration scheme of time_slot 18 */
  3893. #define TSEM_REG_TS_18_AS 0x180080
  3894. /* [RW 3] The arbitration scheme of time_slot 1 */
  3895. #define TSEM_REG_TS_1_AS 0x18003c
  3896. /* [RW 3] The arbitration scheme of time_slot 2 */
  3897. #define TSEM_REG_TS_2_AS 0x180040
  3898. /* [RW 3] The arbitration scheme of time_slot 3 */
  3899. #define TSEM_REG_TS_3_AS 0x180044
  3900. /* [RW 3] The arbitration scheme of time_slot 4 */
  3901. #define TSEM_REG_TS_4_AS 0x180048
  3902. /* [RW 3] The arbitration scheme of time_slot 5 */
  3903. #define TSEM_REG_TS_5_AS 0x18004c
  3904. /* [RW 3] The arbitration scheme of time_slot 6 */
  3905. #define TSEM_REG_TS_6_AS 0x180050
  3906. /* [RW 3] The arbitration scheme of time_slot 7 */
  3907. #define TSEM_REG_TS_7_AS 0x180054
  3908. /* [RW 3] The arbitration scheme of time_slot 8 */
  3909. #define TSEM_REG_TS_8_AS 0x180058
  3910. /* [RW 3] The arbitration scheme of time_slot 9 */
  3911. #define TSEM_REG_TS_9_AS 0x18005c
  3912. /* [RW 32] Interrupt mask register #0 read/write */
  3913. #define TSEM_REG_TSEM_INT_MASK_0 0x180100
  3914. #define TSEM_REG_TSEM_INT_MASK_1 0x180110
  3915. /* [R 32] Interrupt register #0 read */
  3916. #define TSEM_REG_TSEM_INT_STS_0 0x1800f4
  3917. #define TSEM_REG_TSEM_INT_STS_1 0x180104
  3918. /* [RW 32] Parity mask register #0 read/write */
  3919. #define TSEM_REG_TSEM_PRTY_MASK_0 0x180120
  3920. #define TSEM_REG_TSEM_PRTY_MASK_1 0x180130
  3921. /* [R 32] Parity register #0 read */
  3922. #define TSEM_REG_TSEM_PRTY_STS_0 0x180114
  3923. #define TSEM_REG_TSEM_PRTY_STS_1 0x180124
  3924. /* [R 5] Used to read the XX protection CAM occupancy counter. */
  3925. #define UCM_REG_CAM_OCCUP 0xe0170
  3926. /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
  3927. disregarded; valid output is deasserted; all other signals are treated as
  3928. usual; if 1 - normal activity. */
  3929. #define UCM_REG_CDU_AG_RD_IFEN 0xe0038
  3930. /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
  3931. are disregarded; all other signals are treated as usual; if 1 - normal
  3932. activity. */
  3933. #define UCM_REG_CDU_AG_WR_IFEN 0xe0034
  3934. /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
  3935. disregarded; valid output is deasserted; all other signals are treated as
  3936. usual; if 1 - normal activity. */
  3937. #define UCM_REG_CDU_SM_RD_IFEN 0xe0040
  3938. /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
  3939. input is disregarded; all other signals are treated as usual; if 1 -
  3940. normal activity. */
  3941. #define UCM_REG_CDU_SM_WR_IFEN 0xe003c
  3942. /* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
  3943. the initial credit value; read returns the current value of the credit
  3944. counter. Must be initialized to 1 at start-up. */
  3945. #define UCM_REG_CFC_INIT_CRD 0xe0204
  3946. /* [RW 3] The weight of the CP input in the WRR mechanism. 0 stands for
  3947. weight 8 (the most prioritised); 1 stands for weight 1(least
  3948. prioritised); 2 stands for weight 2; tc. */
  3949. #define UCM_REG_CP_WEIGHT 0xe00c4
  3950. /* [RW 1] Input csem Interface enable. If 0 - the valid input is
  3951. disregarded; acknowledge output is deasserted; all other signals are
  3952. treated as usual; if 1 - normal activity. */
  3953. #define UCM_REG_CSEM_IFEN 0xe0028
  3954. /* [RC 1] Set when the message length mismatch (relative to last indication)
  3955. at the csem interface is detected. */
  3956. #define UCM_REG_CSEM_LENGTH_MIS 0xe0160
  3957. /* [RW 3] The weight of the input csem in the WRR mechanism. 0 stands for
  3958. weight 8 (the most prioritised); 1 stands for weight 1(least
  3959. prioritised); 2 stands for weight 2; tc. */
  3960. #define UCM_REG_CSEM_WEIGHT 0xe00b8
  3961. /* [RW 1] Input dorq Interface enable. If 0 - the valid input is
  3962. disregarded; acknowledge output is deasserted; all other signals are
  3963. treated as usual; if 1 - normal activity. */
  3964. #define UCM_REG_DORQ_IFEN 0xe0030
  3965. /* [RC 1] Set when the message length mismatch (relative to last indication)
  3966. at the dorq interface is detected. */
  3967. #define UCM_REG_DORQ_LENGTH_MIS 0xe0168
  3968. /* [RW 8] The Event ID in case ErrorFlg input message bit is set. */
  3969. #define UCM_REG_ERR_EVNT_ID 0xe00a4
  3970. /* [RW 28] The CM erroneous header for QM and Timers formatting. */
  3971. #define UCM_REG_ERR_UCM_HDR 0xe00a0
  3972. /* [RW 8] The Event ID for Timers expiration. */
  3973. #define UCM_REG_EXPR_EVNT_ID 0xe00a8
  3974. /* [RW 8] FIC0 output initial credit. Max credit available - 255.Write
  3975. writes the initial credit value; read returns the current value of the
  3976. credit counter. Must be initialized to 64 at start-up. */
  3977. #define UCM_REG_FIC0_INIT_CRD 0xe020c
  3978. /* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
  3979. writes the initial credit value; read returns the current value of the
  3980. credit counter. Must be initialized to 64 at start-up. */
  3981. #define UCM_REG_FIC1_INIT_CRD 0xe0210
  3982. /* [RW 1] Arbitration between Input Arbiter groups: 0 - fair Round-Robin; 1
  3983. - strict priority defined by ~ucm_registers_gr_ag_pr.gr_ag_pr;
  3984. ~ucm_registers_gr_ld0_pr.gr_ld0_pr and
  3985. ~ucm_registers_gr_ld1_pr.gr_ld1_pr. */
  3986. #define UCM_REG_GR_ARB_TYPE 0xe0144
  3987. /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
  3988. highest priority is 3. It is supposed that the Store channel group is
  3989. compliment to the others. */
  3990. #define UCM_REG_GR_LD0_PR 0xe014c
  3991. /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
  3992. highest priority is 3. It is supposed that the Store channel group is
  3993. compliment to the others. */
  3994. #define UCM_REG_GR_LD1_PR 0xe0150
  3995. /* [RW 2] The queue index for invalidate counter flag decision. */
  3996. #define UCM_REG_INV_CFLG_Q 0xe00e4
  3997. /* [RW 5] The number of double REG-pairs; loaded from the STORM context and
  3998. sent to STORM; for a specific connection type. the double REG-pairs are
  3999. used in order to align to STORM context row size of 128 bits. The offset
  4000. of these data in the STORM context is always 0. Index _i stands for the
  4001. connection type (one of 16). */
  4002. #define UCM_REG_N_SM_CTX_LD_0 0xe0054
  4003. #define UCM_REG_N_SM_CTX_LD_1 0xe0058
  4004. #define UCM_REG_N_SM_CTX_LD_10 0xe007c
  4005. #define UCM_REG_N_SM_CTX_LD_11 0xe0080
  4006. #define UCM_REG_N_SM_CTX_LD_12 0xe0084
  4007. #define UCM_REG_N_SM_CTX_LD_13 0xe0088
  4008. #define UCM_REG_N_SM_CTX_LD_14 0xe008c
  4009. #define UCM_REG_N_SM_CTX_LD_15 0xe0090
  4010. #define UCM_REG_N_SM_CTX_LD_2 0xe005c
  4011. #define UCM_REG_N_SM_CTX_LD_3 0xe0060
  4012. #define UCM_REG_N_SM_CTX_LD_4 0xe0064
  4013. #define UCM_REG_N_SM_CTX_LD_5 0xe0068
  4014. #define UCM_REG_PHYS_QNUM0_0 0xe0110
  4015. #define UCM_REG_PHYS_QNUM0_1 0xe0114
  4016. #define UCM_REG_PHYS_QNUM1_0 0xe0118
  4017. #define UCM_REG_PHYS_QNUM1_1 0xe011c
  4018. #define UCM_REG_PHYS_QNUM2_0 0xe0120
  4019. #define UCM_REG_PHYS_QNUM2_1 0xe0124
  4020. #define UCM_REG_PHYS_QNUM3_0 0xe0128
  4021. #define UCM_REG_PHYS_QNUM3_1 0xe012c
  4022. /* [RW 8] The Event ID for Timers formatting in case of stop done. */
  4023. #define UCM_REG_STOP_EVNT_ID 0xe00ac
  4024. /* [RC 1] Set when the message length mismatch (relative to last indication)
  4025. at the STORM interface is detected. */
  4026. #define UCM_REG_STORM_LENGTH_MIS 0xe0154
  4027. /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
  4028. disregarded; acknowledge output is deasserted; all other signals are
  4029. treated as usual; if 1 - normal activity. */
  4030. #define UCM_REG_STORM_UCM_IFEN 0xe0010
  4031. /* [RW 4] Timers output initial credit. Max credit available - 15.Write
  4032. writes the initial credit value; read returns the current value of the
  4033. credit counter. Must be initialized to 4 at start-up. */
  4034. #define UCM_REG_TM_INIT_CRD 0xe021c
  4035. /* [RW 28] The CM header for Timers expiration command. */
  4036. #define UCM_REG_TM_UCM_HDR 0xe009c
  4037. /* [RW 1] Timers - CM Interface enable. If 0 - the valid input is
  4038. disregarded; acknowledge output is deasserted; all other signals are
  4039. treated as usual; if 1 - normal activity. */
  4040. #define UCM_REG_TM_UCM_IFEN 0xe001c
  4041. /* [RW 1] Input tsem Interface enable. If 0 - the valid input is
  4042. disregarded; acknowledge output is deasserted; all other signals are
  4043. treated as usual; if 1 - normal activity. */
  4044. #define UCM_REG_TSEM_IFEN 0xe0024
  4045. /* [RC 1] Set when the message length mismatch (relative to last indication)
  4046. at the tsem interface is detected. */
  4047. #define UCM_REG_TSEM_LENGTH_MIS 0xe015c
  4048. /* [RW 3] The weight of the input tsem in the WRR mechanism. 0 stands for
  4049. weight 8 (the most prioritised); 1 stands for weight 1(least
  4050. prioritised); 2 stands for weight 2; tc. */
  4051. #define UCM_REG_TSEM_WEIGHT 0xe00b4
  4052. /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
  4053. acknowledge output is deasserted; all other signals are treated as usual;
  4054. if 1 - normal activity. */
  4055. #define UCM_REG_UCM_CFC_IFEN 0xe0044
  4056. /* [RW 11] Interrupt mask register #0 read/write */
  4057. #define UCM_REG_UCM_INT_MASK 0xe01d4
  4058. /* [R 11] Interrupt register #0 read */
  4059. #define UCM_REG_UCM_INT_STS 0xe01c8
  4060. /* [R 27] Parity register #0 read */
  4061. #define UCM_REG_UCM_PRTY_STS 0xe01d8
  4062. /* [RW 2] The size of AG context region 0 in REG-pairs. Designates the MS
  4063. REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
  4064. Is used to determine the number of the AG context REG-pairs written back;
  4065. when the Reg1WbFlg isn't set. */
  4066. #define UCM_REG_UCM_REG0_SZ 0xe00dc
  4067. /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
  4068. disregarded; valid is deasserted; all other signals are treated as usual;
  4069. if 1 - normal activity. */
  4070. #define UCM_REG_UCM_STORM0_IFEN 0xe0004
  4071. /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
  4072. disregarded; valid is deasserted; all other signals are treated as usual;
  4073. if 1 - normal activity. */
  4074. #define UCM_REG_UCM_STORM1_IFEN 0xe0008
  4075. /* [RW 1] CM - Timers Interface enable. If 0 - the valid input is
  4076. disregarded; acknowledge output is deasserted; all other signals are
  4077. treated as usual; if 1 - normal activity. */
  4078. #define UCM_REG_UCM_TM_IFEN 0xe0020
  4079. /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
  4080. disregarded; valid is deasserted; all other signals are treated as usual;
  4081. if 1 - normal activity. */
  4082. #define UCM_REG_UCM_UQM_IFEN 0xe000c
  4083. /* [RW 1] If set the Q index; received from the QM is inserted to event ID. */
  4084. #define UCM_REG_UCM_UQM_USE_Q 0xe00d8
  4085. /* [RW 6] QM output initial credit. Max credit available - 32.Write writes
  4086. the initial credit value; read returns the current value of the credit
  4087. counter. Must be initialized to 32 at start-up. */
  4088. #define UCM_REG_UQM_INIT_CRD 0xe0220
  4089. /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
  4090. stands for weight 8 (the most prioritised); 1 stands for weight 1(least
  4091. prioritised); 2 stands for weight 2; tc. */
  4092. #define UCM_REG_UQM_P_WEIGHT 0xe00cc
  4093. /* [RW 28] The CM header value for QM request (primary). */
  4094. #define UCM_REG_UQM_UCM_HDR_P 0xe0094
  4095. /* [RW 28] The CM header value for QM request (secondary). */
  4096. #define UCM_REG_UQM_UCM_HDR_S 0xe0098
  4097. /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
  4098. acknowledge output is deasserted; all other signals are treated as usual;
  4099. if 1 - normal activity. */
  4100. #define UCM_REG_UQM_UCM_IFEN 0xe0014
  4101. /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
  4102. acknowledge output is deasserted; all other signals are treated as usual;
  4103. if 1 - normal activity. */
  4104. #define UCM_REG_USDM_IFEN 0xe0018
  4105. /* [RC 1] Set when the message length mismatch (relative to last indication)
  4106. at the SDM interface is detected. */
  4107. #define UCM_REG_USDM_LENGTH_MIS 0xe0158
  4108. /* [RW 1] Input xsem Interface enable. If 0 - the valid input is
  4109. disregarded; acknowledge output is deasserted; all other signals are
  4110. treated as usual; if 1 - normal activity. */
  4111. #define UCM_REG_XSEM_IFEN 0xe002c
  4112. /* [RC 1] Set when the message length mismatch (relative to last indication)
  4113. at the xsem interface isdetected. */
  4114. #define UCM_REG_XSEM_LENGTH_MIS 0xe0164
  4115. /* [RW 20] Indirect access to the descriptor table of the XX protection
  4116. mechanism. The fields are:[5:0] - message length; 14:6] - message
  4117. pointer; 19:15] - next pointer. */
  4118. #define UCM_REG_XX_DESCR_TABLE 0xe0280
  4119. #define UCM_REG_XX_DESCR_TABLE_SIZE 32
  4120. /* [R 6] Use to read the XX protection Free counter. */
  4121. #define UCM_REG_XX_FREE 0xe016c
  4122. /* [RW 6] Initial value for the credit counter; responsible for fulfilling
  4123. of the Input Stage XX protection buffer by the XX protection pending
  4124. messages. Write writes the initial credit value; read returns the current
  4125. value of the credit counter. Must be initialized to 12 at start-up. */
  4126. #define UCM_REG_XX_INIT_CRD 0xe0224
  4127. /* [RW 6] The maximum number of pending messages; which may be stored in XX
  4128. protection. ~ucm_registers_xx_free.xx_free read on read. */
  4129. #define UCM_REG_XX_MSG_NUM 0xe0228
  4130. /* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
  4131. #define UCM_REG_XX_OVFL_EVNT_ID 0xe004c
  4132. /* [RW 16] Indirect access to the XX table of the XX protection mechanism.
  4133. The fields are: [4:0] - tail pointer; 10:5] - Link List size; 15:11] -
  4134. header pointer. */
  4135. #define UCM_REG_XX_TABLE 0xe0300
  4136. /* [RW 8] The event id for aggregated interrupt 0 */
  4137. #define USDM_REG_AGG_INT_EVENT_0 0xc4038
  4138. #define USDM_REG_AGG_INT_EVENT_1 0xc403c
  4139. #define USDM_REG_AGG_INT_EVENT_10 0xc4060
  4140. #define USDM_REG_AGG_INT_EVENT_11 0xc4064
  4141. #define USDM_REG_AGG_INT_EVENT_12 0xc4068
  4142. #define USDM_REG_AGG_INT_EVENT_13 0xc406c
  4143. #define USDM_REG_AGG_INT_EVENT_14 0xc4070
  4144. #define USDM_REG_AGG_INT_EVENT_15 0xc4074
  4145. #define USDM_REG_AGG_INT_EVENT_16 0xc4078
  4146. #define USDM_REG_AGG_INT_EVENT_17 0xc407c
  4147. #define USDM_REG_AGG_INT_EVENT_18 0xc4080
  4148. #define USDM_REG_AGG_INT_EVENT_19 0xc4084
  4149. #define USDM_REG_AGG_INT_EVENT_2 0xc4040
  4150. #define USDM_REG_AGG_INT_EVENT_20 0xc4088
  4151. #define USDM_REG_AGG_INT_EVENT_21 0xc408c
  4152. #define USDM_REG_AGG_INT_EVENT_22 0xc4090
  4153. #define USDM_REG_AGG_INT_EVENT_23 0xc4094
  4154. #define USDM_REG_AGG_INT_EVENT_24 0xc4098
  4155. #define USDM_REG_AGG_INT_EVENT_25 0xc409c
  4156. #define USDM_REG_AGG_INT_EVENT_26 0xc40a0
  4157. #define USDM_REG_AGG_INT_EVENT_27 0xc40a4
  4158. #define USDM_REG_AGG_INT_EVENT_28 0xc40a8
  4159. #define USDM_REG_AGG_INT_EVENT_29 0xc40ac
  4160. #define USDM_REG_AGG_INT_EVENT_3 0xc4044
  4161. #define USDM_REG_AGG_INT_EVENT_30 0xc40b0
  4162. #define USDM_REG_AGG_INT_EVENT_31 0xc40b4
  4163. #define USDM_REG_AGG_INT_EVENT_4 0xc4048
  4164. /* [RW 1] For each aggregated interrupt index whether the mode is normal (0)
  4165. or auto-mask-mode (1) */
  4166. #define USDM_REG_AGG_INT_MODE_0 0xc41b8
  4167. #define USDM_REG_AGG_INT_MODE_1 0xc41bc
  4168. #define USDM_REG_AGG_INT_MODE_10 0xc41e0
  4169. #define USDM_REG_AGG_INT_MODE_11 0xc41e4
  4170. #define USDM_REG_AGG_INT_MODE_12 0xc41e8
  4171. #define USDM_REG_AGG_INT_MODE_13 0xc41ec
  4172. #define USDM_REG_AGG_INT_MODE_14 0xc41f0
  4173. #define USDM_REG_AGG_INT_MODE_15 0xc41f4
  4174. #define USDM_REG_AGG_INT_MODE_16 0xc41f8
  4175. #define USDM_REG_AGG_INT_MODE_17 0xc41fc
  4176. #define USDM_REG_AGG_INT_MODE_18 0xc4200
  4177. #define USDM_REG_AGG_INT_MODE_19 0xc4204
  4178. /* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
  4179. #define USDM_REG_CFC_RSP_START_ADDR 0xc4008
  4180. /* [RW 16] The maximum value of the competion counter #0 */
  4181. #define USDM_REG_CMP_COUNTER_MAX0 0xc401c
  4182. /* [RW 16] The maximum value of the competion counter #1 */
  4183. #define USDM_REG_CMP_COUNTER_MAX1 0xc4020
  4184. /* [RW 16] The maximum value of the competion counter #2 */
  4185. #define USDM_REG_CMP_COUNTER_MAX2 0xc4024
  4186. /* [RW 16] The maximum value of the competion counter #3 */
  4187. #define USDM_REG_CMP_COUNTER_MAX3 0xc4028
  4188. /* [RW 13] The start address in the internal RAM for the completion
  4189. counters. */
  4190. #define USDM_REG_CMP_COUNTER_START_ADDR 0xc400c
  4191. #define USDM_REG_ENABLE_IN1 0xc4238
  4192. #define USDM_REG_ENABLE_IN2 0xc423c
  4193. #define USDM_REG_ENABLE_OUT1 0xc4240
  4194. #define USDM_REG_ENABLE_OUT2 0xc4244
  4195. /* [RW 4] The initial number of messages that can be sent to the pxp control
  4196. interface without receiving any ACK. */
  4197. #define USDM_REG_INIT_CREDIT_PXP_CTRL 0xc44c0
  4198. /* [ST 32] The number of ACK after placement messages received */
  4199. #define USDM_REG_NUM_OF_ACK_AFTER_PLACE 0xc4280
  4200. /* [ST 32] The number of packet end messages received from the parser */
  4201. #define USDM_REG_NUM_OF_PKT_END_MSG 0xc4278
  4202. /* [ST 32] The number of requests received from the pxp async if */
  4203. #define USDM_REG_NUM_OF_PXP_ASYNC_REQ 0xc427c
  4204. /* [ST 32] The number of commands received in queue 0 */
  4205. #define USDM_REG_NUM_OF_Q0_CMD 0xc4248
  4206. /* [ST 32] The number of commands received in queue 10 */
  4207. #define USDM_REG_NUM_OF_Q10_CMD 0xc4270
  4208. /* [ST 32] The number of commands received in queue 11 */
  4209. #define USDM_REG_NUM_OF_Q11_CMD 0xc4274
  4210. /* [ST 32] The number of commands received in queue 1 */
  4211. #define USDM_REG_NUM_OF_Q1_CMD 0xc424c
  4212. /* [ST 32] The number of commands received in queue 2 */
  4213. #define USDM_REG_NUM_OF_Q2_CMD 0xc4250
  4214. /* [ST 32] The number of commands received in queue 3 */
  4215. #define USDM_REG_NUM_OF_Q3_CMD 0xc4254
  4216. /* [ST 32] The number of commands received in queue 4 */
  4217. #define USDM_REG_NUM_OF_Q4_CMD 0xc4258
  4218. /* [ST 32] The number of commands received in queue 5 */
  4219. #define USDM_REG_NUM_OF_Q5_CMD 0xc425c
  4220. /* [ST 32] The number of commands received in queue 6 */
  4221. #define USDM_REG_NUM_OF_Q6_CMD 0xc4260
  4222. /* [ST 32] The number of commands received in queue 7 */
  4223. #define USDM_REG_NUM_OF_Q7_CMD 0xc4264
  4224. /* [ST 32] The number of commands received in queue 8 */
  4225. #define USDM_REG_NUM_OF_Q8_CMD 0xc4268
  4226. /* [ST 32] The number of commands received in queue 9 */
  4227. #define USDM_REG_NUM_OF_Q9_CMD 0xc426c
  4228. /* [RW 13] The start address in the internal RAM for the packet end message */
  4229. #define USDM_REG_PCK_END_MSG_START_ADDR 0xc4014
  4230. /* [RW 13] The start address in the internal RAM for queue counters */
  4231. #define USDM_REG_Q_COUNTER_START_ADDR 0xc4010
  4232. /* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
  4233. #define USDM_REG_RSP_PXP_CTRL_RDATA_EMPTY 0xc4550
  4234. /* [R 1] parser fifo empty in sdm_sync block */
  4235. #define USDM_REG_SYNC_PARSER_EMPTY 0xc4558
  4236. /* [R 1] parser serial fifo empty in sdm_sync block */
  4237. #define USDM_REG_SYNC_SYNC_EMPTY 0xc4560
  4238. /* [RW 32] Tick for timer counter. Applicable only when
  4239. ~usdm_registers_timer_tick_enable.timer_tick_enable =1 */
  4240. #define USDM_REG_TIMER_TICK 0xc4000
  4241. /* [RW 32] Interrupt mask register #0 read/write */
  4242. #define USDM_REG_USDM_INT_MASK_0 0xc42a0
  4243. #define USDM_REG_USDM_INT_MASK_1 0xc42b0
  4244. /* [R 32] Interrupt register #0 read */
  4245. #define USDM_REG_USDM_INT_STS_0 0xc4294
  4246. #define USDM_REG_USDM_INT_STS_1 0xc42a4
  4247. /* [RW 11] Parity mask register #0 read/write */
  4248. #define USDM_REG_USDM_PRTY_MASK 0xc42c0
  4249. /* [R 11] Parity register #0 read */
  4250. #define USDM_REG_USDM_PRTY_STS 0xc42b4
  4251. /* [RW 5] The number of time_slots in the arbitration cycle */
  4252. #define USEM_REG_ARB_CYCLE_SIZE 0x300034
  4253. /* [RW 3] The source that is associated with arbitration element 0. Source
  4254. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  4255. sleeping thread with priority 1; 4- sleeping thread with priority 2 */
  4256. #define USEM_REG_ARB_ELEMENT0 0x300020
  4257. /* [RW 3] The source that is associated with arbitration element 1. Source
  4258. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  4259. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  4260. Could not be equal to register ~usem_registers_arb_element0.arb_element0 */
  4261. #define USEM_REG_ARB_ELEMENT1 0x300024
  4262. /* [RW 3] The source that is associated with arbitration element 2. Source
  4263. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  4264. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  4265. Could not be equal to register ~usem_registers_arb_element0.arb_element0
  4266. and ~usem_registers_arb_element1.arb_element1 */
  4267. #define USEM_REG_ARB_ELEMENT2 0x300028
  4268. /* [RW 3] The source that is associated with arbitration element 3. Source
  4269. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  4270. sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
  4271. not be equal to register ~usem_registers_arb_element0.arb_element0 and
  4272. ~usem_registers_arb_element1.arb_element1 and
  4273. ~usem_registers_arb_element2.arb_element2 */
  4274. #define USEM_REG_ARB_ELEMENT3 0x30002c
  4275. /* [RW 3] The source that is associated with arbitration element 4. Source
  4276. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  4277. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  4278. Could not be equal to register ~usem_registers_arb_element0.arb_element0
  4279. and ~usem_registers_arb_element1.arb_element1 and
  4280. ~usem_registers_arb_element2.arb_element2 and
  4281. ~usem_registers_arb_element3.arb_element3 */
  4282. #define USEM_REG_ARB_ELEMENT4 0x300030
  4283. #define USEM_REG_ENABLE_IN 0x3000a4
  4284. #define USEM_REG_ENABLE_OUT 0x3000a8
  4285. /* [RW 32] This address space contains all registers and memories that are
  4286. placed in SEM_FAST block. The SEM_FAST registers are described in
  4287. appendix B. In order to access the sem_fast registers the base address
  4288. ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
  4289. #define USEM_REG_FAST_MEMORY 0x320000
  4290. /* [RW 1] Disables input messages from FIC0 May be updated during run_time
  4291. by the microcode */
  4292. #define USEM_REG_FIC0_DISABLE 0x300224
  4293. /* [RW 1] Disables input messages from FIC1 May be updated during run_time
  4294. by the microcode */
  4295. #define USEM_REG_FIC1_DISABLE 0x300234
  4296. /* [RW 15] Interrupt table Read and write access to it is not possible in
  4297. the middle of the work */
  4298. #define USEM_REG_INT_TABLE 0x300400
  4299. /* [ST 24] Statistics register. The number of messages that entered through
  4300. FIC0 */
  4301. #define USEM_REG_MSG_NUM_FIC0 0x300000
  4302. /* [ST 24] Statistics register. The number of messages that entered through
  4303. FIC1 */
  4304. #define USEM_REG_MSG_NUM_FIC1 0x300004
  4305. /* [ST 24] Statistics register. The number of messages that were sent to
  4306. FOC0 */
  4307. #define USEM_REG_MSG_NUM_FOC0 0x300008
  4308. /* [ST 24] Statistics register. The number of messages that were sent to
  4309. FOC1 */
  4310. #define USEM_REG_MSG_NUM_FOC1 0x30000c
  4311. /* [ST 24] Statistics register. The number of messages that were sent to
  4312. FOC2 */
  4313. #define USEM_REG_MSG_NUM_FOC2 0x300010
  4314. /* [ST 24] Statistics register. The number of messages that were sent to
  4315. FOC3 */
  4316. #define USEM_REG_MSG_NUM_FOC3 0x300014
  4317. /* [RW 1] Disables input messages from the passive buffer May be updated
  4318. during run_time by the microcode */
  4319. #define USEM_REG_PAS_DISABLE 0x30024c
  4320. /* [WB 128] Debug only. Passive buffer memory */
  4321. #define USEM_REG_PASSIVE_BUFFER 0x302000
  4322. /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
  4323. #define USEM_REG_PRAM 0x340000
  4324. /* [R 16] Valid sleeping threads indication have bit per thread */
  4325. #define USEM_REG_SLEEP_THREADS_VALID 0x30026c
  4326. /* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
  4327. #define USEM_REG_SLOW_EXT_STORE_EMPTY 0x3002a0
  4328. /* [RW 16] List of free threads . There is a bit per thread. */
  4329. #define USEM_REG_THREADS_LIST 0x3002e4
  4330. /* [RW 3] The arbitration scheme of time_slot 0 */
  4331. #define USEM_REG_TS_0_AS 0x300038
  4332. /* [RW 3] The arbitration scheme of time_slot 10 */
  4333. #define USEM_REG_TS_10_AS 0x300060
  4334. /* [RW 3] The arbitration scheme of time_slot 11 */
  4335. #define USEM_REG_TS_11_AS 0x300064
  4336. /* [RW 3] The arbitration scheme of time_slot 12 */
  4337. #define USEM_REG_TS_12_AS 0x300068
  4338. /* [RW 3] The arbitration scheme of time_slot 13 */
  4339. #define USEM_REG_TS_13_AS 0x30006c
  4340. /* [RW 3] The arbitration scheme of time_slot 14 */
  4341. #define USEM_REG_TS_14_AS 0x300070
  4342. /* [RW 3] The arbitration scheme of time_slot 15 */
  4343. #define USEM_REG_TS_15_AS 0x300074
  4344. /* [RW 3] The arbitration scheme of time_slot 16 */
  4345. #define USEM_REG_TS_16_AS 0x300078
  4346. /* [RW 3] The arbitration scheme of time_slot 17 */
  4347. #define USEM_REG_TS_17_AS 0x30007c
  4348. /* [RW 3] The arbitration scheme of time_slot 18 */
  4349. #define USEM_REG_TS_18_AS 0x300080
  4350. /* [RW 3] The arbitration scheme of time_slot 1 */
  4351. #define USEM_REG_TS_1_AS 0x30003c
  4352. /* [RW 3] The arbitration scheme of time_slot 2 */
  4353. #define USEM_REG_TS_2_AS 0x300040
  4354. /* [RW 3] The arbitration scheme of time_slot 3 */
  4355. #define USEM_REG_TS_3_AS 0x300044
  4356. /* [RW 3] The arbitration scheme of time_slot 4 */
  4357. #define USEM_REG_TS_4_AS 0x300048
  4358. /* [RW 3] The arbitration scheme of time_slot 5 */
  4359. #define USEM_REG_TS_5_AS 0x30004c
  4360. /* [RW 3] The arbitration scheme of time_slot 6 */
  4361. #define USEM_REG_TS_6_AS 0x300050
  4362. /* [RW 3] The arbitration scheme of time_slot 7 */
  4363. #define USEM_REG_TS_7_AS 0x300054
  4364. /* [RW 3] The arbitration scheme of time_slot 8 */
  4365. #define USEM_REG_TS_8_AS 0x300058
  4366. /* [RW 3] The arbitration scheme of time_slot 9 */
  4367. #define USEM_REG_TS_9_AS 0x30005c
  4368. /* [RW 32] Interrupt mask register #0 read/write */
  4369. #define USEM_REG_USEM_INT_MASK_0 0x300110
  4370. #define USEM_REG_USEM_INT_MASK_1 0x300120
  4371. /* [R 32] Interrupt register #0 read */
  4372. #define USEM_REG_USEM_INT_STS_0 0x300104
  4373. #define USEM_REG_USEM_INT_STS_1 0x300114
  4374. /* [RW 32] Parity mask register #0 read/write */
  4375. #define USEM_REG_USEM_PRTY_MASK_0 0x300130
  4376. #define USEM_REG_USEM_PRTY_MASK_1 0x300140
  4377. /* [R 32] Parity register #0 read */
  4378. #define USEM_REG_USEM_PRTY_STS_0 0x300124
  4379. #define USEM_REG_USEM_PRTY_STS_1 0x300134
  4380. /* [RW 2] The queue index for registration on Aux1 counter flag. */
  4381. #define XCM_REG_AUX1_Q 0x20134
  4382. /* [RW 2] Per each decision rule the queue index to register to. */
  4383. #define XCM_REG_AUX_CNT_FLG_Q_19 0x201b0
  4384. /* [R 5] Used to read the XX protection CAM occupancy counter. */
  4385. #define XCM_REG_CAM_OCCUP 0x20244
  4386. /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
  4387. disregarded; valid output is deasserted; all other signals are treated as
  4388. usual; if 1 - normal activity. */
  4389. #define XCM_REG_CDU_AG_RD_IFEN 0x20044
  4390. /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
  4391. are disregarded; all other signals are treated as usual; if 1 - normal
  4392. activity. */
  4393. #define XCM_REG_CDU_AG_WR_IFEN 0x20040
  4394. /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
  4395. disregarded; valid output is deasserted; all other signals are treated as
  4396. usual; if 1 - normal activity. */
  4397. #define XCM_REG_CDU_SM_RD_IFEN 0x2004c
  4398. /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
  4399. input is disregarded; all other signals are treated as usual; if 1 -
  4400. normal activity. */
  4401. #define XCM_REG_CDU_SM_WR_IFEN 0x20048
  4402. /* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
  4403. the initial credit value; read returns the current value of the credit
  4404. counter. Must be initialized to 1 at start-up. */
  4405. #define XCM_REG_CFC_INIT_CRD 0x20404
  4406. /* [RW 3] The weight of the CP input in the WRR mechanism. 0 stands for
  4407. weight 8 (the most prioritised); 1 stands for weight 1(least
  4408. prioritised); 2 stands for weight 2; tc. */
  4409. #define XCM_REG_CP_WEIGHT 0x200dc
  4410. /* [RW 1] Input csem Interface enable. If 0 - the valid input is
  4411. disregarded; acknowledge output is deasserted; all other signals are
  4412. treated as usual; if 1 - normal activity. */
  4413. #define XCM_REG_CSEM_IFEN 0x20028
  4414. /* [RC 1] Set at message length mismatch (relative to last indication) at
  4415. the csem interface. */
  4416. #define XCM_REG_CSEM_LENGTH_MIS 0x20228
  4417. /* [RW 3] The weight of the input csem in the WRR mechanism. 0 stands for
  4418. weight 8 (the most prioritised); 1 stands for weight 1(least
  4419. prioritised); 2 stands for weight 2; tc. */
  4420. #define XCM_REG_CSEM_WEIGHT 0x200c4
  4421. /* [RW 1] Input dorq Interface enable. If 0 - the valid input is
  4422. disregarded; acknowledge output is deasserted; all other signals are
  4423. treated as usual; if 1 - normal activity. */
  4424. #define XCM_REG_DORQ_IFEN 0x20030
  4425. /* [RC 1] Set at message length mismatch (relative to last indication) at
  4426. the dorq interface. */
  4427. #define XCM_REG_DORQ_LENGTH_MIS 0x20230
  4428. /* [RW 8] The Event ID in case the ErrorFlg input message bit is set. */
  4429. #define XCM_REG_ERR_EVNT_ID 0x200b0
  4430. /* [RW 28] The CM erroneous header for QM and Timers formatting. */
  4431. #define XCM_REG_ERR_XCM_HDR 0x200ac
  4432. /* [RW 8] The Event ID for Timers expiration. */
  4433. #define XCM_REG_EXPR_EVNT_ID 0x200b4
  4434. /* [RW 8] FIC0 output initial credit. Max credit available - 255.Write
  4435. writes the initial credit value; read returns the current value of the
  4436. credit counter. Must be initialized to 64 at start-up. */
  4437. #define XCM_REG_FIC0_INIT_CRD 0x2040c
  4438. /* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
  4439. writes the initial credit value; read returns the current value of the
  4440. credit counter. Must be initialized to 64 at start-up. */
  4441. #define XCM_REG_FIC1_INIT_CRD 0x20410
  4442. #define XCM_REG_GLB_DEL_ACK_MAX_CNT_0 0x20118
  4443. #define XCM_REG_GLB_DEL_ACK_MAX_CNT_1 0x2011c
  4444. #define XCM_REG_GLB_DEL_ACK_TMR_VAL_0 0x20108
  4445. #define XCM_REG_GLB_DEL_ACK_TMR_VAL_1 0x2010c
  4446. /* [RW 1] Arbitratiojn between Input Arbiter groups: 0 - fair Round-Robin; 1
  4447. - strict priority defined by ~xcm_registers_gr_ag_pr.gr_ag_pr;
  4448. ~xcm_registers_gr_ld0_pr.gr_ld0_pr and
  4449. ~xcm_registers_gr_ld1_pr.gr_ld1_pr. */
  4450. #define XCM_REG_GR_ARB_TYPE 0x2020c
  4451. /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
  4452. highest priority is 3. It is supposed that the Channel group is the
  4453. compliment of the other 3 groups. */
  4454. #define XCM_REG_GR_LD0_PR 0x20214
  4455. /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
  4456. highest priority is 3. It is supposed that the Channel group is the
  4457. compliment of the other 3 groups. */
  4458. #define XCM_REG_GR_LD1_PR 0x20218
  4459. /* [RW 1] Input nig0 Interface enable. If 0 - the valid input is
  4460. disregarded; acknowledge output is deasserted; all other signals are
  4461. treated as usual; if 1 - normal activity. */
  4462. #define XCM_REG_NIG0_IFEN 0x20038
  4463. /* [RC 1] Set at message length mismatch (relative to last indication) at
  4464. the nig0 interface. */
  4465. #define XCM_REG_NIG0_LENGTH_MIS 0x20238
  4466. /* [RW 1] Input nig1 Interface enable. If 0 - the valid input is
  4467. disregarded; acknowledge output is deasserted; all other signals are
  4468. treated as usual; if 1 - normal activity. */
  4469. #define XCM_REG_NIG1_IFEN 0x2003c
  4470. /* [RC 1] Set at message length mismatch (relative to last indication) at
  4471. the nig1 interface. */
  4472. #define XCM_REG_NIG1_LENGTH_MIS 0x2023c
  4473. /* [RW 3] The weight of the input nig1 in the WRR mechanism. 0 stands for
  4474. weight 8 (the most prioritised); 1 stands for weight 1(least
  4475. prioritised); 2 stands for weight 2; tc. */
  4476. #define XCM_REG_NIG1_WEIGHT 0x200d8
  4477. /* [RW 5] The number of double REG-pairs; loaded from the STORM context and
  4478. sent to STORM; for a specific connection type. The double REG-pairs are
  4479. used in order to align to STORM context row size of 128 bits. The offset
  4480. of these data in the STORM context is always 0. Index _i stands for the
  4481. connection type (one of 16). */
  4482. #define XCM_REG_N_SM_CTX_LD_0 0x20060
  4483. #define XCM_REG_N_SM_CTX_LD_1 0x20064
  4484. #define XCM_REG_N_SM_CTX_LD_10 0x20088
  4485. #define XCM_REG_N_SM_CTX_LD_11 0x2008c
  4486. #define XCM_REG_N_SM_CTX_LD_12 0x20090
  4487. #define XCM_REG_N_SM_CTX_LD_13 0x20094
  4488. #define XCM_REG_N_SM_CTX_LD_14 0x20098
  4489. #define XCM_REG_N_SM_CTX_LD_15 0x2009c
  4490. #define XCM_REG_N_SM_CTX_LD_2 0x20068
  4491. #define XCM_REG_N_SM_CTX_LD_3 0x2006c
  4492. #define XCM_REG_N_SM_CTX_LD_4 0x20070
  4493. #define XCM_REG_N_SM_CTX_LD_5 0x20074
  4494. /* [RW 1] Input pbf Interface enable. If 0 - the valid input is disregarded;
  4495. acknowledge output is deasserted; all other signals are treated as usual;
  4496. if 1 - normal activity. */
  4497. #define XCM_REG_PBF_IFEN 0x20034
  4498. /* [RC 1] Set at message length mismatch (relative to last indication) at
  4499. the pbf interface. */
  4500. #define XCM_REG_PBF_LENGTH_MIS 0x20234
  4501. /* [RW 3] The weight of the input pbf in the WRR mechanism. 0 stands for
  4502. weight 8 (the most prioritised); 1 stands for weight 1(least
  4503. prioritised); 2 stands for weight 2; tc. */
  4504. #define XCM_REG_PBF_WEIGHT 0x200d0
  4505. #define XCM_REG_PHYS_QNUM3_0 0x20100
  4506. #define XCM_REG_PHYS_QNUM3_1 0x20104
  4507. /* [RW 8] The Event ID for Timers formatting in case of stop done. */
  4508. #define XCM_REG_STOP_EVNT_ID 0x200b8
  4509. /* [RC 1] Set at message length mismatch (relative to last indication) at
  4510. the STORM interface. */
  4511. #define XCM_REG_STORM_LENGTH_MIS 0x2021c
  4512. /* [RW 3] The weight of the STORM input in the WRR mechanism. 0 stands for
  4513. weight 8 (the most prioritised); 1 stands for weight 1(least
  4514. prioritised); 2 stands for weight 2; tc. */
  4515. #define XCM_REG_STORM_WEIGHT 0x200bc
  4516. /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
  4517. disregarded; acknowledge output is deasserted; all other signals are
  4518. treated as usual; if 1 - normal activity. */
  4519. #define XCM_REG_STORM_XCM_IFEN 0x20010
  4520. /* [RW 4] Timers output initial credit. Max credit available - 15.Write
  4521. writes the initial credit value; read returns the current value of the
  4522. credit counter. Must be initialized to 4 at start-up. */
  4523. #define XCM_REG_TM_INIT_CRD 0x2041c
  4524. /* [RW 28] The CM header for Timers expiration command. */
  4525. #define XCM_REG_TM_XCM_HDR 0x200a8
  4526. /* [RW 1] Timers - CM Interface enable. If 0 - the valid input is
  4527. disregarded; acknowledge output is deasserted; all other signals are
  4528. treated as usual; if 1 - normal activity. */
  4529. #define XCM_REG_TM_XCM_IFEN 0x2001c
  4530. /* [RW 1] Input tsem Interface enable. If 0 - the valid input is
  4531. disregarded; acknowledge output is deasserted; all other signals are
  4532. treated as usual; if 1 - normal activity. */
  4533. #define XCM_REG_TSEM_IFEN 0x20024
  4534. /* [RC 1] Set at message length mismatch (relative to last indication) at
  4535. the tsem interface. */
  4536. #define XCM_REG_TSEM_LENGTH_MIS 0x20224
  4537. /* [RW 3] The weight of the input tsem in the WRR mechanism. 0 stands for
  4538. weight 8 (the most prioritised); 1 stands for weight 1(least
  4539. prioritised); 2 stands for weight 2; tc. */
  4540. #define XCM_REG_TSEM_WEIGHT 0x200c0
  4541. /* [RW 2] The queue index for registration on UNA greater NXT decision rule. */
  4542. #define XCM_REG_UNA_GT_NXT_Q 0x20120
  4543. /* [RW 1] Input usem Interface enable. If 0 - the valid input is
  4544. disregarded; acknowledge output is deasserted; all other signals are
  4545. treated as usual; if 1 - normal activity. */
  4546. #define XCM_REG_USEM_IFEN 0x2002c
  4547. /* [RC 1] Message length mismatch (relative to last indication) at the usem
  4548. interface. */
  4549. #define XCM_REG_USEM_LENGTH_MIS 0x2022c
  4550. /* [RW 3] The weight of the input usem in the WRR mechanism. 0 stands for
  4551. weight 8 (the most prioritised); 1 stands for weight 1(least
  4552. prioritised); 2 stands for weight 2; tc. */
  4553. #define XCM_REG_USEM_WEIGHT 0x200c8
  4554. #define XCM_REG_WU_DA_CNT_CMD00 0x201d4
  4555. #define XCM_REG_WU_DA_CNT_CMD01 0x201d8
  4556. #define XCM_REG_WU_DA_CNT_CMD10 0x201dc
  4557. #define XCM_REG_WU_DA_CNT_CMD11 0x201e0
  4558. #define XCM_REG_WU_DA_CNT_UPD_VAL00 0x201e4
  4559. #define XCM_REG_WU_DA_CNT_UPD_VAL01 0x201e8
  4560. #define XCM_REG_WU_DA_CNT_UPD_VAL10 0x201ec
  4561. #define XCM_REG_WU_DA_CNT_UPD_VAL11 0x201f0
  4562. #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00 0x201c4
  4563. #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD01 0x201c8
  4564. #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD10 0x201cc
  4565. #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD11 0x201d0
  4566. /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
  4567. acknowledge output is deasserted; all other signals are treated as usual;
  4568. if 1 - normal activity. */
  4569. #define XCM_REG_XCM_CFC_IFEN 0x20050
  4570. /* [RW 14] Interrupt mask register #0 read/write */
  4571. #define XCM_REG_XCM_INT_MASK 0x202b4
  4572. /* [R 14] Interrupt register #0 read */
  4573. #define XCM_REG_XCM_INT_STS 0x202a8
  4574. /* [R 30] Parity register #0 read */
  4575. #define XCM_REG_XCM_PRTY_STS 0x202b8
  4576. /* [RW 4] The size of AG context region 0 in REG-pairs. Designates the MS
  4577. REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
  4578. Is used to determine the number of the AG context REG-pairs written back;
  4579. when the Reg1WbFlg isn't set. */
  4580. #define XCM_REG_XCM_REG0_SZ 0x200f4
  4581. /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
  4582. disregarded; valid is deasserted; all other signals are treated as usual;
  4583. if 1 - normal activity. */
  4584. #define XCM_REG_XCM_STORM0_IFEN 0x20004
  4585. /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
  4586. disregarded; valid is deasserted; all other signals are treated as usual;
  4587. if 1 - normal activity. */
  4588. #define XCM_REG_XCM_STORM1_IFEN 0x20008
  4589. /* [RW 1] CM - Timers Interface enable. If 0 - the valid input is
  4590. disregarded; acknowledge output is deasserted; all other signals are
  4591. treated as usual; if 1 - normal activity. */
  4592. #define XCM_REG_XCM_TM_IFEN 0x20020
  4593. /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
  4594. disregarded; valid is deasserted; all other signals are treated as usual;
  4595. if 1 - normal activity. */
  4596. #define XCM_REG_XCM_XQM_IFEN 0x2000c
  4597. /* [RW 1] If set the Q index; received from the QM is inserted to event ID. */
  4598. #define XCM_REG_XCM_XQM_USE_Q 0x200f0
  4599. /* [RW 4] The value by which CFC updates the activity counter at QM bypass. */
  4600. #define XCM_REG_XQM_BYP_ACT_UPD 0x200fc
  4601. /* [RW 6] QM output initial credit. Max credit available - 32.Write writes
  4602. the initial credit value; read returns the current value of the credit
  4603. counter. Must be initialized to 32 at start-up. */
  4604. #define XCM_REG_XQM_INIT_CRD 0x20420
  4605. /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
  4606. stands for weight 8 (the most prioritised); 1 stands for weight 1(least
  4607. prioritised); 2 stands for weight 2; tc. */
  4608. #define XCM_REG_XQM_P_WEIGHT 0x200e4
  4609. /* [RW 28] The CM header value for QM request (primary). */
  4610. #define XCM_REG_XQM_XCM_HDR_P 0x200a0
  4611. /* [RW 28] The CM header value for QM request (secondary). */
  4612. #define XCM_REG_XQM_XCM_HDR_S 0x200a4
  4613. /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
  4614. acknowledge output is deasserted; all other signals are treated as usual;
  4615. if 1 - normal activity. */
  4616. #define XCM_REG_XQM_XCM_IFEN 0x20014
  4617. /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
  4618. acknowledge output is deasserted; all other signals are treated as usual;
  4619. if 1 - normal activity. */
  4620. #define XCM_REG_XSDM_IFEN 0x20018
  4621. /* [RC 1] Set at message length mismatch (relative to last indication) at
  4622. the SDM interface. */
  4623. #define XCM_REG_XSDM_LENGTH_MIS 0x20220
  4624. /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
  4625. weight 8 (the most prioritised); 1 stands for weight 1(least
  4626. prioritised); 2 stands for weight 2; tc. */
  4627. #define XCM_REG_XSDM_WEIGHT 0x200e0
  4628. /* [RW 17] Indirect access to the descriptor table of the XX protection
  4629. mechanism. The fields are: [5:0] - message length; 11:6] - message
  4630. pointer; 16:12] - next pointer. */
  4631. #define XCM_REG_XX_DESCR_TABLE 0x20480
  4632. #define XCM_REG_XX_DESCR_TABLE_SIZE 32
  4633. /* [R 6] Used to read the XX protection Free counter. */
  4634. #define XCM_REG_XX_FREE 0x20240
  4635. /* [RW 6] Initial value for the credit counter; responsible for fulfilling
  4636. of the Input Stage XX protection buffer by the XX protection pending
  4637. messages. Max credit available - 3.Write writes the initial credit value;
  4638. read returns the current value of the credit counter. Must be initialized
  4639. to 2 at start-up. */
  4640. #define XCM_REG_XX_INIT_CRD 0x20424
  4641. /* [RW 6] The maximum number of pending messages; which may be stored in XX
  4642. protection. ~xcm_registers_xx_free.xx_free read on read. */
  4643. #define XCM_REG_XX_MSG_NUM 0x20428
  4644. /* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
  4645. #define XCM_REG_XX_OVFL_EVNT_ID 0x20058
  4646. /* [RW 16] Indirect access to the XX table of the XX protection mechanism.
  4647. The fields are:[4:0] - tail pointer; 9:5] - Link List size; 14:10] -
  4648. header pointer. */
  4649. #define XCM_REG_XX_TABLE 0x20500
  4650. /* [RW 8] The event id for aggregated interrupt 0 */
  4651. #define XSDM_REG_AGG_INT_EVENT_0 0x166038
  4652. #define XSDM_REG_AGG_INT_EVENT_1 0x16603c
  4653. #define XSDM_REG_AGG_INT_EVENT_10 0x166060
  4654. #define XSDM_REG_AGG_INT_EVENT_11 0x166064
  4655. #define XSDM_REG_AGG_INT_EVENT_12 0x166068
  4656. #define XSDM_REG_AGG_INT_EVENT_13 0x16606c
  4657. #define XSDM_REG_AGG_INT_EVENT_14 0x166070
  4658. #define XSDM_REG_AGG_INT_EVENT_15 0x166074
  4659. #define XSDM_REG_AGG_INT_EVENT_16 0x166078
  4660. #define XSDM_REG_AGG_INT_EVENT_17 0x16607c
  4661. #define XSDM_REG_AGG_INT_EVENT_18 0x166080
  4662. #define XSDM_REG_AGG_INT_EVENT_19 0x166084
  4663. #define XSDM_REG_AGG_INT_EVENT_10 0x166060
  4664. #define XSDM_REG_AGG_INT_EVENT_11 0x166064
  4665. #define XSDM_REG_AGG_INT_EVENT_12 0x166068
  4666. #define XSDM_REG_AGG_INT_EVENT_2 0x166040
  4667. #define XSDM_REG_AGG_INT_EVENT_20 0x166088
  4668. #define XSDM_REG_AGG_INT_EVENT_21 0x16608c
  4669. #define XSDM_REG_AGG_INT_EVENT_22 0x166090
  4670. #define XSDM_REG_AGG_INT_EVENT_23 0x166094
  4671. #define XSDM_REG_AGG_INT_EVENT_24 0x166098
  4672. #define XSDM_REG_AGG_INT_EVENT_25 0x16609c
  4673. #define XSDM_REG_AGG_INT_EVENT_26 0x1660a0
  4674. #define XSDM_REG_AGG_INT_EVENT_27 0x1660a4
  4675. #define XSDM_REG_AGG_INT_EVENT_28 0x1660a8
  4676. #define XSDM_REG_AGG_INT_EVENT_29 0x1660ac
  4677. #define XSDM_REG_AGG_INT_EVENT_3 0x166044
  4678. #define XSDM_REG_AGG_INT_EVENT_30 0x1660b0
  4679. #define XSDM_REG_AGG_INT_EVENT_31 0x1660b4
  4680. #define XSDM_REG_AGG_INT_EVENT_4 0x166048
  4681. #define XSDM_REG_AGG_INT_EVENT_5 0x16604c
  4682. #define XSDM_REG_AGG_INT_EVENT_6 0x166050
  4683. #define XSDM_REG_AGG_INT_EVENT_7 0x166054
  4684. #define XSDM_REG_AGG_INT_EVENT_8 0x166058
  4685. #define XSDM_REG_AGG_INT_EVENT_9 0x16605c
  4686. /* [RW 1] For each aggregated interrupt index whether the mode is normal (0)
  4687. or auto-mask-mode (1) */
  4688. #define XSDM_REG_AGG_INT_MODE_0 0x1661b8
  4689. #define XSDM_REG_AGG_INT_MODE_1 0x1661bc
  4690. #define XSDM_REG_AGG_INT_MODE_10 0x1661e0
  4691. #define XSDM_REG_AGG_INT_MODE_11 0x1661e4
  4692. #define XSDM_REG_AGG_INT_MODE_12 0x1661e8
  4693. #define XSDM_REG_AGG_INT_MODE_13 0x1661ec
  4694. #define XSDM_REG_AGG_INT_MODE_14 0x1661f0
  4695. #define XSDM_REG_AGG_INT_MODE_15 0x1661f4
  4696. #define XSDM_REG_AGG_INT_MODE_16 0x1661f8
  4697. #define XSDM_REG_AGG_INT_MODE_17 0x1661fc
  4698. #define XSDM_REG_AGG_INT_MODE_18 0x166200
  4699. #define XSDM_REG_AGG_INT_MODE_19 0x166204
  4700. /* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
  4701. #define XSDM_REG_CFC_RSP_START_ADDR 0x166008
  4702. /* [RW 16] The maximum value of the competion counter #0 */
  4703. #define XSDM_REG_CMP_COUNTER_MAX0 0x16601c
  4704. /* [RW 16] The maximum value of the competion counter #1 */
  4705. #define XSDM_REG_CMP_COUNTER_MAX1 0x166020
  4706. /* [RW 16] The maximum value of the competion counter #2 */
  4707. #define XSDM_REG_CMP_COUNTER_MAX2 0x166024
  4708. /* [RW 16] The maximum value of the competion counter #3 */
  4709. #define XSDM_REG_CMP_COUNTER_MAX3 0x166028
  4710. /* [RW 13] The start address in the internal RAM for the completion
  4711. counters. */
  4712. #define XSDM_REG_CMP_COUNTER_START_ADDR 0x16600c
  4713. #define XSDM_REG_ENABLE_IN1 0x166238
  4714. #define XSDM_REG_ENABLE_IN2 0x16623c
  4715. #define XSDM_REG_ENABLE_OUT1 0x166240
  4716. #define XSDM_REG_ENABLE_OUT2 0x166244
  4717. /* [RW 4] The initial number of messages that can be sent to the pxp control
  4718. interface without receiving any ACK. */
  4719. #define XSDM_REG_INIT_CREDIT_PXP_CTRL 0x1664bc
  4720. /* [ST 32] The number of ACK after placement messages received */
  4721. #define XSDM_REG_NUM_OF_ACK_AFTER_PLACE 0x16627c
  4722. /* [ST 32] The number of packet end messages received from the parser */
  4723. #define XSDM_REG_NUM_OF_PKT_END_MSG 0x166274
  4724. /* [ST 32] The number of requests received from the pxp async if */
  4725. #define XSDM_REG_NUM_OF_PXP_ASYNC_REQ 0x166278
  4726. /* [ST 32] The number of commands received in queue 0 */
  4727. #define XSDM_REG_NUM_OF_Q0_CMD 0x166248
  4728. /* [ST 32] The number of commands received in queue 10 */
  4729. #define XSDM_REG_NUM_OF_Q10_CMD 0x16626c
  4730. /* [ST 32] The number of commands received in queue 11 */
  4731. #define XSDM_REG_NUM_OF_Q11_CMD 0x166270
  4732. /* [ST 32] The number of commands received in queue 1 */
  4733. #define XSDM_REG_NUM_OF_Q1_CMD 0x16624c
  4734. /* [ST 32] The number of commands received in queue 3 */
  4735. #define XSDM_REG_NUM_OF_Q3_CMD 0x166250
  4736. /* [ST 32] The number of commands received in queue 4 */
  4737. #define XSDM_REG_NUM_OF_Q4_CMD 0x166254
  4738. /* [ST 32] The number of commands received in queue 5 */
  4739. #define XSDM_REG_NUM_OF_Q5_CMD 0x166258
  4740. /* [ST 32] The number of commands received in queue 6 */
  4741. #define XSDM_REG_NUM_OF_Q6_CMD 0x16625c
  4742. /* [ST 32] The number of commands received in queue 7 */
  4743. #define XSDM_REG_NUM_OF_Q7_CMD 0x166260
  4744. /* [ST 32] The number of commands received in queue 8 */
  4745. #define XSDM_REG_NUM_OF_Q8_CMD 0x166264
  4746. /* [ST 32] The number of commands received in queue 9 */
  4747. #define XSDM_REG_NUM_OF_Q9_CMD 0x166268
  4748. /* [RW 13] The start address in the internal RAM for queue counters */
  4749. #define XSDM_REG_Q_COUNTER_START_ADDR 0x166010
  4750. /* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
  4751. #define XSDM_REG_RSP_PXP_CTRL_RDATA_EMPTY 0x166548
  4752. /* [R 1] parser fifo empty in sdm_sync block */
  4753. #define XSDM_REG_SYNC_PARSER_EMPTY 0x166550
  4754. /* [R 1] parser serial fifo empty in sdm_sync block */
  4755. #define XSDM_REG_SYNC_SYNC_EMPTY 0x166558
  4756. /* [RW 32] Tick for timer counter. Applicable only when
  4757. ~xsdm_registers_timer_tick_enable.timer_tick_enable =1 */
  4758. #define XSDM_REG_TIMER_TICK 0x166000
  4759. /* [RW 32] Interrupt mask register #0 read/write */
  4760. #define XSDM_REG_XSDM_INT_MASK_0 0x16629c
  4761. #define XSDM_REG_XSDM_INT_MASK_1 0x1662ac
  4762. /* [R 32] Interrupt register #0 read */
  4763. #define XSDM_REG_XSDM_INT_STS_0 0x166290
  4764. #define XSDM_REG_XSDM_INT_STS_1 0x1662a0
  4765. /* [RW 11] Parity mask register #0 read/write */
  4766. #define XSDM_REG_XSDM_PRTY_MASK 0x1662bc
  4767. /* [R 11] Parity register #0 read */
  4768. #define XSDM_REG_XSDM_PRTY_STS 0x1662b0
  4769. /* [RW 5] The number of time_slots in the arbitration cycle */
  4770. #define XSEM_REG_ARB_CYCLE_SIZE 0x280034
  4771. /* [RW 3] The source that is associated with arbitration element 0. Source
  4772. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  4773. sleeping thread with priority 1; 4- sleeping thread with priority 2 */
  4774. #define XSEM_REG_ARB_ELEMENT0 0x280020
  4775. /* [RW 3] The source that is associated with arbitration element 1. Source
  4776. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  4777. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  4778. Could not be equal to register ~xsem_registers_arb_element0.arb_element0 */
  4779. #define XSEM_REG_ARB_ELEMENT1 0x280024
  4780. /* [RW 3] The source that is associated with arbitration element 2. Source
  4781. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  4782. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  4783. Could not be equal to register ~xsem_registers_arb_element0.arb_element0
  4784. and ~xsem_registers_arb_element1.arb_element1 */
  4785. #define XSEM_REG_ARB_ELEMENT2 0x280028
  4786. /* [RW 3] The source that is associated with arbitration element 3. Source
  4787. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  4788. sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
  4789. not be equal to register ~xsem_registers_arb_element0.arb_element0 and
  4790. ~xsem_registers_arb_element1.arb_element1 and
  4791. ~xsem_registers_arb_element2.arb_element2 */
  4792. #define XSEM_REG_ARB_ELEMENT3 0x28002c
  4793. /* [RW 3] The source that is associated with arbitration element 4. Source
  4794. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  4795. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  4796. Could not be equal to register ~xsem_registers_arb_element0.arb_element0
  4797. and ~xsem_registers_arb_element1.arb_element1 and
  4798. ~xsem_registers_arb_element2.arb_element2 and
  4799. ~xsem_registers_arb_element3.arb_element3 */
  4800. #define XSEM_REG_ARB_ELEMENT4 0x280030
  4801. #define XSEM_REG_ENABLE_IN 0x2800a4
  4802. #define XSEM_REG_ENABLE_OUT 0x2800a8
  4803. /* [RW 32] This address space contains all registers and memories that are
  4804. placed in SEM_FAST block. The SEM_FAST registers are described in
  4805. appendix B. In order to access the sem_fast registers the base address
  4806. ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
  4807. #define XSEM_REG_FAST_MEMORY 0x2a0000
  4808. /* [RW 1] Disables input messages from FIC0 May be updated during run_time
  4809. by the microcode */
  4810. #define XSEM_REG_FIC0_DISABLE 0x280224
  4811. /* [RW 1] Disables input messages from FIC1 May be updated during run_time
  4812. by the microcode */
  4813. #define XSEM_REG_FIC1_DISABLE 0x280234
  4814. /* [RW 15] Interrupt table Read and write access to it is not possible in
  4815. the middle of the work */
  4816. #define XSEM_REG_INT_TABLE 0x280400
  4817. /* [ST 24] Statistics register. The number of messages that entered through
  4818. FIC0 */
  4819. #define XSEM_REG_MSG_NUM_FIC0 0x280000
  4820. /* [ST 24] Statistics register. The number of messages that entered through
  4821. FIC1 */
  4822. #define XSEM_REG_MSG_NUM_FIC1 0x280004
  4823. /* [ST 24] Statistics register. The number of messages that were sent to
  4824. FOC0 */
  4825. #define XSEM_REG_MSG_NUM_FOC0 0x280008
  4826. /* [ST 24] Statistics register. The number of messages that were sent to
  4827. FOC1 */
  4828. #define XSEM_REG_MSG_NUM_FOC1 0x28000c
  4829. /* [ST 24] Statistics register. The number of messages that were sent to
  4830. FOC2 */
  4831. #define XSEM_REG_MSG_NUM_FOC2 0x280010
  4832. /* [ST 24] Statistics register. The number of messages that were sent to
  4833. FOC3 */
  4834. #define XSEM_REG_MSG_NUM_FOC3 0x280014
  4835. /* [RW 1] Disables input messages from the passive buffer May be updated
  4836. during run_time by the microcode */
  4837. #define XSEM_REG_PAS_DISABLE 0x28024c
  4838. /* [WB 128] Debug only. Passive buffer memory */
  4839. #define XSEM_REG_PASSIVE_BUFFER 0x282000
  4840. /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
  4841. #define XSEM_REG_PRAM 0x2c0000
  4842. /* [R 16] Valid sleeping threads indication have bit per thread */
  4843. #define XSEM_REG_SLEEP_THREADS_VALID 0x28026c
  4844. /* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
  4845. #define XSEM_REG_SLOW_EXT_STORE_EMPTY 0x2802a0
  4846. /* [RW 16] List of free threads . There is a bit per thread. */
  4847. #define XSEM_REG_THREADS_LIST 0x2802e4
  4848. /* [RW 3] The arbitration scheme of time_slot 0 */
  4849. #define XSEM_REG_TS_0_AS 0x280038
  4850. /* [RW 3] The arbitration scheme of time_slot 10 */
  4851. #define XSEM_REG_TS_10_AS 0x280060
  4852. /* [RW 3] The arbitration scheme of time_slot 11 */
  4853. #define XSEM_REG_TS_11_AS 0x280064
  4854. /* [RW 3] The arbitration scheme of time_slot 12 */
  4855. #define XSEM_REG_TS_12_AS 0x280068
  4856. /* [RW 3] The arbitration scheme of time_slot 13 */
  4857. #define XSEM_REG_TS_13_AS 0x28006c
  4858. /* [RW 3] The arbitration scheme of time_slot 14 */
  4859. #define XSEM_REG_TS_14_AS 0x280070
  4860. /* [RW 3] The arbitration scheme of time_slot 15 */
  4861. #define XSEM_REG_TS_15_AS 0x280074
  4862. /* [RW 3] The arbitration scheme of time_slot 16 */
  4863. #define XSEM_REG_TS_16_AS 0x280078
  4864. /* [RW 3] The arbitration scheme of time_slot 17 */
  4865. #define XSEM_REG_TS_17_AS 0x28007c
  4866. /* [RW 3] The arbitration scheme of time_slot 18 */
  4867. #define XSEM_REG_TS_18_AS 0x280080
  4868. /* [RW 3] The arbitration scheme of time_slot 1 */
  4869. #define XSEM_REG_TS_1_AS 0x28003c
  4870. /* [RW 3] The arbitration scheme of time_slot 2 */
  4871. #define XSEM_REG_TS_2_AS 0x280040
  4872. /* [RW 3] The arbitration scheme of time_slot 3 */
  4873. #define XSEM_REG_TS_3_AS 0x280044
  4874. /* [RW 3] The arbitration scheme of time_slot 4 */
  4875. #define XSEM_REG_TS_4_AS 0x280048
  4876. /* [RW 3] The arbitration scheme of time_slot 5 */
  4877. #define XSEM_REG_TS_5_AS 0x28004c
  4878. /* [RW 3] The arbitration scheme of time_slot 6 */
  4879. #define XSEM_REG_TS_6_AS 0x280050
  4880. /* [RW 3] The arbitration scheme of time_slot 7 */
  4881. #define XSEM_REG_TS_7_AS 0x280054
  4882. /* [RW 3] The arbitration scheme of time_slot 8 */
  4883. #define XSEM_REG_TS_8_AS 0x280058
  4884. /* [RW 3] The arbitration scheme of time_slot 9 */
  4885. #define XSEM_REG_TS_9_AS 0x28005c
  4886. /* [RW 32] Interrupt mask register #0 read/write */
  4887. #define XSEM_REG_XSEM_INT_MASK_0 0x280110
  4888. #define XSEM_REG_XSEM_INT_MASK_1 0x280120
  4889. /* [R 32] Interrupt register #0 read */
  4890. #define XSEM_REG_XSEM_INT_STS_0 0x280104
  4891. #define XSEM_REG_XSEM_INT_STS_1 0x280114
  4892. /* [RW 32] Parity mask register #0 read/write */
  4893. #define XSEM_REG_XSEM_PRTY_MASK_0 0x280130
  4894. #define XSEM_REG_XSEM_PRTY_MASK_1 0x280140
  4895. /* [R 32] Parity register #0 read */
  4896. #define XSEM_REG_XSEM_PRTY_STS_0 0x280124
  4897. #define XSEM_REG_XSEM_PRTY_STS_1 0x280134
  4898. #define MCPR_NVM_ACCESS_ENABLE_EN (1L<<0)
  4899. #define MCPR_NVM_ACCESS_ENABLE_WR_EN (1L<<1)
  4900. #define MCPR_NVM_ADDR_NVM_ADDR_VALUE (0xffffffL<<0)
  4901. #define MCPR_NVM_CFG4_FLASH_SIZE (0x7L<<0)
  4902. #define MCPR_NVM_COMMAND_DOIT (1L<<4)
  4903. #define MCPR_NVM_COMMAND_DONE (1L<<3)
  4904. #define MCPR_NVM_COMMAND_FIRST (1L<<7)
  4905. #define MCPR_NVM_COMMAND_LAST (1L<<8)
  4906. #define MCPR_NVM_COMMAND_WR (1L<<5)
  4907. #define MCPR_NVM_COMMAND_WREN (1L<<16)
  4908. #define MCPR_NVM_COMMAND_WREN_BITSHIFT 16
  4909. #define MCPR_NVM_COMMAND_WRDI (1L<<17)
  4910. #define MCPR_NVM_COMMAND_WRDI_BITSHIFT 17
  4911. #define MCPR_NVM_SW_ARB_ARB_ARB1 (1L<<9)
  4912. #define MCPR_NVM_SW_ARB_ARB_REQ_CLR1 (1L<<5)
  4913. #define MCPR_NVM_SW_ARB_ARB_REQ_SET1 (1L<<1)
  4914. #define BIGMAC_REGISTER_BMAC_CONTROL (0x00<<3)
  4915. #define BIGMAC_REGISTER_BMAC_XGXS_CONTROL (0x01<<3)
  4916. #define BIGMAC_REGISTER_CNT_MAX_SIZE (0x05<<3)
  4917. #define BIGMAC_REGISTER_RX_CONTROL (0x21<<3)
  4918. #define BIGMAC_REGISTER_RX_LLFC_MSG_FLDS (0x46<<3)
  4919. #define BIGMAC_REGISTER_RX_MAX_SIZE (0x23<<3)
  4920. #define BIGMAC_REGISTER_RX_STAT_GR64 (0x26<<3)
  4921. #define BIGMAC_REGISTER_RX_STAT_GRIPJ (0x42<<3)
  4922. #define BIGMAC_REGISTER_TX_CONTROL (0x07<<3)
  4923. #define BIGMAC_REGISTER_TX_MAX_SIZE (0x09<<3)
  4924. #define BIGMAC_REGISTER_TX_PAUSE_THRESHOLD (0x0A<<3)
  4925. #define BIGMAC_REGISTER_TX_SOURCE_ADDR (0x08<<3)
  4926. #define BIGMAC_REGISTER_TX_STAT_GTBYT (0x20<<3)
  4927. #define BIGMAC_REGISTER_TX_STAT_GTPKT (0x0C<<3)
  4928. #define EMAC_LED_1000MB_OVERRIDE (1L<<1)
  4929. #define EMAC_LED_100MB_OVERRIDE (1L<<2)
  4930. #define EMAC_LED_10MB_OVERRIDE (1L<<3)
  4931. #define EMAC_LED_2500MB_OVERRIDE (1L<<12)
  4932. #define EMAC_LED_OVERRIDE (1L<<0)
  4933. #define EMAC_LED_TRAFFIC (1L<<6)
  4934. #define EMAC_MDIO_COMM_COMMAND_ADDRESS (0L<<26)
  4935. #define EMAC_MDIO_COMM_COMMAND_READ_45 (3L<<26)
  4936. #define EMAC_MDIO_COMM_COMMAND_WRITE_45 (1L<<26)
  4937. #define EMAC_MDIO_COMM_DATA (0xffffL<<0)
  4938. #define EMAC_MDIO_COMM_START_BUSY (1L<<29)
  4939. #define EMAC_MDIO_MODE_AUTO_POLL (1L<<4)
  4940. #define EMAC_MDIO_MODE_CLAUSE_45 (1L<<31)
  4941. #define EMAC_MDIO_MODE_CLOCK_CNT (0x3fL<<16)
  4942. #define EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT 16
  4943. #define EMAC_MODE_25G_MODE (1L<<5)
  4944. #define EMAC_MODE_HALF_DUPLEX (1L<<1)
  4945. #define EMAC_MODE_PORT_GMII (2L<<2)
  4946. #define EMAC_MODE_PORT_MII (1L<<2)
  4947. #define EMAC_MODE_PORT_MII_10M (3L<<2)
  4948. #define EMAC_MODE_RESET (1L<<0)
  4949. #define EMAC_REG_EMAC_LED 0xc
  4950. #define EMAC_REG_EMAC_MAC_MATCH 0x10
  4951. #define EMAC_REG_EMAC_MDIO_COMM 0xac
  4952. #define EMAC_REG_EMAC_MDIO_MODE 0xb4
  4953. #define EMAC_REG_EMAC_MODE 0x0
  4954. #define EMAC_REG_EMAC_RX_MODE 0xc8
  4955. #define EMAC_REG_EMAC_RX_MTU_SIZE 0x9c
  4956. #define EMAC_REG_EMAC_RX_STAT_AC 0x180
  4957. #define EMAC_REG_EMAC_RX_STAT_AC_28 0x1f4
  4958. #define EMAC_REG_EMAC_RX_STAT_AC_COUNT 23
  4959. #define EMAC_REG_EMAC_TX_MODE 0xbc
  4960. #define EMAC_REG_EMAC_TX_STAT_AC 0x280
  4961. #define EMAC_REG_EMAC_TX_STAT_AC_COUNT 22
  4962. #define EMAC_RX_MODE_FLOW_EN (1L<<2)
  4963. #define EMAC_RX_MODE_KEEP_VLAN_TAG (1L<<10)
  4964. #define EMAC_RX_MODE_PROMISCUOUS (1L<<8)
  4965. #define EMAC_RX_MTU_SIZE_JUMBO_ENA (1L<<31)
  4966. #define EMAC_TX_MODE_EXT_PAUSE_EN (1L<<3)
  4967. #define EMAC_TX_MODE_FLOW_EN (1L<<4)
  4968. #define MISC_REGISTERS_GPIO_0 0
  4969. #define MISC_REGISTERS_GPIO_1 1
  4970. #define MISC_REGISTERS_GPIO_2 2
  4971. #define MISC_REGISTERS_GPIO_3 3
  4972. #define MISC_REGISTERS_GPIO_CLR_POS 16
  4973. #define MISC_REGISTERS_GPIO_FLOAT (0xffL<<24)
  4974. #define MISC_REGISTERS_GPIO_FLOAT_POS 24
  4975. #define MISC_REGISTERS_GPIO_HIGH 1
  4976. #define MISC_REGISTERS_GPIO_INPUT_HI_Z 2
  4977. #define MISC_REGISTERS_GPIO_LOW 0
  4978. #define MISC_REGISTERS_GPIO_OUTPUT_HIGH 1
  4979. #define MISC_REGISTERS_GPIO_OUTPUT_LOW 0
  4980. #define MISC_REGISTERS_GPIO_PORT_SHIFT 4
  4981. #define MISC_REGISTERS_GPIO_SET_POS 8
  4982. #define MISC_REGISTERS_RESET_REG_1_CLEAR 0x588
  4983. #define MISC_REGISTERS_RESET_REG_1_RST_NIG (0x1<<7)
  4984. #define MISC_REGISTERS_RESET_REG_1_SET 0x584
  4985. #define MISC_REGISTERS_RESET_REG_2_CLEAR 0x598
  4986. #define MISC_REGISTERS_RESET_REG_2_RST_BMAC0 (0x1<<0)
  4987. #define MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE (0x1<<14)
  4988. #define MISC_REGISTERS_RESET_REG_2_SET 0x594
  4989. #define MISC_REGISTERS_RESET_REG_3_CLEAR 0x5a8
  4990. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_IDDQ (0x1<<1)
  4991. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN (0x1<<2)
  4992. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN_SD (0x1<<3)
  4993. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_RSTB_HW (0x1<<0)
  4994. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_IDDQ (0x1<<5)
  4995. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN (0x1<<6)
  4996. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN_SD (0x1<<7)
  4997. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_RSTB_HW (0x1<<4)
  4998. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_TXD_FIFO_RSTB (0x1<<8)
  4999. #define MISC_REGISTERS_RESET_REG_3_SET 0x5a4
  5000. #define MISC_REGISTERS_SPIO_4 4
  5001. #define MISC_REGISTERS_SPIO_5 5
  5002. #define MISC_REGISTERS_SPIO_7 7
  5003. #define MISC_REGISTERS_SPIO_CLR_POS 16
  5004. #define MISC_REGISTERS_SPIO_FLOAT (0xffL<<24)
  5005. #define GRC_MISC_REGISTERS_SPIO_FLOAT7 0x80000000
  5006. #define GRC_MISC_REGISTERS_SPIO_FLOAT6 0x40000000
  5007. #define GRC_MISC_REGISTERS_SPIO_FLOAT5 0x20000000
  5008. #define GRC_MISC_REGISTERS_SPIO_FLOAT4 0x10000000
  5009. #define MISC_REGISTERS_SPIO_FLOAT_POS 24
  5010. #define MISC_REGISTERS_SPIO_INPUT_HI_Z 2
  5011. #define MISC_REGISTERS_SPIO_INT_OLD_SET_POS 16
  5012. #define MISC_REGISTERS_SPIO_OUTPUT_HIGH 1
  5013. #define MISC_REGISTERS_SPIO_OUTPUT_LOW 0
  5014. #define MISC_REGISTERS_SPIO_SET_POS 8
  5015. #define HW_LOCK_MAX_RESOURCE_VALUE 31
  5016. #define HW_LOCK_RESOURCE_8072_MDIO 0
  5017. #define HW_LOCK_RESOURCE_GPIO 1
  5018. #define HW_LOCK_RESOURCE_PORT0_ATT_MASK 3
  5019. #define HW_LOCK_RESOURCE_SPIO 2
  5020. #define HW_LOCK_RESOURCE_UNDI 5
  5021. #define AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR (1<<18)
  5022. #define AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT (1<<31)
  5023. #define AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT (1<<9)
  5024. #define AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR (1<<8)
  5025. #define AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT (1<<7)
  5026. #define AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR (1<<6)
  5027. #define AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT (1<<29)
  5028. #define AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR (1<<28)
  5029. #define AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT (1<<1)
  5030. #define AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR (1<<0)
  5031. #define AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR (1<<18)
  5032. #define AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT (1<<11)
  5033. #define AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT (1<<13)
  5034. #define AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR (1<<12)
  5035. #define AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR (1<<12)
  5036. #define AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT (1<<15)
  5037. #define AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR (1<<14)
  5038. #define AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR (1<<20)
  5039. #define AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR (1<<0)
  5040. #define AEU_INPUTS_ATTN_BITS_PBF_HW_INTERRUPT (1<<31)
  5041. #define AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT (1<<3)
  5042. #define AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR (1<<2)
  5043. #define AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT (1<<5)
  5044. #define AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR (1<<4)
  5045. #define AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT (1<<3)
  5046. #define AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR (1<<2)
  5047. #define AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR (1<<22)
  5048. #define AEU_INPUTS_ATTN_BITS_SPIO5 (1<<15)
  5049. #define AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT (1<<27)
  5050. #define AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT (1<<5)
  5051. #define AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT (1<<25)
  5052. #define AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR (1<<24)
  5053. #define AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT (1<<29)
  5054. #define AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR (1<<28)
  5055. #define AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT (1<<23)
  5056. #define AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT (1<<27)
  5057. #define AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR (1<<26)
  5058. #define AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT (1<<21)
  5059. #define AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR (1<<20)
  5060. #define AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT (1<<25)
  5061. #define AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR (1<<24)
  5062. #define AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR (1<<16)
  5063. #define AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT (1<<9)
  5064. #define AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT (1<<7)
  5065. #define AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR (1<<6)
  5066. #define AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT (1<<11)
  5067. #define AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR (1<<10)
  5068. #define RESERVED_GENERAL_ATTENTION_BIT_0 0
  5069. #define EVEREST_GEN_ATTN_IN_USE_MASK 0x3ffe0
  5070. #define EVEREST_LATCHED_ATTN_IN_USE_MASK 0xffe00000
  5071. #define RESERVED_GENERAL_ATTENTION_BIT_6 6
  5072. #define RESERVED_GENERAL_ATTENTION_BIT_7 7
  5073. #define RESERVED_GENERAL_ATTENTION_BIT_8 8
  5074. #define RESERVED_GENERAL_ATTENTION_BIT_9 9
  5075. #define RESERVED_GENERAL_ATTENTION_BIT_10 10
  5076. #define RESERVED_GENERAL_ATTENTION_BIT_11 11
  5077. #define RESERVED_GENERAL_ATTENTION_BIT_12 12
  5078. #define RESERVED_GENERAL_ATTENTION_BIT_13 13
  5079. #define RESERVED_GENERAL_ATTENTION_BIT_14 14
  5080. #define RESERVED_GENERAL_ATTENTION_BIT_15 15
  5081. #define RESERVED_GENERAL_ATTENTION_BIT_16 16
  5082. #define RESERVED_GENERAL_ATTENTION_BIT_17 17
  5083. #define RESERVED_GENERAL_ATTENTION_BIT_18 18
  5084. #define RESERVED_GENERAL_ATTENTION_BIT_19 19
  5085. #define RESERVED_GENERAL_ATTENTION_BIT_20 20
  5086. #define RESERVED_GENERAL_ATTENTION_BIT_21 21
  5087. /* storm asserts attention bits */
  5088. #define TSTORM_FATAL_ASSERT_ATTENTION_BIT RESERVED_GENERAL_ATTENTION_BIT_7
  5089. #define USTORM_FATAL_ASSERT_ATTENTION_BIT RESERVED_GENERAL_ATTENTION_BIT_8
  5090. #define CSTORM_FATAL_ASSERT_ATTENTION_BIT RESERVED_GENERAL_ATTENTION_BIT_9
  5091. #define XSTORM_FATAL_ASSERT_ATTENTION_BIT RESERVED_GENERAL_ATTENTION_BIT_10
  5092. /* mcp error attention bit */
  5093. #define MCP_FATAL_ASSERT_ATTENTION_BIT RESERVED_GENERAL_ATTENTION_BIT_11
  5094. /*E1H NIG status sync attention mapped to group 4-7*/
  5095. #define LINK_SYNC_ATTENTION_BIT_FUNC_0 RESERVED_GENERAL_ATTENTION_BIT_12
  5096. #define LINK_SYNC_ATTENTION_BIT_FUNC_1 RESERVED_GENERAL_ATTENTION_BIT_13
  5097. #define LINK_SYNC_ATTENTION_BIT_FUNC_2 RESERVED_GENERAL_ATTENTION_BIT_14
  5098. #define LINK_SYNC_ATTENTION_BIT_FUNC_3 RESERVED_GENERAL_ATTENTION_BIT_15
  5099. #define LINK_SYNC_ATTENTION_BIT_FUNC_4 RESERVED_GENERAL_ATTENTION_BIT_16
  5100. #define LINK_SYNC_ATTENTION_BIT_FUNC_5 RESERVED_GENERAL_ATTENTION_BIT_17
  5101. #define LINK_SYNC_ATTENTION_BIT_FUNC_6 RESERVED_GENERAL_ATTENTION_BIT_18
  5102. #define LINK_SYNC_ATTENTION_BIT_FUNC_7 RESERVED_GENERAL_ATTENTION_BIT_19
  5103. #define LATCHED_ATTN_RBCR 23
  5104. #define LATCHED_ATTN_RBCT 24
  5105. #define LATCHED_ATTN_RBCN 25
  5106. #define LATCHED_ATTN_RBCU 26
  5107. #define LATCHED_ATTN_RBCP 27
  5108. #define LATCHED_ATTN_TIMEOUT_GRC 28
  5109. #define LATCHED_ATTN_RSVD_GRC 29
  5110. #define LATCHED_ATTN_ROM_PARITY_MCP 30
  5111. #define LATCHED_ATTN_UM_RX_PARITY_MCP 31
  5112. #define LATCHED_ATTN_UM_TX_PARITY_MCP 32
  5113. #define LATCHED_ATTN_SCPAD_PARITY_MCP 33
  5114. #define GENERAL_ATTEN_WORD(atten_name) ((94 + atten_name) / 32)
  5115. #define GENERAL_ATTEN_OFFSET(atten_name) (1 << ((94 + atten_name) % 32))
  5116. /*
  5117. * This file defines GRC base address for every block.
  5118. * This file is included by chipsim, asm microcode and cpp microcode.
  5119. * These values are used in Design.xml on regBase attribute
  5120. * Use the base with the generated offsets of specific registers.
  5121. */
  5122. #define GRCBASE_PXPCS 0x000000
  5123. #define GRCBASE_PCICONFIG 0x002000
  5124. #define GRCBASE_PCIREG 0x002400
  5125. #define GRCBASE_EMAC0 0x008000
  5126. #define GRCBASE_EMAC1 0x008400
  5127. #define GRCBASE_DBU 0x008800
  5128. #define GRCBASE_MISC 0x00A000
  5129. #define GRCBASE_DBG 0x00C000
  5130. #define GRCBASE_NIG 0x010000
  5131. #define GRCBASE_XCM 0x020000
  5132. #define GRCBASE_PRS 0x040000
  5133. #define GRCBASE_SRCH 0x040400
  5134. #define GRCBASE_TSDM 0x042000
  5135. #define GRCBASE_TCM 0x050000
  5136. #define GRCBASE_BRB1 0x060000
  5137. #define GRCBASE_MCP 0x080000
  5138. #define GRCBASE_UPB 0x0C1000
  5139. #define GRCBASE_CSDM 0x0C2000
  5140. #define GRCBASE_USDM 0x0C4000
  5141. #define GRCBASE_CCM 0x0D0000
  5142. #define GRCBASE_UCM 0x0E0000
  5143. #define GRCBASE_CDU 0x101000
  5144. #define GRCBASE_DMAE 0x102000
  5145. #define GRCBASE_PXP 0x103000
  5146. #define GRCBASE_CFC 0x104000
  5147. #define GRCBASE_HC 0x108000
  5148. #define GRCBASE_PXP2 0x120000
  5149. #define GRCBASE_PBF 0x140000
  5150. #define GRCBASE_XPB 0x161000
  5151. #define GRCBASE_TIMERS 0x164000
  5152. #define GRCBASE_XSDM 0x166000
  5153. #define GRCBASE_QM 0x168000
  5154. #define GRCBASE_DQ 0x170000
  5155. #define GRCBASE_TSEM 0x180000
  5156. #define GRCBASE_CSEM 0x200000
  5157. #define GRCBASE_XSEM 0x280000
  5158. #define GRCBASE_USEM 0x300000
  5159. #define GRCBASE_MISC_AEU GRCBASE_MISC
  5160. /* offset of configuration space in the pci core register */
  5161. #define PCICFG_OFFSET 0x2000
  5162. #define PCICFG_VENDOR_ID_OFFSET 0x00
  5163. #define PCICFG_DEVICE_ID_OFFSET 0x02
  5164. #define PCICFG_COMMAND_OFFSET 0x04
  5165. #define PCICFG_COMMAND_IO_SPACE (1<<0)
  5166. #define PCICFG_COMMAND_MEM_SPACE (1<<1)
  5167. #define PCICFG_COMMAND_BUS_MASTER (1<<2)
  5168. #define PCICFG_COMMAND_SPECIAL_CYCLES (1<<3)
  5169. #define PCICFG_COMMAND_MWI_CYCLES (1<<4)
  5170. #define PCICFG_COMMAND_VGA_SNOOP (1<<5)
  5171. #define PCICFG_COMMAND_PERR_ENA (1<<6)
  5172. #define PCICFG_COMMAND_STEPPING (1<<7)
  5173. #define PCICFG_COMMAND_SERR_ENA (1<<8)
  5174. #define PCICFG_COMMAND_FAST_B2B (1<<9)
  5175. #define PCICFG_COMMAND_INT_DISABLE (1<<10)
  5176. #define PCICFG_COMMAND_RESERVED (0x1f<<11)
  5177. #define PCICFG_STATUS_OFFSET 0x06
  5178. #define PCICFG_REVESION_ID 0x08
  5179. #define PCICFG_CACHE_LINE_SIZE 0x0c
  5180. #define PCICFG_LATENCY_TIMER 0x0d
  5181. #define PCICFG_BAR_1_LOW 0x10
  5182. #define PCICFG_BAR_1_HIGH 0x14
  5183. #define PCICFG_BAR_2_LOW 0x18
  5184. #define PCICFG_BAR_2_HIGH 0x1c
  5185. #define PCICFG_SUBSYSTEM_VENDOR_ID_OFFSET 0x2c
  5186. #define PCICFG_SUBSYSTEM_ID_OFFSET 0x2e
  5187. #define PCICFG_INT_LINE 0x3c
  5188. #define PCICFG_INT_PIN 0x3d
  5189. #define PCICFG_PM_CAPABILITY 0x48
  5190. #define PCICFG_PM_CAPABILITY_VERSION (0x3<<16)
  5191. #define PCICFG_PM_CAPABILITY_CLOCK (1<<19)
  5192. #define PCICFG_PM_CAPABILITY_RESERVED (1<<20)
  5193. #define PCICFG_PM_CAPABILITY_DSI (1<<21)
  5194. #define PCICFG_PM_CAPABILITY_AUX_CURRENT (0x7<<22)
  5195. #define PCICFG_PM_CAPABILITY_D1_SUPPORT (1<<25)
  5196. #define PCICFG_PM_CAPABILITY_D2_SUPPORT (1<<26)
  5197. #define PCICFG_PM_CAPABILITY_PME_IN_D0 (1<<27)
  5198. #define PCICFG_PM_CAPABILITY_PME_IN_D1 (1<<28)
  5199. #define PCICFG_PM_CAPABILITY_PME_IN_D2 (1<<29)
  5200. #define PCICFG_PM_CAPABILITY_PME_IN_D3_HOT (1<<30)
  5201. #define PCICFG_PM_CAPABILITY_PME_IN_D3_COLD (1<<31)
  5202. #define PCICFG_PM_CSR_OFFSET 0x4c
  5203. #define PCICFG_PM_CSR_STATE (0x3<<0)
  5204. #define PCICFG_PM_CSR_PME_ENABLE (1<<8)
  5205. #define PCICFG_PM_CSR_PME_STATUS (1<<15)
  5206. #define PCICFG_GRC_ADDRESS 0x78
  5207. #define PCICFG_GRC_DATA 0x80
  5208. #define PCICFG_DEVICE_CONTROL 0xb4
  5209. #define PCICFG_LINK_CONTROL 0xbc
  5210. #define BAR_USTRORM_INTMEM 0x400000
  5211. #define BAR_CSTRORM_INTMEM 0x410000
  5212. #define BAR_XSTRORM_INTMEM 0x420000
  5213. #define BAR_TSTRORM_INTMEM 0x430000
  5214. /* for accessing the IGU in case of status block ACK */
  5215. #define BAR_IGU_INTMEM 0x440000
  5216. #define BAR_DOORBELL_OFFSET 0x800000
  5217. #define BAR_ME_REGISTER 0x450000
  5218. /* config_2 offset */
  5219. #define GRC_CONFIG_2_SIZE_REG 0x408
  5220. #define PCI_CONFIG_2_BAR1_SIZE (0xfL<<0)
  5221. #define PCI_CONFIG_2_BAR1_SIZE_DISABLED (0L<<0)
  5222. #define PCI_CONFIG_2_BAR1_SIZE_64K (1L<<0)
  5223. #define PCI_CONFIG_2_BAR1_SIZE_128K (2L<<0)
  5224. #define PCI_CONFIG_2_BAR1_SIZE_256K (3L<<0)
  5225. #define PCI_CONFIG_2_BAR1_SIZE_512K (4L<<0)
  5226. #define PCI_CONFIG_2_BAR1_SIZE_1M (5L<<0)
  5227. #define PCI_CONFIG_2_BAR1_SIZE_2M (6L<<0)
  5228. #define PCI_CONFIG_2_BAR1_SIZE_4M (7L<<0)
  5229. #define PCI_CONFIG_2_BAR1_SIZE_8M (8L<<0)
  5230. #define PCI_CONFIG_2_BAR1_SIZE_16M (9L<<0)
  5231. #define PCI_CONFIG_2_BAR1_SIZE_32M (10L<<0)
  5232. #define PCI_CONFIG_2_BAR1_SIZE_64M (11L<<0)
  5233. #define PCI_CONFIG_2_BAR1_SIZE_128M (12L<<0)
  5234. #define PCI_CONFIG_2_BAR1_SIZE_256M (13L<<0)
  5235. #define PCI_CONFIG_2_BAR1_SIZE_512M (14L<<0)
  5236. #define PCI_CONFIG_2_BAR1_SIZE_1G (15L<<0)
  5237. #define PCI_CONFIG_2_BAR1_64ENA (1L<<4)
  5238. #define PCI_CONFIG_2_EXP_ROM_RETRY (1L<<5)
  5239. #define PCI_CONFIG_2_CFG_CYCLE_RETRY (1L<<6)
  5240. #define PCI_CONFIG_2_FIRST_CFG_DONE (1L<<7)
  5241. #define PCI_CONFIG_2_EXP_ROM_SIZE (0xffL<<8)
  5242. #define PCI_CONFIG_2_EXP_ROM_SIZE_DISABLED (0L<<8)
  5243. #define PCI_CONFIG_2_EXP_ROM_SIZE_2K (1L<<8)
  5244. #define PCI_CONFIG_2_EXP_ROM_SIZE_4K (2L<<8)
  5245. #define PCI_CONFIG_2_EXP_ROM_SIZE_8K (3L<<8)
  5246. #define PCI_CONFIG_2_EXP_ROM_SIZE_16K (4L<<8)
  5247. #define PCI_CONFIG_2_EXP_ROM_SIZE_32K (5L<<8)
  5248. #define PCI_CONFIG_2_EXP_ROM_SIZE_64K (6L<<8)
  5249. #define PCI_CONFIG_2_EXP_ROM_SIZE_128K (7L<<8)
  5250. #define PCI_CONFIG_2_EXP_ROM_SIZE_256K (8L<<8)
  5251. #define PCI_CONFIG_2_EXP_ROM_SIZE_512K (9L<<8)
  5252. #define PCI_CONFIG_2_EXP_ROM_SIZE_1M (10L<<8)
  5253. #define PCI_CONFIG_2_EXP_ROM_SIZE_2M (11L<<8)
  5254. #define PCI_CONFIG_2_EXP_ROM_SIZE_4M (12L<<8)
  5255. #define PCI_CONFIG_2_EXP_ROM_SIZE_8M (13L<<8)
  5256. #define PCI_CONFIG_2_EXP_ROM_SIZE_16M (14L<<8)
  5257. #define PCI_CONFIG_2_EXP_ROM_SIZE_32M (15L<<8)
  5258. #define PCI_CONFIG_2_BAR_PREFETCH (1L<<16)
  5259. #define PCI_CONFIG_2_RESERVED0 (0x7fffL<<17)
  5260. /* config_3 offset */
  5261. #define GRC_CONFIG_3_SIZE_REG 0x40c
  5262. #define PCI_CONFIG_3_STICKY_BYTE (0xffL<<0)
  5263. #define PCI_CONFIG_3_FORCE_PME (1L<<24)
  5264. #define PCI_CONFIG_3_PME_STATUS (1L<<25)
  5265. #define PCI_CONFIG_3_PME_ENABLE (1L<<26)
  5266. #define PCI_CONFIG_3_PM_STATE (0x3L<<27)
  5267. #define PCI_CONFIG_3_VAUX_PRESET (1L<<30)
  5268. #define PCI_CONFIG_3_PCI_POWER (1L<<31)
  5269. #define GRC_BAR2_CONFIG 0x4e0
  5270. #define PCI_CONFIG_2_BAR2_SIZE (0xfL<<0)
  5271. #define PCI_CONFIG_2_BAR2_SIZE_DISABLED (0L<<0)
  5272. #define PCI_CONFIG_2_BAR2_SIZE_64K (1L<<0)
  5273. #define PCI_CONFIG_2_BAR2_SIZE_128K (2L<<0)
  5274. #define PCI_CONFIG_2_BAR2_SIZE_256K (3L<<0)
  5275. #define PCI_CONFIG_2_BAR2_SIZE_512K (4L<<0)
  5276. #define PCI_CONFIG_2_BAR2_SIZE_1M (5L<<0)
  5277. #define PCI_CONFIG_2_BAR2_SIZE_2M (6L<<0)
  5278. #define PCI_CONFIG_2_BAR2_SIZE_4M (7L<<0)
  5279. #define PCI_CONFIG_2_BAR2_SIZE_8M (8L<<0)
  5280. #define PCI_CONFIG_2_BAR2_SIZE_16M (9L<<0)
  5281. #define PCI_CONFIG_2_BAR2_SIZE_32M (10L<<0)
  5282. #define PCI_CONFIG_2_BAR2_SIZE_64M (11L<<0)
  5283. #define PCI_CONFIG_2_BAR2_SIZE_128M (12L<<0)
  5284. #define PCI_CONFIG_2_BAR2_SIZE_256M (13L<<0)
  5285. #define PCI_CONFIG_2_BAR2_SIZE_512M (14L<<0)
  5286. #define PCI_CONFIG_2_BAR2_SIZE_1G (15L<<0)
  5287. #define PCI_CONFIG_2_BAR2_64ENA (1L<<4)
  5288. #define PCI_PM_DATA_A 0x410
  5289. #define PCI_PM_DATA_B 0x414
  5290. #define PCI_ID_VAL1 0x434
  5291. #define PCI_ID_VAL2 0x438
  5292. #define MDIO_REG_BANK_CL73_IEEEB0 0x0
  5293. #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL 0x0
  5294. #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_RESTART_AN 0x0200
  5295. #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN 0x1000
  5296. #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_MAIN_RST 0x8000
  5297. #define MDIO_REG_BANK_CL73_IEEEB1 0x10
  5298. #define MDIO_CL73_IEEEB1_AN_ADV2 0x01
  5299. #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M 0x0000
  5300. #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX 0x0020
  5301. #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4 0x0040
  5302. #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KR 0x0080
  5303. #define MDIO_REG_BANK_RX0 0x80b0
  5304. #define MDIO_RX0_RX_EQ_BOOST 0x1c
  5305. #define MDIO_RX0_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
  5306. #define MDIO_RX0_RX_EQ_BOOST_OFFSET_CTRL 0x10
  5307. #define MDIO_REG_BANK_RX1 0x80c0
  5308. #define MDIO_RX1_RX_EQ_BOOST 0x1c
  5309. #define MDIO_RX1_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
  5310. #define MDIO_RX1_RX_EQ_BOOST_OFFSET_CTRL 0x10
  5311. #define MDIO_REG_BANK_RX2 0x80d0
  5312. #define MDIO_RX2_RX_EQ_BOOST 0x1c
  5313. #define MDIO_RX2_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
  5314. #define MDIO_RX2_RX_EQ_BOOST_OFFSET_CTRL 0x10
  5315. #define MDIO_REG_BANK_RX3 0x80e0
  5316. #define MDIO_RX3_RX_EQ_BOOST 0x1c
  5317. #define MDIO_RX3_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
  5318. #define MDIO_RX3_RX_EQ_BOOST_OFFSET_CTRL 0x10
  5319. #define MDIO_REG_BANK_RX_ALL 0x80f0
  5320. #define MDIO_RX_ALL_RX_EQ_BOOST 0x1c
  5321. #define MDIO_RX_ALL_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
  5322. #define MDIO_RX_ALL_RX_EQ_BOOST_OFFSET_CTRL 0x10
  5323. #define MDIO_REG_BANK_TX0 0x8060
  5324. #define MDIO_TX0_TX_DRIVER 0x17
  5325. #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK 0xf000
  5326. #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT 12
  5327. #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 0x0f00
  5328. #define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT 8
  5329. #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK 0x00f0
  5330. #define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT 4
  5331. #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK 0x000e
  5332. #define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT 1
  5333. #define MDIO_TX0_TX_DRIVER_ICBUF1T 1
  5334. #define MDIO_REG_BANK_XGXS_BLOCK0 0x8000
  5335. #define MDIO_BLOCK0_XGXS_CONTROL 0x10
  5336. #define MDIO_REG_BANK_XGXS_BLOCK1 0x8010
  5337. #define MDIO_BLOCK1_LANE_CTRL0 0x15
  5338. #define MDIO_BLOCK1_LANE_CTRL1 0x16
  5339. #define MDIO_BLOCK1_LANE_CTRL2 0x17
  5340. #define MDIO_BLOCK1_LANE_PRBS 0x19
  5341. #define MDIO_REG_BANK_XGXS_BLOCK2 0x8100
  5342. #define MDIO_XGXS_BLOCK2_RX_LN_SWAP 0x10
  5343. #define MDIO_XGXS_BLOCK2_RX_LN_SWAP_ENABLE 0x8000
  5344. #define MDIO_XGXS_BLOCK2_RX_LN_SWAP_FORCE_ENABLE 0x4000
  5345. #define MDIO_XGXS_BLOCK2_TX_LN_SWAP 0x11
  5346. #define MDIO_XGXS_BLOCK2_TX_LN_SWAP_ENABLE 0x8000
  5347. #define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G 0x14
  5348. #define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_CX4_XGXS 0x0001
  5349. #define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_HIGIG_XGXS 0x0010
  5350. #define MDIO_XGXS_BLOCK2_TEST_MODE_LANE 0x15
  5351. #define MDIO_REG_BANK_GP_STATUS 0x8120
  5352. #define MDIO_GP_STATUS_TOP_AN_STATUS1 0x1B
  5353. #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE 0x0001
  5354. #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL37_AUTONEG_COMPLETE 0x0002
  5355. #define MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS 0x0004
  5356. #define MDIO_GP_STATUS_TOP_AN_STATUS1_DUPLEX_STATUS 0x0008
  5357. #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE 0x0010
  5358. #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_LP_NP_BAM_ABLE 0x0020
  5359. #define MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_TXSIDE 0x0040
  5360. #define MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_RXSIDE 0x0080
  5361. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_MASK 0x3f00
  5362. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10M 0x0000
  5363. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_100M 0x0100
  5364. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G 0x0200
  5365. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_2_5G 0x0300
  5366. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_5G 0x0400
  5367. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_6G 0x0500
  5368. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_HIG 0x0600
  5369. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_CX4 0x0700
  5370. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12G_HIG 0x0800
  5371. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12_5G 0x0900
  5372. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_13G 0x0A00
  5373. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_15G 0x0B00
  5374. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_16G 0x0C00
  5375. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G_KX 0x0D00
  5376. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KX4 0x0E00
  5377. #define MDIO_REG_BANK_10G_PARALLEL_DETECT 0x8130
  5378. #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL 0x11
  5379. #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL_PARDET10G_EN 0x1
  5380. #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK 0x13
  5381. #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK_CNT (0xb71<<1)
  5382. #define MDIO_REG_BANK_SERDES_DIGITAL 0x8300
  5383. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1 0x10
  5384. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE 0x0001
  5385. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_TBI_IF 0x0002
  5386. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_SIGNAL_DETECT_EN 0x0004
  5387. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT 0x0008
  5388. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET 0x0010
  5389. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_MSTR_MODE 0x0020
  5390. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2 0x11
  5391. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN 0x0001
  5392. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_AN_FST_TMR 0x0040
  5393. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1 0x14
  5394. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_DUPLEX 0x0004
  5395. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_MASK 0x0018
  5396. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_SHIFT 3
  5397. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_2_5G 0x0018
  5398. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_1G 0x0010
  5399. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_100M 0x0008
  5400. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_10M 0x0000
  5401. #define MDIO_SERDES_DIGITAL_MISC1 0x18
  5402. #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_MASK 0xE000
  5403. #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_25M 0x0000
  5404. #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_100M 0x2000
  5405. #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_125M 0x4000
  5406. #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_156_25M 0x6000
  5407. #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_187_5M 0x8000
  5408. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL 0x0010
  5409. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_MASK 0x000f
  5410. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_2_5G 0x0000
  5411. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_5G 0x0001
  5412. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_6G 0x0002
  5413. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_HIG 0x0003
  5414. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_CX4 0x0004
  5415. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_12G 0x0005
  5416. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_12_5G 0x0006
  5417. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_13G 0x0007
  5418. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_15G 0x0008
  5419. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_16G 0x0009
  5420. #define MDIO_REG_BANK_OVER_1G 0x8320
  5421. #define MDIO_OVER_1G_DIGCTL_3_4 0x14
  5422. #define MDIO_OVER_1G_DIGCTL_3_4_MP_ID_MASK 0xffe0
  5423. #define MDIO_OVER_1G_DIGCTL_3_4_MP_ID_SHIFT 5
  5424. #define MDIO_OVER_1G_UP1 0x19
  5425. #define MDIO_OVER_1G_UP1_2_5G 0x0001
  5426. #define MDIO_OVER_1G_UP1_5G 0x0002
  5427. #define MDIO_OVER_1G_UP1_6G 0x0004
  5428. #define MDIO_OVER_1G_UP1_10G 0x0010
  5429. #define MDIO_OVER_1G_UP1_10GH 0x0008
  5430. #define MDIO_OVER_1G_UP1_12G 0x0020
  5431. #define MDIO_OVER_1G_UP1_12_5G 0x0040
  5432. #define MDIO_OVER_1G_UP1_13G 0x0080
  5433. #define MDIO_OVER_1G_UP1_15G 0x0100
  5434. #define MDIO_OVER_1G_UP1_16G 0x0200
  5435. #define MDIO_OVER_1G_UP2 0x1A
  5436. #define MDIO_OVER_1G_UP2_IPREDRIVER_MASK 0x0007
  5437. #define MDIO_OVER_1G_UP2_IDRIVER_MASK 0x0038
  5438. #define MDIO_OVER_1G_UP2_PREEMPHASIS_MASK 0x03C0
  5439. #define MDIO_OVER_1G_UP3 0x1B
  5440. #define MDIO_OVER_1G_UP3_HIGIG2 0x0001
  5441. #define MDIO_OVER_1G_LP_UP1 0x1C
  5442. #define MDIO_OVER_1G_LP_UP2 0x1D
  5443. #define MDIO_OVER_1G_LP_UP2_MR_ADV_OVER_1G_MASK 0x03ff
  5444. #define MDIO_OVER_1G_LP_UP2_PREEMPHASIS_MASK 0x0780
  5445. #define MDIO_OVER_1G_LP_UP2_PREEMPHASIS_SHIFT 7
  5446. #define MDIO_OVER_1G_LP_UP3 0x1E
  5447. #define MDIO_REG_BANK_BAM_NEXT_PAGE 0x8350
  5448. #define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL 0x10
  5449. #define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE 0x0001
  5450. #define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN 0x0002
  5451. #define MDIO_REG_BANK_CL73_USERB0 0x8370
  5452. #define MDIO_CL73_USERB0_CL73_BAM_CTRL1 0x12
  5453. #define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_EN 0x8000
  5454. #define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_STATION_MNGR_EN 0x4000
  5455. #define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_NP_AFTER_BP_EN 0x2000
  5456. #define MDIO_CL73_USERB0_CL73_BAM_CTRL3 0x14
  5457. #define MDIO_CL73_USERB0_CL73_BAM_CTRL3_USE_CL73_HCD_MR 0x0001
  5458. #define MDIO_REG_BANK_AER_BLOCK 0xFFD0
  5459. #define MDIO_AER_BLOCK_AER_REG 0x1E
  5460. #define MDIO_REG_BANK_COMBO_IEEE0 0xFFE0
  5461. #define MDIO_COMBO_IEEE0_MII_CONTROL 0x10
  5462. #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK 0x2040
  5463. #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_10 0x0000
  5464. #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_100 0x2000
  5465. #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_1000 0x0040
  5466. #define MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX 0x0100
  5467. #define MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN 0x0200
  5468. #define MDIO_COMBO_IEEO_MII_CONTROL_AN_EN 0x1000
  5469. #define MDIO_COMBO_IEEO_MII_CONTROL_LOOPBACK 0x4000
  5470. #define MDIO_COMBO_IEEO_MII_CONTROL_RESET 0x8000
  5471. #define MDIO_COMBO_IEEE0_MII_STATUS 0x11
  5472. #define MDIO_COMBO_IEEE0_MII_STATUS_LINK_PASS 0x0004
  5473. #define MDIO_COMBO_IEEE0_MII_STATUS_AUTONEG_COMPLETE 0x0020
  5474. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV 0x14
  5475. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_FULL_DUPLEX 0x0020
  5476. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_HALF_DUPLEX 0x0040
  5477. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK 0x0180
  5478. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE 0x0000
  5479. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC 0x0080
  5480. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC 0x0100
  5481. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH 0x0180
  5482. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_NEXT_PAGE 0x8000
  5483. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1 0x15
  5484. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_NEXT_PAGE 0x8000
  5485. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_ACK 0x4000
  5486. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_MASK 0x0180
  5487. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_NONE 0x0000
  5488. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_BOTH 0x0180
  5489. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_HALF_DUP_CAP 0x0040
  5490. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_FULL_DUP_CAP 0x0020
  5491. /*WhenthelinkpartnerisinSGMIImode(bit0=1),then
  5492. bit15=link,bit12=duplex,bits11:10=speed,bit14=acknowledge.
  5493. Theotherbitsarereservedandshouldbezero*/
  5494. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_SGMII_MODE 0x0001
  5495. #define MDIO_PMA_DEVAD 0x1
  5496. /*ieee*/
  5497. #define MDIO_PMA_REG_CTRL 0x0
  5498. #define MDIO_PMA_REG_STATUS 0x1
  5499. #define MDIO_PMA_REG_10G_CTRL2 0x7
  5500. #define MDIO_PMA_REG_RX_SD 0xa
  5501. /*bcm*/
  5502. #define MDIO_PMA_REG_BCM_CTRL 0x0096
  5503. #define MDIO_PMA_REG_FEC_CTRL 0x00ab
  5504. #define MDIO_PMA_REG_RX_ALARM_CTRL 0x9000
  5505. #define MDIO_PMA_REG_LASI_CTRL 0x9002
  5506. #define MDIO_PMA_REG_RX_ALARM 0x9003
  5507. #define MDIO_PMA_REG_TX_ALARM 0x9004
  5508. #define MDIO_PMA_REG_LASI_STATUS 0x9005
  5509. #define MDIO_PMA_REG_PHY_IDENTIFIER 0xc800
  5510. #define MDIO_PMA_REG_DIGITAL_CTRL 0xc808
  5511. #define MDIO_PMA_REG_DIGITAL_STATUS 0xc809
  5512. #define MDIO_PMA_REG_TX_POWER_DOWN 0xca02
  5513. #define MDIO_PMA_REG_CMU_PLL_BYPASS 0xca09
  5514. #define MDIO_PMA_REG_MISC_CTRL 0xca0a
  5515. #define MDIO_PMA_REG_GEN_CTRL 0xca10
  5516. #define MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP 0x0188
  5517. #define MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET 0x018a
  5518. #define MDIO_PMA_REG_M8051_MSGIN_REG 0xca12
  5519. #define MDIO_PMA_REG_M8051_MSGOUT_REG 0xca13
  5520. #define MDIO_PMA_REG_ROM_VER1 0xca19
  5521. #define MDIO_PMA_REG_ROM_VER2 0xca1a
  5522. #define MDIO_PMA_REG_EDC_FFE_MAIN 0xca1b
  5523. #define MDIO_PMA_REG_PLL_BANDWIDTH 0xca1d
  5524. #define MDIO_PMA_REG_CDR_BANDWIDTH 0xca46
  5525. #define MDIO_PMA_REG_MISC_CTRL1 0xca85
  5526. #define MDIO_PMA_REG_7101_RESET 0xc000
  5527. #define MDIO_PMA_REG_7107_LED_CNTL 0xc007
  5528. #define MDIO_PMA_REG_7101_VER1 0xc026
  5529. #define MDIO_PMA_REG_7101_VER2 0xc027
  5530. #define MDIO_WIS_DEVAD 0x2
  5531. /*bcm*/
  5532. #define MDIO_WIS_REG_LASI_CNTL 0x9002
  5533. #define MDIO_WIS_REG_LASI_STATUS 0x9005
  5534. #define MDIO_PCS_DEVAD 0x3
  5535. #define MDIO_PCS_REG_STATUS 0x0020
  5536. #define MDIO_PCS_REG_LASI_STATUS 0x9005
  5537. #define MDIO_PCS_REG_7101_DSP_ACCESS 0xD000
  5538. #define MDIO_PCS_REG_7101_SPI_MUX 0xD008
  5539. #define MDIO_PCS_REG_7101_SPI_CTRL_ADDR 0xE12A
  5540. #define MDIO_PCS_REG_7101_SPI_RESET_BIT (5)
  5541. #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR 0xE02A
  5542. #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR_WRITE_ENABLE_CMD (6)
  5543. #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR_BULK_ERASE_CMD (0xC7)
  5544. #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR_PAGE_PROGRAM_CMD (2)
  5545. #define MDIO_PCS_REG_7101_SPI_BYTES_TO_TRANSFER_ADDR 0xE028
  5546. #define MDIO_XS_DEVAD 0x4
  5547. #define MDIO_XS_PLL_SEQUENCER 0x8000
  5548. #define MDIO_XS_SFX7101_XGXS_TEST1 0xc00a
  5549. #define MDIO_AN_DEVAD 0x7
  5550. /*ieee*/
  5551. #define MDIO_AN_REG_CTRL 0x0000
  5552. #define MDIO_AN_REG_STATUS 0x0001
  5553. #define MDIO_AN_REG_STATUS_AN_COMPLETE 0x0020
  5554. #define MDIO_AN_REG_ADV_PAUSE 0x0010
  5555. #define MDIO_AN_REG_ADV_PAUSE_PAUSE 0x0400
  5556. #define MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC 0x0800
  5557. #define MDIO_AN_REG_ADV_PAUSE_BOTH 0x0C00
  5558. #define MDIO_AN_REG_ADV_PAUSE_MASK 0x0C00
  5559. #define MDIO_AN_REG_ADV 0x0011
  5560. #define MDIO_AN_REG_ADV2 0x0012
  5561. #define MDIO_AN_REG_LP_AUTO_NEG 0x0013
  5562. #define MDIO_AN_REG_MASTER_STATUS 0x0021
  5563. /*bcm*/
  5564. #define MDIO_AN_REG_LINK_STATUS 0x8304
  5565. #define MDIO_AN_REG_CL37_CL73 0x8370
  5566. #define MDIO_AN_REG_CL37_AN 0xffe0
  5567. #define MDIO_AN_REG_CL37_FC_LD 0xffe4
  5568. #define MDIO_AN_REG_CL37_FC_LP 0xffe5
  5569. #define IGU_FUNC_BASE 0x0400
  5570. #define IGU_ADDR_MSIX 0x0000
  5571. #define IGU_ADDR_INT_ACK 0x0200
  5572. #define IGU_ADDR_PROD_UPD 0x0201
  5573. #define IGU_ADDR_ATTN_BITS_UPD 0x0202
  5574. #define IGU_ADDR_ATTN_BITS_SET 0x0203
  5575. #define IGU_ADDR_ATTN_BITS_CLR 0x0204
  5576. #define IGU_ADDR_COALESCE_NOW 0x0205
  5577. #define IGU_ADDR_SIMD_MASK 0x0206
  5578. #define IGU_ADDR_SIMD_NOMASK 0x0207
  5579. #define IGU_ADDR_MSI_CTL 0x0210
  5580. #define IGU_ADDR_MSI_ADDR_LO 0x0211
  5581. #define IGU_ADDR_MSI_ADDR_HI 0x0212
  5582. #define IGU_ADDR_MSI_DATA 0x0213
  5583. #define IGU_INT_ENABLE 0
  5584. #define IGU_INT_DISABLE 1
  5585. #define IGU_INT_NOP 2
  5586. #define IGU_INT_NOP2 3
  5587. #define COMMAND_REG_INT_ACK 0x0
  5588. #define COMMAND_REG_PROD_UPD 0x4
  5589. #define COMMAND_REG_ATTN_BITS_UPD 0x8
  5590. #define COMMAND_REG_ATTN_BITS_SET 0xc
  5591. #define COMMAND_REG_ATTN_BITS_CLR 0x10
  5592. #define COMMAND_REG_COALESCE_NOW 0x14
  5593. #define COMMAND_REG_SIMD_MASK 0x18
  5594. #define COMMAND_REG_SIMD_NOMASK 0x1c