bnx2x_fw_defs.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403
  1. /* bnx2x_fw_defs.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2008 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. */
  9. #define CSTORM_ASSERT_LIST_INDEX_OFFSET \
  10. (IS_E1H_OFFSET ? 0x7000 : 0x1000)
  11. #define CSTORM_ASSERT_LIST_OFFSET(idx) \
  12. (IS_E1H_OFFSET ? (0x7020 + (idx * 0x10)) : (0x1020 + (idx * 0x10)))
  13. #define CSTORM_DEF_SB_HC_DISABLE_OFFSET(function, index) \
  14. (IS_E1H_OFFSET ? (0x8522 + ((function>>1) * 0x40) + \
  15. ((function&1) * 0x100) + (index * 0x4)) : (0x1922 + (function * \
  16. 0x40) + (index * 0x4)))
  17. #define CSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(function) \
  18. (IS_E1H_OFFSET ? (0x8500 + ((function>>1) * 0x40) + \
  19. ((function&1) * 0x100)) : (0x1900 + (function * 0x40)))
  20. #define CSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(function) \
  21. (IS_E1H_OFFSET ? (0x8508 + ((function>>1) * 0x40) + \
  22. ((function&1) * 0x100)) : (0x1908 + (function * 0x40)))
  23. #define CSTORM_FUNCTION_MODE_OFFSET \
  24. (IS_E1H_OFFSET ? 0x11e8 : 0xffffffff)
  25. #define CSTORM_HC_BTR_OFFSET(port) \
  26. (IS_E1H_OFFSET ? (0x8704 + (port * 0xf0)) : (0x1984 + (port * 0xc0)))
  27. #define CSTORM_SB_HC_DISABLE_OFFSET(port, cpu_id, index) \
  28. (IS_E1H_OFFSET ? (0x801a + (port * 0x280) + (cpu_id * 0x28) + \
  29. (index * 0x4)) : (0x141a + (port * 0x280) + (cpu_id * 0x28) + \
  30. (index * 0x4)))
  31. #define CSTORM_SB_HC_TIMEOUT_OFFSET(port, cpu_id, index) \
  32. (IS_E1H_OFFSET ? (0x8018 + (port * 0x280) + (cpu_id * 0x28) + \
  33. (index * 0x4)) : (0x1418 + (port * 0x280) + (cpu_id * 0x28) + \
  34. (index * 0x4)))
  35. #define CSTORM_SB_HOST_SB_ADDR_OFFSET(port, cpu_id) \
  36. (IS_E1H_OFFSET ? (0x8000 + (port * 0x280) + (cpu_id * 0x28)) : \
  37. (0x1400 + (port * 0x280) + (cpu_id * 0x28)))
  38. #define CSTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, cpu_id) \
  39. (IS_E1H_OFFSET ? (0x8008 + (port * 0x280) + (cpu_id * 0x28)) : \
  40. (0x1408 + (port * 0x280) + (cpu_id * 0x28)))
  41. #define CSTORM_STATS_FLAGS_OFFSET(function) \
  42. (IS_E1H_OFFSET ? (0x1108 + (function * 0x8)) : (0x5108 + \
  43. (function * 0x8)))
  44. #define TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(function) \
  45. (IS_E1H_OFFSET ? (0x31c0 + (function * 0x20)) : 0xffffffff)
  46. #define TSTORM_ASSERT_LIST_INDEX_OFFSET \
  47. (IS_E1H_OFFSET ? 0xa000 : 0x1000)
  48. #define TSTORM_ASSERT_LIST_OFFSET(idx) \
  49. (IS_E1H_OFFSET ? (0xa020 + (idx * 0x10)) : (0x1020 + (idx * 0x10)))
  50. #define TSTORM_CLIENT_CONFIG_OFFSET(port, client_id) \
  51. (IS_E1H_OFFSET ? (0x3358 + (port * 0x3e8) + (client_id * 0x28)) \
  52. : (0x9c8 + (port * 0x2f8) + (client_id * 0x28)))
  53. #define TSTORM_DEF_SB_HC_DISABLE_OFFSET(function, index) \
  54. (IS_E1H_OFFSET ? (0xb01a + ((function>>1) * 0x28) + \
  55. ((function&1) * 0xa0) + (index * 0x4)) : (0x141a + (function * \
  56. 0x28) + (index * 0x4)))
  57. #define TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(function) \
  58. (IS_E1H_OFFSET ? (0xb000 + ((function>>1) * 0x28) + \
  59. ((function&1) * 0xa0)) : (0x1400 + (function * 0x28)))
  60. #define TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(function) \
  61. (IS_E1H_OFFSET ? (0xb008 + ((function>>1) * 0x28) + \
  62. ((function&1) * 0xa0)) : (0x1408 + (function * 0x28)))
  63. #define TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(function) \
  64. (IS_E1H_OFFSET ? (0x2b80 + (function * 0x8)) : (0x4b68 + \
  65. (function * 0x8)))
  66. #define TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(function) \
  67. (IS_E1H_OFFSET ? (0x3000 + (function * 0x38)) : (0x1500 + \
  68. (function * 0x38)))
  69. #define TSTORM_FUNCTION_MODE_OFFSET \
  70. (IS_E1H_OFFSET ? 0x1ad0 : 0xffffffff)
  71. #define TSTORM_HC_BTR_OFFSET(port) \
  72. (IS_E1H_OFFSET ? (0xb144 + (port * 0x30)) : (0x1454 + (port * 0x18)))
  73. #define TSTORM_INDIRECTION_TABLE_OFFSET(function) \
  74. (IS_E1H_OFFSET ? (0x12c8 + (function * 0x80)) : (0x22c8 + \
  75. (function * 0x80)))
  76. #define TSTORM_INDIRECTION_TABLE_SIZE 0x80
  77. #define TSTORM_MAC_FILTER_CONFIG_OFFSET(function) \
  78. (IS_E1H_OFFSET ? (0x3008 + (function * 0x38)) : (0x1508 + \
  79. (function * 0x38)))
  80. #define TSTORM_PER_COUNTER_ID_STATS_OFFSET(port, stats_counter_id) \
  81. (IS_E1H_OFFSET ? (0x2010 + (port * 0x5b0) + (stats_counter_id * \
  82. 0x50)) : (0x4000 + (port * 0x3f0) + (stats_counter_id * 0x38)))
  83. #define TSTORM_RX_PRODS_OFFSET(port, client_id) \
  84. (IS_E1H_OFFSET ? (0x3350 + (port * 0x3e8) + (client_id * 0x28)) \
  85. : (0x9c0 + (port * 0x2f8) + (client_id * 0x28)))
  86. #define TSTORM_STATS_FLAGS_OFFSET(function) \
  87. (IS_E1H_OFFSET ? (0x2c00 + (function * 0x8)) : (0x4b88 + \
  88. (function * 0x8)))
  89. #define TSTORM_TPA_EXIST_OFFSET (IS_E1H_OFFSET ? 0x3b30 : 0x1c20)
  90. #define USTORM_AGG_DATA_OFFSET (IS_E1H_OFFSET ? 0xa040 : 0x2c10)
  91. #define USTORM_AGG_DATA_SIZE (IS_E1H_OFFSET ? 0x2440 : 0x1200)
  92. #define USTORM_ASSERT_LIST_INDEX_OFFSET \
  93. (IS_E1H_OFFSET ? 0x8000 : 0x1000)
  94. #define USTORM_ASSERT_LIST_OFFSET(idx) \
  95. (IS_E1H_OFFSET ? (0x8020 + (idx * 0x10)) : (0x1020 + (idx * 0x10)))
  96. #define USTORM_CQE_PAGE_BASE_OFFSET(port, clientId) \
  97. (IS_E1H_OFFSET ? (0x3298 + (port * 0x258) + (clientId * 0x18)) : \
  98. (0x5450 + (port * 0x1c8) + (clientId * 0x18)))
  99. #define USTORM_DEF_SB_HC_DISABLE_OFFSET(function, index) \
  100. (IS_E1H_OFFSET ? (0x951a + ((function>>1) * 0x28) + \
  101. ((function&1) * 0xa0) + (index * 0x4)) : (0x191a + (function * \
  102. 0x28) + (index * 0x4)))
  103. #define USTORM_DEF_SB_HOST_SB_ADDR_OFFSET(function) \
  104. (IS_E1H_OFFSET ? (0x9500 + ((function>>1) * 0x28) + \
  105. ((function&1) * 0xa0)) : (0x1900 + (function * 0x28)))
  106. #define USTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(function) \
  107. (IS_E1H_OFFSET ? (0x9508 + ((function>>1) * 0x28) + \
  108. ((function&1) * 0xa0)) : (0x1908 + (function * 0x28)))
  109. #define USTORM_FUNCTION_MODE_OFFSET \
  110. (IS_E1H_OFFSET ? 0x2448 : 0xffffffff)
  111. #define USTORM_HC_BTR_OFFSET(port) \
  112. (IS_E1H_OFFSET ? (0x9644 + (port * 0xd0)) : (0x1954 + (port * 0xb8)))
  113. #define USTORM_MAX_AGG_SIZE_OFFSET(port, clientId) \
  114. (IS_E1H_OFFSET ? (0x3290 + (port * 0x258) + (clientId * 0x18)) : \
  115. (0x5448 + (port * 0x1c8) + (clientId * 0x18)))
  116. #define USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(function) \
  117. (IS_E1H_OFFSET ? (0x2408 + (function * 0x8)) : (0x5408 + \
  118. (function * 0x8)))
  119. #define USTORM_SB_HC_DISABLE_OFFSET(port, cpu_id, index) \
  120. (IS_E1H_OFFSET ? (0x901a + (port * 0x280) + (cpu_id * 0x28) + \
  121. (index * 0x4)) : (0x141a + (port * 0x280) + (cpu_id * 0x28) + \
  122. (index * 0x4)))
  123. #define USTORM_SB_HC_TIMEOUT_OFFSET(port, cpu_id, index) \
  124. (IS_E1H_OFFSET ? (0x9018 + (port * 0x280) + (cpu_id * 0x28) + \
  125. (index * 0x4)) : (0x1418 + (port * 0x280) + (cpu_id * 0x28) + \
  126. (index * 0x4)))
  127. #define USTORM_SB_HOST_SB_ADDR_OFFSET(port, cpu_id) \
  128. (IS_E1H_OFFSET ? (0x9000 + (port * 0x280) + (cpu_id * 0x28)) : \
  129. (0x1400 + (port * 0x280) + (cpu_id * 0x28)))
  130. #define USTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, cpu_id) \
  131. (IS_E1H_OFFSET ? (0x9008 + (port * 0x280) + (cpu_id * 0x28)) : \
  132. (0x1408 + (port * 0x280) + (cpu_id * 0x28)))
  133. #define XSTORM_ASSERT_LIST_INDEX_OFFSET \
  134. (IS_E1H_OFFSET ? 0x9000 : 0x1000)
  135. #define XSTORM_ASSERT_LIST_OFFSET(idx) \
  136. (IS_E1H_OFFSET ? (0x9020 + (idx * 0x10)) : (0x1020 + (idx * 0x10)))
  137. #define XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) \
  138. (IS_E1H_OFFSET ? (0x24a8 + (port * 0x40)) : (0x3ba0 + (port * 0x40)))
  139. #define XSTORM_DEF_SB_HC_DISABLE_OFFSET(function, index) \
  140. (IS_E1H_OFFSET ? (0xa01a + ((function>>1) * 0x28) + \
  141. ((function&1) * 0xa0) + (index * 0x4)) : (0x141a + (function * \
  142. 0x28) + (index * 0x4)))
  143. #define XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(function) \
  144. (IS_E1H_OFFSET ? (0xa000 + ((function>>1) * 0x28) + \
  145. ((function&1) * 0xa0)) : (0x1400 + (function * 0x28)))
  146. #define XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(function) \
  147. (IS_E1H_OFFSET ? (0xa008 + ((function>>1) * 0x28) + \
  148. ((function&1) * 0xa0)) : (0x1408 + (function * 0x28)))
  149. #define XSTORM_E1HOV_OFFSET(function) \
  150. (IS_E1H_OFFSET ? (0x2ab8 + (function * 0x2)) : 0xffffffff)
  151. #define XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(function) \
  152. (IS_E1H_OFFSET ? (0x2418 + (function * 0x8)) : (0x3b70 + \
  153. (function * 0x8)))
  154. #define XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(function) \
  155. (IS_E1H_OFFSET ? (0x2568 + (function * 0x70)) : (0x3c60 + \
  156. (function * 0x70)))
  157. #define XSTORM_FUNCTION_MODE_OFFSET \
  158. (IS_E1H_OFFSET ? 0x2ac8 : 0xffffffff)
  159. #define XSTORM_HC_BTR_OFFSET(port) \
  160. (IS_E1H_OFFSET ? (0xa144 + (port * 0x30)) : (0x1454 + (port * 0x18)))
  161. #define XSTORM_PER_COUNTER_ID_STATS_OFFSET(port, stats_counter_id) \
  162. (IS_E1H_OFFSET ? (0xc000 + (port * 0x3f0) + (stats_counter_id * \
  163. 0x38)) : (0x3378 + (port * 0x3f0) + (stats_counter_id * 0x38)))
  164. #define XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(function) \
  165. (IS_E1H_OFFSET ? (0x2528 + (function * 0x70)) : (0x3c20 + \
  166. (function * 0x70)))
  167. #define XSTORM_SPQ_PAGE_BASE_OFFSET(function) \
  168. (IS_E1H_OFFSET ? (0x2000 + (function * 0x10)) : (0x3328 + \
  169. (function * 0x10)))
  170. #define XSTORM_SPQ_PROD_OFFSET(function) \
  171. (IS_E1H_OFFSET ? (0x2008 + (function * 0x10)) : (0x3330 + \
  172. (function * 0x10)))
  173. #define XSTORM_STATS_FLAGS_OFFSET(function) \
  174. (IS_E1H_OFFSET ? (0x23d8 + (function * 0x8)) : (0x3b60 + \
  175. (function * 0x8)))
  176. #define COMMON_ASM_INVALID_ASSERT_OPCODE 0x0
  177. /**
  178. * This file defines HSI constatnts for the ETH flow
  179. */
  180. #ifdef _EVEREST_MICROCODE
  181. #include "microcode_constants.h"
  182. #include "eth_rx_bd.h"
  183. #include "eth_tx_bd.h"
  184. #include "eth_rx_cqe.h"
  185. #include "eth_rx_sge.h"
  186. #include "eth_rx_cqe_next_page.h"
  187. #endif
  188. /* RSS hash types */
  189. #define DEFAULT_HASH_TYPE 0
  190. #define IPV4_HASH_TYPE 1
  191. #define TCP_IPV4_HASH_TYPE 2
  192. #define IPV6_HASH_TYPE 3
  193. #define TCP_IPV6_HASH_TYPE 4
  194. /* Ethernet Ring parmaters */
  195. #define X_ETH_LOCAL_RING_SIZE 13
  196. #define FIRST_BD_IN_PKT 0
  197. #define PARSE_BD_INDEX 1
  198. #define NUM_OF_ETH_BDS_IN_PAGE \
  199. ((PAGE_SIZE) / (STRUCT_SIZE(eth_tx_bd)/8))
  200. /* Rx ring params */
  201. #define U_ETH_LOCAL_BD_RING_SIZE (16)
  202. #define U_ETH_LOCAL_SGE_RING_SIZE (12)
  203. #define U_ETH_SGL_SIZE (8)
  204. #define U_ETH_BDS_PER_PAGE_MASK \
  205. ((PAGE_SIZE/(STRUCT_SIZE(eth_rx_bd)/8))-1)
  206. #define U_ETH_CQE_PER_PAGE_MASK \
  207. ((PAGE_SIZE/(STRUCT_SIZE(eth_rx_cqe)/8))-1)
  208. #define U_ETH_SGES_PER_PAGE_MASK \
  209. ((PAGE_SIZE/(STRUCT_SIZE(eth_rx_sge)/8))-1)
  210. #define U_ETH_SGES_PER_PAGE_INVERSE_MASK \
  211. (0xFFFF - ((PAGE_SIZE/((STRUCT_SIZE(eth_rx_sge))/8))-1))
  212. #define TU_ETH_CQES_PER_PAGE \
  213. (PAGE_SIZE/(STRUCT_SIZE(eth_rx_cqe_next_page)/8))
  214. #define U_ETH_BDS_PER_PAGE (PAGE_SIZE/(STRUCT_SIZE(eth_rx_bd)/8))
  215. #define U_ETH_SGES_PER_PAGE (PAGE_SIZE/(STRUCT_SIZE(eth_rx_sge)/8))
  216. #define U_ETH_UNDEFINED_Q 0xFF
  217. /* values of command IDs in the ramrod message */
  218. #define RAMROD_CMD_ID_ETH_PORT_SETUP (80)
  219. #define RAMROD_CMD_ID_ETH_CLIENT_SETUP (85)
  220. #define RAMROD_CMD_ID_ETH_STAT_QUERY (90)
  221. #define RAMROD_CMD_ID_ETH_UPDATE (100)
  222. #define RAMROD_CMD_ID_ETH_HALT (105)
  223. #define RAMROD_CMD_ID_ETH_SET_MAC (110)
  224. #define RAMROD_CMD_ID_ETH_CFC_DEL (115)
  225. #define RAMROD_CMD_ID_ETH_PORT_DEL (120)
  226. #define RAMROD_CMD_ID_ETH_FORWARD_SETUP (125)
  227. /* command values for set mac command */
  228. #define T_ETH_MAC_COMMAND_SET 0
  229. #define T_ETH_MAC_COMMAND_INVALIDATE 1
  230. #define T_ETH_INDIRECTION_TABLE_SIZE 128
  231. /*The CRC32 seed, that is used for the hash(reduction) multicast address */
  232. #define T_ETH_CRC32_HASH_SEED 0x00000000
  233. /* Maximal L2 clients supported */
  234. #define ETH_MAX_RX_CLIENTS_E1 19
  235. #define ETH_MAX_RX_CLIENTS_E1H 25
  236. /* Maximal aggregation queues supported */
  237. #define ETH_MAX_AGGREGATION_QUEUES_E1 (32)
  238. #define ETH_MAX_AGGREGATION_QUEUES_E1H (64)
  239. /**
  240. * This file defines HSI constatnts common to all microcode flows
  241. */
  242. /* Connection types */
  243. #define ETH_CONNECTION_TYPE 0
  244. #define TOE_CONNECTION_TYPE 1
  245. #define RDMA_CONNECTION_TYPE 2
  246. #define ISCSI_CONNECTION_TYPE 3
  247. #define FCOE_CONNECTION_TYPE 4
  248. #define RESERVED_CONNECTION_TYPE_0 5
  249. #define RESERVED_CONNECTION_TYPE_1 6
  250. #define RESERVED_CONNECTION_TYPE_2 7
  251. #define PROTOCOL_STATE_BIT_OFFSET 6
  252. #define ETH_STATE (ETH_CONNECTION_TYPE << PROTOCOL_STATE_BIT_OFFSET)
  253. #define TOE_STATE (TOE_CONNECTION_TYPE << PROTOCOL_STATE_BIT_OFFSET)
  254. #define RDMA_STATE (RDMA_CONNECTION_TYPE << PROTOCOL_STATE_BIT_OFFSET)
  255. #define ISCSI_STATE \
  256. (ISCSI_CONNECTION_TYPE << PROTOCOL_STATE_BIT_OFFSET)
  257. #define FCOE_STATE (FCOE_CONNECTION_TYPE << PROTOCOL_STATE_BIT_OFFSET)
  258. /* microcode fixed page page size 4K (chains and ring segments) */
  259. #define MC_PAGE_SIZE (4096)
  260. /* Host coalescing constants */
  261. /* index numbers */
  262. #define HC_USTORM_DEF_SB_NUM_INDICES 4
  263. #define HC_CSTORM_DEF_SB_NUM_INDICES 8
  264. #define HC_XSTORM_DEF_SB_NUM_INDICES 4
  265. #define HC_TSTORM_DEF_SB_NUM_INDICES 4
  266. #define HC_USTORM_SB_NUM_INDICES 4
  267. #define HC_CSTORM_SB_NUM_INDICES 4
  268. /* index values - which counterto update */
  269. #define HC_INDEX_U_TOE_RX_CQ_CONS 0
  270. #define HC_INDEX_U_ETH_RX_CQ_CONS 1
  271. #define HC_INDEX_U_ETH_RX_BD_CONS 2
  272. #define HC_INDEX_U_FCOE_EQ_CONS 3
  273. #define HC_INDEX_C_TOE_TX_CQ_CONS 0
  274. #define HC_INDEX_C_ETH_TX_CQ_CONS 1
  275. #define HC_INDEX_C_ISCSI_EQ_CONS 2
  276. #define HC_INDEX_DEF_X_SPQ_CONS 0
  277. #define HC_INDEX_DEF_C_RDMA_EQ_CONS 0
  278. #define HC_INDEX_DEF_C_RDMA_NAL_PROD 1
  279. #define HC_INDEX_DEF_C_ETH_FW_TX_CQ_CONS 2
  280. #define HC_INDEX_DEF_C_ETH_SLOW_PATH 3
  281. #define HC_INDEX_DEF_C_ETH_RDMA_CQ_CONS 4
  282. #define HC_INDEX_DEF_C_ETH_ISCSI_CQ_CONS 5
  283. #define HC_INDEX_DEF_U_ETH_RDMA_RX_CQ_CONS 0
  284. #define HC_INDEX_DEF_U_ETH_ISCSI_RX_CQ_CONS 1
  285. #define HC_INDEX_DEF_U_ETH_RDMA_RX_BD_CONS 2
  286. #define HC_INDEX_DEF_U_ETH_ISCSI_RX_BD_CONS 3
  287. /* used by the driver to get the SB offset */
  288. #define USTORM_ID 0
  289. #define CSTORM_ID 1
  290. #define XSTORM_ID 2
  291. #define TSTORM_ID 3
  292. #define ATTENTION_ID 4
  293. /* max number of slow path commands per port */
  294. #define MAX_RAMRODS_PER_PORT (8)
  295. /* values for RX ETH CQE type field */
  296. #define RX_ETH_CQE_TYPE_ETH_FASTPATH (0)
  297. #define RX_ETH_CQE_TYPE_ETH_RAMROD (1)
  298. /**** DEFINES FOR TIMERS/CLOCKS RESOLUTIONS ****/
  299. #define EMULATION_FREQUENCY_FACTOR (1600)
  300. #define FPGA_FREQUENCY_FACTOR (100)
  301. #define TIMERS_TICK_SIZE_CHIP (1e-3)
  302. #define TIMERS_TICK_SIZE_EMUL \
  303. ((TIMERS_TICK_SIZE_CHIP)/((EMULATION_FREQUENCY_FACTOR)))
  304. #define TIMERS_TICK_SIZE_FPGA \
  305. ((TIMERS_TICK_SIZE_CHIP)/((FPGA_FREQUENCY_FACTOR)))
  306. #define TSEMI_CLK1_RESUL_CHIP (1e-3)
  307. #define TSEMI_CLK1_RESUL_EMUL \
  308. ((TSEMI_CLK1_RESUL_CHIP)/(EMULATION_FREQUENCY_FACTOR))
  309. #define TSEMI_CLK1_RESUL_FPGA \
  310. ((TSEMI_CLK1_RESUL_CHIP)/(FPGA_FREQUENCY_FACTOR))
  311. #define USEMI_CLK1_RESUL_CHIP \
  312. (TIMERS_TICK_SIZE_CHIP)
  313. #define USEMI_CLK1_RESUL_EMUL \
  314. (TIMERS_TICK_SIZE_EMUL)
  315. #define USEMI_CLK1_RESUL_FPGA \
  316. (TIMERS_TICK_SIZE_FPGA)
  317. #define XSEMI_CLK1_RESUL_CHIP (1e-3)
  318. #define XSEMI_CLK1_RESUL_EMUL \
  319. ((XSEMI_CLK1_RESUL_CHIP)/(EMULATION_FREQUENCY_FACTOR))
  320. #define XSEMI_CLK1_RESUL_FPGA \
  321. ((XSEMI_CLK1_RESUL_CHIP)/(FPGA_FREQUENCY_FACTOR))
  322. #define XSEMI_CLK2_RESUL_CHIP (1e-6)
  323. #define XSEMI_CLK2_RESUL_EMUL \
  324. ((XSEMI_CLK2_RESUL_CHIP)/(EMULATION_FREQUENCY_FACTOR))
  325. #define XSEMI_CLK2_RESUL_FPGA \
  326. ((XSEMI_CLK2_RESUL_CHIP)/(FPGA_FREQUENCY_FACTOR))
  327. #define SDM_TIMER_TICK_RESUL_CHIP (4*(1e-6))
  328. #define SDM_TIMER_TICK_RESUL_EMUL \
  329. ((SDM_TIMER_TICK_RESUL_CHIP)/(EMULATION_FREQUENCY_FACTOR))
  330. #define SDM_TIMER_TICK_RESUL_FPGA \
  331. ((SDM_TIMER_TICK_RESUL_CHIP)/(FPGA_FREQUENCY_FACTOR))
  332. /**** END DEFINES FOR TIMERS/CLOCKS RESOLUTIONS ****/
  333. #define XSTORM_IP_ID_ROLL_HALF 0x8000
  334. #define XSTORM_IP_ID_ROLL_ALL 0
  335. #define FW_LOG_LIST_SIZE (50)
  336. #define NUM_OF_PROTOCOLS 4
  337. #define MAX_COS_NUMBER 16
  338. #define MAX_T_STAT_COUNTER_ID 18
  339. #define MAX_X_STAT_COUNTER_ID 18
  340. #define UNKNOWN_ADDRESS 0
  341. #define UNICAST_ADDRESS 1
  342. #define MULTICAST_ADDRESS 2
  343. #define BROADCAST_ADDRESS 3
  344. #define SINGLE_FUNCTION 0
  345. #define MULTI_FUNCTION 1
  346. #define IP_V4 0
  347. #define IP_V6 1