imxmmc.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174
  1. /*
  2. * linux/drivers/mmc/host/imxmmc.c - Motorola i.MX MMCI driver
  3. *
  4. * Copyright (C) 2004 Sascha Hauer, Pengutronix <sascha@saschahauer.de>
  5. * Copyright (C) 2006 Pavel Pisa, PiKRON <ppisa@pikron.com>
  6. *
  7. * derived from pxamci.c by Russell King
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/ioport.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/blkdev.h>
  20. #include <linux/dma-mapping.h>
  21. #include <linux/mmc/host.h>
  22. #include <linux/mmc/card.h>
  23. #include <linux/delay.h>
  24. #include <linux/clk.h>
  25. #include <linux/io.h>
  26. #include <asm/dma.h>
  27. #include <asm/irq.h>
  28. #include <asm/sizes.h>
  29. #include <mach/mmc.h>
  30. #include <mach/imx-dma.h>
  31. #include "imxmmc.h"
  32. #define DRIVER_NAME "imx-mmc"
  33. #define IMXMCI_INT_MASK_DEFAULT (INT_MASK_BUF_READY | INT_MASK_DATA_TRAN | \
  34. INT_MASK_WRITE_OP_DONE | INT_MASK_END_CMD_RES | \
  35. INT_MASK_AUTO_CARD_DETECT | INT_MASK_DAT0_EN | INT_MASK_SDIO)
  36. struct imxmci_host {
  37. struct mmc_host *mmc;
  38. spinlock_t lock;
  39. struct resource *res;
  40. void __iomem *base;
  41. int irq;
  42. imx_dmach_t dma;
  43. volatile unsigned int imask;
  44. unsigned int power_mode;
  45. unsigned int present;
  46. struct imxmmc_platform_data *pdata;
  47. struct mmc_request *req;
  48. struct mmc_command *cmd;
  49. struct mmc_data *data;
  50. struct timer_list timer;
  51. struct tasklet_struct tasklet;
  52. unsigned int status_reg;
  53. unsigned long pending_events;
  54. /* Next two fields are there for CPU driven transfers to overcome SDHC deficiencies */
  55. u16 *data_ptr;
  56. unsigned int data_cnt;
  57. atomic_t stuck_timeout;
  58. unsigned int dma_nents;
  59. unsigned int dma_size;
  60. unsigned int dma_dir;
  61. int dma_allocated;
  62. unsigned char actual_bus_width;
  63. int prev_cmd_code;
  64. struct clk *clk;
  65. };
  66. #define IMXMCI_PEND_IRQ_b 0
  67. #define IMXMCI_PEND_DMA_END_b 1
  68. #define IMXMCI_PEND_DMA_ERR_b 2
  69. #define IMXMCI_PEND_WAIT_RESP_b 3
  70. #define IMXMCI_PEND_DMA_DATA_b 4
  71. #define IMXMCI_PEND_CPU_DATA_b 5
  72. #define IMXMCI_PEND_CARD_XCHG_b 6
  73. #define IMXMCI_PEND_SET_INIT_b 7
  74. #define IMXMCI_PEND_STARTED_b 8
  75. #define IMXMCI_PEND_IRQ_m (1 << IMXMCI_PEND_IRQ_b)
  76. #define IMXMCI_PEND_DMA_END_m (1 << IMXMCI_PEND_DMA_END_b)
  77. #define IMXMCI_PEND_DMA_ERR_m (1 << IMXMCI_PEND_DMA_ERR_b)
  78. #define IMXMCI_PEND_WAIT_RESP_m (1 << IMXMCI_PEND_WAIT_RESP_b)
  79. #define IMXMCI_PEND_DMA_DATA_m (1 << IMXMCI_PEND_DMA_DATA_b)
  80. #define IMXMCI_PEND_CPU_DATA_m (1 << IMXMCI_PEND_CPU_DATA_b)
  81. #define IMXMCI_PEND_CARD_XCHG_m (1 << IMXMCI_PEND_CARD_XCHG_b)
  82. #define IMXMCI_PEND_SET_INIT_m (1 << IMXMCI_PEND_SET_INIT_b)
  83. #define IMXMCI_PEND_STARTED_m (1 << IMXMCI_PEND_STARTED_b)
  84. static void imxmci_stop_clock(struct imxmci_host *host)
  85. {
  86. int i = 0;
  87. u16 reg;
  88. reg = readw(host->base + MMC_REG_STR_STP_CLK);
  89. writew(reg & ~STR_STP_CLK_START_CLK, host->base + MMC_REG_STR_STP_CLK);
  90. while (i < 0x1000) {
  91. if (!(i & 0x7f)) {
  92. reg = readw(host->base + MMC_REG_STR_STP_CLK);
  93. writew(reg | STR_STP_CLK_STOP_CLK,
  94. host->base + MMC_REG_STR_STP_CLK);
  95. }
  96. reg = readw(host->base + MMC_REG_STATUS);
  97. if (!(reg & STATUS_CARD_BUS_CLK_RUN)) {
  98. /* Check twice before cut */
  99. reg = readw(host->base + MMC_REG_STATUS);
  100. if (!(reg & STATUS_CARD_BUS_CLK_RUN))
  101. return;
  102. }
  103. i++;
  104. }
  105. dev_dbg(mmc_dev(host->mmc), "imxmci_stop_clock blocked, no luck\n");
  106. }
  107. static int imxmci_start_clock(struct imxmci_host *host)
  108. {
  109. unsigned int trials = 0;
  110. unsigned int delay_limit = 128;
  111. unsigned long flags;
  112. u16 reg;
  113. reg = readw(host->base + MMC_REG_STR_STP_CLK);
  114. writew(reg & ~STR_STP_CLK_STOP_CLK, host->base + MMC_REG_STR_STP_CLK);
  115. clear_bit(IMXMCI_PEND_STARTED_b, &host->pending_events);
  116. /*
  117. * Command start of the clock, this usually succeeds in less
  118. * then 6 delay loops, but during card detection (low clockrate)
  119. * it takes up to 5000 delay loops and sometimes fails for the first time
  120. */
  121. reg = readw(host->base + MMC_REG_STR_STP_CLK);
  122. writew(reg | STR_STP_CLK_START_CLK, host->base + MMC_REG_STR_STP_CLK);
  123. do {
  124. unsigned int delay = delay_limit;
  125. while (delay--) {
  126. reg = readw(host->base + MMC_REG_STATUS);
  127. if (reg & STATUS_CARD_BUS_CLK_RUN)
  128. /* Check twice before cut */
  129. reg = readw(host->base + MMC_REG_STATUS);
  130. if (reg & STATUS_CARD_BUS_CLK_RUN)
  131. return 0;
  132. if (test_bit(IMXMCI_PEND_STARTED_b, &host->pending_events))
  133. return 0;
  134. }
  135. local_irq_save(flags);
  136. /*
  137. * Ensure, that request is not doubled under all possible circumstances.
  138. * It is possible, that cock running state is missed, because some other
  139. * IRQ or schedule delays this function execution and the clocks has
  140. * been already stopped by other means (response processing, SDHC HW)
  141. */
  142. if (!test_bit(IMXMCI_PEND_STARTED_b, &host->pending_events)) {
  143. reg = readw(host->base + MMC_REG_STR_STP_CLK);
  144. writew(reg | STR_STP_CLK_START_CLK,
  145. host->base + MMC_REG_STR_STP_CLK);
  146. }
  147. local_irq_restore(flags);
  148. } while (++trials < 256);
  149. dev_err(mmc_dev(host->mmc), "imxmci_start_clock blocked, no luck\n");
  150. return -1;
  151. }
  152. static void imxmci_softreset(struct imxmci_host *host)
  153. {
  154. int i;
  155. /* reset sequence */
  156. writew(0x08, host->base + MMC_REG_STR_STP_CLK);
  157. writew(0x0D, host->base + MMC_REG_STR_STP_CLK);
  158. for (i = 0; i < 8; i++)
  159. writew(0x05, host->base + MMC_REG_STR_STP_CLK);
  160. writew(0xff, host->base + MMC_REG_RES_TO);
  161. writew(512, host->base + MMC_REG_BLK_LEN);
  162. writew(1, host->base + MMC_REG_NOB);
  163. }
  164. static int imxmci_busy_wait_for_status(struct imxmci_host *host,
  165. unsigned int *pstat, unsigned int stat_mask,
  166. int timeout, const char *where)
  167. {
  168. int loops = 0;
  169. while (!(*pstat & stat_mask)) {
  170. loops += 2;
  171. if (loops >= timeout) {
  172. dev_dbg(mmc_dev(host->mmc), "busy wait timeout in %s, STATUS = 0x%x (0x%x)\n",
  173. where, *pstat, stat_mask);
  174. return -1;
  175. }
  176. udelay(2);
  177. *pstat |= readw(host->base + MMC_REG_STATUS);
  178. }
  179. if (!loops)
  180. return 0;
  181. /* The busy-wait is expected there for clock <8MHz due to SDHC hardware flaws */
  182. if (!(stat_mask & STATUS_END_CMD_RESP) || (host->mmc->ios.clock >= 8000000))
  183. dev_info(mmc_dev(host->mmc), "busy wait for %d usec in %s, STATUS = 0x%x (0x%x)\n",
  184. loops, where, *pstat, stat_mask);
  185. return loops;
  186. }
  187. static void imxmci_setup_data(struct imxmci_host *host, struct mmc_data *data)
  188. {
  189. unsigned int nob = data->blocks;
  190. unsigned int blksz = data->blksz;
  191. unsigned int datasz = nob * blksz;
  192. int i;
  193. if (data->flags & MMC_DATA_STREAM)
  194. nob = 0xffff;
  195. host->data = data;
  196. data->bytes_xfered = 0;
  197. writew(nob, host->base + MMC_REG_NOB);
  198. writew(blksz, host->base + MMC_REG_BLK_LEN);
  199. /*
  200. * DMA cannot be used for small block sizes, we have to use CPU driven transfers otherwise.
  201. * We are in big troubles for non-512 byte transfers according to note in the paragraph
  202. * 20.6.7 of User Manual anyway, but we need to be able to transfer SCR at least.
  203. * The situation is even more complex in reality. The SDHC in not able to handle wll
  204. * partial FIFO fills and reads. The length has to be rounded up to burst size multiple.
  205. * This is required for SCR read at least.
  206. */
  207. if (datasz < 512) {
  208. host->dma_size = datasz;
  209. if (data->flags & MMC_DATA_READ) {
  210. host->dma_dir = DMA_FROM_DEVICE;
  211. /* Hack to enable read SCR */
  212. writew(1, host->base + MMC_REG_NOB);
  213. writew(512, host->base + MMC_REG_BLK_LEN);
  214. } else {
  215. host->dma_dir = DMA_TO_DEVICE;
  216. }
  217. /* Convert back to virtual address */
  218. host->data_ptr = (u16 *)sg_virt(data->sg);
  219. host->data_cnt = 0;
  220. clear_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events);
  221. set_bit(IMXMCI_PEND_CPU_DATA_b, &host->pending_events);
  222. return;
  223. }
  224. if (data->flags & MMC_DATA_READ) {
  225. host->dma_dir = DMA_FROM_DEVICE;
  226. host->dma_nents = dma_map_sg(mmc_dev(host->mmc), data->sg,
  227. data->sg_len, host->dma_dir);
  228. imx_dma_setup_sg(host->dma, data->sg, data->sg_len, datasz,
  229. host->res->start + MMC_REG_BUFFER_ACCESS,
  230. DMA_MODE_READ);
  231. /*imx_dma_setup_mem2dev_ccr(host->dma, DMA_MODE_READ, IMX_DMA_WIDTH_16, CCR_REN);*/
  232. CCR(host->dma) = CCR_DMOD_LINEAR | CCR_DSIZ_32 | CCR_SMOD_FIFO | CCR_SSIZ_16 | CCR_REN;
  233. } else {
  234. host->dma_dir = DMA_TO_DEVICE;
  235. host->dma_nents = dma_map_sg(mmc_dev(host->mmc), data->sg,
  236. data->sg_len, host->dma_dir);
  237. imx_dma_setup_sg(host->dma, data->sg, data->sg_len, datasz,
  238. host->res->start + MMC_REG_BUFFER_ACCESS,
  239. DMA_MODE_WRITE);
  240. /*imx_dma_setup_mem2dev_ccr(host->dma, DMA_MODE_WRITE, IMX_DMA_WIDTH_16, CCR_REN);*/
  241. CCR(host->dma) = CCR_SMOD_LINEAR | CCR_SSIZ_32 | CCR_DMOD_FIFO | CCR_DSIZ_16 | CCR_REN;
  242. }
  243. #if 1 /* This code is there only for consistency checking and can be disabled in future */
  244. host->dma_size = 0;
  245. for (i = 0; i < host->dma_nents; i++)
  246. host->dma_size += data->sg[i].length;
  247. if (datasz > host->dma_size) {
  248. dev_err(mmc_dev(host->mmc), "imxmci_setup_data datasz 0x%x > 0x%x dm_size\n",
  249. datasz, host->dma_size);
  250. }
  251. #endif
  252. host->dma_size = datasz;
  253. wmb();
  254. if (host->actual_bus_width == MMC_BUS_WIDTH_4)
  255. BLR(host->dma) = 0; /* burst 64 byte read / 64 bytes write */
  256. else
  257. BLR(host->dma) = 16; /* burst 16 byte read / 16 bytes write */
  258. RSSR(host->dma) = DMA_REQ_SDHC;
  259. set_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events);
  260. clear_bit(IMXMCI_PEND_CPU_DATA_b, &host->pending_events);
  261. /* start DMA engine for read, write is delayed after initial response */
  262. if (host->dma_dir == DMA_FROM_DEVICE)
  263. imx_dma_enable(host->dma);
  264. }
  265. static void imxmci_start_cmd(struct imxmci_host *host, struct mmc_command *cmd, unsigned int cmdat)
  266. {
  267. unsigned long flags;
  268. u32 imask;
  269. WARN_ON(host->cmd != NULL);
  270. host->cmd = cmd;
  271. /* Ensure, that clock are stopped else command programming and start fails */
  272. imxmci_stop_clock(host);
  273. if (cmd->flags & MMC_RSP_BUSY)
  274. cmdat |= CMD_DAT_CONT_BUSY;
  275. switch (mmc_resp_type(cmd)) {
  276. case MMC_RSP_R1: /* short CRC, OPCODE */
  277. case MMC_RSP_R1B:/* short CRC, OPCODE, BUSY */
  278. cmdat |= CMD_DAT_CONT_RESPONSE_FORMAT_R1;
  279. break;
  280. case MMC_RSP_R2: /* long 136 bit + CRC */
  281. cmdat |= CMD_DAT_CONT_RESPONSE_FORMAT_R2;
  282. break;
  283. case MMC_RSP_R3: /* short */
  284. cmdat |= CMD_DAT_CONT_RESPONSE_FORMAT_R3;
  285. break;
  286. default:
  287. break;
  288. }
  289. if (test_and_clear_bit(IMXMCI_PEND_SET_INIT_b, &host->pending_events))
  290. cmdat |= CMD_DAT_CONT_INIT; /* This command needs init */
  291. if (host->actual_bus_width == MMC_BUS_WIDTH_4)
  292. cmdat |= CMD_DAT_CONT_BUS_WIDTH_4;
  293. writew(cmd->opcode, host->base + MMC_REG_CMD);
  294. writew(cmd->arg >> 16, host->base + MMC_REG_ARGH);
  295. writew(cmd->arg & 0xffff, host->base + MMC_REG_ARGL);
  296. writew(cmdat, host->base + MMC_REG_CMD_DAT_CONT);
  297. atomic_set(&host->stuck_timeout, 0);
  298. set_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events);
  299. imask = IMXMCI_INT_MASK_DEFAULT;
  300. imask &= ~INT_MASK_END_CMD_RES;
  301. if (cmdat & CMD_DAT_CONT_DATA_ENABLE) {
  302. /* imask &= ~INT_MASK_BUF_READY; */
  303. imask &= ~INT_MASK_DATA_TRAN;
  304. if (cmdat & CMD_DAT_CONT_WRITE)
  305. imask &= ~INT_MASK_WRITE_OP_DONE;
  306. if (test_bit(IMXMCI_PEND_CPU_DATA_b, &host->pending_events))
  307. imask &= ~INT_MASK_BUF_READY;
  308. }
  309. spin_lock_irqsave(&host->lock, flags);
  310. host->imask = imask;
  311. writew(host->imask, host->base + MMC_REG_INT_MASK);
  312. spin_unlock_irqrestore(&host->lock, flags);
  313. dev_dbg(mmc_dev(host->mmc), "CMD%02d (0x%02x) mask set to 0x%04x\n",
  314. cmd->opcode, cmd->opcode, imask);
  315. imxmci_start_clock(host);
  316. }
  317. static void imxmci_finish_request(struct imxmci_host *host, struct mmc_request *req)
  318. {
  319. unsigned long flags;
  320. spin_lock_irqsave(&host->lock, flags);
  321. host->pending_events &= ~(IMXMCI_PEND_WAIT_RESP_m | IMXMCI_PEND_DMA_END_m |
  322. IMXMCI_PEND_DMA_DATA_m | IMXMCI_PEND_CPU_DATA_m);
  323. host->imask = IMXMCI_INT_MASK_DEFAULT;
  324. writew(host->imask, host->base + MMC_REG_INT_MASK);
  325. spin_unlock_irqrestore(&host->lock, flags);
  326. if (req && req->cmd)
  327. host->prev_cmd_code = req->cmd->opcode;
  328. host->req = NULL;
  329. host->cmd = NULL;
  330. host->data = NULL;
  331. mmc_request_done(host->mmc, req);
  332. }
  333. static int imxmci_finish_data(struct imxmci_host *host, unsigned int stat)
  334. {
  335. struct mmc_data *data = host->data;
  336. int data_error;
  337. if (test_and_clear_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events)) {
  338. imx_dma_disable(host->dma);
  339. dma_unmap_sg(mmc_dev(host->mmc), data->sg, host->dma_nents,
  340. host->dma_dir);
  341. }
  342. if (stat & STATUS_ERR_MASK) {
  343. dev_dbg(mmc_dev(host->mmc), "request failed. status: 0x%08x\n", stat);
  344. if (stat & (STATUS_CRC_READ_ERR | STATUS_CRC_WRITE_ERR))
  345. data->error = -EILSEQ;
  346. else if (stat & STATUS_TIME_OUT_READ)
  347. data->error = -ETIMEDOUT;
  348. else
  349. data->error = -EIO;
  350. } else {
  351. data->bytes_xfered = host->dma_size;
  352. }
  353. data_error = data->error;
  354. host->data = NULL;
  355. return data_error;
  356. }
  357. static int imxmci_cmd_done(struct imxmci_host *host, unsigned int stat)
  358. {
  359. struct mmc_command *cmd = host->cmd;
  360. int i;
  361. u32 a, b, c;
  362. struct mmc_data *data = host->data;
  363. if (!cmd)
  364. return 0;
  365. host->cmd = NULL;
  366. if (stat & STATUS_TIME_OUT_RESP) {
  367. dev_dbg(mmc_dev(host->mmc), "CMD TIMEOUT\n");
  368. cmd->error = -ETIMEDOUT;
  369. } else if (stat & STATUS_RESP_CRC_ERR && cmd->flags & MMC_RSP_CRC) {
  370. dev_dbg(mmc_dev(host->mmc), "cmd crc error\n");
  371. cmd->error = -EILSEQ;
  372. }
  373. if (cmd->flags & MMC_RSP_PRESENT) {
  374. if (cmd->flags & MMC_RSP_136) {
  375. for (i = 0; i < 4; i++) {
  376. a = readw(host->base + MMC_REG_RES_FIFO);
  377. b = readw(host->base + MMC_REG_RES_FIFO);
  378. cmd->resp[i] = a << 16 | b;
  379. }
  380. } else {
  381. a = readw(host->base + MMC_REG_RES_FIFO);
  382. b = readw(host->base + MMC_REG_RES_FIFO);
  383. c = readw(host->base + MMC_REG_RES_FIFO);
  384. cmd->resp[0] = a << 24 | b << 8 | c >> 8;
  385. }
  386. }
  387. dev_dbg(mmc_dev(host->mmc), "RESP 0x%08x, 0x%08x, 0x%08x, 0x%08x, error %d\n",
  388. cmd->resp[0], cmd->resp[1], cmd->resp[2], cmd->resp[3], cmd->error);
  389. if (data && !cmd->error && !(stat & STATUS_ERR_MASK)) {
  390. if (host->req->data->flags & MMC_DATA_WRITE) {
  391. /* Wait for FIFO to be empty before starting DMA write */
  392. stat = readw(host->base + MMC_REG_STATUS);
  393. if (imxmci_busy_wait_for_status(host, &stat,
  394. STATUS_APPL_BUFF_FE,
  395. 40, "imxmci_cmd_done DMA WR") < 0) {
  396. cmd->error = -EIO;
  397. imxmci_finish_data(host, stat);
  398. if (host->req)
  399. imxmci_finish_request(host, host->req);
  400. dev_warn(mmc_dev(host->mmc), "STATUS = 0x%04x\n",
  401. stat);
  402. return 0;
  403. }
  404. if (test_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events))
  405. imx_dma_enable(host->dma);
  406. }
  407. } else {
  408. struct mmc_request *req;
  409. imxmci_stop_clock(host);
  410. req = host->req;
  411. if (data)
  412. imxmci_finish_data(host, stat);
  413. if (req)
  414. imxmci_finish_request(host, req);
  415. else
  416. dev_warn(mmc_dev(host->mmc), "imxmci_cmd_done: no request to finish\n");
  417. }
  418. return 1;
  419. }
  420. static int imxmci_data_done(struct imxmci_host *host, unsigned int stat)
  421. {
  422. struct mmc_data *data = host->data;
  423. int data_error;
  424. if (!data)
  425. return 0;
  426. data_error = imxmci_finish_data(host, stat);
  427. if (host->req->stop) {
  428. imxmci_stop_clock(host);
  429. imxmci_start_cmd(host, host->req->stop, 0);
  430. } else {
  431. struct mmc_request *req;
  432. req = host->req;
  433. if (req)
  434. imxmci_finish_request(host, req);
  435. else
  436. dev_warn(mmc_dev(host->mmc), "imxmci_data_done: no request to finish\n");
  437. }
  438. return 1;
  439. }
  440. static int imxmci_cpu_driven_data(struct imxmci_host *host, unsigned int *pstat)
  441. {
  442. int i;
  443. int burst_len;
  444. int trans_done = 0;
  445. unsigned int stat = *pstat;
  446. if (host->actual_bus_width != MMC_BUS_WIDTH_4)
  447. burst_len = 16;
  448. else
  449. burst_len = 64;
  450. /* This is unfortunately required */
  451. dev_dbg(mmc_dev(host->mmc), "imxmci_cpu_driven_data running STATUS = 0x%x\n",
  452. stat);
  453. udelay(20); /* required for clocks < 8MHz*/
  454. if (host->dma_dir == DMA_FROM_DEVICE) {
  455. imxmci_busy_wait_for_status(host, &stat,
  456. STATUS_APPL_BUFF_FF | STATUS_DATA_TRANS_DONE |
  457. STATUS_TIME_OUT_READ,
  458. 50, "imxmci_cpu_driven_data read");
  459. while ((stat & (STATUS_APPL_BUFF_FF | STATUS_DATA_TRANS_DONE)) &&
  460. !(stat & STATUS_TIME_OUT_READ) &&
  461. (host->data_cnt < 512)) {
  462. udelay(20); /* required for clocks < 8MHz*/
  463. for (i = burst_len; i >= 2 ; i -= 2) {
  464. u16 data;
  465. data = readw(host->base + MMC_REG_BUFFER_ACCESS);
  466. udelay(10); /* required for clocks < 8MHz*/
  467. if (host->data_cnt+2 <= host->dma_size) {
  468. *(host->data_ptr++) = data;
  469. } else {
  470. if (host->data_cnt < host->dma_size)
  471. *(u8 *)(host->data_ptr) = data;
  472. }
  473. host->data_cnt += 2;
  474. }
  475. stat = readw(host->base + MMC_REG_STATUS);
  476. dev_dbg(mmc_dev(host->mmc), "imxmci_cpu_driven_data read %d burst %d STATUS = 0x%x\n",
  477. host->data_cnt, burst_len, stat);
  478. }
  479. if ((stat & STATUS_DATA_TRANS_DONE) && (host->data_cnt >= 512))
  480. trans_done = 1;
  481. if (host->dma_size & 0x1ff)
  482. stat &= ~STATUS_CRC_READ_ERR;
  483. if (stat & STATUS_TIME_OUT_READ) {
  484. dev_dbg(mmc_dev(host->mmc), "imxmci_cpu_driven_data read timeout STATUS = 0x%x\n",
  485. stat);
  486. trans_done = -1;
  487. }
  488. } else {
  489. imxmci_busy_wait_for_status(host, &stat,
  490. STATUS_APPL_BUFF_FE,
  491. 20, "imxmci_cpu_driven_data write");
  492. while ((stat & STATUS_APPL_BUFF_FE) &&
  493. (host->data_cnt < host->dma_size)) {
  494. if (burst_len >= host->dma_size - host->data_cnt) {
  495. burst_len = host->dma_size - host->data_cnt;
  496. host->data_cnt = host->dma_size;
  497. trans_done = 1;
  498. } else {
  499. host->data_cnt += burst_len;
  500. }
  501. for (i = burst_len; i > 0 ; i -= 2)
  502. writew(*(host->data_ptr++), host->base + MMC_REG_BUFFER_ACCESS);
  503. stat = readw(host->base + MMC_REG_STATUS);
  504. dev_dbg(mmc_dev(host->mmc), "imxmci_cpu_driven_data write burst %d STATUS = 0x%x\n",
  505. burst_len, stat);
  506. }
  507. }
  508. *pstat = stat;
  509. return trans_done;
  510. }
  511. static void imxmci_dma_irq(int dma, void *devid)
  512. {
  513. struct imxmci_host *host = devid;
  514. u32 stat = readw(host->base + MMC_REG_STATUS);
  515. atomic_set(&host->stuck_timeout, 0);
  516. host->status_reg = stat;
  517. set_bit(IMXMCI_PEND_DMA_END_b, &host->pending_events);
  518. tasklet_schedule(&host->tasklet);
  519. }
  520. static irqreturn_t imxmci_irq(int irq, void *devid)
  521. {
  522. struct imxmci_host *host = devid;
  523. u32 stat = readw(host->base + MMC_REG_STATUS);
  524. int handled = 1;
  525. writew(host->imask | INT_MASK_SDIO | INT_MASK_AUTO_CARD_DETECT,
  526. host->base + MMC_REG_INT_MASK);
  527. atomic_set(&host->stuck_timeout, 0);
  528. host->status_reg = stat;
  529. set_bit(IMXMCI_PEND_IRQ_b, &host->pending_events);
  530. set_bit(IMXMCI_PEND_STARTED_b, &host->pending_events);
  531. tasklet_schedule(&host->tasklet);
  532. return IRQ_RETVAL(handled);;
  533. }
  534. static void imxmci_tasklet_fnc(unsigned long data)
  535. {
  536. struct imxmci_host *host = (struct imxmci_host *)data;
  537. u32 stat;
  538. unsigned int data_dir_mask = 0; /* STATUS_WR_CRC_ERROR_CODE_MASK */
  539. int timeout = 0;
  540. if (atomic_read(&host->stuck_timeout) > 4) {
  541. char *what;
  542. timeout = 1;
  543. stat = readw(host->base + MMC_REG_STATUS);
  544. host->status_reg = stat;
  545. if (test_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events))
  546. if (test_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events))
  547. what = "RESP+DMA";
  548. else
  549. what = "RESP";
  550. else
  551. if (test_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events))
  552. if (test_bit(IMXMCI_PEND_DMA_END_b, &host->pending_events))
  553. what = "DATA";
  554. else
  555. what = "DMA";
  556. else
  557. what = "???";
  558. dev_err(mmc_dev(host->mmc),
  559. "%s TIMEOUT, hardware stucked STATUS = 0x%04x IMASK = 0x%04x\n",
  560. what, stat,
  561. readw(host->base + MMC_REG_INT_MASK));
  562. dev_err(mmc_dev(host->mmc),
  563. "CMD_DAT_CONT = 0x%04x, MMC_BLK_LEN = 0x%04x, MMC_NOB = 0x%04x, DMA_CCR = 0x%08x\n",
  564. readw(host->base + MMC_REG_CMD_DAT_CONT),
  565. readw(host->base + MMC_REG_BLK_LEN),
  566. readw(host->base + MMC_REG_NOB),
  567. CCR(host->dma));
  568. dev_err(mmc_dev(host->mmc), "CMD%d, prevCMD%d, bus %d-bit, dma_size = 0x%x\n",
  569. host->cmd ? host->cmd->opcode : 0,
  570. host->prev_cmd_code,
  571. 1 << host->actual_bus_width, host->dma_size);
  572. }
  573. if (!host->present || timeout)
  574. host->status_reg = STATUS_TIME_OUT_RESP | STATUS_TIME_OUT_READ |
  575. STATUS_CRC_READ_ERR | STATUS_CRC_WRITE_ERR;
  576. if (test_bit(IMXMCI_PEND_IRQ_b, &host->pending_events) || timeout) {
  577. clear_bit(IMXMCI_PEND_IRQ_b, &host->pending_events);
  578. stat = readw(host->base + MMC_REG_STATUS);
  579. /*
  580. * This is not required in theory, but there is chance to miss some flag
  581. * which clears automatically by mask write, FreeScale original code keeps
  582. * stat from IRQ time so do I
  583. */
  584. stat |= host->status_reg;
  585. if (test_bit(IMXMCI_PEND_CPU_DATA_b, &host->pending_events))
  586. stat &= ~STATUS_CRC_READ_ERR;
  587. if (test_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events)) {
  588. imxmci_busy_wait_for_status(host, &stat,
  589. STATUS_END_CMD_RESP | STATUS_ERR_MASK,
  590. 20, "imxmci_tasklet_fnc resp (ERRATUM #4)");
  591. }
  592. if (stat & (STATUS_END_CMD_RESP | STATUS_ERR_MASK)) {
  593. if (test_and_clear_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events))
  594. imxmci_cmd_done(host, stat);
  595. if (host->data && (stat & STATUS_ERR_MASK))
  596. imxmci_data_done(host, stat);
  597. }
  598. if (test_bit(IMXMCI_PEND_CPU_DATA_b, &host->pending_events)) {
  599. stat |= readw(host->base + MMC_REG_STATUS);
  600. if (imxmci_cpu_driven_data(host, &stat)) {
  601. if (test_and_clear_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events))
  602. imxmci_cmd_done(host, stat);
  603. atomic_clear_mask(IMXMCI_PEND_IRQ_m|IMXMCI_PEND_CPU_DATA_m,
  604. &host->pending_events);
  605. imxmci_data_done(host, stat);
  606. }
  607. }
  608. }
  609. if (test_bit(IMXMCI_PEND_DMA_END_b, &host->pending_events) &&
  610. !test_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events)) {
  611. stat = readw(host->base + MMC_REG_STATUS);
  612. /* Same as above */
  613. stat |= host->status_reg;
  614. if (host->dma_dir == DMA_TO_DEVICE)
  615. data_dir_mask = STATUS_WRITE_OP_DONE;
  616. else
  617. data_dir_mask = STATUS_DATA_TRANS_DONE;
  618. if (stat & data_dir_mask) {
  619. clear_bit(IMXMCI_PEND_DMA_END_b, &host->pending_events);
  620. imxmci_data_done(host, stat);
  621. }
  622. }
  623. if (test_and_clear_bit(IMXMCI_PEND_CARD_XCHG_b, &host->pending_events)) {
  624. if (host->cmd)
  625. imxmci_cmd_done(host, STATUS_TIME_OUT_RESP);
  626. if (host->data)
  627. imxmci_data_done(host, STATUS_TIME_OUT_READ |
  628. STATUS_CRC_READ_ERR | STATUS_CRC_WRITE_ERR);
  629. if (host->req)
  630. imxmci_finish_request(host, host->req);
  631. mmc_detect_change(host->mmc, msecs_to_jiffies(100));
  632. }
  633. }
  634. static void imxmci_request(struct mmc_host *mmc, struct mmc_request *req)
  635. {
  636. struct imxmci_host *host = mmc_priv(mmc);
  637. unsigned int cmdat;
  638. WARN_ON(host->req != NULL);
  639. host->req = req;
  640. cmdat = 0;
  641. if (req->data) {
  642. imxmci_setup_data(host, req->data);
  643. cmdat |= CMD_DAT_CONT_DATA_ENABLE;
  644. if (req->data->flags & MMC_DATA_WRITE)
  645. cmdat |= CMD_DAT_CONT_WRITE;
  646. if (req->data->flags & MMC_DATA_STREAM)
  647. cmdat |= CMD_DAT_CONT_STREAM_BLOCK;
  648. }
  649. imxmci_start_cmd(host, req->cmd, cmdat);
  650. }
  651. #define CLK_RATE 19200000
  652. static void imxmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  653. {
  654. struct imxmci_host *host = mmc_priv(mmc);
  655. int prescaler;
  656. if (ios->bus_width == MMC_BUS_WIDTH_4) {
  657. host->actual_bus_width = MMC_BUS_WIDTH_4;
  658. imx_gpio_mode(PB11_PF_SD_DAT3);
  659. } else {
  660. host->actual_bus_width = MMC_BUS_WIDTH_1;
  661. imx_gpio_mode(GPIO_PORTB | GPIO_IN | GPIO_PUEN | 11);
  662. }
  663. if (host->power_mode != ios->power_mode) {
  664. switch (ios->power_mode) {
  665. case MMC_POWER_OFF:
  666. break;
  667. case MMC_POWER_UP:
  668. set_bit(IMXMCI_PEND_SET_INIT_b, &host->pending_events);
  669. break;
  670. case MMC_POWER_ON:
  671. break;
  672. }
  673. host->power_mode = ios->power_mode;
  674. }
  675. if (ios->clock) {
  676. unsigned int clk;
  677. u16 reg;
  678. /* The prescaler is 5 for PERCLK2 equal to 96MHz
  679. * then 96MHz / 5 = 19.2 MHz
  680. */
  681. clk = clk_get_rate(host->clk);
  682. prescaler = (clk + (CLK_RATE * 7) / 8) / CLK_RATE;
  683. switch (prescaler) {
  684. case 0:
  685. case 1: prescaler = 0;
  686. break;
  687. case 2: prescaler = 1;
  688. break;
  689. case 3: prescaler = 2;
  690. break;
  691. case 4: prescaler = 4;
  692. break;
  693. default:
  694. case 5: prescaler = 5;
  695. break;
  696. }
  697. dev_dbg(mmc_dev(host->mmc), "PERCLK2 %d MHz -> prescaler %d\n",
  698. clk, prescaler);
  699. for (clk = 0; clk < 8; clk++) {
  700. int x;
  701. x = CLK_RATE / (1 << clk);
  702. if (x <= ios->clock)
  703. break;
  704. }
  705. /* enable controller */
  706. reg = readw(host->base + MMC_REG_STR_STP_CLK);
  707. writew(reg | STR_STP_CLK_ENABLE,
  708. host->base + MMC_REG_STR_STP_CLK);
  709. imxmci_stop_clock(host);
  710. writew((prescaler << 3) | clk, host->base + MMC_REG_CLK_RATE);
  711. /*
  712. * Under my understanding, clock should not be started there, because it would
  713. * initiate SDHC sequencer and send last or random command into card
  714. */
  715. /* imxmci_start_clock(host); */
  716. dev_dbg(mmc_dev(host->mmc),
  717. "MMC_CLK_RATE: 0x%08x\n",
  718. readw(host->base + MMC_REG_CLK_RATE));
  719. } else {
  720. imxmci_stop_clock(host);
  721. }
  722. }
  723. static int imxmci_get_ro(struct mmc_host *mmc)
  724. {
  725. struct imxmci_host *host = mmc_priv(mmc);
  726. if (host->pdata && host->pdata->get_ro)
  727. return !!host->pdata->get_ro(mmc_dev(mmc));
  728. /*
  729. * Board doesn't support read only detection; let the mmc core
  730. * decide what to do.
  731. */
  732. return -ENOSYS;
  733. }
  734. static const struct mmc_host_ops imxmci_ops = {
  735. .request = imxmci_request,
  736. .set_ios = imxmci_set_ios,
  737. .get_ro = imxmci_get_ro,
  738. };
  739. static void imxmci_check_status(unsigned long data)
  740. {
  741. struct imxmci_host *host = (struct imxmci_host *)data;
  742. if (host->pdata && host->pdata->card_present &&
  743. host->pdata->card_present(mmc_dev(host->mmc)) != host->present) {
  744. host->present ^= 1;
  745. dev_info(mmc_dev(host->mmc), "card %s\n",
  746. host->present ? "inserted" : "removed");
  747. set_bit(IMXMCI_PEND_CARD_XCHG_b, &host->pending_events);
  748. tasklet_schedule(&host->tasklet);
  749. }
  750. if (test_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events) ||
  751. test_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events)) {
  752. atomic_inc(&host->stuck_timeout);
  753. if (atomic_read(&host->stuck_timeout) > 4)
  754. tasklet_schedule(&host->tasklet);
  755. } else {
  756. atomic_set(&host->stuck_timeout, 0);
  757. }
  758. mod_timer(&host->timer, jiffies + (HZ>>1));
  759. }
  760. static int imxmci_probe(struct platform_device *pdev)
  761. {
  762. struct mmc_host *mmc;
  763. struct imxmci_host *host = NULL;
  764. struct resource *r;
  765. int ret = 0, irq;
  766. u16 rev_no;
  767. printk(KERN_INFO "i.MX mmc driver\n");
  768. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  769. irq = platform_get_irq(pdev, 0);
  770. if (!r || irq < 0)
  771. return -ENXIO;
  772. r = request_mem_region(r->start, resource_size(r), pdev->name);
  773. if (!r)
  774. return -EBUSY;
  775. mmc = mmc_alloc_host(sizeof(struct imxmci_host), &pdev->dev);
  776. if (!mmc) {
  777. ret = -ENOMEM;
  778. goto out;
  779. }
  780. mmc->ops = &imxmci_ops;
  781. mmc->f_min = 150000;
  782. mmc->f_max = CLK_RATE/2;
  783. mmc->ocr_avail = MMC_VDD_32_33;
  784. mmc->caps = MMC_CAP_4_BIT_DATA;
  785. /* MMC core transfer sizes tunable parameters */
  786. mmc->max_hw_segs = 64;
  787. mmc->max_phys_segs = 64;
  788. mmc->max_seg_size = 64*512; /* default PAGE_CACHE_SIZE */
  789. mmc->max_req_size = 64*512; /* default PAGE_CACHE_SIZE */
  790. mmc->max_blk_size = 2048;
  791. mmc->max_blk_count = 65535;
  792. host = mmc_priv(mmc);
  793. host->base = ioremap(r->start, resource_size(r));
  794. if (!host->base) {
  795. ret = -ENOMEM;
  796. goto out;
  797. }
  798. host->mmc = mmc;
  799. host->dma_allocated = 0;
  800. host->pdata = pdev->dev.platform_data;
  801. if (!host->pdata)
  802. dev_warn(&pdev->dev, "No platform data provided!\n");
  803. spin_lock_init(&host->lock);
  804. host->res = r;
  805. host->irq = irq;
  806. host->clk = clk_get(&pdev->dev, "perclk2");
  807. if (IS_ERR(host->clk)) {
  808. ret = PTR_ERR(host->clk);
  809. goto out;
  810. }
  811. clk_enable(host->clk);
  812. imx_gpio_mode(PB8_PF_SD_DAT0);
  813. imx_gpio_mode(PB9_PF_SD_DAT1);
  814. imx_gpio_mode(PB10_PF_SD_DAT2);
  815. /* Configured as GPIO with pull-up to ensure right MCC card mode */
  816. /* Switched to PB11_PF_SD_DAT3 if 4 bit bus is configured */
  817. imx_gpio_mode(GPIO_PORTB | GPIO_IN | GPIO_PUEN | 11);
  818. /* imx_gpio_mode(PB11_PF_SD_DAT3); */
  819. imx_gpio_mode(PB12_PF_SD_CLK);
  820. imx_gpio_mode(PB13_PF_SD_CMD);
  821. imxmci_softreset(host);
  822. rev_no = readw(host->base + MMC_REG_REV_NO);
  823. if (rev_no != 0x390) {
  824. dev_err(mmc_dev(host->mmc), "wrong rev.no. 0x%08x. aborting.\n",
  825. readw(host->base + MMC_REG_REV_NO));
  826. goto out;
  827. }
  828. /* recommended in data sheet */
  829. writew(0x2db4, host->base + MMC_REG_READ_TO);
  830. host->imask = IMXMCI_INT_MASK_DEFAULT;
  831. writew(host->imask, host->base + MMC_REG_INT_MASK);
  832. host->dma = imx_dma_request_by_prio(DRIVER_NAME, DMA_PRIO_LOW);
  833. if(host->dma < 0) {
  834. dev_err(mmc_dev(host->mmc), "imx_dma_request_by_prio failed\n");
  835. ret = -EBUSY;
  836. goto out;
  837. }
  838. host->dma_allocated = 1;
  839. imx_dma_setup_handlers(host->dma, imxmci_dma_irq, NULL, host);
  840. tasklet_init(&host->tasklet, imxmci_tasklet_fnc, (unsigned long)host);
  841. host->status_reg=0;
  842. host->pending_events=0;
  843. ret = request_irq(host->irq, imxmci_irq, 0, DRIVER_NAME, host);
  844. if (ret)
  845. goto out;
  846. if (host->pdata && host->pdata->card_present)
  847. host->present = host->pdata->card_present(mmc_dev(mmc));
  848. else /* if there is no way to detect assume that card is present */
  849. host->present = 1;
  850. init_timer(&host->timer);
  851. host->timer.data = (unsigned long)host;
  852. host->timer.function = imxmci_check_status;
  853. add_timer(&host->timer);
  854. mod_timer(&host->timer, jiffies + (HZ >> 1));
  855. platform_set_drvdata(pdev, mmc);
  856. mmc_add_host(mmc);
  857. return 0;
  858. out:
  859. if (host) {
  860. if (host->dma_allocated) {
  861. imx_dma_free(host->dma);
  862. host->dma_allocated = 0;
  863. }
  864. if (host->clk) {
  865. clk_disable(host->clk);
  866. clk_put(host->clk);
  867. }
  868. if (host->base)
  869. iounmap(host->base);
  870. }
  871. if (mmc)
  872. mmc_free_host(mmc);
  873. release_mem_region(r->start, resource_size(r));
  874. return ret;
  875. }
  876. static int imxmci_remove(struct platform_device *pdev)
  877. {
  878. struct mmc_host *mmc = platform_get_drvdata(pdev);
  879. platform_set_drvdata(pdev, NULL);
  880. if (mmc) {
  881. struct imxmci_host *host = mmc_priv(mmc);
  882. tasklet_disable(&host->tasklet);
  883. del_timer_sync(&host->timer);
  884. mmc_remove_host(mmc);
  885. free_irq(host->irq, host);
  886. iounmap(host->base);
  887. if (host->dma_allocated) {
  888. imx_dma_free(host->dma);
  889. host->dma_allocated = 0;
  890. }
  891. tasklet_kill(&host->tasklet);
  892. clk_disable(host->clk);
  893. clk_put(host->clk);
  894. release_mem_region(host->res->start, resource_size(host->res));
  895. mmc_free_host(mmc);
  896. }
  897. return 0;
  898. }
  899. #ifdef CONFIG_PM
  900. static int imxmci_suspend(struct platform_device *dev, pm_message_t state)
  901. {
  902. struct mmc_host *mmc = platform_get_drvdata(dev);
  903. int ret = 0;
  904. if (mmc)
  905. ret = mmc_suspend_host(mmc, state);
  906. return ret;
  907. }
  908. static int imxmci_resume(struct platform_device *dev)
  909. {
  910. struct mmc_host *mmc = platform_get_drvdata(dev);
  911. struct imxmci_host *host;
  912. int ret = 0;
  913. if (mmc) {
  914. host = mmc_priv(mmc);
  915. if (host)
  916. set_bit(IMXMCI_PEND_SET_INIT_b, &host->pending_events);
  917. ret = mmc_resume_host(mmc);
  918. }
  919. return ret;
  920. }
  921. #else
  922. #define imxmci_suspend NULL
  923. #define imxmci_resume NULL
  924. #endif /* CONFIG_PM */
  925. static struct platform_driver imxmci_driver = {
  926. .probe = imxmci_probe,
  927. .remove = imxmci_remove,
  928. .suspend = imxmci_suspend,
  929. .resume = imxmci_resume,
  930. .driver = {
  931. .name = DRIVER_NAME,
  932. .owner = THIS_MODULE,
  933. }
  934. };
  935. static int __init imxmci_init(void)
  936. {
  937. return platform_driver_register(&imxmci_driver);
  938. }
  939. static void __exit imxmci_exit(void)
  940. {
  941. platform_driver_unregister(&imxmci_driver);
  942. }
  943. module_init(imxmci_init);
  944. module_exit(imxmci_exit);
  945. MODULE_DESCRIPTION("i.MX Multimedia Card Interface Driver");
  946. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  947. MODULE_LICENSE("GPL");
  948. MODULE_ALIAS("platform:imx-mmc");