tc6393xb.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833
  1. /*
  2. * Toshiba TC6393XB SoC support
  3. *
  4. * Copyright(c) 2005-2006 Chris Humbert
  5. * Copyright(c) 2005 Dirk Opfer
  6. * Copyright(c) 2005 Ian Molton <spyro@f2s.com>
  7. * Copyright(c) 2007 Dmitry Baryshkov
  8. *
  9. * Based on code written by Sharp/Lineo for 2.4 kernels
  10. * Based on locomo.c
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/module.h>
  18. #include <linux/io.h>
  19. #include <linux/irq.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/clk.h>
  22. #include <linux/err.h>
  23. #include <linux/mfd/core.h>
  24. #include <linux/mfd/tmio.h>
  25. #include <linux/mfd/tc6393xb.h>
  26. #include <linux/gpio.h>
  27. #define SCR_REVID 0x08 /* b Revision ID */
  28. #define SCR_ISR 0x50 /* b Interrupt Status */
  29. #define SCR_IMR 0x52 /* b Interrupt Mask */
  30. #define SCR_IRR 0x54 /* b Interrupt Routing */
  31. #define SCR_GPER 0x60 /* w GP Enable */
  32. #define SCR_GPI_SR(i) (0x64 + (i)) /* b3 GPI Status */
  33. #define SCR_GPI_IMR(i) (0x68 + (i)) /* b3 GPI INT Mask */
  34. #define SCR_GPI_EDER(i) (0x6c + (i)) /* b3 GPI Edge Detect Enable */
  35. #define SCR_GPI_LIR(i) (0x70 + (i)) /* b3 GPI Level Invert */
  36. #define SCR_GPO_DSR(i) (0x78 + (i)) /* b3 GPO Data Set */
  37. #define SCR_GPO_DOECR(i) (0x7c + (i)) /* b3 GPO Data OE Control */
  38. #define SCR_GP_IARCR(i) (0x80 + (i)) /* b3 GP Internal Active Register Control */
  39. #define SCR_GP_IARLCR(i) (0x84 + (i)) /* b3 GP INTERNAL Active Register Level Control */
  40. #define SCR_GPI_BCR(i) (0x88 + (i)) /* b3 GPI Buffer Control */
  41. #define SCR_GPA_IARCR 0x8c /* w GPa Internal Active Register Control */
  42. #define SCR_GPA_IARLCR 0x90 /* w GPa Internal Active Register Level Control */
  43. #define SCR_GPA_BCR 0x94 /* w GPa Buffer Control */
  44. #define SCR_CCR 0x98 /* w Clock Control */
  45. #define SCR_PLL2CR 0x9a /* w PLL2 Control */
  46. #define SCR_PLL1CR 0x9c /* l PLL1 Control */
  47. #define SCR_DIARCR 0xa0 /* b Device Internal Active Register Control */
  48. #define SCR_DBOCR 0xa1 /* b Device Buffer Off Control */
  49. #define SCR_FER 0xe0 /* b Function Enable */
  50. #define SCR_MCR 0xe4 /* w Mode Control */
  51. #define SCR_CONFIG 0xfc /* b Configuration Control */
  52. #define SCR_DEBUG 0xff /* b Debug */
  53. #define SCR_CCR_CK32K BIT(0)
  54. #define SCR_CCR_USBCK BIT(1)
  55. #define SCR_CCR_UNK1 BIT(4)
  56. #define SCR_CCR_MCLK_MASK (7 << 8)
  57. #define SCR_CCR_MCLK_OFF (0 << 8)
  58. #define SCR_CCR_MCLK_12 (1 << 8)
  59. #define SCR_CCR_MCLK_24 (2 << 8)
  60. #define SCR_CCR_MCLK_48 (3 << 8)
  61. #define SCR_CCR_HCLK_MASK (3 << 12)
  62. #define SCR_CCR_HCLK_24 (0 << 12)
  63. #define SCR_CCR_HCLK_48 (1 << 12)
  64. #define SCR_FER_USBEN BIT(0) /* USB host enable */
  65. #define SCR_FER_LCDCVEN BIT(1) /* polysilicon TFT enable */
  66. #define SCR_FER_SLCDEN BIT(2) /* SLCD enable */
  67. #define SCR_MCR_RDY_MASK (3 << 0)
  68. #define SCR_MCR_RDY_OPENDRAIN (0 << 0)
  69. #define SCR_MCR_RDY_TRISTATE (1 << 0)
  70. #define SCR_MCR_RDY_PUSHPULL (2 << 0)
  71. #define SCR_MCR_RDY_UNK BIT(2)
  72. #define SCR_MCR_RDY_EN BIT(3)
  73. #define SCR_MCR_INT_MASK (3 << 4)
  74. #define SCR_MCR_INT_OPENDRAIN (0 << 4)
  75. #define SCR_MCR_INT_TRISTATE (1 << 4)
  76. #define SCR_MCR_INT_PUSHPULL (2 << 4)
  77. #define SCR_MCR_INT_UNK BIT(6)
  78. #define SCR_MCR_INT_EN BIT(7)
  79. /* bits 8 - 16 are unknown */
  80. #define TC_GPIO_BIT(i) (1 << (i & 0x7))
  81. /*--------------------------------------------------------------------------*/
  82. struct tc6393xb {
  83. void __iomem *scr;
  84. struct gpio_chip gpio;
  85. struct clk *clk; /* 3,6 Mhz */
  86. spinlock_t lock; /* protects RMW cycles */
  87. struct {
  88. u8 fer;
  89. u16 ccr;
  90. u8 gpi_bcr[3];
  91. u8 gpo_dsr[3];
  92. u8 gpo_doecr[3];
  93. } suspend_state;
  94. struct resource rscr;
  95. struct resource *iomem;
  96. int irq;
  97. int irq_base;
  98. };
  99. enum {
  100. TC6393XB_CELL_NAND,
  101. TC6393XB_CELL_MMC,
  102. TC6393XB_CELL_OHCI,
  103. TC6393XB_CELL_FB,
  104. };
  105. /*--------------------------------------------------------------------------*/
  106. static int tc6393xb_nand_enable(struct platform_device *nand)
  107. {
  108. struct platform_device *dev = to_platform_device(nand->dev.parent);
  109. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  110. unsigned long flags;
  111. spin_lock_irqsave(&tc6393xb->lock, flags);
  112. /* SMD buffer on */
  113. dev_dbg(&dev->dev, "SMD buffer on\n");
  114. tmio_iowrite8(0xff, tc6393xb->scr + SCR_GPI_BCR(1));
  115. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  116. return 0;
  117. }
  118. static struct resource __devinitdata tc6393xb_nand_resources[] = {
  119. {
  120. .start = 0x1000,
  121. .end = 0x1007,
  122. .flags = IORESOURCE_MEM,
  123. },
  124. {
  125. .start = 0x0100,
  126. .end = 0x01ff,
  127. .flags = IORESOURCE_MEM,
  128. },
  129. {
  130. .start = IRQ_TC6393_NAND,
  131. .end = IRQ_TC6393_NAND,
  132. .flags = IORESOURCE_IRQ,
  133. },
  134. };
  135. static struct resource __devinitdata tc6393xb_mmc_resources[] = {
  136. {
  137. .start = 0x800,
  138. .end = 0x9ff,
  139. .flags = IORESOURCE_MEM,
  140. },
  141. {
  142. .start = 0x200,
  143. .end = 0x2ff,
  144. .flags = IORESOURCE_MEM,
  145. },
  146. {
  147. .start = IRQ_TC6393_MMC,
  148. .end = IRQ_TC6393_MMC,
  149. .flags = IORESOURCE_IRQ,
  150. },
  151. };
  152. const static struct resource tc6393xb_ohci_resources[] = {
  153. {
  154. .start = 0x3000,
  155. .end = 0x31ff,
  156. .flags = IORESOURCE_MEM,
  157. },
  158. {
  159. .start = 0x0300,
  160. .end = 0x03ff,
  161. .flags = IORESOURCE_MEM,
  162. },
  163. {
  164. .start = 0x010000,
  165. .end = 0x017fff,
  166. .flags = IORESOURCE_MEM,
  167. },
  168. {
  169. .start = 0x018000,
  170. .end = 0x01ffff,
  171. .flags = IORESOURCE_MEM,
  172. },
  173. {
  174. .start = IRQ_TC6393_OHCI,
  175. .end = IRQ_TC6393_OHCI,
  176. .flags = IORESOURCE_IRQ,
  177. },
  178. };
  179. static struct resource __devinitdata tc6393xb_fb_resources[] = {
  180. {
  181. .start = 0x5000,
  182. .end = 0x51ff,
  183. .flags = IORESOURCE_MEM,
  184. },
  185. {
  186. .start = 0x0500,
  187. .end = 0x05ff,
  188. .flags = IORESOURCE_MEM,
  189. },
  190. {
  191. .start = 0x100000,
  192. .end = 0x1fffff,
  193. .flags = IORESOURCE_MEM,
  194. },
  195. {
  196. .start = IRQ_TC6393_FB,
  197. .end = IRQ_TC6393_FB,
  198. .flags = IORESOURCE_IRQ,
  199. },
  200. };
  201. static int tc6393xb_ohci_enable(struct platform_device *dev)
  202. {
  203. struct tc6393xb *tc6393xb = dev_get_drvdata(dev->dev.parent);
  204. unsigned long flags;
  205. u16 ccr;
  206. u8 fer;
  207. spin_lock_irqsave(&tc6393xb->lock, flags);
  208. ccr = tmio_ioread16(tc6393xb->scr + SCR_CCR);
  209. ccr |= SCR_CCR_USBCK;
  210. tmio_iowrite16(ccr, tc6393xb->scr + SCR_CCR);
  211. fer = tmio_ioread8(tc6393xb->scr + SCR_FER);
  212. fer |= SCR_FER_USBEN;
  213. tmio_iowrite8(fer, tc6393xb->scr + SCR_FER);
  214. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  215. return 0;
  216. }
  217. static int tc6393xb_ohci_disable(struct platform_device *dev)
  218. {
  219. struct tc6393xb *tc6393xb = dev_get_drvdata(dev->dev.parent);
  220. unsigned long flags;
  221. u16 ccr;
  222. u8 fer;
  223. spin_lock_irqsave(&tc6393xb->lock, flags);
  224. fer = tmio_ioread8(tc6393xb->scr + SCR_FER);
  225. fer &= ~SCR_FER_USBEN;
  226. tmio_iowrite8(fer, tc6393xb->scr + SCR_FER);
  227. ccr = tmio_ioread16(tc6393xb->scr + SCR_CCR);
  228. ccr &= ~SCR_CCR_USBCK;
  229. tmio_iowrite16(ccr, tc6393xb->scr + SCR_CCR);
  230. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  231. return 0;
  232. }
  233. static int tc6393xb_fb_enable(struct platform_device *dev)
  234. {
  235. struct tc6393xb *tc6393xb = dev_get_drvdata(dev->dev.parent);
  236. unsigned long flags;
  237. u16 ccr;
  238. spin_lock_irqsave(&tc6393xb->lock, flags);
  239. ccr = tmio_ioread16(tc6393xb->scr + SCR_CCR);
  240. ccr &= ~SCR_CCR_MCLK_MASK;
  241. ccr |= SCR_CCR_MCLK_48;
  242. tmio_iowrite16(ccr, tc6393xb->scr + SCR_CCR);
  243. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  244. return 0;
  245. }
  246. static int tc6393xb_fb_disable(struct platform_device *dev)
  247. {
  248. struct tc6393xb *tc6393xb = dev_get_drvdata(dev->dev.parent);
  249. unsigned long flags;
  250. u16 ccr;
  251. spin_lock_irqsave(&tc6393xb->lock, flags);
  252. ccr = tmio_ioread16(tc6393xb->scr + SCR_CCR);
  253. ccr &= ~SCR_CCR_MCLK_MASK;
  254. ccr |= SCR_CCR_MCLK_OFF;
  255. tmio_iowrite16(ccr, tc6393xb->scr + SCR_CCR);
  256. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  257. return 0;
  258. }
  259. int tc6393xb_lcd_set_power(struct platform_device *fb, bool on)
  260. {
  261. struct platform_device *dev = to_platform_device(fb->dev.parent);
  262. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  263. u8 fer;
  264. unsigned long flags;
  265. spin_lock_irqsave(&tc6393xb->lock, flags);
  266. fer = ioread8(tc6393xb->scr + SCR_FER);
  267. if (on)
  268. fer |= SCR_FER_SLCDEN;
  269. else
  270. fer &= ~SCR_FER_SLCDEN;
  271. iowrite8(fer, tc6393xb->scr + SCR_FER);
  272. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  273. return 0;
  274. }
  275. EXPORT_SYMBOL(tc6393xb_lcd_set_power);
  276. int tc6393xb_lcd_mode(struct platform_device *fb,
  277. const struct fb_videomode *mode) {
  278. struct platform_device *dev = to_platform_device(fb->dev.parent);
  279. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  280. unsigned long flags;
  281. spin_lock_irqsave(&tc6393xb->lock, flags);
  282. iowrite16(mode->pixclock, tc6393xb->scr + SCR_PLL1CR + 0);
  283. iowrite16(mode->pixclock >> 16, tc6393xb->scr + SCR_PLL1CR + 2);
  284. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  285. return 0;
  286. }
  287. EXPORT_SYMBOL(tc6393xb_lcd_mode);
  288. static struct mfd_cell __devinitdata tc6393xb_cells[] = {
  289. [TC6393XB_CELL_NAND] = {
  290. .name = "tmio-nand",
  291. .enable = tc6393xb_nand_enable,
  292. .num_resources = ARRAY_SIZE(tc6393xb_nand_resources),
  293. .resources = tc6393xb_nand_resources,
  294. },
  295. [TC6393XB_CELL_MMC] = {
  296. .name = "tmio-mmc",
  297. .num_resources = ARRAY_SIZE(tc6393xb_mmc_resources),
  298. .resources = tc6393xb_mmc_resources,
  299. },
  300. [TC6393XB_CELL_OHCI] = {
  301. .name = "tmio-ohci",
  302. .num_resources = ARRAY_SIZE(tc6393xb_ohci_resources),
  303. .resources = tc6393xb_ohci_resources,
  304. .enable = tc6393xb_ohci_enable,
  305. .suspend = tc6393xb_ohci_disable,
  306. .resume = tc6393xb_ohci_enable,
  307. .disable = tc6393xb_ohci_disable,
  308. },
  309. [TC6393XB_CELL_FB] = {
  310. .name = "tmio-fb",
  311. .num_resources = ARRAY_SIZE(tc6393xb_fb_resources),
  312. .resources = tc6393xb_fb_resources,
  313. .enable = tc6393xb_fb_enable,
  314. .suspend = tc6393xb_fb_disable,
  315. .resume = tc6393xb_fb_enable,
  316. .disable = tc6393xb_fb_disable,
  317. },
  318. };
  319. /*--------------------------------------------------------------------------*/
  320. static int tc6393xb_gpio_get(struct gpio_chip *chip,
  321. unsigned offset)
  322. {
  323. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  324. /* XXX: does dsr also represent inputs? */
  325. return tmio_ioread8(tc6393xb->scr + SCR_GPO_DSR(offset / 8))
  326. & TC_GPIO_BIT(offset);
  327. }
  328. static void __tc6393xb_gpio_set(struct gpio_chip *chip,
  329. unsigned offset, int value)
  330. {
  331. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  332. u8 dsr;
  333. dsr = tmio_ioread8(tc6393xb->scr + SCR_GPO_DSR(offset / 8));
  334. if (value)
  335. dsr |= TC_GPIO_BIT(offset);
  336. else
  337. dsr &= ~TC_GPIO_BIT(offset);
  338. tmio_iowrite8(dsr, tc6393xb->scr + SCR_GPO_DSR(offset / 8));
  339. }
  340. static void tc6393xb_gpio_set(struct gpio_chip *chip,
  341. unsigned offset, int value)
  342. {
  343. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  344. unsigned long flags;
  345. spin_lock_irqsave(&tc6393xb->lock, flags);
  346. __tc6393xb_gpio_set(chip, offset, value);
  347. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  348. }
  349. static int tc6393xb_gpio_direction_input(struct gpio_chip *chip,
  350. unsigned offset)
  351. {
  352. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  353. unsigned long flags;
  354. u8 doecr;
  355. spin_lock_irqsave(&tc6393xb->lock, flags);
  356. doecr = tmio_ioread8(tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
  357. doecr &= ~TC_GPIO_BIT(offset);
  358. tmio_iowrite8(doecr, tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
  359. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  360. return 0;
  361. }
  362. static int tc6393xb_gpio_direction_output(struct gpio_chip *chip,
  363. unsigned offset, int value)
  364. {
  365. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  366. unsigned long flags;
  367. u8 doecr;
  368. spin_lock_irqsave(&tc6393xb->lock, flags);
  369. __tc6393xb_gpio_set(chip, offset, value);
  370. doecr = tmio_ioread8(tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
  371. doecr |= TC_GPIO_BIT(offset);
  372. tmio_iowrite8(doecr, tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
  373. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  374. return 0;
  375. }
  376. static int tc6393xb_register_gpio(struct tc6393xb *tc6393xb, int gpio_base)
  377. {
  378. tc6393xb->gpio.label = "tc6393xb";
  379. tc6393xb->gpio.base = gpio_base;
  380. tc6393xb->gpio.ngpio = 16;
  381. tc6393xb->gpio.set = tc6393xb_gpio_set;
  382. tc6393xb->gpio.get = tc6393xb_gpio_get;
  383. tc6393xb->gpio.direction_input = tc6393xb_gpio_direction_input;
  384. tc6393xb->gpio.direction_output = tc6393xb_gpio_direction_output;
  385. return gpiochip_add(&tc6393xb->gpio);
  386. }
  387. /*--------------------------------------------------------------------------*/
  388. static void
  389. tc6393xb_irq(unsigned int irq, struct irq_desc *desc)
  390. {
  391. struct tc6393xb *tc6393xb = get_irq_data(irq);
  392. unsigned int isr;
  393. unsigned int i, irq_base;
  394. irq_base = tc6393xb->irq_base;
  395. while ((isr = tmio_ioread8(tc6393xb->scr + SCR_ISR) &
  396. ~tmio_ioread8(tc6393xb->scr + SCR_IMR)))
  397. for (i = 0; i < TC6393XB_NR_IRQS; i++) {
  398. if (isr & (1 << i))
  399. generic_handle_irq(irq_base + i);
  400. }
  401. }
  402. static void tc6393xb_irq_ack(unsigned int irq)
  403. {
  404. }
  405. static void tc6393xb_irq_mask(unsigned int irq)
  406. {
  407. struct tc6393xb *tc6393xb = get_irq_chip_data(irq);
  408. unsigned long flags;
  409. u8 imr;
  410. spin_lock_irqsave(&tc6393xb->lock, flags);
  411. imr = tmio_ioread8(tc6393xb->scr + SCR_IMR);
  412. imr |= 1 << (irq - tc6393xb->irq_base);
  413. tmio_iowrite8(imr, tc6393xb->scr + SCR_IMR);
  414. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  415. }
  416. static void tc6393xb_irq_unmask(unsigned int irq)
  417. {
  418. struct tc6393xb *tc6393xb = get_irq_chip_data(irq);
  419. unsigned long flags;
  420. u8 imr;
  421. spin_lock_irqsave(&tc6393xb->lock, flags);
  422. imr = tmio_ioread8(tc6393xb->scr + SCR_IMR);
  423. imr &= ~(1 << (irq - tc6393xb->irq_base));
  424. tmio_iowrite8(imr, tc6393xb->scr + SCR_IMR);
  425. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  426. }
  427. static struct irq_chip tc6393xb_chip = {
  428. .name = "tc6393xb",
  429. .ack = tc6393xb_irq_ack,
  430. .mask = tc6393xb_irq_mask,
  431. .unmask = tc6393xb_irq_unmask,
  432. };
  433. static void tc6393xb_attach_irq(struct platform_device *dev)
  434. {
  435. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  436. unsigned int irq, irq_base;
  437. irq_base = tc6393xb->irq_base;
  438. for (irq = irq_base; irq < irq_base + TC6393XB_NR_IRQS; irq++) {
  439. set_irq_chip(irq, &tc6393xb_chip);
  440. set_irq_chip_data(irq, tc6393xb);
  441. set_irq_handler(irq, handle_edge_irq);
  442. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  443. }
  444. set_irq_type(tc6393xb->irq, IRQ_TYPE_EDGE_FALLING);
  445. set_irq_data(tc6393xb->irq, tc6393xb);
  446. set_irq_chained_handler(tc6393xb->irq, tc6393xb_irq);
  447. }
  448. static void tc6393xb_detach_irq(struct platform_device *dev)
  449. {
  450. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  451. unsigned int irq, irq_base;
  452. set_irq_chained_handler(tc6393xb->irq, NULL);
  453. set_irq_data(tc6393xb->irq, NULL);
  454. irq_base = tc6393xb->irq_base;
  455. for (irq = irq_base; irq < irq_base + TC6393XB_NR_IRQS; irq++) {
  456. set_irq_flags(irq, 0);
  457. set_irq_chip(irq, NULL);
  458. set_irq_chip_data(irq, NULL);
  459. }
  460. }
  461. /*--------------------------------------------------------------------------*/
  462. static int __devinit tc6393xb_probe(struct platform_device *dev)
  463. {
  464. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  465. struct tc6393xb *tc6393xb;
  466. struct resource *iomem, *rscr;
  467. int ret, temp;
  468. iomem = platform_get_resource(dev, IORESOURCE_MEM, 0);
  469. if (!iomem)
  470. return -EINVAL;
  471. tc6393xb = kzalloc(sizeof *tc6393xb, GFP_KERNEL);
  472. if (!tc6393xb) {
  473. ret = -ENOMEM;
  474. goto err_kzalloc;
  475. }
  476. spin_lock_init(&tc6393xb->lock);
  477. platform_set_drvdata(dev, tc6393xb);
  478. ret = platform_get_irq(dev, 0);
  479. if (ret >= 0)
  480. tc6393xb->irq = ret;
  481. else
  482. goto err_noirq;
  483. tc6393xb->iomem = iomem;
  484. tc6393xb->irq_base = tcpd->irq_base;
  485. tc6393xb->clk = clk_get(&dev->dev, "CLK_CK3P6MI");
  486. if (IS_ERR(tc6393xb->clk)) {
  487. ret = PTR_ERR(tc6393xb->clk);
  488. goto err_clk_get;
  489. }
  490. rscr = &tc6393xb->rscr;
  491. rscr->name = "tc6393xb-core";
  492. rscr->start = iomem->start;
  493. rscr->end = iomem->start + 0xff;
  494. rscr->flags = IORESOURCE_MEM;
  495. ret = request_resource(iomem, rscr);
  496. if (ret)
  497. goto err_request_scr;
  498. tc6393xb->scr = ioremap(rscr->start, rscr->end - rscr->start + 1);
  499. if (!tc6393xb->scr) {
  500. ret = -ENOMEM;
  501. goto err_ioremap;
  502. }
  503. ret = clk_enable(tc6393xb->clk);
  504. if (ret)
  505. goto err_clk_enable;
  506. ret = tcpd->enable(dev);
  507. if (ret)
  508. goto err_enable;
  509. iowrite8(0, tc6393xb->scr + SCR_FER);
  510. iowrite16(tcpd->scr_pll2cr, tc6393xb->scr + SCR_PLL2CR);
  511. iowrite16(SCR_CCR_UNK1 | SCR_CCR_HCLK_48,
  512. tc6393xb->scr + SCR_CCR);
  513. iowrite16(SCR_MCR_RDY_OPENDRAIN | SCR_MCR_RDY_UNK | SCR_MCR_RDY_EN |
  514. SCR_MCR_INT_OPENDRAIN | SCR_MCR_INT_UNK | SCR_MCR_INT_EN |
  515. BIT(15), tc6393xb->scr + SCR_MCR);
  516. iowrite16(tcpd->scr_gper, tc6393xb->scr + SCR_GPER);
  517. iowrite8(0, tc6393xb->scr + SCR_IRR);
  518. iowrite8(0xbf, tc6393xb->scr + SCR_IMR);
  519. printk(KERN_INFO "Toshiba tc6393xb revision %d at 0x%08lx, irq %d\n",
  520. tmio_ioread8(tc6393xb->scr + SCR_REVID),
  521. (unsigned long) iomem->start, tc6393xb->irq);
  522. tc6393xb->gpio.base = -1;
  523. if (tcpd->gpio_base >= 0) {
  524. ret = tc6393xb_register_gpio(tc6393xb, tcpd->gpio_base);
  525. if (ret)
  526. goto err_gpio_add;
  527. }
  528. tc6393xb_attach_irq(dev);
  529. if (tcpd->setup) {
  530. ret = tcpd->setup(dev);
  531. if (ret)
  532. goto err_setup;
  533. }
  534. tc6393xb_cells[TC6393XB_CELL_NAND].driver_data = tcpd->nand_data;
  535. tc6393xb_cells[TC6393XB_CELL_NAND].platform_data =
  536. &tc6393xb_cells[TC6393XB_CELL_NAND];
  537. tc6393xb_cells[TC6393XB_CELL_NAND].data_size =
  538. sizeof(tc6393xb_cells[TC6393XB_CELL_NAND]);
  539. tc6393xb_cells[TC6393XB_CELL_MMC].platform_data =
  540. &tc6393xb_cells[TC6393XB_CELL_MMC];
  541. tc6393xb_cells[TC6393XB_CELL_MMC].data_size =
  542. sizeof(tc6393xb_cells[TC6393XB_CELL_MMC]);
  543. tc6393xb_cells[TC6393XB_CELL_OHCI].platform_data =
  544. &tc6393xb_cells[TC6393XB_CELL_OHCI];
  545. tc6393xb_cells[TC6393XB_CELL_OHCI].data_size =
  546. sizeof(tc6393xb_cells[TC6393XB_CELL_OHCI]);
  547. tc6393xb_cells[TC6393XB_CELL_FB].driver_data = tcpd->fb_data;
  548. tc6393xb_cells[TC6393XB_CELL_FB].platform_data =
  549. &tc6393xb_cells[TC6393XB_CELL_FB];
  550. tc6393xb_cells[TC6393XB_CELL_FB].data_size =
  551. sizeof(tc6393xb_cells[TC6393XB_CELL_FB]);
  552. ret = mfd_add_devices(&dev->dev, dev->id,
  553. tc6393xb_cells, ARRAY_SIZE(tc6393xb_cells),
  554. iomem, tcpd->irq_base);
  555. if (!ret)
  556. return 0;
  557. if (tcpd->teardown)
  558. tcpd->teardown(dev);
  559. err_setup:
  560. tc6393xb_detach_irq(dev);
  561. err_gpio_add:
  562. if (tc6393xb->gpio.base != -1)
  563. temp = gpiochip_remove(&tc6393xb->gpio);
  564. tcpd->disable(dev);
  565. err_clk_enable:
  566. clk_disable(tc6393xb->clk);
  567. err_enable:
  568. iounmap(tc6393xb->scr);
  569. err_ioremap:
  570. release_resource(&tc6393xb->rscr);
  571. err_request_scr:
  572. clk_put(tc6393xb->clk);
  573. err_noirq:
  574. err_clk_get:
  575. kfree(tc6393xb);
  576. err_kzalloc:
  577. return ret;
  578. }
  579. static int __devexit tc6393xb_remove(struct platform_device *dev)
  580. {
  581. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  582. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  583. int ret;
  584. mfd_remove_devices(&dev->dev);
  585. if (tcpd->teardown)
  586. tcpd->teardown(dev);
  587. tc6393xb_detach_irq(dev);
  588. if (tc6393xb->gpio.base != -1) {
  589. ret = gpiochip_remove(&tc6393xb->gpio);
  590. if (ret) {
  591. dev_err(&dev->dev, "Can't remove gpio chip: %d\n", ret);
  592. return ret;
  593. }
  594. }
  595. ret = tcpd->disable(dev);
  596. clk_disable(tc6393xb->clk);
  597. iounmap(tc6393xb->scr);
  598. release_resource(&tc6393xb->rscr);
  599. platform_set_drvdata(dev, NULL);
  600. clk_put(tc6393xb->clk);
  601. kfree(tc6393xb);
  602. return ret;
  603. }
  604. #ifdef CONFIG_PM
  605. static int tc6393xb_suspend(struct platform_device *dev, pm_message_t state)
  606. {
  607. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  608. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  609. int i, ret;
  610. tc6393xb->suspend_state.ccr = ioread16(tc6393xb->scr + SCR_CCR);
  611. tc6393xb->suspend_state.fer = ioread8(tc6393xb->scr + SCR_FER);
  612. for (i = 0; i < 3; i++) {
  613. tc6393xb->suspend_state.gpo_dsr[i] =
  614. ioread8(tc6393xb->scr + SCR_GPO_DSR(i));
  615. tc6393xb->suspend_state.gpo_doecr[i] =
  616. ioread8(tc6393xb->scr + SCR_GPO_DOECR(i));
  617. tc6393xb->suspend_state.gpi_bcr[i] =
  618. ioread8(tc6393xb->scr + SCR_GPI_BCR(i));
  619. }
  620. ret = tcpd->suspend(dev);
  621. clk_disable(tc6393xb->clk);
  622. return ret;
  623. }
  624. static int tc6393xb_resume(struct platform_device *dev)
  625. {
  626. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  627. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  628. int ret;
  629. int i;
  630. clk_enable(tc6393xb->clk);
  631. ret = tcpd->resume(dev);
  632. if (ret)
  633. return ret;
  634. if (!tcpd->resume_restore)
  635. return 0;
  636. iowrite8(tc6393xb->suspend_state.fer, tc6393xb->scr + SCR_FER);
  637. iowrite16(tcpd->scr_pll2cr, tc6393xb->scr + SCR_PLL2CR);
  638. iowrite16(tc6393xb->suspend_state.ccr, tc6393xb->scr + SCR_CCR);
  639. iowrite16(SCR_MCR_RDY_OPENDRAIN | SCR_MCR_RDY_UNK | SCR_MCR_RDY_EN |
  640. SCR_MCR_INT_OPENDRAIN | SCR_MCR_INT_UNK | SCR_MCR_INT_EN |
  641. BIT(15), tc6393xb->scr + SCR_MCR);
  642. iowrite16(tcpd->scr_gper, tc6393xb->scr + SCR_GPER);
  643. iowrite8(0, tc6393xb->scr + SCR_IRR);
  644. iowrite8(0xbf, tc6393xb->scr + SCR_IMR);
  645. for (i = 0; i < 3; i++) {
  646. iowrite8(tc6393xb->suspend_state.gpo_dsr[i],
  647. tc6393xb->scr + SCR_GPO_DSR(i));
  648. iowrite8(tc6393xb->suspend_state.gpo_doecr[i],
  649. tc6393xb->scr + SCR_GPO_DOECR(i));
  650. iowrite8(tc6393xb->suspend_state.gpi_bcr[i],
  651. tc6393xb->scr + SCR_GPI_BCR(i));
  652. }
  653. return 0;
  654. }
  655. #else
  656. #define tc6393xb_suspend NULL
  657. #define tc6393xb_resume NULL
  658. #endif
  659. static struct platform_driver tc6393xb_driver = {
  660. .probe = tc6393xb_probe,
  661. .remove = __devexit_p(tc6393xb_remove),
  662. .suspend = tc6393xb_suspend,
  663. .resume = tc6393xb_resume,
  664. .driver = {
  665. .name = "tc6393xb",
  666. .owner = THIS_MODULE,
  667. },
  668. };
  669. static int __init tc6393xb_init(void)
  670. {
  671. return platform_driver_register(&tc6393xb_driver);
  672. }
  673. static void __exit tc6393xb_exit(void)
  674. {
  675. platform_driver_unregister(&tc6393xb_driver);
  676. }
  677. subsys_initcall(tc6393xb_init);
  678. module_exit(tc6393xb_exit);
  679. MODULE_LICENSE("GPL v2");
  680. MODULE_AUTHOR("Ian Molton, Dmitry Baryshkov and Dirk Opfer");
  681. MODULE_DESCRIPTION("tc6393xb Toshiba Mobile IO Controller");
  682. MODULE_ALIAS("platform:tc6393xb");