dib3000mb.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841
  1. /*
  2. * Frontend driver for mobile DVB-T demodulator DiBcom 3000M-B
  3. * DiBcom (http://www.dibcom.fr/)
  4. *
  5. * Copyright (C) 2004-5 Patrick Boettcher (patrick.boettcher@desy.de)
  6. *
  7. * based on GPL code from DibCom, which has
  8. *
  9. * Copyright (C) 2004 Amaury Demol for DiBcom (ademol@dibcom.fr)
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation, version 2.
  14. *
  15. * Acknowledgements
  16. *
  17. * Amaury Demol (ademol@dibcom.fr) from DiBcom for providing specs and driver
  18. * sources, on which this driver (and the dvb-dibusb) are based.
  19. *
  20. * see Documentation/dvb/README.dibusb for more information
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <linux/string.h>
  28. #include <linux/slab.h>
  29. #include "dvb_frontend.h"
  30. #include "dib3000.h"
  31. #include "dib3000mb_priv.h"
  32. /* Version information */
  33. #define DRIVER_VERSION "0.1"
  34. #define DRIVER_DESC "DiBcom 3000M-B DVB-T demodulator"
  35. #define DRIVER_AUTHOR "Patrick Boettcher, patrick.boettcher@desy.de"
  36. #ifdef CONFIG_DVB_DIBCOM_DEBUG
  37. static int debug;
  38. module_param(debug, int, 0644);
  39. MODULE_PARM_DESC(debug, "set debugging level (1=info,2=xfer,4=setfe,8=getfe (|-able)).");
  40. #endif
  41. #define deb_info(args...) dprintk(0x01,args)
  42. #define deb_i2c(args...) dprintk(0x02,args)
  43. #define deb_srch(args...) dprintk(0x04,args)
  44. #define deb_info(args...) dprintk(0x01,args)
  45. #define deb_xfer(args...) dprintk(0x02,args)
  46. #define deb_setf(args...) dprintk(0x04,args)
  47. #define deb_getf(args...) dprintk(0x08,args)
  48. #ifdef CONFIG_DVB_DIBCOM_DEBUG
  49. static int debug;
  50. module_param(debug, int, 0644);
  51. MODULE_PARM_DESC(debug, "set debugging level (1=info,2=i2c,4=srch (|-able)).");
  52. #endif
  53. static int dib3000_read_reg(struct dib3000_state *state, u16 reg)
  54. {
  55. u8 wb[] = { ((reg >> 8) | 0x80) & 0xff, reg & 0xff };
  56. u8 rb[2];
  57. struct i2c_msg msg[] = {
  58. { .addr = state->config.demod_address, .flags = 0, .buf = wb, .len = 2 },
  59. { .addr = state->config.demod_address, .flags = I2C_M_RD, .buf = rb, .len = 2 },
  60. };
  61. if (i2c_transfer(state->i2c, msg, 2) != 2)
  62. deb_i2c("i2c read error\n");
  63. deb_i2c("reading i2c bus (reg: %5d 0x%04x, val: %5d 0x%04x)\n",reg,reg,
  64. (rb[0] << 8) | rb[1],(rb[0] << 8) | rb[1]);
  65. return (rb[0] << 8) | rb[1];
  66. }
  67. static int dib3000_write_reg(struct dib3000_state *state, u16 reg, u16 val)
  68. {
  69. u8 b[] = {
  70. (reg >> 8) & 0xff, reg & 0xff,
  71. (val >> 8) & 0xff, val & 0xff,
  72. };
  73. struct i2c_msg msg[] = {
  74. { .addr = state->config.demod_address, .flags = 0, .buf = b, .len = 4 }
  75. };
  76. deb_i2c("writing i2c bus (reg: %5d 0x%04x, val: %5d 0x%04x)\n",reg,reg,val,val);
  77. return i2c_transfer(state->i2c,msg, 1) != 1 ? -EREMOTEIO : 0;
  78. }
  79. static int dib3000_search_status(u16 irq,u16 lock)
  80. {
  81. if (irq & 0x02) {
  82. if (lock & 0x01) {
  83. deb_srch("auto search succeeded\n");
  84. return 1; // auto search succeeded
  85. } else {
  86. deb_srch("auto search not successful\n");
  87. return 0; // auto search failed
  88. }
  89. } else if (irq & 0x01) {
  90. deb_srch("auto search failed\n");
  91. return 0; // auto search failed
  92. }
  93. return -1; // try again
  94. }
  95. /* for auto search */
  96. static u16 dib3000_seq[2][2][2] = /* fft,gua, inv */
  97. { /* fft */
  98. { /* gua */
  99. { 0, 1 }, /* 0 0 { 0,1 } */
  100. { 3, 9 }, /* 0 1 { 0,1 } */
  101. },
  102. {
  103. { 2, 5 }, /* 1 0 { 0,1 } */
  104. { 6, 11 }, /* 1 1 { 0,1 } */
  105. }
  106. };
  107. static int dib3000mb_get_frontend(struct dvb_frontend* fe,
  108. struct dvb_frontend_parameters *fep);
  109. static int dib3000mb_set_frontend(struct dvb_frontend* fe,
  110. struct dvb_frontend_parameters *fep, int tuner)
  111. {
  112. struct dib3000_state* state = fe->demodulator_priv;
  113. struct dvb_ofdm_parameters *ofdm = &fep->u.ofdm;
  114. fe_code_rate_t fe_cr = FEC_NONE;
  115. int search_state, seq;
  116. if (tuner && fe->ops.tuner_ops.set_params) {
  117. fe->ops.tuner_ops.set_params(fe, fep);
  118. if (fe->ops.i2c_gate_ctrl) fe->ops.i2c_gate_ctrl(fe, 0);
  119. deb_setf("bandwidth: ");
  120. switch (ofdm->bandwidth) {
  121. case BANDWIDTH_8_MHZ:
  122. deb_setf("8 MHz\n");
  123. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[2]);
  124. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_8mhz);
  125. break;
  126. case BANDWIDTH_7_MHZ:
  127. deb_setf("7 MHz\n");
  128. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[1]);
  129. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_7mhz);
  130. break;
  131. case BANDWIDTH_6_MHZ:
  132. deb_setf("6 MHz\n");
  133. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[0]);
  134. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_6mhz);
  135. break;
  136. case BANDWIDTH_AUTO:
  137. return -EOPNOTSUPP;
  138. default:
  139. err("unkown bandwidth value.");
  140. return -EINVAL;
  141. }
  142. }
  143. wr(DIB3000MB_REG_LOCK1_MASK, DIB3000MB_LOCK1_SEARCH_4);
  144. deb_setf("transmission mode: ");
  145. switch (ofdm->transmission_mode) {
  146. case TRANSMISSION_MODE_2K:
  147. deb_setf("2k\n");
  148. wr(DIB3000MB_REG_FFT, DIB3000_TRANSMISSION_MODE_2K);
  149. break;
  150. case TRANSMISSION_MODE_8K:
  151. deb_setf("8k\n");
  152. wr(DIB3000MB_REG_FFT, DIB3000_TRANSMISSION_MODE_8K);
  153. break;
  154. case TRANSMISSION_MODE_AUTO:
  155. deb_setf("auto\n");
  156. break;
  157. default:
  158. return -EINVAL;
  159. }
  160. deb_setf("guard: ");
  161. switch (ofdm->guard_interval) {
  162. case GUARD_INTERVAL_1_32:
  163. deb_setf("1_32\n");
  164. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_32);
  165. break;
  166. case GUARD_INTERVAL_1_16:
  167. deb_setf("1_16\n");
  168. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_16);
  169. break;
  170. case GUARD_INTERVAL_1_8:
  171. deb_setf("1_8\n");
  172. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_8);
  173. break;
  174. case GUARD_INTERVAL_1_4:
  175. deb_setf("1_4\n");
  176. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_4);
  177. break;
  178. case GUARD_INTERVAL_AUTO:
  179. deb_setf("auto\n");
  180. break;
  181. default:
  182. return -EINVAL;
  183. }
  184. deb_setf("inversion: ");
  185. switch (fep->inversion) {
  186. case INVERSION_OFF:
  187. deb_setf("off\n");
  188. wr(DIB3000MB_REG_DDS_INV, DIB3000_DDS_INVERSION_OFF);
  189. break;
  190. case INVERSION_AUTO:
  191. deb_setf("auto ");
  192. break;
  193. case INVERSION_ON:
  194. deb_setf("on\n");
  195. wr(DIB3000MB_REG_DDS_INV, DIB3000_DDS_INVERSION_ON);
  196. break;
  197. default:
  198. return -EINVAL;
  199. }
  200. deb_setf("constellation: ");
  201. switch (ofdm->constellation) {
  202. case QPSK:
  203. deb_setf("qpsk\n");
  204. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_QPSK);
  205. break;
  206. case QAM_16:
  207. deb_setf("qam16\n");
  208. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_16QAM);
  209. break;
  210. case QAM_64:
  211. deb_setf("qam64\n");
  212. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_64QAM);
  213. break;
  214. case QAM_AUTO:
  215. break;
  216. default:
  217. return -EINVAL;
  218. }
  219. deb_setf("hierarchy: ");
  220. switch (ofdm->hierarchy_information) {
  221. case HIERARCHY_NONE:
  222. deb_setf("none ");
  223. /* fall through */
  224. case HIERARCHY_1:
  225. deb_setf("alpha=1\n");
  226. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_1);
  227. break;
  228. case HIERARCHY_2:
  229. deb_setf("alpha=2\n");
  230. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_2);
  231. break;
  232. case HIERARCHY_4:
  233. deb_setf("alpha=4\n");
  234. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_4);
  235. break;
  236. case HIERARCHY_AUTO:
  237. deb_setf("alpha=auto\n");
  238. break;
  239. default:
  240. return -EINVAL;
  241. }
  242. deb_setf("hierarchy: ");
  243. if (ofdm->hierarchy_information == HIERARCHY_NONE) {
  244. deb_setf("none\n");
  245. wr(DIB3000MB_REG_VIT_HRCH, DIB3000_HRCH_OFF);
  246. wr(DIB3000MB_REG_VIT_HP, DIB3000_SELECT_HP);
  247. fe_cr = ofdm->code_rate_HP;
  248. } else if (ofdm->hierarchy_information != HIERARCHY_AUTO) {
  249. deb_setf("on\n");
  250. wr(DIB3000MB_REG_VIT_HRCH, DIB3000_HRCH_ON);
  251. wr(DIB3000MB_REG_VIT_HP, DIB3000_SELECT_LP);
  252. fe_cr = ofdm->code_rate_LP;
  253. }
  254. deb_setf("fec: ");
  255. switch (fe_cr) {
  256. case FEC_1_2:
  257. deb_setf("1_2\n");
  258. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_1_2);
  259. break;
  260. case FEC_2_3:
  261. deb_setf("2_3\n");
  262. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_2_3);
  263. break;
  264. case FEC_3_4:
  265. deb_setf("3_4\n");
  266. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_3_4);
  267. break;
  268. case FEC_5_6:
  269. deb_setf("5_6\n");
  270. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_5_6);
  271. break;
  272. case FEC_7_8:
  273. deb_setf("7_8\n");
  274. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_7_8);
  275. break;
  276. case FEC_NONE:
  277. deb_setf("none ");
  278. break;
  279. case FEC_AUTO:
  280. deb_setf("auto\n");
  281. break;
  282. default:
  283. return -EINVAL;
  284. }
  285. seq = dib3000_seq
  286. [ofdm->transmission_mode == TRANSMISSION_MODE_AUTO]
  287. [ofdm->guard_interval == GUARD_INTERVAL_AUTO]
  288. [fep->inversion == INVERSION_AUTO];
  289. deb_setf("seq? %d\n", seq);
  290. wr(DIB3000MB_REG_SEQ, seq);
  291. wr(DIB3000MB_REG_ISI, seq ? DIB3000MB_ISI_INHIBIT : DIB3000MB_ISI_ACTIVATE);
  292. if (ofdm->transmission_mode == TRANSMISSION_MODE_2K) {
  293. if (ofdm->guard_interval == GUARD_INTERVAL_1_8) {
  294. wr(DIB3000MB_REG_SYNC_IMPROVEMENT, DIB3000MB_SYNC_IMPROVE_2K_1_8);
  295. } else {
  296. wr(DIB3000MB_REG_SYNC_IMPROVEMENT, DIB3000MB_SYNC_IMPROVE_DEFAULT);
  297. }
  298. wr(DIB3000MB_REG_UNK_121, DIB3000MB_UNK_121_2K);
  299. } else {
  300. wr(DIB3000MB_REG_UNK_121, DIB3000MB_UNK_121_DEFAULT);
  301. }
  302. wr(DIB3000MB_REG_MOBILE_ALGO, DIB3000MB_MOBILE_ALGO_OFF);
  303. wr(DIB3000MB_REG_MOBILE_MODE_QAM, DIB3000MB_MOBILE_MODE_QAM_OFF);
  304. wr(DIB3000MB_REG_MOBILE_MODE, DIB3000MB_MOBILE_MODE_OFF);
  305. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_high);
  306. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_ACTIVATE);
  307. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AGC + DIB3000MB_RESTART_CTRL);
  308. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  309. /* wait for AGC lock */
  310. msleep(70);
  311. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_low);
  312. /* something has to be auto searched */
  313. if (ofdm->constellation == QAM_AUTO ||
  314. ofdm->hierarchy_information == HIERARCHY_AUTO ||
  315. fe_cr == FEC_AUTO ||
  316. fep->inversion == INVERSION_AUTO) {
  317. int as_count=0;
  318. deb_setf("autosearch enabled.\n");
  319. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_INHIBIT);
  320. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AUTO_SEARCH);
  321. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  322. while ((search_state =
  323. dib3000_search_status(
  324. rd(DIB3000MB_REG_AS_IRQ_PENDING),
  325. rd(DIB3000MB_REG_LOCK2_VALUE))) < 0 && as_count++ < 100)
  326. msleep(1);
  327. deb_setf("search_state after autosearch %d after %d checks\n",search_state,as_count);
  328. if (search_state == 1) {
  329. struct dvb_frontend_parameters feps;
  330. if (dib3000mb_get_frontend(fe, &feps) == 0) {
  331. deb_setf("reading tuning data from frontend succeeded.\n");
  332. return dib3000mb_set_frontend(fe, &feps, 0);
  333. }
  334. }
  335. } else {
  336. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_CTRL);
  337. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  338. }
  339. return 0;
  340. }
  341. static int dib3000mb_fe_init(struct dvb_frontend* fe, int mobile_mode)
  342. {
  343. struct dib3000_state* state = fe->demodulator_priv;
  344. deb_info("dib3000mb is getting up.\n");
  345. wr(DIB3000MB_REG_POWER_CONTROL, DIB3000MB_POWER_UP);
  346. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AGC);
  347. wr(DIB3000MB_REG_RESET_DEVICE, DIB3000MB_RESET_DEVICE);
  348. wr(DIB3000MB_REG_RESET_DEVICE, DIB3000MB_RESET_DEVICE_RST);
  349. wr(DIB3000MB_REG_CLOCK, DIB3000MB_CLOCK_DEFAULT);
  350. wr(DIB3000MB_REG_ELECT_OUT_MODE, DIB3000MB_ELECT_OUT_MODE_ON);
  351. wr(DIB3000MB_REG_DDS_FREQ_MSB, DIB3000MB_DDS_FREQ_MSB);
  352. wr(DIB3000MB_REG_DDS_FREQ_LSB, DIB3000MB_DDS_FREQ_LSB);
  353. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[2]);
  354. wr_foreach(dib3000mb_reg_impulse_noise,
  355. dib3000mb_impulse_noise_values[DIB3000MB_IMPNOISE_OFF]);
  356. wr_foreach(dib3000mb_reg_agc_gain, dib3000mb_default_agc_gain);
  357. wr(DIB3000MB_REG_PHASE_NOISE, DIB3000MB_PHASE_NOISE_DEFAULT);
  358. wr_foreach(dib3000mb_reg_phase_noise, dib3000mb_default_noise_phase);
  359. wr_foreach(dib3000mb_reg_lock_duration, dib3000mb_default_lock_duration);
  360. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_low);
  361. wr(DIB3000MB_REG_LOCK0_MASK, DIB3000MB_LOCK0_DEFAULT);
  362. wr(DIB3000MB_REG_LOCK1_MASK, DIB3000MB_LOCK1_SEARCH_4);
  363. wr(DIB3000MB_REG_LOCK2_MASK, DIB3000MB_LOCK2_DEFAULT);
  364. wr(DIB3000MB_REG_SEQ, dib3000_seq[1][1][1]);
  365. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_8mhz);
  366. wr(DIB3000MB_REG_UNK_68, DIB3000MB_UNK_68);
  367. wr(DIB3000MB_REG_UNK_69, DIB3000MB_UNK_69);
  368. wr(DIB3000MB_REG_UNK_71, DIB3000MB_UNK_71);
  369. wr(DIB3000MB_REG_UNK_77, DIB3000MB_UNK_77);
  370. wr(DIB3000MB_REG_UNK_78, DIB3000MB_UNK_78);
  371. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_INHIBIT);
  372. wr(DIB3000MB_REG_UNK_92, DIB3000MB_UNK_92);
  373. wr(DIB3000MB_REG_UNK_96, DIB3000MB_UNK_96);
  374. wr(DIB3000MB_REG_UNK_97, DIB3000MB_UNK_97);
  375. wr(DIB3000MB_REG_UNK_106, DIB3000MB_UNK_106);
  376. wr(DIB3000MB_REG_UNK_107, DIB3000MB_UNK_107);
  377. wr(DIB3000MB_REG_UNK_108, DIB3000MB_UNK_108);
  378. wr(DIB3000MB_REG_UNK_122, DIB3000MB_UNK_122);
  379. wr(DIB3000MB_REG_MOBILE_MODE_QAM, DIB3000MB_MOBILE_MODE_QAM_OFF);
  380. wr(DIB3000MB_REG_BERLEN, DIB3000MB_BERLEN_DEFAULT);
  381. wr_foreach(dib3000mb_reg_filter_coeffs, dib3000mb_filter_coeffs);
  382. wr(DIB3000MB_REG_MOBILE_ALGO, DIB3000MB_MOBILE_ALGO_ON);
  383. wr(DIB3000MB_REG_MULTI_DEMOD_MSB, DIB3000MB_MULTI_DEMOD_MSB);
  384. wr(DIB3000MB_REG_MULTI_DEMOD_LSB, DIB3000MB_MULTI_DEMOD_LSB);
  385. wr(DIB3000MB_REG_OUTPUT_MODE, DIB3000MB_OUTPUT_MODE_SLAVE);
  386. wr(DIB3000MB_REG_FIFO_142, DIB3000MB_FIFO_142);
  387. wr(DIB3000MB_REG_MPEG2_OUT_MODE, DIB3000MB_MPEG2_OUT_MODE_188);
  388. wr(DIB3000MB_REG_PID_PARSE, DIB3000MB_PID_PARSE_ACTIVATE);
  389. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_INHIBIT);
  390. wr(DIB3000MB_REG_FIFO_146, DIB3000MB_FIFO_146);
  391. wr(DIB3000MB_REG_FIFO_147, DIB3000MB_FIFO_147);
  392. wr(DIB3000MB_REG_DATA_IN_DIVERSITY, DIB3000MB_DATA_DIVERSITY_IN_OFF);
  393. return 0;
  394. }
  395. static int dib3000mb_get_frontend(struct dvb_frontend* fe,
  396. struct dvb_frontend_parameters *fep)
  397. {
  398. struct dib3000_state* state = fe->demodulator_priv;
  399. struct dvb_ofdm_parameters *ofdm = &fep->u.ofdm;
  400. fe_code_rate_t *cr;
  401. u16 tps_val;
  402. int inv_test1,inv_test2;
  403. u32 dds_val, threshold = 0x800000;
  404. if (!rd(DIB3000MB_REG_TPS_LOCK))
  405. return 0;
  406. dds_val = ((rd(DIB3000MB_REG_DDS_VALUE_MSB) & 0xff) << 16) + rd(DIB3000MB_REG_DDS_VALUE_LSB);
  407. deb_getf("DDS_VAL: %x %x %x",dds_val, rd(DIB3000MB_REG_DDS_VALUE_MSB), rd(DIB3000MB_REG_DDS_VALUE_LSB));
  408. if (dds_val < threshold)
  409. inv_test1 = 0;
  410. else if (dds_val == threshold)
  411. inv_test1 = 1;
  412. else
  413. inv_test1 = 2;
  414. dds_val = ((rd(DIB3000MB_REG_DDS_FREQ_MSB) & 0xff) << 16) + rd(DIB3000MB_REG_DDS_FREQ_LSB);
  415. deb_getf("DDS_FREQ: %x %x %x",dds_val, rd(DIB3000MB_REG_DDS_FREQ_MSB), rd(DIB3000MB_REG_DDS_FREQ_LSB));
  416. if (dds_val < threshold)
  417. inv_test2 = 0;
  418. else if (dds_val == threshold)
  419. inv_test2 = 1;
  420. else
  421. inv_test2 = 2;
  422. fep->inversion =
  423. ((inv_test2 == 2) && (inv_test1==1 || inv_test1==0)) ||
  424. ((inv_test2 == 0) && (inv_test1==1 || inv_test1==2)) ?
  425. INVERSION_ON : INVERSION_OFF;
  426. deb_getf("inversion %d %d, %d\n", inv_test2, inv_test1, fep->inversion);
  427. switch ((tps_val = rd(DIB3000MB_REG_TPS_QAM))) {
  428. case DIB3000_CONSTELLATION_QPSK:
  429. deb_getf("QPSK ");
  430. ofdm->constellation = QPSK;
  431. break;
  432. case DIB3000_CONSTELLATION_16QAM:
  433. deb_getf("QAM16 ");
  434. ofdm->constellation = QAM_16;
  435. break;
  436. case DIB3000_CONSTELLATION_64QAM:
  437. deb_getf("QAM64 ");
  438. ofdm->constellation = QAM_64;
  439. break;
  440. default:
  441. err("Unexpected constellation returned by TPS (%d)", tps_val);
  442. break;
  443. }
  444. deb_getf("TPS: %d\n", tps_val);
  445. if (rd(DIB3000MB_REG_TPS_HRCH)) {
  446. deb_getf("HRCH ON\n");
  447. cr = &ofdm->code_rate_LP;
  448. ofdm->code_rate_HP = FEC_NONE;
  449. switch ((tps_val = rd(DIB3000MB_REG_TPS_VIT_ALPHA))) {
  450. case DIB3000_ALPHA_0:
  451. deb_getf("HIERARCHY_NONE ");
  452. ofdm->hierarchy_information = HIERARCHY_NONE;
  453. break;
  454. case DIB3000_ALPHA_1:
  455. deb_getf("HIERARCHY_1 ");
  456. ofdm->hierarchy_information = HIERARCHY_1;
  457. break;
  458. case DIB3000_ALPHA_2:
  459. deb_getf("HIERARCHY_2 ");
  460. ofdm->hierarchy_information = HIERARCHY_2;
  461. break;
  462. case DIB3000_ALPHA_4:
  463. deb_getf("HIERARCHY_4 ");
  464. ofdm->hierarchy_information = HIERARCHY_4;
  465. break;
  466. default:
  467. err("Unexpected ALPHA value returned by TPS (%d)", tps_val);
  468. break;
  469. }
  470. deb_getf("TPS: %d\n", tps_val);
  471. tps_val = rd(DIB3000MB_REG_TPS_CODE_RATE_LP);
  472. } else {
  473. deb_getf("HRCH OFF\n");
  474. cr = &ofdm->code_rate_HP;
  475. ofdm->code_rate_LP = FEC_NONE;
  476. ofdm->hierarchy_information = HIERARCHY_NONE;
  477. tps_val = rd(DIB3000MB_REG_TPS_CODE_RATE_HP);
  478. }
  479. switch (tps_val) {
  480. case DIB3000_FEC_1_2:
  481. deb_getf("FEC_1_2 ");
  482. *cr = FEC_1_2;
  483. break;
  484. case DIB3000_FEC_2_3:
  485. deb_getf("FEC_2_3 ");
  486. *cr = FEC_2_3;
  487. break;
  488. case DIB3000_FEC_3_4:
  489. deb_getf("FEC_3_4 ");
  490. *cr = FEC_3_4;
  491. break;
  492. case DIB3000_FEC_5_6:
  493. deb_getf("FEC_5_6 ");
  494. *cr = FEC_4_5;
  495. break;
  496. case DIB3000_FEC_7_8:
  497. deb_getf("FEC_7_8 ");
  498. *cr = FEC_7_8;
  499. break;
  500. default:
  501. err("Unexpected FEC returned by TPS (%d)", tps_val);
  502. break;
  503. }
  504. deb_getf("TPS: %d\n",tps_val);
  505. switch ((tps_val = rd(DIB3000MB_REG_TPS_GUARD_TIME))) {
  506. case DIB3000_GUARD_TIME_1_32:
  507. deb_getf("GUARD_INTERVAL_1_32 ");
  508. ofdm->guard_interval = GUARD_INTERVAL_1_32;
  509. break;
  510. case DIB3000_GUARD_TIME_1_16:
  511. deb_getf("GUARD_INTERVAL_1_16 ");
  512. ofdm->guard_interval = GUARD_INTERVAL_1_16;
  513. break;
  514. case DIB3000_GUARD_TIME_1_8:
  515. deb_getf("GUARD_INTERVAL_1_8 ");
  516. ofdm->guard_interval = GUARD_INTERVAL_1_8;
  517. break;
  518. case DIB3000_GUARD_TIME_1_4:
  519. deb_getf("GUARD_INTERVAL_1_4 ");
  520. ofdm->guard_interval = GUARD_INTERVAL_1_4;
  521. break;
  522. default:
  523. err("Unexpected Guard Time returned by TPS (%d)", tps_val);
  524. break;
  525. }
  526. deb_getf("TPS: %d\n", tps_val);
  527. switch ((tps_val = rd(DIB3000MB_REG_TPS_FFT))) {
  528. case DIB3000_TRANSMISSION_MODE_2K:
  529. deb_getf("TRANSMISSION_MODE_2K ");
  530. ofdm->transmission_mode = TRANSMISSION_MODE_2K;
  531. break;
  532. case DIB3000_TRANSMISSION_MODE_8K:
  533. deb_getf("TRANSMISSION_MODE_8K ");
  534. ofdm->transmission_mode = TRANSMISSION_MODE_8K;
  535. break;
  536. default:
  537. err("unexpected transmission mode return by TPS (%d)", tps_val);
  538. break;
  539. }
  540. deb_getf("TPS: %d\n", tps_val);
  541. return 0;
  542. }
  543. static int dib3000mb_read_status(struct dvb_frontend* fe, fe_status_t *stat)
  544. {
  545. struct dib3000_state* state = fe->demodulator_priv;
  546. *stat = 0;
  547. if (rd(DIB3000MB_REG_AGC_LOCK))
  548. *stat |= FE_HAS_SIGNAL;
  549. if (rd(DIB3000MB_REG_CARRIER_LOCK))
  550. *stat |= FE_HAS_CARRIER;
  551. if (rd(DIB3000MB_REG_VIT_LCK))
  552. *stat |= FE_HAS_VITERBI;
  553. if (rd(DIB3000MB_REG_TS_SYNC_LOCK))
  554. *stat |= (FE_HAS_SYNC | FE_HAS_LOCK);
  555. deb_getf("actual status is %2x\n",*stat);
  556. deb_getf("autoval: tps: %d, qam: %d, hrch: %d, alpha: %d, hp: %d, lp: %d, guard: %d, fft: %d cell: %d\n",
  557. rd(DIB3000MB_REG_TPS_LOCK),
  558. rd(DIB3000MB_REG_TPS_QAM),
  559. rd(DIB3000MB_REG_TPS_HRCH),
  560. rd(DIB3000MB_REG_TPS_VIT_ALPHA),
  561. rd(DIB3000MB_REG_TPS_CODE_RATE_HP),
  562. rd(DIB3000MB_REG_TPS_CODE_RATE_LP),
  563. rd(DIB3000MB_REG_TPS_GUARD_TIME),
  564. rd(DIB3000MB_REG_TPS_FFT),
  565. rd(DIB3000MB_REG_TPS_CELL_ID));
  566. //*stat = FE_HAS_SIGNAL | FE_HAS_CARRIER | FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_LOCK;
  567. return 0;
  568. }
  569. static int dib3000mb_read_ber(struct dvb_frontend* fe, u32 *ber)
  570. {
  571. struct dib3000_state* state = fe->demodulator_priv;
  572. *ber = ((rd(DIB3000MB_REG_BER_MSB) << 16) | rd(DIB3000MB_REG_BER_LSB));
  573. return 0;
  574. }
  575. /* see dib3000-watch dvb-apps for exact calcuations of signal_strength and snr */
  576. static int dib3000mb_read_signal_strength(struct dvb_frontend* fe, u16 *strength)
  577. {
  578. struct dib3000_state* state = fe->demodulator_priv;
  579. *strength = rd(DIB3000MB_REG_SIGNAL_POWER) * 0xffff / 0x170;
  580. return 0;
  581. }
  582. static int dib3000mb_read_snr(struct dvb_frontend* fe, u16 *snr)
  583. {
  584. struct dib3000_state* state = fe->demodulator_priv;
  585. short sigpow = rd(DIB3000MB_REG_SIGNAL_POWER);
  586. int icipow = ((rd(DIB3000MB_REG_NOISE_POWER_MSB) & 0xff) << 16) |
  587. rd(DIB3000MB_REG_NOISE_POWER_LSB);
  588. *snr = (sigpow << 8) / ((icipow > 0) ? icipow : 1);
  589. return 0;
  590. }
  591. static int dib3000mb_read_unc_blocks(struct dvb_frontend* fe, u32 *unc)
  592. {
  593. struct dib3000_state* state = fe->demodulator_priv;
  594. *unc = rd(DIB3000MB_REG_PACKET_ERROR_RATE);
  595. return 0;
  596. }
  597. static int dib3000mb_sleep(struct dvb_frontend* fe)
  598. {
  599. struct dib3000_state* state = fe->demodulator_priv;
  600. deb_info("dib3000mb is going to bed.\n");
  601. wr(DIB3000MB_REG_POWER_CONTROL, DIB3000MB_POWER_DOWN);
  602. return 0;
  603. }
  604. static int dib3000mb_fe_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings *tune)
  605. {
  606. tune->min_delay_ms = 800;
  607. return 0;
  608. }
  609. static int dib3000mb_fe_init_nonmobile(struct dvb_frontend* fe)
  610. {
  611. return dib3000mb_fe_init(fe, 0);
  612. }
  613. static int dib3000mb_set_frontend_and_tuner(struct dvb_frontend* fe, struct dvb_frontend_parameters *fep)
  614. {
  615. return dib3000mb_set_frontend(fe, fep, 1);
  616. }
  617. static void dib3000mb_release(struct dvb_frontend* fe)
  618. {
  619. struct dib3000_state *state = fe->demodulator_priv;
  620. kfree(state);
  621. }
  622. /* pid filter and transfer stuff */
  623. static int dib3000mb_pid_control(struct dvb_frontend *fe,int index, int pid,int onoff)
  624. {
  625. struct dib3000_state *state = fe->demodulator_priv;
  626. pid = (onoff ? pid | DIB3000_ACTIVATE_PID_FILTERING : 0);
  627. wr(index+DIB3000MB_REG_FIRST_PID,pid);
  628. return 0;
  629. }
  630. static int dib3000mb_fifo_control(struct dvb_frontend *fe, int onoff)
  631. {
  632. struct dib3000_state *state = fe->demodulator_priv;
  633. deb_xfer("%s fifo\n",onoff ? "enabling" : "disabling");
  634. if (onoff) {
  635. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_ACTIVATE);
  636. } else {
  637. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_INHIBIT);
  638. }
  639. return 0;
  640. }
  641. static int dib3000mb_pid_parse(struct dvb_frontend *fe, int onoff)
  642. {
  643. struct dib3000_state *state = fe->demodulator_priv;
  644. deb_xfer("%s pid parsing\n",onoff ? "enabling" : "disabling");
  645. wr(DIB3000MB_REG_PID_PARSE,onoff);
  646. return 0;
  647. }
  648. static int dib3000mb_tuner_pass_ctrl(struct dvb_frontend *fe, int onoff, u8 pll_addr)
  649. {
  650. struct dib3000_state *state = fe->demodulator_priv;
  651. if (onoff) {
  652. wr(DIB3000MB_REG_TUNER, DIB3000_TUNER_WRITE_ENABLE(pll_addr));
  653. } else {
  654. wr(DIB3000MB_REG_TUNER, DIB3000_TUNER_WRITE_DISABLE(pll_addr));
  655. }
  656. return 0;
  657. }
  658. static struct dvb_frontend_ops dib3000mb_ops;
  659. struct dvb_frontend* dib3000mb_attach(const struct dib3000_config* config,
  660. struct i2c_adapter* i2c, struct dib_fe_xfer_ops *xfer_ops)
  661. {
  662. struct dib3000_state* state = NULL;
  663. /* allocate memory for the internal state */
  664. state = kzalloc(sizeof(struct dib3000_state), GFP_KERNEL);
  665. if (state == NULL)
  666. goto error;
  667. /* setup the state */
  668. state->i2c = i2c;
  669. memcpy(&state->config,config,sizeof(struct dib3000_config));
  670. /* check for the correct demod */
  671. if (rd(DIB3000_REG_MANUFACTOR_ID) != DIB3000_I2C_ID_DIBCOM)
  672. goto error;
  673. if (rd(DIB3000_REG_DEVICE_ID) != DIB3000MB_DEVICE_ID)
  674. goto error;
  675. /* create dvb_frontend */
  676. memcpy(&state->frontend.ops, &dib3000mb_ops, sizeof(struct dvb_frontend_ops));
  677. state->frontend.demodulator_priv = state;
  678. /* set the xfer operations */
  679. xfer_ops->pid_parse = dib3000mb_pid_parse;
  680. xfer_ops->fifo_ctrl = dib3000mb_fifo_control;
  681. xfer_ops->pid_ctrl = dib3000mb_pid_control;
  682. xfer_ops->tuner_pass_ctrl = dib3000mb_tuner_pass_ctrl;
  683. return &state->frontend;
  684. error:
  685. kfree(state);
  686. return NULL;
  687. }
  688. static struct dvb_frontend_ops dib3000mb_ops = {
  689. .info = {
  690. .name = "DiBcom 3000M-B DVB-T",
  691. .type = FE_OFDM,
  692. .frequency_min = 44250000,
  693. .frequency_max = 867250000,
  694. .frequency_stepsize = 62500,
  695. .caps = FE_CAN_INVERSION_AUTO |
  696. FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  697. FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  698. FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 | FE_CAN_QAM_AUTO |
  699. FE_CAN_TRANSMISSION_MODE_AUTO |
  700. FE_CAN_GUARD_INTERVAL_AUTO |
  701. FE_CAN_RECOVER |
  702. FE_CAN_HIERARCHY_AUTO,
  703. },
  704. .release = dib3000mb_release,
  705. .init = dib3000mb_fe_init_nonmobile,
  706. .sleep = dib3000mb_sleep,
  707. .set_frontend = dib3000mb_set_frontend_and_tuner,
  708. .get_frontend = dib3000mb_get_frontend,
  709. .get_tune_settings = dib3000mb_fe_get_tune_settings,
  710. .read_status = dib3000mb_read_status,
  711. .read_ber = dib3000mb_read_ber,
  712. .read_signal_strength = dib3000mb_read_signal_strength,
  713. .read_snr = dib3000mb_read_snr,
  714. .read_ucblocks = dib3000mb_read_unc_blocks,
  715. };
  716. MODULE_AUTHOR(DRIVER_AUTHOR);
  717. MODULE_DESCRIPTION(DRIVER_DESC);
  718. MODULE_LICENSE("GPL");
  719. EXPORT_SYMBOL(dib3000mb_attach);