qt1010.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485
  1. /*
  2. * Driver for Quantek QT1010 silicon tuner
  3. *
  4. * Copyright (C) 2006 Antti Palosaari <crope@iki.fi>
  5. * Aapo Tahkola <aet@rasterburn.org>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  20. */
  21. #include "qt1010.h"
  22. #include "qt1010_priv.h"
  23. static int debug;
  24. module_param(debug, int, 0644);
  25. MODULE_PARM_DESC(debug, "Turn on/off debugging (default:off).");
  26. #define dprintk(args...) \
  27. do { \
  28. if (debug) printk(KERN_DEBUG "QT1010: " args); \
  29. } while (0)
  30. /* read single register */
  31. static int qt1010_readreg(struct qt1010_priv *priv, u8 reg, u8 *val)
  32. {
  33. struct i2c_msg msg[2] = {
  34. { .addr = priv->cfg->i2c_address,
  35. .flags = 0, .buf = &reg, .len = 1 },
  36. { .addr = priv->cfg->i2c_address,
  37. .flags = I2C_M_RD, .buf = val, .len = 1 },
  38. };
  39. if (i2c_transfer(priv->i2c, msg, 2) != 2) {
  40. printk(KERN_WARNING "qt1010 I2C read failed\n");
  41. return -EREMOTEIO;
  42. }
  43. return 0;
  44. }
  45. /* write single register */
  46. static int qt1010_writereg(struct qt1010_priv *priv, u8 reg, u8 val)
  47. {
  48. u8 buf[2] = { reg, val };
  49. struct i2c_msg msg = { .addr = priv->cfg->i2c_address,
  50. .flags = 0, .buf = buf, .len = 2 };
  51. if (i2c_transfer(priv->i2c, &msg, 1) != 1) {
  52. printk(KERN_WARNING "qt1010 I2C write failed\n");
  53. return -EREMOTEIO;
  54. }
  55. return 0;
  56. }
  57. /* dump all registers */
  58. static void qt1010_dump_regs(struct qt1010_priv *priv)
  59. {
  60. char buf[52], buf2[4];
  61. u8 reg, val;
  62. for (reg = 0; ; reg++) {
  63. if (reg % 16 == 0) {
  64. if (reg)
  65. printk("%s\n", buf);
  66. sprintf(buf, "%02x: ", reg);
  67. }
  68. if (qt1010_readreg(priv, reg, &val) == 0)
  69. sprintf(buf2, "%02x ", val);
  70. else
  71. strcpy(buf2, "-- ");
  72. strcat(buf, buf2);
  73. if (reg == 0x2f)
  74. break;
  75. }
  76. printk("%s\n", buf);
  77. }
  78. static int qt1010_set_params(struct dvb_frontend *fe,
  79. struct dvb_frontend_parameters *params)
  80. {
  81. struct qt1010_priv *priv;
  82. int err;
  83. u32 freq, div, mod1, mod2;
  84. u8 i, tmpval, reg05;
  85. qt1010_i2c_oper_t rd[48] = {
  86. { QT1010_WR, 0x01, 0x80 },
  87. { QT1010_WR, 0x02, 0x3f },
  88. { QT1010_WR, 0x05, 0xff }, /* 02 c write */
  89. { QT1010_WR, 0x06, 0x44 },
  90. { QT1010_WR, 0x07, 0xff }, /* 04 c write */
  91. { QT1010_WR, 0x08, 0x08 },
  92. { QT1010_WR, 0x09, 0xff }, /* 06 c write */
  93. { QT1010_WR, 0x0a, 0xff }, /* 07 c write */
  94. { QT1010_WR, 0x0b, 0xff }, /* 08 c write */
  95. { QT1010_WR, 0x0c, 0xe1 },
  96. { QT1010_WR, 0x1a, 0xff }, /* 10 c write */
  97. { QT1010_WR, 0x1b, 0x00 },
  98. { QT1010_WR, 0x1c, 0x89 },
  99. { QT1010_WR, 0x11, 0xff }, /* 13 c write */
  100. { QT1010_WR, 0x12, 0xff }, /* 14 c write */
  101. { QT1010_WR, 0x22, 0xff }, /* 15 c write */
  102. { QT1010_WR, 0x1e, 0x00 },
  103. { QT1010_WR, 0x1e, 0xd0 },
  104. { QT1010_RD, 0x22, 0xff }, /* 16 c read */
  105. { QT1010_WR, 0x1e, 0x00 },
  106. { QT1010_RD, 0x05, 0xff }, /* 20 c read */
  107. { QT1010_RD, 0x22, 0xff }, /* 21 c read */
  108. { QT1010_WR, 0x23, 0xd0 },
  109. { QT1010_WR, 0x1e, 0x00 },
  110. { QT1010_WR, 0x1e, 0xe0 },
  111. { QT1010_RD, 0x23, 0xff }, /* 25 c read */
  112. { QT1010_RD, 0x23, 0xff }, /* 26 c read */
  113. { QT1010_WR, 0x1e, 0x00 },
  114. { QT1010_WR, 0x24, 0xd0 },
  115. { QT1010_WR, 0x1e, 0x00 },
  116. { QT1010_WR, 0x1e, 0xf0 },
  117. { QT1010_RD, 0x24, 0xff }, /* 31 c read */
  118. { QT1010_WR, 0x1e, 0x00 },
  119. { QT1010_WR, 0x14, 0x7f },
  120. { QT1010_WR, 0x15, 0x7f },
  121. { QT1010_WR, 0x05, 0xff }, /* 35 c write */
  122. { QT1010_WR, 0x06, 0x00 },
  123. { QT1010_WR, 0x15, 0x1f },
  124. { QT1010_WR, 0x16, 0xff },
  125. { QT1010_WR, 0x18, 0xff },
  126. { QT1010_WR, 0x1f, 0xff }, /* 40 c write */
  127. { QT1010_WR, 0x20, 0xff }, /* 41 c write */
  128. { QT1010_WR, 0x21, 0x53 },
  129. { QT1010_WR, 0x25, 0xff }, /* 43 c write */
  130. { QT1010_WR, 0x26, 0x15 },
  131. { QT1010_WR, 0x00, 0xff }, /* 45 c write */
  132. { QT1010_WR, 0x02, 0x00 },
  133. { QT1010_WR, 0x01, 0x00 }
  134. };
  135. #define FREQ1 32000000 /* 32 MHz */
  136. #define FREQ2 4000000 /* 4 MHz Quartz oscillator in the stick? */
  137. priv = fe->tuner_priv;
  138. freq = params->frequency;
  139. div = (freq + QT1010_OFFSET) / QT1010_STEP;
  140. freq = (div * QT1010_STEP) - QT1010_OFFSET;
  141. mod1 = (freq + QT1010_OFFSET) % FREQ1;
  142. mod2 = (freq + QT1010_OFFSET) % FREQ2;
  143. priv->bandwidth =
  144. (fe->ops.info.type == FE_OFDM) ? params->u.ofdm.bandwidth : 0;
  145. priv->frequency = freq;
  146. if (fe->ops.i2c_gate_ctrl)
  147. fe->ops.i2c_gate_ctrl(fe, 1); /* open i2c_gate */
  148. /* reg 05 base value */
  149. if (freq < 290000000) reg05 = 0x14; /* 290 MHz */
  150. else if (freq < 610000000) reg05 = 0x34; /* 610 MHz */
  151. else if (freq < 802000000) reg05 = 0x54; /* 802 MHz */
  152. else reg05 = 0x74;
  153. /* 0x5 */
  154. rd[2].val = reg05;
  155. /* 07 - set frequency: 32 MHz scale */
  156. rd[4].val = (freq + QT1010_OFFSET) / FREQ1;
  157. /* 09 - changes every 8/24 MHz */
  158. if (mod1 < 8000000) rd[6].val = 0x1d;
  159. else rd[6].val = 0x1c;
  160. /* 0a - set frequency: 4 MHz scale (max 28 MHz) */
  161. if (mod1 < 1*FREQ2) rd[7].val = 0x09; /* +0 MHz */
  162. else if (mod1 < 2*FREQ2) rd[7].val = 0x08; /* +4 MHz */
  163. else if (mod1 < 3*FREQ2) rd[7].val = 0x0f; /* +8 MHz */
  164. else if (mod1 < 4*FREQ2) rd[7].val = 0x0e; /* +12 MHz */
  165. else if (mod1 < 5*FREQ2) rd[7].val = 0x0d; /* +16 MHz */
  166. else if (mod1 < 6*FREQ2) rd[7].val = 0x0c; /* +20 MHz */
  167. else if (mod1 < 7*FREQ2) rd[7].val = 0x0b; /* +24 MHz */
  168. else rd[7].val = 0x0a; /* +28 MHz */
  169. /* 0b - changes every 2/2 MHz */
  170. if (mod2 < 2000000) rd[8].val = 0x45;
  171. else rd[8].val = 0x44;
  172. /* 1a - set frequency: 125 kHz scale (max 3875 kHz)*/
  173. tmpval = 0x78; /* byte, overflows intentionally */
  174. rd[10].val = tmpval-((mod2/QT1010_STEP)*0x08);
  175. /* 11 */
  176. rd[13].val = 0xfd; /* TODO: correct value calculation */
  177. /* 12 */
  178. rd[14].val = 0x91; /* TODO: correct value calculation */
  179. /* 22 */
  180. if (freq < 450000000) rd[15].val = 0xd0; /* 450 MHz */
  181. else if (freq < 482000000) rd[15].val = 0xd1; /* 482 MHz */
  182. else if (freq < 514000000) rd[15].val = 0xd4; /* 514 MHz */
  183. else if (freq < 546000000) rd[15].val = 0xd7; /* 546 MHz */
  184. else if (freq < 610000000) rd[15].val = 0xda; /* 610 MHz */
  185. else rd[15].val = 0xd0;
  186. /* 05 */
  187. rd[35].val = (reg05 & 0xf0);
  188. /* 1f */
  189. if (mod1 < 8000000) tmpval = 0x00;
  190. else if (mod1 < 12000000) tmpval = 0x01;
  191. else if (mod1 < 16000000) tmpval = 0x02;
  192. else if (mod1 < 24000000) tmpval = 0x03;
  193. else if (mod1 < 28000000) tmpval = 0x04;
  194. else tmpval = 0x05;
  195. rd[40].val = (priv->reg1f_init_val + 0x0e + tmpval);
  196. /* 20 */
  197. if (mod1 < 8000000) tmpval = 0x00;
  198. else if (mod1 < 12000000) tmpval = 0x01;
  199. else if (mod1 < 20000000) tmpval = 0x02;
  200. else if (mod1 < 24000000) tmpval = 0x03;
  201. else if (mod1 < 28000000) tmpval = 0x04;
  202. else tmpval = 0x05;
  203. rd[41].val = (priv->reg20_init_val + 0x0d + tmpval);
  204. /* 25 */
  205. rd[43].val = priv->reg25_init_val;
  206. /* 00 */
  207. rd[45].val = 0x92; /* TODO: correct value calculation */
  208. dprintk("freq:%u 05:%02x 07:%02x 09:%02x 0a:%02x 0b:%02x " \
  209. "1a:%02x 11:%02x 12:%02x 22:%02x 05:%02x 1f:%02x " \
  210. "20:%02x 25:%02x 00:%02x", \
  211. freq, rd[2].val, rd[4].val, rd[6].val, rd[7].val, rd[8].val, \
  212. rd[10].val, rd[13].val, rd[14].val, rd[15].val, rd[35].val, \
  213. rd[40].val, rd[41].val, rd[43].val, rd[45].val);
  214. for (i = 0; i < ARRAY_SIZE(rd); i++) {
  215. if (rd[i].oper == QT1010_WR) {
  216. err = qt1010_writereg(priv, rd[i].reg, rd[i].val);
  217. } else { /* read is required to proper locking */
  218. err = qt1010_readreg(priv, rd[i].reg, &tmpval);
  219. }
  220. if (err) return err;
  221. }
  222. if (debug)
  223. qt1010_dump_regs(priv);
  224. if (fe->ops.i2c_gate_ctrl)
  225. fe->ops.i2c_gate_ctrl(fe, 0); /* close i2c_gate */
  226. return 0;
  227. }
  228. static int qt1010_init_meas1(struct qt1010_priv *priv,
  229. u8 oper, u8 reg, u8 reg_init_val, u8 *retval)
  230. {
  231. u8 i, val1, val2;
  232. int err;
  233. qt1010_i2c_oper_t i2c_data[] = {
  234. { QT1010_WR, reg, reg_init_val },
  235. { QT1010_WR, 0x1e, 0x00 },
  236. { QT1010_WR, 0x1e, oper },
  237. { QT1010_RD, reg, 0xff }
  238. };
  239. for (i = 0; i < ARRAY_SIZE(i2c_data); i++) {
  240. if (i2c_data[i].oper == QT1010_WR) {
  241. err = qt1010_writereg(priv, i2c_data[i].reg,
  242. i2c_data[i].val);
  243. } else {
  244. err = qt1010_readreg(priv, i2c_data[i].reg, &val2);
  245. }
  246. if (err) return err;
  247. }
  248. do {
  249. val1 = val2;
  250. err = qt1010_readreg(priv, reg, &val2);
  251. if (err) return err;
  252. dprintk("compare reg:%02x %02x %02x", reg, val1, val2);
  253. } while (val1 != val2);
  254. *retval = val1;
  255. return qt1010_writereg(priv, 0x1e, 0x00);
  256. }
  257. static u8 qt1010_init_meas2(struct qt1010_priv *priv,
  258. u8 reg_init_val, u8 *retval)
  259. {
  260. u8 i, val;
  261. int err;
  262. qt1010_i2c_oper_t i2c_data[] = {
  263. { QT1010_WR, 0x07, reg_init_val },
  264. { QT1010_WR, 0x22, 0xd0 },
  265. { QT1010_WR, 0x1e, 0x00 },
  266. { QT1010_WR, 0x1e, 0xd0 },
  267. { QT1010_RD, 0x22, 0xff },
  268. { QT1010_WR, 0x1e, 0x00 },
  269. { QT1010_WR, 0x22, 0xff }
  270. };
  271. for (i = 0; i < ARRAY_SIZE(i2c_data); i++) {
  272. if (i2c_data[i].oper == QT1010_WR) {
  273. err = qt1010_writereg(priv, i2c_data[i].reg,
  274. i2c_data[i].val);
  275. } else {
  276. err = qt1010_readreg(priv, i2c_data[i].reg, &val);
  277. }
  278. if (err) return err;
  279. }
  280. *retval = val;
  281. return 0;
  282. }
  283. static int qt1010_init(struct dvb_frontend *fe)
  284. {
  285. struct qt1010_priv *priv = fe->tuner_priv;
  286. struct dvb_frontend_parameters params;
  287. int err = 0;
  288. u8 i, tmpval, *valptr = NULL;
  289. qt1010_i2c_oper_t i2c_data[] = {
  290. { QT1010_WR, 0x01, 0x80 },
  291. { QT1010_WR, 0x0d, 0x84 },
  292. { QT1010_WR, 0x0e, 0xb7 },
  293. { QT1010_WR, 0x2a, 0x23 },
  294. { QT1010_WR, 0x2c, 0xdc },
  295. { QT1010_M1, 0x25, 0x40 }, /* get reg 25 init value */
  296. { QT1010_M1, 0x81, 0xff }, /* get reg 25 init value */
  297. { QT1010_WR, 0x2b, 0x70 },
  298. { QT1010_WR, 0x2a, 0x23 },
  299. { QT1010_M1, 0x26, 0x08 },
  300. { QT1010_M1, 0x82, 0xff },
  301. { QT1010_WR, 0x05, 0x14 },
  302. { QT1010_WR, 0x06, 0x44 },
  303. { QT1010_WR, 0x07, 0x28 },
  304. { QT1010_WR, 0x08, 0x0b },
  305. { QT1010_WR, 0x11, 0xfd },
  306. { QT1010_M1, 0x22, 0x0d },
  307. { QT1010_M1, 0xd0, 0xff },
  308. { QT1010_WR, 0x06, 0x40 },
  309. { QT1010_WR, 0x16, 0xf0 },
  310. { QT1010_WR, 0x02, 0x38 },
  311. { QT1010_WR, 0x03, 0x18 },
  312. { QT1010_WR, 0x20, 0xe0 },
  313. { QT1010_M1, 0x1f, 0x20 }, /* get reg 1f init value */
  314. { QT1010_M1, 0x84, 0xff }, /* get reg 1f init value */
  315. { QT1010_RD, 0x20, 0x20 }, /* get reg 20 init value */
  316. { QT1010_WR, 0x03, 0x19 },
  317. { QT1010_WR, 0x02, 0x3f },
  318. { QT1010_WR, 0x21, 0x53 },
  319. { QT1010_RD, 0x21, 0xff },
  320. { QT1010_WR, 0x11, 0xfd },
  321. { QT1010_WR, 0x05, 0x34 },
  322. { QT1010_WR, 0x06, 0x44 },
  323. { QT1010_WR, 0x08, 0x08 }
  324. };
  325. if (fe->ops.i2c_gate_ctrl)
  326. fe->ops.i2c_gate_ctrl(fe, 1); /* open i2c_gate */
  327. for (i = 0; i < ARRAY_SIZE(i2c_data); i++) {
  328. switch (i2c_data[i].oper) {
  329. case QT1010_WR:
  330. err = qt1010_writereg(priv, i2c_data[i].reg,
  331. i2c_data[i].val);
  332. break;
  333. case QT1010_RD:
  334. if (i2c_data[i].val == 0x20)
  335. valptr = &priv->reg20_init_val;
  336. else
  337. valptr = &tmpval;
  338. err = qt1010_readreg(priv, i2c_data[i].reg, valptr);
  339. break;
  340. case QT1010_M1:
  341. if (i2c_data[i].val == 0x25)
  342. valptr = &priv->reg25_init_val;
  343. else if (i2c_data[i].val == 0x1f)
  344. valptr = &priv->reg1f_init_val;
  345. else
  346. valptr = &tmpval;
  347. err = qt1010_init_meas1(priv, i2c_data[i+1].reg,
  348. i2c_data[i].reg,
  349. i2c_data[i].val, valptr);
  350. i++;
  351. break;
  352. }
  353. if (err) return err;
  354. }
  355. for (i = 0x31; i < 0x3a; i++) /* 0x31 - 0x39 */
  356. if ((err = qt1010_init_meas2(priv, i, &tmpval)))
  357. return err;
  358. params.frequency = 545000000; /* Sigmatek DVB-110 545000000 */
  359. /* MSI Megasky 580 GL861 533000000 */
  360. return qt1010_set_params(fe, &params);
  361. }
  362. static int qt1010_release(struct dvb_frontend *fe)
  363. {
  364. kfree(fe->tuner_priv);
  365. fe->tuner_priv = NULL;
  366. return 0;
  367. }
  368. static int qt1010_get_frequency(struct dvb_frontend *fe, u32 *frequency)
  369. {
  370. struct qt1010_priv *priv = fe->tuner_priv;
  371. *frequency = priv->frequency;
  372. return 0;
  373. }
  374. static int qt1010_get_bandwidth(struct dvb_frontend *fe, u32 *bandwidth)
  375. {
  376. struct qt1010_priv *priv = fe->tuner_priv;
  377. *bandwidth = priv->bandwidth;
  378. return 0;
  379. }
  380. static const struct dvb_tuner_ops qt1010_tuner_ops = {
  381. .info = {
  382. .name = "Quantek QT1010",
  383. .frequency_min = QT1010_MIN_FREQ,
  384. .frequency_max = QT1010_MAX_FREQ,
  385. .frequency_step = QT1010_STEP,
  386. },
  387. .release = qt1010_release,
  388. .init = qt1010_init,
  389. /* TODO: implement sleep */
  390. .set_params = qt1010_set_params,
  391. .get_frequency = qt1010_get_frequency,
  392. .get_bandwidth = qt1010_get_bandwidth
  393. };
  394. struct dvb_frontend * qt1010_attach(struct dvb_frontend *fe,
  395. struct i2c_adapter *i2c,
  396. struct qt1010_config *cfg)
  397. {
  398. struct qt1010_priv *priv = NULL;
  399. u8 id;
  400. priv = kzalloc(sizeof(struct qt1010_priv), GFP_KERNEL);
  401. if (priv == NULL)
  402. return NULL;
  403. priv->cfg = cfg;
  404. priv->i2c = i2c;
  405. if (fe->ops.i2c_gate_ctrl)
  406. fe->ops.i2c_gate_ctrl(fe, 1); /* open i2c_gate */
  407. /* Try to detect tuner chip. Probably this is not correct register. */
  408. if (qt1010_readreg(priv, 0x29, &id) != 0 || (id != 0x39)) {
  409. kfree(priv);
  410. return NULL;
  411. }
  412. if (fe->ops.i2c_gate_ctrl)
  413. fe->ops.i2c_gate_ctrl(fe, 0); /* close i2c_gate */
  414. printk(KERN_INFO "Quantek QT1010 successfully identified.\n");
  415. memcpy(&fe->ops.tuner_ops, &qt1010_tuner_ops,
  416. sizeof(struct dvb_tuner_ops));
  417. fe->tuner_priv = priv;
  418. return fe;
  419. }
  420. EXPORT_SYMBOL(qt1010_attach);
  421. MODULE_DESCRIPTION("Quantek QT1010 silicon tuner driver");
  422. MODULE_AUTHOR("Antti Palosaari <crope@iki.fi>");
  423. MODULE_AUTHOR("Aapo Tahkola <aet@rasterburn.org>");
  424. MODULE_VERSION("0.1");
  425. MODULE_LICENSE("GPL");