tx4939ide.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761
  1. /*
  2. * TX4939 internal IDE driver
  3. * Based on RBTX49xx patch from CELF patch archive.
  4. *
  5. * This file is subject to the terms and conditions of the GNU General Public
  6. * License. See the file "COPYING" in the main directory of this archive
  7. * for more details.
  8. *
  9. * (C) Copyright TOSHIBA CORPORATION 2005-2007
  10. */
  11. #include <linux/module.h>
  12. #include <linux/types.h>
  13. #include <linux/ide.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/io.h>
  18. #include <linux/scatterlist.h>
  19. #define MODNAME "tx4939ide"
  20. /* ATA Shadow Registers (8-bit except for Data which is 16-bit) */
  21. #define TX4939IDE_Data 0x000
  22. #define TX4939IDE_Error_Feature 0x001
  23. #define TX4939IDE_Sec 0x002
  24. #define TX4939IDE_LBA0 0x003
  25. #define TX4939IDE_LBA1 0x004
  26. #define TX4939IDE_LBA2 0x005
  27. #define TX4939IDE_DevHead 0x006
  28. #define TX4939IDE_Stat_Cmd 0x007
  29. #define TX4939IDE_AltStat_DevCtl 0x402
  30. /* H/W DMA Registers */
  31. #define TX4939IDE_DMA_Cmd 0x800 /* 8-bit */
  32. #define TX4939IDE_DMA_Stat 0x802 /* 8-bit */
  33. #define TX4939IDE_PRD_Ptr 0x804 /* 32-bit */
  34. /* ATA100 CORE Registers (16-bit) */
  35. #define TX4939IDE_Sys_Ctl 0xc00
  36. #define TX4939IDE_Xfer_Cnt_1 0xc08
  37. #define TX4939IDE_Xfer_Cnt_2 0xc0a
  38. #define TX4939IDE_Sec_Cnt 0xc10
  39. #define TX4939IDE_Start_Lo_Addr 0xc18
  40. #define TX4939IDE_Start_Up_Addr 0xc20
  41. #define TX4939IDE_Add_Ctl 0xc28
  42. #define TX4939IDE_Lo_Burst_Cnt 0xc30
  43. #define TX4939IDE_Up_Burst_Cnt 0xc38
  44. #define TX4939IDE_PIO_Addr 0xc88
  45. #define TX4939IDE_H_Rst_Tim 0xc90
  46. #define TX4939IDE_Int_Ctl 0xc98
  47. #define TX4939IDE_Pkt_Cmd 0xcb8
  48. #define TX4939IDE_Bxfer_Cnt_Hi 0xcc0
  49. #define TX4939IDE_Bxfer_Cnt_Lo 0xcc8
  50. #define TX4939IDE_Dev_TErr 0xcd0
  51. #define TX4939IDE_Pkt_Xfer_Ctl 0xcd8
  52. #define TX4939IDE_Start_TAddr 0xce0
  53. /* bits for Int_Ctl */
  54. #define TX4939IDE_INT_ADDRERR 0x80
  55. #define TX4939IDE_INT_REACHMUL 0x40
  56. #define TX4939IDE_INT_DEVTIMING 0x20
  57. #define TX4939IDE_INT_UDMATERM 0x10
  58. #define TX4939IDE_INT_TIMER 0x08
  59. #define TX4939IDE_INT_BUSERR 0x04
  60. #define TX4939IDE_INT_XFEREND 0x02
  61. #define TX4939IDE_INT_HOST 0x01
  62. #define TX4939IDE_IGNORE_INTS \
  63. (TX4939IDE_INT_ADDRERR | TX4939IDE_INT_REACHMUL | \
  64. TX4939IDE_INT_DEVTIMING | TX4939IDE_INT_UDMATERM | \
  65. TX4939IDE_INT_TIMER | TX4939IDE_INT_XFEREND)
  66. #ifdef __BIG_ENDIAN
  67. #define tx4939ide_swizzlel(a) ((a) ^ 4)
  68. #define tx4939ide_swizzlew(a) ((a) ^ 6)
  69. #define tx4939ide_swizzleb(a) ((a) ^ 7)
  70. #else
  71. #define tx4939ide_swizzlel(a) (a)
  72. #define tx4939ide_swizzlew(a) (a)
  73. #define tx4939ide_swizzleb(a) (a)
  74. #endif
  75. static u16 tx4939ide_readw(void __iomem *base, u32 reg)
  76. {
  77. return __raw_readw(base + tx4939ide_swizzlew(reg));
  78. }
  79. static u8 tx4939ide_readb(void __iomem *base, u32 reg)
  80. {
  81. return __raw_readb(base + tx4939ide_swizzleb(reg));
  82. }
  83. static void tx4939ide_writel(u32 val, void __iomem *base, u32 reg)
  84. {
  85. __raw_writel(val, base + tx4939ide_swizzlel(reg));
  86. }
  87. static void tx4939ide_writew(u16 val, void __iomem *base, u32 reg)
  88. {
  89. __raw_writew(val, base + tx4939ide_swizzlew(reg));
  90. }
  91. static void tx4939ide_writeb(u8 val, void __iomem *base, u32 reg)
  92. {
  93. __raw_writeb(val, base + tx4939ide_swizzleb(reg));
  94. }
  95. #define TX4939IDE_BASE(hwif) ((void __iomem *)(hwif)->extra_base)
  96. static void tx4939ide_set_pio_mode(ide_drive_t *drive, const u8 pio)
  97. {
  98. ide_hwif_t *hwif = drive->hwif;
  99. int is_slave = drive->dn;
  100. u32 mask, val;
  101. u8 safe = pio;
  102. ide_drive_t *pair;
  103. pair = ide_get_pair_dev(drive);
  104. if (pair)
  105. safe = min(safe, ide_get_best_pio_mode(pair, 255, 4));
  106. /*
  107. * Update Command Transfer Mode for master/slave and Data
  108. * Transfer Mode for this drive.
  109. */
  110. mask = is_slave ? 0x07f00000 : 0x000007f0;
  111. val = ((safe << 8) | (pio << 4)) << (is_slave ? 16 : 0);
  112. hwif->select_data = (hwif->select_data & ~mask) | val;
  113. /* tx4939ide_tf_load_fixup() will set the Sys_Ctl register */
  114. }
  115. static void tx4939ide_set_dma_mode(ide_drive_t *drive, const u8 mode)
  116. {
  117. ide_hwif_t *hwif = drive->hwif;
  118. u32 mask, val;
  119. /* Update Data Transfer Mode for this drive. */
  120. if (mode >= XFER_UDMA_0)
  121. val = mode - XFER_UDMA_0 + 8;
  122. else
  123. val = mode - XFER_MW_DMA_0 + 5;
  124. if (drive->dn) {
  125. mask = 0x00f00000;
  126. val <<= 20;
  127. } else {
  128. mask = 0x000000f0;
  129. val <<= 4;
  130. }
  131. hwif->select_data = (hwif->select_data & ~mask) | val;
  132. /* tx4939ide_tf_load_fixup() will set the Sys_Ctl register */
  133. }
  134. static u16 tx4939ide_check_error_ints(ide_hwif_t *hwif)
  135. {
  136. void __iomem *base = TX4939IDE_BASE(hwif);
  137. u16 ctl = tx4939ide_readw(base, TX4939IDE_Int_Ctl);
  138. if (ctl & TX4939IDE_INT_BUSERR) {
  139. /* reset FIFO */
  140. u16 sysctl = tx4939ide_readw(base, TX4939IDE_Sys_Ctl);
  141. tx4939ide_writew(sysctl | 0x4000, base, TX4939IDE_Sys_Ctl);
  142. mmiowb();
  143. /* wait 12GBUSCLK (typ. 60ns @ GBUS200MHz, max 270ns) */
  144. ndelay(270);
  145. tx4939ide_writew(sysctl, base, TX4939IDE_Sys_Ctl);
  146. }
  147. if (ctl & (TX4939IDE_INT_ADDRERR |
  148. TX4939IDE_INT_DEVTIMING | TX4939IDE_INT_BUSERR))
  149. pr_err("%s: Error interrupt %#x (%s%s%s )\n",
  150. hwif->name, ctl,
  151. ctl & TX4939IDE_INT_ADDRERR ? " Address-Error" : "",
  152. ctl & TX4939IDE_INT_DEVTIMING ? " DEV-Timing" : "",
  153. ctl & TX4939IDE_INT_BUSERR ? " Bus-Error" : "");
  154. return ctl;
  155. }
  156. static void tx4939ide_clear_irq(ide_drive_t *drive)
  157. {
  158. ide_hwif_t *hwif;
  159. void __iomem *base;
  160. u16 ctl;
  161. /*
  162. * tx4939ide_dma_test_irq() and tx4939ide_dma_end() do all job
  163. * for DMA case.
  164. */
  165. if (drive->waiting_for_dma)
  166. return;
  167. hwif = drive->hwif;
  168. base = TX4939IDE_BASE(hwif);
  169. ctl = tx4939ide_check_error_ints(hwif);
  170. tx4939ide_writew(ctl, base, TX4939IDE_Int_Ctl);
  171. }
  172. static u8 tx4939ide_cable_detect(ide_hwif_t *hwif)
  173. {
  174. void __iomem *base = TX4939IDE_BASE(hwif);
  175. return tx4939ide_readw(base, TX4939IDE_Sys_Ctl) & 0x2000 ?
  176. ATA_CBL_PATA40 : ATA_CBL_PATA80;
  177. }
  178. #ifdef __BIG_ENDIAN
  179. static void tx4939ide_dma_host_set(ide_drive_t *drive, int on)
  180. {
  181. ide_hwif_t *hwif = drive->hwif;
  182. u8 unit = drive->dn;
  183. void __iomem *base = TX4939IDE_BASE(hwif);
  184. u8 dma_stat = tx4939ide_readb(base, TX4939IDE_DMA_Stat);
  185. if (on)
  186. dma_stat |= (1 << (5 + unit));
  187. else
  188. dma_stat &= ~(1 << (5 + unit));
  189. tx4939ide_writeb(dma_stat, base, TX4939IDE_DMA_Stat);
  190. }
  191. #else
  192. #define tx4939ide_dma_host_set ide_dma_host_set
  193. #endif
  194. static u8 tx4939ide_clear_dma_status(void __iomem *base)
  195. {
  196. u8 dma_stat;
  197. /* read DMA status for INTR & ERROR flags */
  198. dma_stat = tx4939ide_readb(base, TX4939IDE_DMA_Stat);
  199. /* clear INTR & ERROR flags */
  200. tx4939ide_writeb(dma_stat | ATA_DMA_INTR | ATA_DMA_ERR, base,
  201. TX4939IDE_DMA_Stat);
  202. /* recover intmask cleared by writing to bit2 of DMA_Stat */
  203. tx4939ide_writew(TX4939IDE_IGNORE_INTS << 8, base, TX4939IDE_Int_Ctl);
  204. return dma_stat;
  205. }
  206. #ifdef __BIG_ENDIAN
  207. /* custom ide_build_dmatable to handle swapped layout */
  208. static int tx4939ide_build_dmatable(ide_drive_t *drive, struct request *rq)
  209. {
  210. ide_hwif_t *hwif = drive->hwif;
  211. u32 *table = (u32 *)hwif->dmatable_cpu;
  212. unsigned int count = 0;
  213. int i;
  214. struct scatterlist *sg;
  215. hwif->sg_nents = ide_build_sglist(drive, rq);
  216. if (hwif->sg_nents == 0)
  217. return 0;
  218. for_each_sg(hwif->sg_table, sg, hwif->sg_nents, i) {
  219. u32 cur_addr, cur_len, bcount;
  220. cur_addr = sg_dma_address(sg);
  221. cur_len = sg_dma_len(sg);
  222. /*
  223. * Fill in the DMA table, without crossing any 64kB boundaries.
  224. */
  225. while (cur_len) {
  226. if (count++ >= PRD_ENTRIES)
  227. goto use_pio_instead;
  228. bcount = 0x10000 - (cur_addr & 0xffff);
  229. if (bcount > cur_len)
  230. bcount = cur_len;
  231. /*
  232. * This workaround for zero count seems required.
  233. * (standard ide_build_dmatable do it too)
  234. */
  235. if ((bcount & 0xffff) == 0x0000)
  236. bcount = 0x8000;
  237. *table++ = bcount & 0xffff;
  238. *table++ = cur_addr;
  239. cur_addr += bcount;
  240. cur_len -= bcount;
  241. }
  242. }
  243. if (count) {
  244. *(table - 2) |= 0x80000000;
  245. return count;
  246. }
  247. use_pio_instead:
  248. printk(KERN_ERR "%s: %s\n", drive->name,
  249. count ? "DMA table too small" : "empty DMA table?");
  250. ide_destroy_dmatable(drive);
  251. return 0; /* revert to PIO for this request */
  252. }
  253. #else
  254. #define tx4939ide_build_dmatable ide_build_dmatable
  255. #endif
  256. static int tx4939ide_dma_setup(ide_drive_t *drive)
  257. {
  258. ide_hwif_t *hwif = drive->hwif;
  259. void __iomem *base = TX4939IDE_BASE(hwif);
  260. struct request *rq = hwif->hwgroup->rq;
  261. u8 reading;
  262. int nent;
  263. if (rq_data_dir(rq))
  264. reading = 0;
  265. else
  266. reading = ATA_DMA_WR;
  267. /* fall back to PIO! */
  268. nent = tx4939ide_build_dmatable(drive, rq);
  269. if (!nent) {
  270. ide_map_sg(drive, rq);
  271. return 1;
  272. }
  273. /* PRD table */
  274. tx4939ide_writel(hwif->dmatable_dma, base, TX4939IDE_PRD_Ptr);
  275. /* specify r/w */
  276. tx4939ide_writeb(reading, base, TX4939IDE_DMA_Cmd);
  277. /* clear INTR & ERROR flags */
  278. tx4939ide_clear_dma_status(base);
  279. drive->waiting_for_dma = 1;
  280. tx4939ide_writew(SECTOR_SIZE / 2, base, drive->dn ?
  281. TX4939IDE_Xfer_Cnt_2 : TX4939IDE_Xfer_Cnt_1);
  282. tx4939ide_writew(rq->nr_sectors, base, TX4939IDE_Sec_Cnt);
  283. return 0;
  284. }
  285. static int tx4939ide_dma_end(ide_drive_t *drive)
  286. {
  287. ide_hwif_t *hwif = drive->hwif;
  288. u8 dma_stat, dma_cmd;
  289. void __iomem *base = TX4939IDE_BASE(hwif);
  290. u16 ctl = tx4939ide_readw(base, TX4939IDE_Int_Ctl);
  291. drive->waiting_for_dma = 0;
  292. /* get DMA command mode */
  293. dma_cmd = tx4939ide_readb(base, TX4939IDE_DMA_Cmd);
  294. /* stop DMA */
  295. tx4939ide_writeb(dma_cmd & ~ATA_DMA_START, base, TX4939IDE_DMA_Cmd);
  296. /* read and clear the INTR & ERROR bits */
  297. dma_stat = tx4939ide_clear_dma_status(base);
  298. /* purge DMA mappings */
  299. ide_destroy_dmatable(drive);
  300. /* verify good DMA status */
  301. wmb();
  302. if ((dma_stat & (ATA_DMA_INTR | ATA_DMA_ERR | ATA_DMA_ACTIVE)) == 0 &&
  303. (ctl & (TX4939IDE_INT_XFEREND | TX4939IDE_INT_HOST)) ==
  304. (TX4939IDE_INT_XFEREND | TX4939IDE_INT_HOST))
  305. /* INT_IDE lost... bug? */
  306. return 0;
  307. return ((dma_stat & (ATA_DMA_INTR | ATA_DMA_ERR | ATA_DMA_ACTIVE)) !=
  308. ATA_DMA_INTR) ? 0x10 | dma_stat : 0;
  309. }
  310. /* returns 1 if DMA IRQ issued, 0 otherwise */
  311. static int tx4939ide_dma_test_irq(ide_drive_t *drive)
  312. {
  313. ide_hwif_t *hwif = drive->hwif;
  314. void __iomem *base = TX4939IDE_BASE(hwif);
  315. u16 ctl, ide_int;
  316. u8 dma_stat, stat;
  317. int found = 0;
  318. ctl = tx4939ide_check_error_ints(hwif);
  319. ide_int = ctl & (TX4939IDE_INT_XFEREND | TX4939IDE_INT_HOST);
  320. switch (ide_int) {
  321. case TX4939IDE_INT_HOST:
  322. /* On error, XFEREND might not be asserted. */
  323. stat = tx4939ide_readb(base, TX4939IDE_AltStat_DevCtl);
  324. if ((stat & (ATA_BUSY | ATA_DRQ | ATA_ERR)) == ATA_ERR)
  325. found = 1;
  326. else
  327. /* Wait for XFEREND (Mask HOST and unmask XFEREND) */
  328. ctl &= ~TX4939IDE_INT_XFEREND << 8;
  329. ctl |= ide_int << 8;
  330. break;
  331. case TX4939IDE_INT_HOST | TX4939IDE_INT_XFEREND:
  332. dma_stat = tx4939ide_readb(base, TX4939IDE_DMA_Stat);
  333. if (!(dma_stat & ATA_DMA_INTR))
  334. pr_warning("%s: weird interrupt status. "
  335. "DMA_Stat %#02x int_ctl %#04x\n",
  336. hwif->name, dma_stat, ctl);
  337. found = 1;
  338. break;
  339. }
  340. /*
  341. * Do not clear XFEREND, HOST now. They will be cleared by
  342. * clearing bit2 of DMA_Stat.
  343. */
  344. ctl &= ~ide_int;
  345. tx4939ide_writew(ctl, base, TX4939IDE_Int_Ctl);
  346. return found;
  347. }
  348. static void tx4939ide_init_hwif(ide_hwif_t *hwif)
  349. {
  350. void __iomem *base = TX4939IDE_BASE(hwif);
  351. /* Soft Reset */
  352. tx4939ide_writew(0x8000, base, TX4939IDE_Sys_Ctl);
  353. mmiowb();
  354. /* at least 20 GBUSCLK (typ. 100ns @ GBUS200MHz, max 450ns) */
  355. ndelay(450);
  356. tx4939ide_writew(0x0000, base, TX4939IDE_Sys_Ctl);
  357. /* mask some interrupts and clear all interrupts */
  358. tx4939ide_writew((TX4939IDE_IGNORE_INTS << 8) | 0xff, base,
  359. TX4939IDE_Int_Ctl);
  360. tx4939ide_writew(0x0008, base, TX4939IDE_Lo_Burst_Cnt);
  361. tx4939ide_writew(0, base, TX4939IDE_Up_Burst_Cnt);
  362. }
  363. static int tx4939ide_init_dma(ide_hwif_t *hwif, const struct ide_port_info *d)
  364. {
  365. hwif->dma_base =
  366. hwif->extra_base + tx4939ide_swizzleb(TX4939IDE_DMA_Cmd);
  367. /*
  368. * Note that we cannot use ATA_DMA_TABLE_OFS, ATA_DMA_STATUS
  369. * for big endian.
  370. */
  371. return ide_allocate_dma_engine(hwif);
  372. }
  373. static void tx4939ide_tf_load_fixup(ide_drive_t *drive, ide_task_t *task)
  374. {
  375. ide_hwif_t *hwif = drive->hwif;
  376. void __iomem *base = TX4939IDE_BASE(hwif);
  377. u16 sysctl = hwif->select_data >> (drive->dn ? 16 : 0);
  378. /*
  379. * Fix ATA100 CORE System Control Register. (The write to the
  380. * Device/Head register may write wrong data to the System
  381. * Control Register)
  382. * While Sys_Ctl is written here, selectproc is not needed.
  383. */
  384. tx4939ide_writew(sysctl, base, TX4939IDE_Sys_Ctl);
  385. }
  386. #ifdef __BIG_ENDIAN
  387. static u8 tx4939ide_read_sff_dma_status(ide_hwif_t *hwif)
  388. {
  389. void __iomem *base = TX4939IDE_BASE(hwif);
  390. return tx4939ide_readb(base, TX4939IDE_DMA_Stat);
  391. }
  392. /* custom iops (independent from SWAP_IO_SPACE) */
  393. static u8 tx4939ide_inb(unsigned long port)
  394. {
  395. return __raw_readb((void __iomem *)port);
  396. }
  397. static void tx4939ide_outb(u8 value, unsigned long port)
  398. {
  399. __raw_writeb(value, (void __iomem *)port);
  400. }
  401. static void tx4939ide_tf_load(ide_drive_t *drive, ide_task_t *task)
  402. {
  403. ide_hwif_t *hwif = drive->hwif;
  404. struct ide_io_ports *io_ports = &hwif->io_ports;
  405. struct ide_taskfile *tf = &task->tf;
  406. u8 HIHI = task->tf_flags & IDE_TFLAG_LBA48 ? 0xE0 : 0xEF;
  407. if (task->tf_flags & IDE_TFLAG_FLAGGED)
  408. HIHI = 0xFF;
  409. if (task->tf_flags & IDE_TFLAG_OUT_DATA) {
  410. u16 data = (tf->hob_data << 8) | tf->data;
  411. /* no endian swap */
  412. __raw_writew(data, (void __iomem *)io_ports->data_addr);
  413. }
  414. if (task->tf_flags & IDE_TFLAG_OUT_HOB_FEATURE)
  415. tx4939ide_outb(tf->hob_feature, io_ports->feature_addr);
  416. if (task->tf_flags & IDE_TFLAG_OUT_HOB_NSECT)
  417. tx4939ide_outb(tf->hob_nsect, io_ports->nsect_addr);
  418. if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAL)
  419. tx4939ide_outb(tf->hob_lbal, io_ports->lbal_addr);
  420. if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAM)
  421. tx4939ide_outb(tf->hob_lbam, io_ports->lbam_addr);
  422. if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAH)
  423. tx4939ide_outb(tf->hob_lbah, io_ports->lbah_addr);
  424. if (task->tf_flags & IDE_TFLAG_OUT_FEATURE)
  425. tx4939ide_outb(tf->feature, io_ports->feature_addr);
  426. if (task->tf_flags & IDE_TFLAG_OUT_NSECT)
  427. tx4939ide_outb(tf->nsect, io_ports->nsect_addr);
  428. if (task->tf_flags & IDE_TFLAG_OUT_LBAL)
  429. tx4939ide_outb(tf->lbal, io_ports->lbal_addr);
  430. if (task->tf_flags & IDE_TFLAG_OUT_LBAM)
  431. tx4939ide_outb(tf->lbam, io_ports->lbam_addr);
  432. if (task->tf_flags & IDE_TFLAG_OUT_LBAH)
  433. tx4939ide_outb(tf->lbah, io_ports->lbah_addr);
  434. if (task->tf_flags & IDE_TFLAG_OUT_DEVICE) {
  435. tx4939ide_outb((tf->device & HIHI) | drive->select,
  436. io_ports->device_addr);
  437. tx4939ide_tf_load_fixup(drive, task);
  438. }
  439. }
  440. static void tx4939ide_tf_read(ide_drive_t *drive, ide_task_t *task)
  441. {
  442. ide_hwif_t *hwif = drive->hwif;
  443. struct ide_io_ports *io_ports = &hwif->io_ports;
  444. struct ide_taskfile *tf = &task->tf;
  445. if (task->tf_flags & IDE_TFLAG_IN_DATA) {
  446. u16 data;
  447. /* no endian swap */
  448. data = __raw_readw((void __iomem *)io_ports->data_addr);
  449. tf->data = data & 0xff;
  450. tf->hob_data = (data >> 8) & 0xff;
  451. }
  452. /* be sure we're looking at the low order bits */
  453. tx4939ide_outb(ATA_DEVCTL_OBS & ~0x80, io_ports->ctl_addr);
  454. if (task->tf_flags & IDE_TFLAG_IN_FEATURE)
  455. tf->feature = tx4939ide_inb(io_ports->feature_addr);
  456. if (task->tf_flags & IDE_TFLAG_IN_NSECT)
  457. tf->nsect = tx4939ide_inb(io_ports->nsect_addr);
  458. if (task->tf_flags & IDE_TFLAG_IN_LBAL)
  459. tf->lbal = tx4939ide_inb(io_ports->lbal_addr);
  460. if (task->tf_flags & IDE_TFLAG_IN_LBAM)
  461. tf->lbam = tx4939ide_inb(io_ports->lbam_addr);
  462. if (task->tf_flags & IDE_TFLAG_IN_LBAH)
  463. tf->lbah = tx4939ide_inb(io_ports->lbah_addr);
  464. if (task->tf_flags & IDE_TFLAG_IN_DEVICE)
  465. tf->device = tx4939ide_inb(io_ports->device_addr);
  466. if (task->tf_flags & IDE_TFLAG_LBA48) {
  467. tx4939ide_outb(ATA_DEVCTL_OBS | 0x80, io_ports->ctl_addr);
  468. if (task->tf_flags & IDE_TFLAG_IN_HOB_FEATURE)
  469. tf->hob_feature =
  470. tx4939ide_inb(io_ports->feature_addr);
  471. if (task->tf_flags & IDE_TFLAG_IN_HOB_NSECT)
  472. tf->hob_nsect = tx4939ide_inb(io_ports->nsect_addr);
  473. if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAL)
  474. tf->hob_lbal = tx4939ide_inb(io_ports->lbal_addr);
  475. if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAM)
  476. tf->hob_lbam = tx4939ide_inb(io_ports->lbam_addr);
  477. if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAH)
  478. tf->hob_lbah = tx4939ide_inb(io_ports->lbah_addr);
  479. }
  480. }
  481. static void tx4939ide_input_data_swap(ide_drive_t *drive, struct request *rq,
  482. void *buf, unsigned int len)
  483. {
  484. unsigned long port = drive->hwif->io_ports.data_addr;
  485. unsigned short *ptr = buf;
  486. unsigned int count = (len + 1) / 2;
  487. while (count--)
  488. *ptr++ = cpu_to_le16(__raw_readw((void __iomem *)port));
  489. __ide_flush_dcache_range((unsigned long)buf, roundup(len, 2));
  490. }
  491. static void tx4939ide_output_data_swap(ide_drive_t *drive, struct request *rq,
  492. void *buf, unsigned int len)
  493. {
  494. unsigned long port = drive->hwif->io_ports.data_addr;
  495. unsigned short *ptr = buf;
  496. unsigned int count = (len + 1) / 2;
  497. while (count--) {
  498. __raw_writew(le16_to_cpu(*ptr), (void __iomem *)port);
  499. ptr++;
  500. }
  501. __ide_flush_dcache_range((unsigned long)buf, roundup(len, 2));
  502. }
  503. static const struct ide_tp_ops tx4939ide_tp_ops = {
  504. .exec_command = ide_exec_command,
  505. .read_status = ide_read_status,
  506. .read_altstatus = ide_read_altstatus,
  507. .read_sff_dma_status = tx4939ide_read_sff_dma_status,
  508. .set_irq = ide_set_irq,
  509. .tf_load = tx4939ide_tf_load,
  510. .tf_read = tx4939ide_tf_read,
  511. .input_data = tx4939ide_input_data_swap,
  512. .output_data = tx4939ide_output_data_swap,
  513. };
  514. #else /* __LITTLE_ENDIAN */
  515. static void tx4939ide_tf_load(ide_drive_t *drive, ide_task_t *task)
  516. {
  517. ide_tf_load(drive, task);
  518. if (task->tf_flags & IDE_TFLAG_OUT_DEVICE)
  519. tx4939ide_tf_load_fixup(drive, task);
  520. }
  521. static const struct ide_tp_ops tx4939ide_tp_ops = {
  522. .exec_command = ide_exec_command,
  523. .read_status = ide_read_status,
  524. .read_altstatus = ide_read_altstatus,
  525. .read_sff_dma_status = ide_read_sff_dma_status,
  526. .set_irq = ide_set_irq,
  527. .tf_load = tx4939ide_tf_load,
  528. .tf_read = ide_tf_read,
  529. .input_data = ide_input_data,
  530. .output_data = ide_output_data,
  531. };
  532. #endif /* __LITTLE_ENDIAN */
  533. static const struct ide_port_ops tx4939ide_port_ops = {
  534. .set_pio_mode = tx4939ide_set_pio_mode,
  535. .set_dma_mode = tx4939ide_set_dma_mode,
  536. .clear_irq = tx4939ide_clear_irq,
  537. .cable_detect = tx4939ide_cable_detect,
  538. };
  539. static const struct ide_dma_ops tx4939ide_dma_ops = {
  540. .dma_host_set = tx4939ide_dma_host_set,
  541. .dma_setup = tx4939ide_dma_setup,
  542. .dma_exec_cmd = ide_dma_exec_cmd,
  543. .dma_start = ide_dma_start,
  544. .dma_end = tx4939ide_dma_end,
  545. .dma_test_irq = tx4939ide_dma_test_irq,
  546. .dma_lost_irq = ide_dma_lost_irq,
  547. .dma_timeout = ide_dma_timeout,
  548. };
  549. static const struct ide_port_info tx4939ide_port_info __initdata = {
  550. .init_hwif = tx4939ide_init_hwif,
  551. .init_dma = tx4939ide_init_dma,
  552. .port_ops = &tx4939ide_port_ops,
  553. .dma_ops = &tx4939ide_dma_ops,
  554. .tp_ops = &tx4939ide_tp_ops,
  555. .host_flags = IDE_HFLAG_MMIO,
  556. .pio_mask = ATA_PIO4,
  557. .mwdma_mask = ATA_MWDMA2,
  558. .udma_mask = ATA_UDMA5,
  559. .chipset = ide_generic,
  560. };
  561. static int __init tx4939ide_probe(struct platform_device *pdev)
  562. {
  563. hw_regs_t hw;
  564. hw_regs_t *hws[] = { &hw, NULL, NULL, NULL };
  565. struct ide_host *host;
  566. struct resource *res;
  567. int irq, ret;
  568. unsigned long mapbase;
  569. irq = platform_get_irq(pdev, 0);
  570. if (irq < 0)
  571. return -ENODEV;
  572. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  573. if (!res)
  574. return -ENODEV;
  575. if (!devm_request_mem_region(&pdev->dev, res->start,
  576. res->end - res->start + 1, "tx4938ide"))
  577. return -EBUSY;
  578. mapbase = (unsigned long)devm_ioremap(&pdev->dev, res->start,
  579. res->end - res->start + 1);
  580. if (!mapbase)
  581. return -EBUSY;
  582. memset(&hw, 0, sizeof(hw));
  583. hw.io_ports.data_addr =
  584. mapbase + tx4939ide_swizzlew(TX4939IDE_Data);
  585. hw.io_ports.error_addr =
  586. mapbase + tx4939ide_swizzleb(TX4939IDE_Error_Feature);
  587. hw.io_ports.nsect_addr =
  588. mapbase + tx4939ide_swizzleb(TX4939IDE_Sec);
  589. hw.io_ports.lbal_addr =
  590. mapbase + tx4939ide_swizzleb(TX4939IDE_LBA0);
  591. hw.io_ports.lbam_addr =
  592. mapbase + tx4939ide_swizzleb(TX4939IDE_LBA1);
  593. hw.io_ports.lbah_addr =
  594. mapbase + tx4939ide_swizzleb(TX4939IDE_LBA2);
  595. hw.io_ports.device_addr =
  596. mapbase + tx4939ide_swizzleb(TX4939IDE_DevHead);
  597. hw.io_ports.command_addr =
  598. mapbase + tx4939ide_swizzleb(TX4939IDE_Stat_Cmd);
  599. hw.io_ports.ctl_addr =
  600. mapbase + tx4939ide_swizzleb(TX4939IDE_AltStat_DevCtl);
  601. hw.irq = irq;
  602. hw.dev = &pdev->dev;
  603. pr_info("TX4939 IDE interface (base %#lx, irq %d)\n", mapbase, irq);
  604. host = ide_host_alloc(&tx4939ide_port_info, hws);
  605. if (!host)
  606. return -ENOMEM;
  607. /* use extra_base for base address of the all registers */
  608. host->ports[0]->extra_base = mapbase;
  609. ret = ide_host_register(host, &tx4939ide_port_info, hws);
  610. if (ret) {
  611. ide_host_free(host);
  612. return ret;
  613. }
  614. platform_set_drvdata(pdev, host);
  615. return 0;
  616. }
  617. static int __exit tx4939ide_remove(struct platform_device *pdev)
  618. {
  619. struct ide_host *host = platform_get_drvdata(pdev);
  620. ide_host_remove(host);
  621. return 0;
  622. }
  623. #ifdef CONFIG_PM
  624. static int tx4939ide_resume(struct platform_device *dev)
  625. {
  626. struct ide_host *host = platform_get_drvdata(dev);
  627. ide_hwif_t *hwif = host->ports[0];
  628. tx4939ide_init_hwif(hwif);
  629. return 0;
  630. }
  631. #else
  632. #define tx4939ide_resume NULL
  633. #endif
  634. static struct platform_driver tx4939ide_driver = {
  635. .driver = {
  636. .name = MODNAME,
  637. .owner = THIS_MODULE,
  638. },
  639. .remove = __exit_p(tx4939ide_remove),
  640. .resume = tx4939ide_resume,
  641. };
  642. static int __init tx4939ide_init(void)
  643. {
  644. return platform_driver_probe(&tx4939ide_driver, tx4939ide_probe);
  645. }
  646. static void __exit tx4939ide_exit(void)
  647. {
  648. platform_driver_unregister(&tx4939ide_driver);
  649. }
  650. module_init(tx4939ide_init);
  651. module_exit(tx4939ide_exit);
  652. MODULE_DESCRIPTION("TX4939 internal IDE driver");
  653. MODULE_LICENSE("GPL");
  654. MODULE_ALIAS("platform:tx4939ide");