sl82c105.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371
  1. /*
  2. * SL82C105/Winbond 553 IDE driver
  3. *
  4. * Maintainer unknown.
  5. *
  6. * Drive tuning added from Rebel.com's kernel sources
  7. * -- Russell King (15/11/98) linux@arm.linux.org.uk
  8. *
  9. * Merge in Russell's HW workarounds, fix various problems
  10. * with the timing registers setup.
  11. * -- Benjamin Herrenschmidt (01/11/03) benh@kernel.crashing.org
  12. *
  13. * Copyright (C) 2006-2007 MontaVista Software, Inc. <source@mvista.com>
  14. * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
  15. */
  16. #include <linux/types.h>
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/ide.h>
  21. #include <asm/io.h>
  22. #define DRV_NAME "sl82c105"
  23. #undef DEBUG
  24. #ifdef DEBUG
  25. #define DBG(arg) printk arg
  26. #else
  27. #define DBG(fmt,...)
  28. #endif
  29. /*
  30. * SL82C105 PCI config register 0x40 bits.
  31. */
  32. #define CTRL_IDE_IRQB (1 << 30)
  33. #define CTRL_IDE_IRQA (1 << 28)
  34. #define CTRL_LEGIRQ (1 << 11)
  35. #define CTRL_P1F16 (1 << 5)
  36. #define CTRL_P1EN (1 << 4)
  37. #define CTRL_P0F16 (1 << 1)
  38. #define CTRL_P0EN (1 << 0)
  39. /*
  40. * Convert a PIO mode and cycle time to the required on/off times
  41. * for the interface. This has protection against runaway timings.
  42. */
  43. static unsigned int get_pio_timings(ide_drive_t *drive, u8 pio)
  44. {
  45. struct ide_timing *t = ide_timing_find_mode(XFER_PIO_0 + pio);
  46. unsigned int cmd_on, cmd_off;
  47. u8 iordy = 0;
  48. cmd_on = (t->active + 29) / 30;
  49. cmd_off = (ide_pio_cycle_time(drive, pio) - 30 * cmd_on + 29) / 30;
  50. if (cmd_on == 0)
  51. cmd_on = 1;
  52. if (cmd_off == 0)
  53. cmd_off = 1;
  54. if (pio > 2 || ata_id_has_iordy(drive->id))
  55. iordy = 0x40;
  56. return (cmd_on - 1) << 8 | (cmd_off - 1) | iordy;
  57. }
  58. /*
  59. * Configure the chipset for PIO mode.
  60. */
  61. static void sl82c105_set_pio_mode(ide_drive_t *drive, const u8 pio)
  62. {
  63. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  64. int reg = 0x44 + drive->dn * 4;
  65. u16 drv_ctrl;
  66. drv_ctrl = get_pio_timings(drive, pio);
  67. /*
  68. * Store the PIO timings so that we can restore them
  69. * in case DMA will be turned off...
  70. */
  71. drive->drive_data &= 0xffff0000;
  72. drive->drive_data |= drv_ctrl;
  73. pci_write_config_word(dev, reg, drv_ctrl);
  74. pci_read_config_word (dev, reg, &drv_ctrl);
  75. printk(KERN_DEBUG "%s: selected %s (%dns) (%04X)\n", drive->name,
  76. ide_xfer_verbose(pio + XFER_PIO_0),
  77. ide_pio_cycle_time(drive, pio), drv_ctrl);
  78. }
  79. /*
  80. * Configure the chipset for DMA mode.
  81. */
  82. static void sl82c105_set_dma_mode(ide_drive_t *drive, const u8 speed)
  83. {
  84. static u16 mwdma_timings[] = {0x0707, 0x0201, 0x0200};
  85. u16 drv_ctrl;
  86. DBG(("sl82c105_tune_chipset(drive:%s, speed:%s)\n",
  87. drive->name, ide_xfer_verbose(speed)));
  88. drv_ctrl = mwdma_timings[speed - XFER_MW_DMA_0];
  89. /*
  90. * Store the DMA timings so that we can actually program
  91. * them when DMA will be turned on...
  92. */
  93. drive->drive_data &= 0x0000ffff;
  94. drive->drive_data |= (unsigned long)drv_ctrl << 16;
  95. }
  96. /*
  97. * The SL82C105 holds off all IDE interrupts while in DMA mode until
  98. * all DMA activity is completed. Sometimes this causes problems (eg,
  99. * when the drive wants to report an error condition).
  100. *
  101. * 0x7e is a "chip testing" register. Bit 2 resets the DMA controller
  102. * state machine. We need to kick this to work around various bugs.
  103. */
  104. static inline void sl82c105_reset_host(struct pci_dev *dev)
  105. {
  106. u16 val;
  107. pci_read_config_word(dev, 0x7e, &val);
  108. pci_write_config_word(dev, 0x7e, val | (1 << 2));
  109. pci_write_config_word(dev, 0x7e, val & ~(1 << 2));
  110. }
  111. /*
  112. * If we get an IRQ timeout, it might be that the DMA state machine
  113. * got confused. Fix from Todd Inglett. Details from Winbond.
  114. *
  115. * This function is called when the IDE timer expires, the drive
  116. * indicates that it is READY, and we were waiting for DMA to complete.
  117. */
  118. static void sl82c105_dma_lost_irq(ide_drive_t *drive)
  119. {
  120. ide_hwif_t *hwif = HWIF(drive);
  121. struct pci_dev *dev = to_pci_dev(hwif->dev);
  122. u32 val, mask = hwif->channel ? CTRL_IDE_IRQB : CTRL_IDE_IRQA;
  123. u8 dma_cmd;
  124. printk("sl82c105: lost IRQ, resetting host\n");
  125. /*
  126. * Check the raw interrupt from the drive.
  127. */
  128. pci_read_config_dword(dev, 0x40, &val);
  129. if (val & mask)
  130. printk("sl82c105: drive was requesting IRQ, but host lost it\n");
  131. /*
  132. * Was DMA enabled? If so, disable it - we're resetting the
  133. * host. The IDE layer will be handling the drive for us.
  134. */
  135. dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
  136. if (dma_cmd & 1) {
  137. outb(dma_cmd & ~1, hwif->dma_base + ATA_DMA_CMD);
  138. printk("sl82c105: DMA was enabled\n");
  139. }
  140. sl82c105_reset_host(dev);
  141. }
  142. /*
  143. * ATAPI devices can cause the SL82C105 DMA state machine to go gaga.
  144. * Winbond recommend that the DMA state machine is reset prior to
  145. * setting the bus master DMA enable bit.
  146. *
  147. * The generic IDE core will have disabled the BMEN bit before this
  148. * function is called.
  149. */
  150. static void sl82c105_dma_start(ide_drive_t *drive)
  151. {
  152. ide_hwif_t *hwif = HWIF(drive);
  153. struct pci_dev *dev = to_pci_dev(hwif->dev);
  154. int reg = 0x44 + drive->dn * 4;
  155. DBG(("%s(drive:%s)\n", __func__, drive->name));
  156. pci_write_config_word(dev, reg, drive->drive_data >> 16);
  157. sl82c105_reset_host(dev);
  158. ide_dma_start(drive);
  159. }
  160. static void sl82c105_dma_timeout(ide_drive_t *drive)
  161. {
  162. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  163. DBG(("sl82c105_dma_timeout(drive:%s)\n", drive->name));
  164. sl82c105_reset_host(dev);
  165. ide_dma_timeout(drive);
  166. }
  167. static int sl82c105_dma_end(ide_drive_t *drive)
  168. {
  169. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  170. int reg = 0x44 + drive->dn * 4;
  171. int ret;
  172. DBG(("%s(drive:%s)\n", __func__, drive->name));
  173. ret = ide_dma_end(drive);
  174. pci_write_config_word(dev, reg, drive->drive_data);
  175. return ret;
  176. }
  177. /*
  178. * ATA reset will clear the 16 bits mode in the control
  179. * register, we need to reprogram it
  180. */
  181. static void sl82c105_resetproc(ide_drive_t *drive)
  182. {
  183. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  184. u32 val;
  185. DBG(("sl82c105_resetproc(drive:%s)\n", drive->name));
  186. pci_read_config_dword(dev, 0x40, &val);
  187. val |= (CTRL_P1F16 | CTRL_P0F16);
  188. pci_write_config_dword(dev, 0x40, val);
  189. }
  190. /*
  191. * Return the revision of the Winbond bridge
  192. * which this function is part of.
  193. */
  194. static u8 sl82c105_bridge_revision(struct pci_dev *dev)
  195. {
  196. struct pci_dev *bridge;
  197. /*
  198. * The bridge should be part of the same device, but function 0.
  199. */
  200. bridge = pci_get_bus_and_slot(dev->bus->number,
  201. PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
  202. if (!bridge)
  203. return -1;
  204. /*
  205. * Make sure it is a Winbond 553 and is an ISA bridge.
  206. */
  207. if (bridge->vendor != PCI_VENDOR_ID_WINBOND ||
  208. bridge->device != PCI_DEVICE_ID_WINBOND_83C553 ||
  209. bridge->class >> 8 != PCI_CLASS_BRIDGE_ISA) {
  210. pci_dev_put(bridge);
  211. return -1;
  212. }
  213. /*
  214. * We need to find function 0's revision, not function 1
  215. */
  216. pci_dev_put(bridge);
  217. return bridge->revision;
  218. }
  219. /*
  220. * Enable the PCI device
  221. *
  222. * --BenH: It's arch fixup code that should enable channels that
  223. * have not been enabled by firmware. I decided we can still enable
  224. * channel 0 here at least, but channel 1 has to be enabled by
  225. * firmware or arch code. We still set both to 16 bits mode.
  226. */
  227. static unsigned int init_chipset_sl82c105(struct pci_dev *dev)
  228. {
  229. u32 val;
  230. DBG(("init_chipset_sl82c105()\n"));
  231. pci_read_config_dword(dev, 0x40, &val);
  232. val |= CTRL_P0EN | CTRL_P0F16 | CTRL_P1F16;
  233. pci_write_config_dword(dev, 0x40, val);
  234. return dev->irq;
  235. }
  236. static const struct ide_port_ops sl82c105_port_ops = {
  237. .set_pio_mode = sl82c105_set_pio_mode,
  238. .set_dma_mode = sl82c105_set_dma_mode,
  239. .resetproc = sl82c105_resetproc,
  240. };
  241. static const struct ide_dma_ops sl82c105_dma_ops = {
  242. .dma_host_set = ide_dma_host_set,
  243. .dma_setup = ide_dma_setup,
  244. .dma_exec_cmd = ide_dma_exec_cmd,
  245. .dma_start = sl82c105_dma_start,
  246. .dma_end = sl82c105_dma_end,
  247. .dma_test_irq = ide_dma_test_irq,
  248. .dma_lost_irq = sl82c105_dma_lost_irq,
  249. .dma_timeout = sl82c105_dma_timeout,
  250. };
  251. static const struct ide_port_info sl82c105_chipset __devinitdata = {
  252. .name = DRV_NAME,
  253. .init_chipset = init_chipset_sl82c105,
  254. .enablebits = {{0x40,0x01,0x01}, {0x40,0x10,0x10}},
  255. .port_ops = &sl82c105_port_ops,
  256. .dma_ops = &sl82c105_dma_ops,
  257. .host_flags = IDE_HFLAG_IO_32BIT |
  258. IDE_HFLAG_UNMASK_IRQS |
  259. /* FIXME: check for Compatibility mode in generic IDE PCI code */
  260. #if defined(CONFIG_LOPEC) || defined(CONFIG_SANDPOINT)
  261. IDE_HFLAG_FORCE_LEGACY_IRQS |
  262. #endif
  263. IDE_HFLAG_SERIALIZE_DMA |
  264. IDE_HFLAG_NO_AUTODMA,
  265. .pio_mask = ATA_PIO5,
  266. .mwdma_mask = ATA_MWDMA2,
  267. };
  268. static int __devinit sl82c105_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  269. {
  270. struct ide_port_info d = sl82c105_chipset;
  271. u8 rev = sl82c105_bridge_revision(dev);
  272. if (rev <= 5) {
  273. /*
  274. * Never ever EVER under any circumstances enable
  275. * DMA when the bridge is this old.
  276. */
  277. printk(KERN_INFO DRV_NAME ": Winbond W83C553 bridge "
  278. "revision %d, BM-DMA disabled\n", rev);
  279. d.dma_ops = NULL;
  280. d.mwdma_mask = 0;
  281. d.host_flags &= ~IDE_HFLAG_SERIALIZE_DMA;
  282. }
  283. return ide_pci_init_one(dev, &d, NULL);
  284. }
  285. static const struct pci_device_id sl82c105_pci_tbl[] = {
  286. { PCI_VDEVICE(WINBOND, PCI_DEVICE_ID_WINBOND_82C105), 0 },
  287. { 0, },
  288. };
  289. MODULE_DEVICE_TABLE(pci, sl82c105_pci_tbl);
  290. static struct pci_driver sl82c105_pci_driver = {
  291. .name = "W82C105_IDE",
  292. .id_table = sl82c105_pci_tbl,
  293. .probe = sl82c105_init_one,
  294. .remove = ide_pci_remove,
  295. .suspend = ide_pci_suspend,
  296. .resume = ide_pci_resume,
  297. };
  298. static int __init sl82c105_ide_init(void)
  299. {
  300. return ide_pci_register_driver(&sl82c105_pci_driver);
  301. }
  302. static void __exit sl82c105_ide_exit(void)
  303. {
  304. pci_unregister_driver(&sl82c105_pci_driver);
  305. }
  306. module_init(sl82c105_ide_init);
  307. module_exit(sl82c105_ide_exit);
  308. MODULE_DESCRIPTION("PCI driver module for W82C105 IDE");
  309. MODULE_LICENSE("GPL");