sgiioc4.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664
  1. /*
  2. * Copyright (c) 2003-2006 Silicon Graphics, Inc. All Rights Reserved.
  3. * Copyright (C) 2008 MontaVista Software, Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License
  7. * as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it would be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  12. *
  13. * You should have received a copy of the GNU General Public
  14. * License along with this program; if not, write the Free Software
  15. * Foundation, Inc., 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  16. *
  17. * For further information regarding this notice, see:
  18. *
  19. * http://oss.sgi.com/projects/GenInfo/NoticeExplan
  20. */
  21. #include <linux/module.h>
  22. #include <linux/types.h>
  23. #include <linux/pci.h>
  24. #include <linux/delay.h>
  25. #include <linux/init.h>
  26. #include <linux/kernel.h>
  27. #include <linux/ioport.h>
  28. #include <linux/blkdev.h>
  29. #include <linux/scatterlist.h>
  30. #include <linux/ioc4.h>
  31. #include <asm/io.h>
  32. #include <linux/ide.h>
  33. #define DRV_NAME "SGIIOC4"
  34. /* IOC4 Specific Definitions */
  35. #define IOC4_CMD_OFFSET 0x100
  36. #define IOC4_CTRL_OFFSET 0x120
  37. #define IOC4_DMA_OFFSET 0x140
  38. #define IOC4_INTR_OFFSET 0x0
  39. #define IOC4_TIMING 0x00
  40. #define IOC4_DMA_PTR_L 0x01
  41. #define IOC4_DMA_PTR_H 0x02
  42. #define IOC4_DMA_ADDR_L 0x03
  43. #define IOC4_DMA_ADDR_H 0x04
  44. #define IOC4_BC_DEV 0x05
  45. #define IOC4_BC_MEM 0x06
  46. #define IOC4_DMA_CTRL 0x07
  47. #define IOC4_DMA_END_ADDR 0x08
  48. /* Bits in the IOC4 Control/Status Register */
  49. #define IOC4_S_DMA_START 0x01
  50. #define IOC4_S_DMA_STOP 0x02
  51. #define IOC4_S_DMA_DIR 0x04
  52. #define IOC4_S_DMA_ACTIVE 0x08
  53. #define IOC4_S_DMA_ERROR 0x10
  54. #define IOC4_ATA_MEMERR 0x02
  55. /* Read/Write Directions */
  56. #define IOC4_DMA_WRITE 0x04
  57. #define IOC4_DMA_READ 0x00
  58. /* Interrupt Register Offsets */
  59. #define IOC4_INTR_REG 0x03
  60. #define IOC4_INTR_SET 0x05
  61. #define IOC4_INTR_CLEAR 0x07
  62. #define IOC4_IDE_CACHELINE_SIZE 128
  63. #define IOC4_CMD_CTL_BLK_SIZE 0x20
  64. #define IOC4_SUPPORTED_FIRMWARE_REV 46
  65. typedef struct {
  66. u32 timing_reg0;
  67. u32 timing_reg1;
  68. u32 low_mem_ptr;
  69. u32 high_mem_ptr;
  70. u32 low_mem_addr;
  71. u32 high_mem_addr;
  72. u32 dev_byte_count;
  73. u32 mem_byte_count;
  74. u32 status;
  75. } ioc4_dma_regs_t;
  76. /* Each Physical Region Descriptor Entry size is 16 bytes (2 * 64 bits) */
  77. /* IOC4 has only 1 IDE channel */
  78. #define IOC4_PRD_BYTES 16
  79. #define IOC4_PRD_ENTRIES (PAGE_SIZE /(4*IOC4_PRD_BYTES))
  80. static void
  81. sgiioc4_init_hwif_ports(hw_regs_t * hw, unsigned long data_port,
  82. unsigned long ctrl_port, unsigned long irq_port)
  83. {
  84. unsigned long reg = data_port;
  85. int i;
  86. /* Registers are word (32 bit) aligned */
  87. for (i = 0; i <= 7; i++)
  88. hw->io_ports_array[i] = reg + i * 4;
  89. hw->io_ports.ctl_addr = ctrl_port;
  90. hw->io_ports.irq_addr = irq_port;
  91. }
  92. static int
  93. sgiioc4_checkirq(ide_hwif_t * hwif)
  94. {
  95. unsigned long intr_addr =
  96. hwif->io_ports.irq_addr + IOC4_INTR_REG * 4;
  97. if ((u8)readl((void __iomem *)intr_addr) & 0x03)
  98. return 1;
  99. return 0;
  100. }
  101. static u8 sgiioc4_read_status(ide_hwif_t *);
  102. static int
  103. sgiioc4_clearirq(ide_drive_t * drive)
  104. {
  105. u32 intr_reg;
  106. ide_hwif_t *hwif = HWIF(drive);
  107. struct ide_io_ports *io_ports = &hwif->io_ports;
  108. unsigned long other_ir = io_ports->irq_addr + (IOC4_INTR_REG << 2);
  109. /* Code to check for PCI error conditions */
  110. intr_reg = readl((void __iomem *)other_ir);
  111. if (intr_reg & 0x03) { /* Valid IOC4-IDE interrupt */
  112. /*
  113. * Using sgiioc4_read_status to read the Status register has a
  114. * side effect of clearing the interrupt. The first read should
  115. * clear it if it is set. The second read should return
  116. * a "clear" status if it got cleared. If not, then spin
  117. * for a bit trying to clear it.
  118. */
  119. u8 stat = sgiioc4_read_status(hwif);
  120. int count = 0;
  121. stat = sgiioc4_read_status(hwif);
  122. while ((stat & ATA_BUSY) && (count++ < 100)) {
  123. udelay(1);
  124. stat = sgiioc4_read_status(hwif);
  125. }
  126. if (intr_reg & 0x02) {
  127. struct pci_dev *dev = to_pci_dev(hwif->dev);
  128. /* Error when transferring DMA data on PCI bus */
  129. u32 pci_err_addr_low, pci_err_addr_high,
  130. pci_stat_cmd_reg;
  131. pci_err_addr_low =
  132. readl((void __iomem *)io_ports->irq_addr);
  133. pci_err_addr_high =
  134. readl((void __iomem *)(io_ports->irq_addr + 4));
  135. pci_read_config_dword(dev, PCI_COMMAND,
  136. &pci_stat_cmd_reg);
  137. printk(KERN_ERR
  138. "%s(%s) : PCI Bus Error when doing DMA:"
  139. " status-cmd reg is 0x%x\n",
  140. __func__, drive->name, pci_stat_cmd_reg);
  141. printk(KERN_ERR
  142. "%s(%s) : PCI Error Address is 0x%x%x\n",
  143. __func__, drive->name,
  144. pci_err_addr_high, pci_err_addr_low);
  145. /* Clear the PCI Error indicator */
  146. pci_write_config_dword(dev, PCI_COMMAND, 0x00000146);
  147. }
  148. /* Clear the Interrupt, Error bits on the IOC4 */
  149. writel(0x03, (void __iomem *)other_ir);
  150. intr_reg = readl((void __iomem *)other_ir);
  151. }
  152. return intr_reg & 3;
  153. }
  154. static void sgiioc4_dma_start(ide_drive_t *drive)
  155. {
  156. ide_hwif_t *hwif = HWIF(drive);
  157. unsigned long ioc4_dma_addr = hwif->dma_base + IOC4_DMA_CTRL * 4;
  158. unsigned int reg = readl((void __iomem *)ioc4_dma_addr);
  159. unsigned int temp_reg = reg | IOC4_S_DMA_START;
  160. writel(temp_reg, (void __iomem *)ioc4_dma_addr);
  161. }
  162. static u32
  163. sgiioc4_ide_dma_stop(ide_hwif_t *hwif, u64 dma_base)
  164. {
  165. unsigned long ioc4_dma_addr = dma_base + IOC4_DMA_CTRL * 4;
  166. u32 ioc4_dma;
  167. int count;
  168. count = 0;
  169. ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
  170. while ((ioc4_dma & IOC4_S_DMA_STOP) && (count++ < 200)) {
  171. udelay(1);
  172. ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
  173. }
  174. return ioc4_dma;
  175. }
  176. /* Stops the IOC4 DMA Engine */
  177. static int sgiioc4_dma_end(ide_drive_t *drive)
  178. {
  179. u32 ioc4_dma, bc_dev, bc_mem, num, valid = 0, cnt = 0;
  180. ide_hwif_t *hwif = HWIF(drive);
  181. unsigned long dma_base = hwif->dma_base;
  182. int dma_stat = 0;
  183. unsigned long *ending_dma = ide_get_hwifdata(hwif);
  184. writel(IOC4_S_DMA_STOP, (void __iomem *)(dma_base + IOC4_DMA_CTRL * 4));
  185. ioc4_dma = sgiioc4_ide_dma_stop(hwif, dma_base);
  186. if (ioc4_dma & IOC4_S_DMA_STOP) {
  187. printk(KERN_ERR
  188. "%s(%s): IOC4 DMA STOP bit is still 1 :"
  189. "ioc4_dma_reg 0x%x\n",
  190. __func__, drive->name, ioc4_dma);
  191. dma_stat = 1;
  192. }
  193. /*
  194. * The IOC4 will DMA 1's to the ending dma area to indicate that
  195. * previous data DMA is complete. This is necessary because of relaxed
  196. * ordering between register reads and DMA writes on the Altix.
  197. */
  198. while ((cnt++ < 200) && (!valid)) {
  199. for (num = 0; num < 16; num++) {
  200. if (ending_dma[num]) {
  201. valid = 1;
  202. break;
  203. }
  204. }
  205. udelay(1);
  206. }
  207. if (!valid) {
  208. printk(KERN_ERR "%s(%s) : DMA incomplete\n", __func__,
  209. drive->name);
  210. dma_stat = 1;
  211. }
  212. bc_dev = readl((void __iomem *)(dma_base + IOC4_BC_DEV * 4));
  213. bc_mem = readl((void __iomem *)(dma_base + IOC4_BC_MEM * 4));
  214. if ((bc_dev & 0x01FF) || (bc_mem & 0x1FF)) {
  215. if (bc_dev > bc_mem + 8) {
  216. printk(KERN_ERR
  217. "%s(%s): WARNING!! byte_count_dev %d "
  218. "!= byte_count_mem %d\n",
  219. __func__, drive->name, bc_dev, bc_mem);
  220. }
  221. }
  222. drive->waiting_for_dma = 0;
  223. ide_destroy_dmatable(drive);
  224. return dma_stat;
  225. }
  226. static void sgiioc4_set_dma_mode(ide_drive_t *drive, const u8 speed)
  227. {
  228. }
  229. /* returns 1 if dma irq issued, 0 otherwise */
  230. static int sgiioc4_dma_test_irq(ide_drive_t *drive)
  231. {
  232. return sgiioc4_checkirq(HWIF(drive));
  233. }
  234. static void sgiioc4_dma_host_set(ide_drive_t *drive, int on)
  235. {
  236. if (!on)
  237. sgiioc4_clearirq(drive);
  238. }
  239. static void
  240. sgiioc4_resetproc(ide_drive_t * drive)
  241. {
  242. sgiioc4_dma_end(drive);
  243. sgiioc4_clearirq(drive);
  244. }
  245. static void
  246. sgiioc4_dma_lost_irq(ide_drive_t * drive)
  247. {
  248. sgiioc4_resetproc(drive);
  249. ide_dma_lost_irq(drive);
  250. }
  251. static u8 sgiioc4_read_status(ide_hwif_t *hwif)
  252. {
  253. unsigned long port = hwif->io_ports.status_addr;
  254. u8 reg = (u8) readb((void __iomem *) port);
  255. if (!(reg & ATA_BUSY)) { /* Not busy... check for interrupt */
  256. unsigned long other_ir = port - 0x110;
  257. unsigned int intr_reg = (u32) readl((void __iomem *) other_ir);
  258. /* Clear the Interrupt, Error bits on the IOC4 */
  259. if (intr_reg & 0x03) {
  260. writel(0x03, (void __iomem *) other_ir);
  261. intr_reg = (u32) readl((void __iomem *) other_ir);
  262. }
  263. }
  264. return reg;
  265. }
  266. /* Creates a dma map for the scatter-gather list entries */
  267. static int __devinit
  268. ide_dma_sgiioc4(ide_hwif_t *hwif, const struct ide_port_info *d)
  269. {
  270. struct pci_dev *dev = to_pci_dev(hwif->dev);
  271. unsigned long dma_base = pci_resource_start(dev, 0) + IOC4_DMA_OFFSET;
  272. int num_ports = sizeof (ioc4_dma_regs_t);
  273. void *pad;
  274. printk(KERN_INFO " %s: MMIO-DMA\n", hwif->name);
  275. if (request_mem_region(dma_base, num_ports, hwif->name) == NULL) {
  276. printk(KERN_ERR "%s(%s) -- ERROR: addresses 0x%08lx to 0x%08lx "
  277. "already in use\n", __func__, hwif->name,
  278. dma_base, dma_base + num_ports - 1);
  279. return -1;
  280. }
  281. hwif->dma_base = (unsigned long)hwif->io_ports.irq_addr +
  282. IOC4_DMA_OFFSET;
  283. hwif->sg_max_nents = IOC4_PRD_ENTRIES;
  284. hwif->prd_max_nents = IOC4_PRD_ENTRIES;
  285. hwif->prd_ent_size = IOC4_PRD_BYTES;
  286. if (ide_allocate_dma_engine(hwif))
  287. goto dma_pci_alloc_failure;
  288. pad = pci_alloc_consistent(dev, IOC4_IDE_CACHELINE_SIZE,
  289. (dma_addr_t *)&hwif->extra_base);
  290. if (pad) {
  291. ide_set_hwifdata(hwif, pad);
  292. return 0;
  293. }
  294. ide_release_dma_engine(hwif);
  295. printk(KERN_ERR "%s(%s) -- ERROR: Unable to allocate DMA maps\n",
  296. __func__, hwif->name);
  297. printk(KERN_INFO "%s: changing from DMA to PIO mode", hwif->name);
  298. dma_pci_alloc_failure:
  299. release_mem_region(dma_base, num_ports);
  300. return -1;
  301. }
  302. /* Initializes the IOC4 DMA Engine */
  303. static void
  304. sgiioc4_configure_for_dma(int dma_direction, ide_drive_t * drive)
  305. {
  306. u32 ioc4_dma;
  307. ide_hwif_t *hwif = HWIF(drive);
  308. unsigned long dma_base = hwif->dma_base;
  309. unsigned long ioc4_dma_addr = dma_base + IOC4_DMA_CTRL * 4;
  310. u32 dma_addr, ending_dma_addr;
  311. ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
  312. if (ioc4_dma & IOC4_S_DMA_ACTIVE) {
  313. printk(KERN_WARNING
  314. "%s(%s):Warning!! DMA from previous transfer was still active\n",
  315. __func__, drive->name);
  316. writel(IOC4_S_DMA_STOP, (void __iomem *)ioc4_dma_addr);
  317. ioc4_dma = sgiioc4_ide_dma_stop(hwif, dma_base);
  318. if (ioc4_dma & IOC4_S_DMA_STOP)
  319. printk(KERN_ERR
  320. "%s(%s) : IOC4 Dma STOP bit is still 1\n",
  321. __func__, drive->name);
  322. }
  323. ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
  324. if (ioc4_dma & IOC4_S_DMA_ERROR) {
  325. printk(KERN_WARNING
  326. "%s(%s) : Warning!! - DMA Error during Previous"
  327. " transfer | status 0x%x\n",
  328. __func__, drive->name, ioc4_dma);
  329. writel(IOC4_S_DMA_STOP, (void __iomem *)ioc4_dma_addr);
  330. ioc4_dma = sgiioc4_ide_dma_stop(hwif, dma_base);
  331. if (ioc4_dma & IOC4_S_DMA_STOP)
  332. printk(KERN_ERR
  333. "%s(%s) : IOC4 DMA STOP bit is still 1\n",
  334. __func__, drive->name);
  335. }
  336. /* Address of the Scatter Gather List */
  337. dma_addr = cpu_to_le32(hwif->dmatable_dma);
  338. writel(dma_addr, (void __iomem *)(dma_base + IOC4_DMA_PTR_L * 4));
  339. /* Address of the Ending DMA */
  340. memset(ide_get_hwifdata(hwif), 0, IOC4_IDE_CACHELINE_SIZE);
  341. ending_dma_addr = cpu_to_le32(hwif->extra_base);
  342. writel(ending_dma_addr, (void __iomem *)(dma_base + IOC4_DMA_END_ADDR * 4));
  343. writel(dma_direction, (void __iomem *)ioc4_dma_addr);
  344. drive->waiting_for_dma = 1;
  345. }
  346. /* IOC4 Scatter Gather list Format */
  347. /* 128 Bit entries to support 64 bit addresses in the future */
  348. /* The Scatter Gather list Entry should be in the BIG-ENDIAN Format */
  349. /* --------------------------------------------------------------------- */
  350. /* | Upper 32 bits - Zero | Lower 32 bits- address | */
  351. /* --------------------------------------------------------------------- */
  352. /* | Upper 32 bits - Zero |EOL| 15 unused | 16 Bit Length| */
  353. /* --------------------------------------------------------------------- */
  354. /* Creates the scatter gather list, DMA Table */
  355. static unsigned int
  356. sgiioc4_build_dma_table(ide_drive_t * drive, struct request *rq, int ddir)
  357. {
  358. ide_hwif_t *hwif = HWIF(drive);
  359. unsigned int *table = hwif->dmatable_cpu;
  360. unsigned int count = 0, i = 1;
  361. struct scatterlist *sg;
  362. hwif->sg_nents = i = ide_build_sglist(drive, rq);
  363. if (!i)
  364. return 0; /* sglist of length Zero */
  365. sg = hwif->sg_table;
  366. while (i && sg_dma_len(sg)) {
  367. dma_addr_t cur_addr;
  368. int cur_len;
  369. cur_addr = sg_dma_address(sg);
  370. cur_len = sg_dma_len(sg);
  371. while (cur_len) {
  372. if (count++ >= IOC4_PRD_ENTRIES) {
  373. printk(KERN_WARNING
  374. "%s: DMA table too small\n",
  375. drive->name);
  376. goto use_pio_instead;
  377. } else {
  378. u32 bcount =
  379. 0x10000 - (cur_addr & 0xffff);
  380. if (bcount > cur_len)
  381. bcount = cur_len;
  382. /* put the addr, length in
  383. * the IOC4 dma-table format */
  384. *table = 0x0;
  385. table++;
  386. *table = cpu_to_be32(cur_addr);
  387. table++;
  388. *table = 0x0;
  389. table++;
  390. *table = cpu_to_be32(bcount);
  391. table++;
  392. cur_addr += bcount;
  393. cur_len -= bcount;
  394. }
  395. }
  396. sg = sg_next(sg);
  397. i--;
  398. }
  399. if (count) {
  400. table--;
  401. *table |= cpu_to_be32(0x80000000);
  402. return count;
  403. }
  404. use_pio_instead:
  405. ide_destroy_dmatable(drive);
  406. return 0; /* revert to PIO for this request */
  407. }
  408. static int sgiioc4_dma_setup(ide_drive_t *drive)
  409. {
  410. struct request *rq = HWGROUP(drive)->rq;
  411. unsigned int count = 0;
  412. int ddir;
  413. if (rq_data_dir(rq))
  414. ddir = PCI_DMA_TODEVICE;
  415. else
  416. ddir = PCI_DMA_FROMDEVICE;
  417. if (!(count = sgiioc4_build_dma_table(drive, rq, ddir))) {
  418. /* try PIO instead of DMA */
  419. ide_map_sg(drive, rq);
  420. return 1;
  421. }
  422. if (rq_data_dir(rq))
  423. /* Writes TO the IOC4 FROM Main Memory */
  424. ddir = IOC4_DMA_READ;
  425. else
  426. /* Writes FROM the IOC4 TO Main Memory */
  427. ddir = IOC4_DMA_WRITE;
  428. sgiioc4_configure_for_dma(ddir, drive);
  429. return 0;
  430. }
  431. static const struct ide_tp_ops sgiioc4_tp_ops = {
  432. .exec_command = ide_exec_command,
  433. .read_status = sgiioc4_read_status,
  434. .read_altstatus = ide_read_altstatus,
  435. .read_sff_dma_status = ide_read_sff_dma_status,
  436. .set_irq = ide_set_irq,
  437. .tf_load = ide_tf_load,
  438. .tf_read = ide_tf_read,
  439. .input_data = ide_input_data,
  440. .output_data = ide_output_data,
  441. };
  442. static const struct ide_port_ops sgiioc4_port_ops = {
  443. .set_dma_mode = sgiioc4_set_dma_mode,
  444. /* reset DMA engine, clear IRQs */
  445. .resetproc = sgiioc4_resetproc,
  446. };
  447. static const struct ide_dma_ops sgiioc4_dma_ops = {
  448. .dma_host_set = sgiioc4_dma_host_set,
  449. .dma_setup = sgiioc4_dma_setup,
  450. .dma_start = sgiioc4_dma_start,
  451. .dma_end = sgiioc4_dma_end,
  452. .dma_test_irq = sgiioc4_dma_test_irq,
  453. .dma_lost_irq = sgiioc4_dma_lost_irq,
  454. .dma_timeout = ide_dma_timeout,
  455. };
  456. static const struct ide_port_info sgiioc4_port_info __devinitconst = {
  457. .name = DRV_NAME,
  458. .chipset = ide_pci,
  459. .init_dma = ide_dma_sgiioc4,
  460. .tp_ops = &sgiioc4_tp_ops,
  461. .port_ops = &sgiioc4_port_ops,
  462. .dma_ops = &sgiioc4_dma_ops,
  463. .host_flags = IDE_HFLAG_MMIO,
  464. .mwdma_mask = ATA_MWDMA2_ONLY,
  465. };
  466. static int __devinit
  467. sgiioc4_ide_setup_pci_device(struct pci_dev *dev)
  468. {
  469. unsigned long cmd_base, irqport;
  470. unsigned long bar0, cmd_phys_base, ctl;
  471. void __iomem *virt_base;
  472. hw_regs_t hw, *hws[] = { &hw, NULL, NULL, NULL };
  473. int rc;
  474. /* Get the CmdBlk and CtrlBlk Base Registers */
  475. bar0 = pci_resource_start(dev, 0);
  476. virt_base = pci_ioremap_bar(dev, 0);
  477. if (virt_base == NULL) {
  478. printk(KERN_ERR "%s: Unable to remap BAR 0 address: 0x%lx\n",
  479. DRV_NAME, bar0);
  480. return -ENOMEM;
  481. }
  482. cmd_base = (unsigned long) virt_base + IOC4_CMD_OFFSET;
  483. ctl = (unsigned long) virt_base + IOC4_CTRL_OFFSET;
  484. irqport = (unsigned long) virt_base + IOC4_INTR_OFFSET;
  485. cmd_phys_base = bar0 + IOC4_CMD_OFFSET;
  486. if (request_mem_region(cmd_phys_base, IOC4_CMD_CTL_BLK_SIZE,
  487. DRV_NAME) == NULL) {
  488. printk(KERN_ERR "%s %s -- ERROR: addresses 0x%08lx to 0x%08lx "
  489. "already in use\n", DRV_NAME, pci_name(dev),
  490. cmd_phys_base, cmd_phys_base + IOC4_CMD_CTL_BLK_SIZE);
  491. rc = -EBUSY;
  492. goto req_mem_rgn_err;
  493. }
  494. /* Initialize the IO registers */
  495. memset(&hw, 0, sizeof(hw));
  496. sgiioc4_init_hwif_ports(&hw, cmd_base, ctl, irqport);
  497. hw.irq = dev->irq;
  498. hw.chipset = ide_pci;
  499. hw.dev = &dev->dev;
  500. /* Initializing chipset IRQ Registers */
  501. writel(0x03, (void __iomem *)(irqport + IOC4_INTR_SET * 4));
  502. rc = ide_host_add(&sgiioc4_port_info, hws, NULL);
  503. if (!rc)
  504. return 0;
  505. release_mem_region(cmd_phys_base, IOC4_CMD_CTL_BLK_SIZE);
  506. req_mem_rgn_err:
  507. iounmap(virt_base);
  508. return rc;
  509. }
  510. static unsigned int __devinit
  511. pci_init_sgiioc4(struct pci_dev *dev)
  512. {
  513. int ret;
  514. printk(KERN_INFO "%s: IDE controller at PCI slot %s, revision %d\n",
  515. DRV_NAME, pci_name(dev), dev->revision);
  516. if (dev->revision < IOC4_SUPPORTED_FIRMWARE_REV) {
  517. printk(KERN_ERR "Skipping %s IDE controller in slot %s: "
  518. "firmware is obsolete - please upgrade to "
  519. "revision46 or higher\n",
  520. DRV_NAME, pci_name(dev));
  521. ret = -EAGAIN;
  522. goto out;
  523. }
  524. ret = sgiioc4_ide_setup_pci_device(dev);
  525. out:
  526. return ret;
  527. }
  528. int __devinit
  529. ioc4_ide_attach_one(struct ioc4_driver_data *idd)
  530. {
  531. /* PCI-RT does not bring out IDE connection.
  532. * Do not attach to this particular IOC4.
  533. */
  534. if (idd->idd_variant == IOC4_VARIANT_PCI_RT)
  535. return 0;
  536. return pci_init_sgiioc4(idd->idd_pdev);
  537. }
  538. static struct ioc4_submodule __devinitdata ioc4_ide_submodule = {
  539. .is_name = "IOC4_ide",
  540. .is_owner = THIS_MODULE,
  541. .is_probe = ioc4_ide_attach_one,
  542. /* .is_remove = ioc4_ide_remove_one, */
  543. };
  544. static int __init ioc4_ide_init(void)
  545. {
  546. return ioc4_register_submodule(&ioc4_ide_submodule);
  547. }
  548. late_initcall(ioc4_ide_init); /* Call only after IDE init is done */
  549. MODULE_AUTHOR("Aniket Malatpure/Jeremy Higdon");
  550. MODULE_DESCRIPTION("IDE PCI driver module for SGI IOC4 Base-IO Card");
  551. MODULE_LICENSE("GPL");