ns87415.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366
  1. /*
  2. * Copyright (C) 1997-1998 Mark Lord <mlord@pobox.com>
  3. * Copyright (C) 1998 Eddie C. Dost <ecd@skynet.be>
  4. * Copyright (C) 1999-2000 Andre Hedrick <andre@linux-ide.org>
  5. * Copyright (C) 2004 Grant Grundler <grundler at parisc-linux.org>
  6. *
  7. * Inspired by an earlier effort from David S. Miller <davem@redhat.com>
  8. */
  9. #include <linux/module.h>
  10. #include <linux/types.h>
  11. #include <linux/kernel.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/pci.h>
  14. #include <linux/delay.h>
  15. #include <linux/ide.h>
  16. #include <linux/init.h>
  17. #include <asm/io.h>
  18. #define DRV_NAME "ns87415"
  19. #ifdef CONFIG_SUPERIO
  20. /* SUPERIO 87560 is a PoS chip that NatSem denies exists.
  21. * Unfortunately, it's built-in on all Astro-based PA-RISC workstations
  22. * which use the integrated NS87514 cell for CD-ROM support.
  23. * i.e we have to support for CD-ROM installs.
  24. * See drivers/parisc/superio.c for more gory details.
  25. */
  26. #include <asm/superio.h>
  27. #define SUPERIO_IDE_MAX_RETRIES 25
  28. /* Because of a defect in Super I/O, all reads of the PCI DMA status
  29. * registers, IDE status register and the IDE select register need to be
  30. * retried
  31. */
  32. static u8 superio_ide_inb (unsigned long port)
  33. {
  34. u8 tmp;
  35. int retries = SUPERIO_IDE_MAX_RETRIES;
  36. /* printk(" [ reading port 0x%x with retry ] ", port); */
  37. do {
  38. tmp = inb(port);
  39. if (tmp == 0)
  40. udelay(50);
  41. } while (tmp == 0 && retries-- > 0);
  42. return tmp;
  43. }
  44. static u8 superio_read_status(ide_hwif_t *hwif)
  45. {
  46. return superio_ide_inb(hwif->io_ports.status_addr);
  47. }
  48. static u8 superio_read_sff_dma_status(ide_hwif_t *hwif)
  49. {
  50. return superio_ide_inb(hwif->dma_base + ATA_DMA_STATUS);
  51. }
  52. static void superio_tf_read(ide_drive_t *drive, ide_task_t *task)
  53. {
  54. struct ide_io_ports *io_ports = &drive->hwif->io_ports;
  55. struct ide_taskfile *tf = &task->tf;
  56. if (task->tf_flags & IDE_TFLAG_IN_DATA) {
  57. u16 data = inw(io_ports->data_addr);
  58. tf->data = data & 0xff;
  59. tf->hob_data = (data >> 8) & 0xff;
  60. }
  61. /* be sure we're looking at the low order bits */
  62. outb(ATA_DEVCTL_OBS & ~0x80, io_ports->ctl_addr);
  63. if (task->tf_flags & IDE_TFLAG_IN_FEATURE)
  64. tf->feature = inb(io_ports->feature_addr);
  65. if (task->tf_flags & IDE_TFLAG_IN_NSECT)
  66. tf->nsect = inb(io_ports->nsect_addr);
  67. if (task->tf_flags & IDE_TFLAG_IN_LBAL)
  68. tf->lbal = inb(io_ports->lbal_addr);
  69. if (task->tf_flags & IDE_TFLAG_IN_LBAM)
  70. tf->lbam = inb(io_ports->lbam_addr);
  71. if (task->tf_flags & IDE_TFLAG_IN_LBAH)
  72. tf->lbah = inb(io_ports->lbah_addr);
  73. if (task->tf_flags & IDE_TFLAG_IN_DEVICE)
  74. tf->device = superio_ide_inb(io_ports->device_addr);
  75. if (task->tf_flags & IDE_TFLAG_LBA48) {
  76. outb(ATA_DEVCTL_OBS | 0x80, io_ports->ctl_addr);
  77. if (task->tf_flags & IDE_TFLAG_IN_HOB_FEATURE)
  78. tf->hob_feature = inb(io_ports->feature_addr);
  79. if (task->tf_flags & IDE_TFLAG_IN_HOB_NSECT)
  80. tf->hob_nsect = inb(io_ports->nsect_addr);
  81. if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAL)
  82. tf->hob_lbal = inb(io_ports->lbal_addr);
  83. if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAM)
  84. tf->hob_lbam = inb(io_ports->lbam_addr);
  85. if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAH)
  86. tf->hob_lbah = inb(io_ports->lbah_addr);
  87. }
  88. }
  89. static const struct ide_tp_ops superio_tp_ops = {
  90. .exec_command = ide_exec_command,
  91. .read_status = superio_read_status,
  92. .read_altstatus = ide_read_altstatus,
  93. .read_sff_dma_status = superio_read_sff_dma_status,
  94. .set_irq = ide_set_irq,
  95. .tf_load = ide_tf_load,
  96. .tf_read = superio_tf_read,
  97. .input_data = ide_input_data,
  98. .output_data = ide_output_data,
  99. };
  100. static void __devinit superio_init_iops(struct hwif_s *hwif)
  101. {
  102. struct pci_dev *pdev = to_pci_dev(hwif->dev);
  103. u32 dma_stat;
  104. u8 port = hwif->channel, tmp;
  105. dma_stat = (pci_resource_start(pdev, 4) & ~3) + (!port ? 2 : 0xa);
  106. /* Clear error/interrupt, enable dma */
  107. tmp = superio_ide_inb(dma_stat);
  108. outb(tmp | 0x66, dma_stat);
  109. }
  110. #endif
  111. static unsigned int ns87415_count = 0, ns87415_control[MAX_HWIFS] = { 0 };
  112. /*
  113. * This routine either enables/disables (according to IDE_DFLAG_PRESENT)
  114. * the IRQ associated with the port (HWIF(drive)),
  115. * and selects either PIO or DMA handshaking for the next I/O operation.
  116. */
  117. static void ns87415_prepare_drive (ide_drive_t *drive, unsigned int use_dma)
  118. {
  119. ide_hwif_t *hwif = HWIF(drive);
  120. struct pci_dev *dev = to_pci_dev(hwif->dev);
  121. unsigned int bit, other, new, *old = (unsigned int *) hwif->select_data;
  122. unsigned long flags;
  123. local_irq_save(flags);
  124. new = *old;
  125. /* Adjust IRQ enable bit */
  126. bit = 1 << (8 + hwif->channel);
  127. if (drive->dev_flags & IDE_DFLAG_PRESENT)
  128. new &= ~bit;
  129. else
  130. new |= bit;
  131. /* Select PIO or DMA, DMA may only be selected for one drive/channel. */
  132. bit = 1 << (20 + (drive->dn & 1) + (hwif->channel << 1));
  133. other = 1 << (20 + (1 - (drive->dn & 1)) + (hwif->channel << 1));
  134. new = use_dma ? ((new & ~other) | bit) : (new & ~bit);
  135. if (new != *old) {
  136. unsigned char stat;
  137. /*
  138. * Don't change DMA engine settings while Write Buffers
  139. * are busy.
  140. */
  141. (void) pci_read_config_byte(dev, 0x43, &stat);
  142. while (stat & 0x03) {
  143. udelay(1);
  144. (void) pci_read_config_byte(dev, 0x43, &stat);
  145. }
  146. *old = new;
  147. (void) pci_write_config_dword(dev, 0x40, new);
  148. /*
  149. * And let things settle...
  150. */
  151. udelay(10);
  152. }
  153. local_irq_restore(flags);
  154. }
  155. static void ns87415_selectproc (ide_drive_t *drive)
  156. {
  157. ns87415_prepare_drive(drive,
  158. !!(drive->dev_flags & IDE_DFLAG_USING_DMA));
  159. }
  160. static int ns87415_dma_end(ide_drive_t *drive)
  161. {
  162. ide_hwif_t *hwif = HWIF(drive);
  163. u8 dma_stat = 0, dma_cmd = 0;
  164. drive->waiting_for_dma = 0;
  165. dma_stat = hwif->tp_ops->read_sff_dma_status(hwif);
  166. /* get DMA command mode */
  167. dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
  168. /* stop DMA */
  169. outb(dma_cmd & ~1, hwif->dma_base + ATA_DMA_CMD);
  170. /* from ERRATA: clear the INTR & ERROR bits */
  171. dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
  172. outb(dma_cmd | 6, hwif->dma_base + ATA_DMA_CMD);
  173. /* and free any DMA resources */
  174. ide_destroy_dmatable(drive);
  175. /* verify good DMA status */
  176. return (dma_stat & 7) != 4;
  177. }
  178. static int ns87415_dma_setup(ide_drive_t *drive)
  179. {
  180. /* select DMA xfer */
  181. ns87415_prepare_drive(drive, 1);
  182. if (!ide_dma_setup(drive))
  183. return 0;
  184. /* DMA failed: select PIO xfer */
  185. ns87415_prepare_drive(drive, 0);
  186. return 1;
  187. }
  188. static void __devinit init_hwif_ns87415 (ide_hwif_t *hwif)
  189. {
  190. struct pci_dev *dev = to_pci_dev(hwif->dev);
  191. unsigned int ctrl, using_inta;
  192. u8 progif;
  193. #ifdef __sparc_v9__
  194. int timeout;
  195. u8 stat;
  196. #endif
  197. /*
  198. * We cannot probe for IRQ: both ports share common IRQ on INTA.
  199. * Also, leave IRQ masked during drive probing, to prevent infinite
  200. * interrupts from a potentially floating INTA..
  201. *
  202. * IRQs get unmasked in selectproc when drive is first used.
  203. */
  204. (void) pci_read_config_dword(dev, 0x40, &ctrl);
  205. (void) pci_read_config_byte(dev, 0x09, &progif);
  206. /* is irq in "native" mode? */
  207. using_inta = progif & (1 << (hwif->channel << 1));
  208. if (!using_inta)
  209. using_inta = ctrl & (1 << (4 + hwif->channel));
  210. if (hwif->mate) {
  211. hwif->select_data = hwif->mate->select_data;
  212. } else {
  213. hwif->select_data = (unsigned long)
  214. &ns87415_control[ns87415_count++];
  215. ctrl |= (1 << 8) | (1 << 9); /* mask both IRQs */
  216. if (using_inta)
  217. ctrl &= ~(1 << 6); /* unmask INTA */
  218. *((unsigned int *)hwif->select_data) = ctrl;
  219. (void) pci_write_config_dword(dev, 0x40, ctrl);
  220. /*
  221. * Set prefetch size to 512 bytes for both ports,
  222. * but don't turn on/off prefetching here.
  223. */
  224. pci_write_config_byte(dev, 0x55, 0xee);
  225. #ifdef __sparc_v9__
  226. /*
  227. * XXX: Reset the device, if we don't it will not respond to
  228. * SELECT_DRIVE() properly during first ide_probe_port().
  229. */
  230. timeout = 10000;
  231. outb(12, hwif->io_ports.ctl_addr);
  232. udelay(10);
  233. outb(8, hwif->io_ports.ctl_addr);
  234. do {
  235. udelay(50);
  236. stat = hwif->tp_ops->read_status(hwif);
  237. if (stat == 0xff)
  238. break;
  239. } while ((stat & ATA_BUSY) && --timeout);
  240. #endif
  241. }
  242. if (!using_inta)
  243. hwif->irq = __ide_default_irq(hwif->io_ports.data_addr);
  244. else if (!hwif->irq && hwif->mate && hwif->mate->irq)
  245. hwif->irq = hwif->mate->irq; /* share IRQ with mate */
  246. if (!hwif->dma_base)
  247. return;
  248. outb(0x60, hwif->dma_base + ATA_DMA_STATUS);
  249. }
  250. static const struct ide_port_ops ns87415_port_ops = {
  251. .selectproc = ns87415_selectproc,
  252. };
  253. static const struct ide_dma_ops ns87415_dma_ops = {
  254. .dma_host_set = ide_dma_host_set,
  255. .dma_setup = ns87415_dma_setup,
  256. .dma_exec_cmd = ide_dma_exec_cmd,
  257. .dma_start = ide_dma_start,
  258. .dma_end = ns87415_dma_end,
  259. .dma_test_irq = ide_dma_test_irq,
  260. .dma_lost_irq = ide_dma_lost_irq,
  261. .dma_timeout = ide_dma_timeout,
  262. };
  263. static const struct ide_port_info ns87415_chipset __devinitdata = {
  264. .name = DRV_NAME,
  265. .init_hwif = init_hwif_ns87415,
  266. .port_ops = &ns87415_port_ops,
  267. .dma_ops = &ns87415_dma_ops,
  268. .host_flags = IDE_HFLAG_TRUST_BIOS_FOR_DMA |
  269. IDE_HFLAG_NO_ATAPI_DMA,
  270. };
  271. static int __devinit ns87415_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  272. {
  273. struct ide_port_info d = ns87415_chipset;
  274. #ifdef CONFIG_SUPERIO
  275. if (PCI_SLOT(dev->devfn) == 0xE) {
  276. /* Built-in - assume it's under superio. */
  277. d.init_iops = superio_init_iops;
  278. d.tp_ops = &superio_tp_ops;
  279. }
  280. #endif
  281. return ide_pci_init_one(dev, &d, NULL);
  282. }
  283. static const struct pci_device_id ns87415_pci_tbl[] = {
  284. { PCI_VDEVICE(NS, PCI_DEVICE_ID_NS_87415), 0 },
  285. { 0, },
  286. };
  287. MODULE_DEVICE_TABLE(pci, ns87415_pci_tbl);
  288. static struct pci_driver ns87415_pci_driver = {
  289. .name = "NS87415_IDE",
  290. .id_table = ns87415_pci_tbl,
  291. .probe = ns87415_init_one,
  292. .remove = ide_pci_remove,
  293. .suspend = ide_pci_suspend,
  294. .resume = ide_pci_resume,
  295. };
  296. static int __init ns87415_ide_init(void)
  297. {
  298. return ide_pci_register_driver(&ns87415_pci_driver);
  299. }
  300. static void __exit ns87415_ide_exit(void)
  301. {
  302. pci_unregister_driver(&ns87415_pci_driver);
  303. }
  304. module_init(ns87415_ide_init);
  305. module_exit(ns87415_ide_exit);
  306. MODULE_AUTHOR("Mark Lord, Eddie Dost, Andre Hedrick");
  307. MODULE_DESCRIPTION("PCI driver module for NS87415 IDE");
  308. MODULE_LICENSE("GPL");