dme1737.c 73 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546
  1. /*
  2. * dme1737.c - Driver for the SMSC DME1737, Asus A8000, SMSC SCH311x and
  3. * SCH5027 Super-I/O chips integrated hardware monitoring features.
  4. * Copyright (c) 2007, 2008 Juerg Haefliger <juergh@gmail.com>
  5. *
  6. * This driver is an I2C/ISA hybrid, meaning that it uses the I2C bus to access
  7. * the chip registers if a DME1737, A8000, or SCH5027 is found and the ISA bus
  8. * if a SCH311x chip is found. Both types of chips have very similar hardware
  9. * monitoring capabilities but differ in the way they can be accessed.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/slab.h>
  28. #include <linux/jiffies.h>
  29. #include <linux/i2c.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/hwmon.h>
  32. #include <linux/hwmon-sysfs.h>
  33. #include <linux/hwmon-vid.h>
  34. #include <linux/err.h>
  35. #include <linux/mutex.h>
  36. #include <asm/io.h>
  37. /* ISA device, if found */
  38. static struct platform_device *pdev;
  39. /* Module load parameters */
  40. static int force_start;
  41. module_param(force_start, bool, 0);
  42. MODULE_PARM_DESC(force_start, "Force the chip to start monitoring inputs");
  43. static unsigned short force_id;
  44. module_param(force_id, ushort, 0);
  45. MODULE_PARM_DESC(force_id, "Override the detected device ID");
  46. static int probe_all_addr;
  47. module_param(probe_all_addr, bool, 0);
  48. MODULE_PARM_DESC(probe_all_addr, "Include probing of non-standard LPC "
  49. "addresses");
  50. /* Addresses to scan */
  51. static const unsigned short normal_i2c[] = {0x2c, 0x2d, 0x2e, I2C_CLIENT_END};
  52. /* Insmod parameters */
  53. I2C_CLIENT_INSMOD_2(dme1737, sch5027);
  54. /* ISA chip types */
  55. enum isa_chips { sch311x = sch5027 + 1 };
  56. /* ---------------------------------------------------------------------
  57. * Registers
  58. *
  59. * The sensors are defined as follows:
  60. *
  61. * Voltages Temperatures
  62. * -------- ------------
  63. * in0 +5VTR (+5V stdby) temp1 Remote diode 1
  64. * in1 Vccp (proc core) temp2 Internal temp
  65. * in2 VCC (internal +3.3V) temp3 Remote diode 2
  66. * in3 +5V
  67. * in4 +12V
  68. * in5 VTR (+3.3V stby)
  69. * in6 Vbat
  70. *
  71. * --------------------------------------------------------------------- */
  72. /* Voltages (in) numbered 0-6 (ix) */
  73. #define DME1737_REG_IN(ix) ((ix) < 5 ? 0x20 + (ix) \
  74. : 0x94 + (ix))
  75. #define DME1737_REG_IN_MIN(ix) ((ix) < 5 ? 0x44 + (ix) * 2 \
  76. : 0x91 + (ix) * 2)
  77. #define DME1737_REG_IN_MAX(ix) ((ix) < 5 ? 0x45 + (ix) * 2 \
  78. : 0x92 + (ix) * 2)
  79. /* Temperatures (temp) numbered 0-2 (ix) */
  80. #define DME1737_REG_TEMP(ix) (0x25 + (ix))
  81. #define DME1737_REG_TEMP_MIN(ix) (0x4e + (ix) * 2)
  82. #define DME1737_REG_TEMP_MAX(ix) (0x4f + (ix) * 2)
  83. #define DME1737_REG_TEMP_OFFSET(ix) ((ix) == 0 ? 0x1f \
  84. : 0x1c + (ix))
  85. /* Voltage and temperature LSBs
  86. * The LSBs (4 bits each) are stored in 5 registers with the following layouts:
  87. * IN_TEMP_LSB(0) = [in5, in6]
  88. * IN_TEMP_LSB(1) = [temp3, temp1]
  89. * IN_TEMP_LSB(2) = [in4, temp2]
  90. * IN_TEMP_LSB(3) = [in3, in0]
  91. * IN_TEMP_LSB(4) = [in2, in1] */
  92. #define DME1737_REG_IN_TEMP_LSB(ix) (0x84 + (ix))
  93. static const u8 DME1737_REG_IN_LSB[] = {3, 4, 4, 3, 2, 0, 0};
  94. static const u8 DME1737_REG_IN_LSB_SHL[] = {4, 4, 0, 0, 0, 0, 4};
  95. static const u8 DME1737_REG_TEMP_LSB[] = {1, 2, 1};
  96. static const u8 DME1737_REG_TEMP_LSB_SHL[] = {4, 4, 0};
  97. /* Fans numbered 0-5 (ix) */
  98. #define DME1737_REG_FAN(ix) ((ix) < 4 ? 0x28 + (ix) * 2 \
  99. : 0xa1 + (ix) * 2)
  100. #define DME1737_REG_FAN_MIN(ix) ((ix) < 4 ? 0x54 + (ix) * 2 \
  101. : 0xa5 + (ix) * 2)
  102. #define DME1737_REG_FAN_OPT(ix) ((ix) < 4 ? 0x90 + (ix) \
  103. : 0xb2 + (ix))
  104. #define DME1737_REG_FAN_MAX(ix) (0xb4 + (ix)) /* only for fan[4-5] */
  105. /* PWMs numbered 0-2, 4-5 (ix) */
  106. #define DME1737_REG_PWM(ix) ((ix) < 3 ? 0x30 + (ix) \
  107. : 0xa1 + (ix))
  108. #define DME1737_REG_PWM_CONFIG(ix) (0x5c + (ix)) /* only for pwm[0-2] */
  109. #define DME1737_REG_PWM_MIN(ix) (0x64 + (ix)) /* only for pwm[0-2] */
  110. #define DME1737_REG_PWM_FREQ(ix) ((ix) < 3 ? 0x5f + (ix) \
  111. : 0xa3 + (ix))
  112. /* The layout of the ramp rate registers is different from the other pwm
  113. * registers. The bits for the 3 PWMs are stored in 2 registers:
  114. * PWM_RR(0) = [OFF3, OFF2, OFF1, RES, RR1E, RR1-2, RR1-1, RR1-0]
  115. * PWM_RR(1) = [RR2E, RR2-2, RR2-1, RR2-0, RR3E, RR3-2, RR3-1, RR3-0] */
  116. #define DME1737_REG_PWM_RR(ix) (0x62 + (ix)) /* only for pwm[0-2] */
  117. /* Thermal zones 0-2 */
  118. #define DME1737_REG_ZONE_LOW(ix) (0x67 + (ix))
  119. #define DME1737_REG_ZONE_ABS(ix) (0x6a + (ix))
  120. /* The layout of the hysteresis registers is different from the other zone
  121. * registers. The bits for the 3 zones are stored in 2 registers:
  122. * ZONE_HYST(0) = [H1-3, H1-2, H1-1, H1-0, H2-3, H2-2, H2-1, H2-0]
  123. * ZONE_HYST(1) = [H3-3, H3-2, H3-1, H3-0, RES, RES, RES, RES] */
  124. #define DME1737_REG_ZONE_HYST(ix) (0x6d + (ix))
  125. /* Alarm registers and bit mapping
  126. * The 3 8-bit alarm registers will be concatenated to a single 32-bit
  127. * alarm value [0, ALARM3, ALARM2, ALARM1]. */
  128. #define DME1737_REG_ALARM1 0x41
  129. #define DME1737_REG_ALARM2 0x42
  130. #define DME1737_REG_ALARM3 0x83
  131. static const u8 DME1737_BIT_ALARM_IN[] = {0, 1, 2, 3, 8, 16, 17};
  132. static const u8 DME1737_BIT_ALARM_TEMP[] = {4, 5, 6};
  133. static const u8 DME1737_BIT_ALARM_FAN[] = {10, 11, 12, 13, 22, 23};
  134. /* Miscellaneous registers */
  135. #define DME1737_REG_DEVICE 0x3d
  136. #define DME1737_REG_COMPANY 0x3e
  137. #define DME1737_REG_VERSTEP 0x3f
  138. #define DME1737_REG_CONFIG 0x40
  139. #define DME1737_REG_CONFIG2 0x7f
  140. #define DME1737_REG_VID 0x43
  141. #define DME1737_REG_TACH_PWM 0x81
  142. /* ---------------------------------------------------------------------
  143. * Misc defines
  144. * --------------------------------------------------------------------- */
  145. /* Chip identification */
  146. #define DME1737_COMPANY_SMSC 0x5c
  147. #define DME1737_VERSTEP 0x88
  148. #define DME1737_VERSTEP_MASK 0xf8
  149. #define SCH311X_DEVICE 0x8c
  150. #define SCH5027_VERSTEP 0x69
  151. /* Length of ISA address segment */
  152. #define DME1737_EXTENT 2
  153. /* ---------------------------------------------------------------------
  154. * Data structures and manipulation thereof
  155. * --------------------------------------------------------------------- */
  156. struct dme1737_data {
  157. struct i2c_client *client; /* for I2C devices only */
  158. struct device *hwmon_dev;
  159. const char *name;
  160. unsigned int addr; /* for ISA devices only */
  161. struct mutex update_lock;
  162. int valid; /* !=0 if following fields are valid */
  163. unsigned long last_update; /* in jiffies */
  164. unsigned long last_vbat; /* in jiffies */
  165. enum chips type;
  166. const int *in_nominal; /* pointer to IN_NOMINAL array */
  167. u8 vid;
  168. u8 pwm_rr_en;
  169. u8 has_pwm;
  170. u8 has_fan;
  171. /* Register values */
  172. u16 in[7];
  173. u8 in_min[7];
  174. u8 in_max[7];
  175. s16 temp[3];
  176. s8 temp_min[3];
  177. s8 temp_max[3];
  178. s8 temp_offset[3];
  179. u8 config;
  180. u8 config2;
  181. u8 vrm;
  182. u16 fan[6];
  183. u16 fan_min[6];
  184. u8 fan_max[2];
  185. u8 fan_opt[6];
  186. u8 pwm[6];
  187. u8 pwm_min[3];
  188. u8 pwm_config[3];
  189. u8 pwm_acz[3];
  190. u8 pwm_freq[6];
  191. u8 pwm_rr[2];
  192. u8 zone_low[3];
  193. u8 zone_abs[3];
  194. u8 zone_hyst[2];
  195. u32 alarms;
  196. };
  197. /* Nominal voltage values */
  198. static const int IN_NOMINAL_DME1737[] = {5000, 2250, 3300, 5000, 12000, 3300,
  199. 3300};
  200. static const int IN_NOMINAL_SCH311x[] = {2500, 1500, 3300, 5000, 12000, 3300,
  201. 3300};
  202. static const int IN_NOMINAL_SCH5027[] = {5000, 2250, 3300, 1125, 1125, 3300,
  203. 3300};
  204. #define IN_NOMINAL(type) ((type) == sch311x ? IN_NOMINAL_SCH311x : \
  205. (type) == sch5027 ? IN_NOMINAL_SCH5027 : \
  206. IN_NOMINAL_DME1737)
  207. /* Voltage input
  208. * Voltage inputs have 16 bits resolution, limit values have 8 bits
  209. * resolution. */
  210. static inline int IN_FROM_REG(int reg, int nominal, int res)
  211. {
  212. return (reg * nominal + (3 << (res - 3))) / (3 << (res - 2));
  213. }
  214. static inline int IN_TO_REG(int val, int nominal)
  215. {
  216. return SENSORS_LIMIT((val * 192 + nominal / 2) / nominal, 0, 255);
  217. }
  218. /* Temperature input
  219. * The register values represent temperatures in 2's complement notation from
  220. * -127 degrees C to +127 degrees C. Temp inputs have 16 bits resolution, limit
  221. * values have 8 bits resolution. */
  222. static inline int TEMP_FROM_REG(int reg, int res)
  223. {
  224. return (reg * 1000) >> (res - 8);
  225. }
  226. static inline int TEMP_TO_REG(int val)
  227. {
  228. return SENSORS_LIMIT((val < 0 ? val - 500 : val + 500) / 1000,
  229. -128, 127);
  230. }
  231. /* Temperature range */
  232. static const int TEMP_RANGE[] = {2000, 2500, 3333, 4000, 5000, 6666, 8000,
  233. 10000, 13333, 16000, 20000, 26666, 32000,
  234. 40000, 53333, 80000};
  235. static inline int TEMP_RANGE_FROM_REG(int reg)
  236. {
  237. return TEMP_RANGE[(reg >> 4) & 0x0f];
  238. }
  239. static int TEMP_RANGE_TO_REG(int val, int reg)
  240. {
  241. int i;
  242. for (i = 15; i > 0; i--) {
  243. if (val > (TEMP_RANGE[i] + TEMP_RANGE[i - 1] + 1) / 2) {
  244. break;
  245. }
  246. }
  247. return (reg & 0x0f) | (i << 4);
  248. }
  249. /* Temperature hysteresis
  250. * Register layout:
  251. * reg[0] = [H1-3, H1-2, H1-1, H1-0, H2-3, H2-2, H2-1, H2-0]
  252. * reg[1] = [H3-3, H3-2, H3-1, H3-0, xxxx, xxxx, xxxx, xxxx] */
  253. static inline int TEMP_HYST_FROM_REG(int reg, int ix)
  254. {
  255. return (((ix == 1) ? reg : reg >> 4) & 0x0f) * 1000;
  256. }
  257. static inline int TEMP_HYST_TO_REG(int val, int ix, int reg)
  258. {
  259. int hyst = SENSORS_LIMIT((val + 500) / 1000, 0, 15);
  260. return (ix == 1) ? (reg & 0xf0) | hyst : (reg & 0x0f) | (hyst << 4);
  261. }
  262. /* Fan input RPM */
  263. static inline int FAN_FROM_REG(int reg, int tpc)
  264. {
  265. if (tpc) {
  266. return tpc * reg;
  267. } else {
  268. return (reg == 0 || reg == 0xffff) ? 0 : 90000 * 60 / reg;
  269. }
  270. }
  271. static inline int FAN_TO_REG(int val, int tpc)
  272. {
  273. if (tpc) {
  274. return SENSORS_LIMIT(val / tpc, 0, 0xffff);
  275. } else {
  276. return (val <= 0) ? 0xffff :
  277. SENSORS_LIMIT(90000 * 60 / val, 0, 0xfffe);
  278. }
  279. }
  280. /* Fan TPC (tach pulse count)
  281. * Converts a register value to a TPC multiplier or returns 0 if the tachometer
  282. * is configured in legacy (non-tpc) mode */
  283. static inline int FAN_TPC_FROM_REG(int reg)
  284. {
  285. return (reg & 0x20) ? 0 : 60 >> (reg & 0x03);
  286. }
  287. /* Fan type
  288. * The type of a fan is expressed in number of pulses-per-revolution that it
  289. * emits */
  290. static inline int FAN_TYPE_FROM_REG(int reg)
  291. {
  292. int edge = (reg >> 1) & 0x03;
  293. return (edge > 0) ? 1 << (edge - 1) : 0;
  294. }
  295. static inline int FAN_TYPE_TO_REG(int val, int reg)
  296. {
  297. int edge = (val == 4) ? 3 : val;
  298. return (reg & 0xf9) | (edge << 1);
  299. }
  300. /* Fan max RPM */
  301. static const int FAN_MAX[] = {0x54, 0x38, 0x2a, 0x21, 0x1c, 0x18, 0x15, 0x12,
  302. 0x11, 0x0f, 0x0e};
  303. static int FAN_MAX_FROM_REG(int reg)
  304. {
  305. int i;
  306. for (i = 10; i > 0; i--) {
  307. if (reg == FAN_MAX[i]) {
  308. break;
  309. }
  310. }
  311. return 1000 + i * 500;
  312. }
  313. static int FAN_MAX_TO_REG(int val)
  314. {
  315. int i;
  316. for (i = 10; i > 0; i--) {
  317. if (val > (1000 + (i - 1) * 500)) {
  318. break;
  319. }
  320. }
  321. return FAN_MAX[i];
  322. }
  323. /* PWM enable
  324. * Register to enable mapping:
  325. * 000: 2 fan on zone 1 auto
  326. * 001: 2 fan on zone 2 auto
  327. * 010: 2 fan on zone 3 auto
  328. * 011: 0 fan full on
  329. * 100: -1 fan disabled
  330. * 101: 2 fan on hottest of zones 2,3 auto
  331. * 110: 2 fan on hottest of zones 1,2,3 auto
  332. * 111: 1 fan in manual mode */
  333. static inline int PWM_EN_FROM_REG(int reg)
  334. {
  335. static const int en[] = {2, 2, 2, 0, -1, 2, 2, 1};
  336. return en[(reg >> 5) & 0x07];
  337. }
  338. static inline int PWM_EN_TO_REG(int val, int reg)
  339. {
  340. int en = (val == 1) ? 7 : 3;
  341. return (reg & 0x1f) | ((en & 0x07) << 5);
  342. }
  343. /* PWM auto channels zone
  344. * Register to auto channels zone mapping (ACZ is a bitfield with bit x
  345. * corresponding to zone x+1):
  346. * 000: 001 fan on zone 1 auto
  347. * 001: 010 fan on zone 2 auto
  348. * 010: 100 fan on zone 3 auto
  349. * 011: 000 fan full on
  350. * 100: 000 fan disabled
  351. * 101: 110 fan on hottest of zones 2,3 auto
  352. * 110: 111 fan on hottest of zones 1,2,3 auto
  353. * 111: 000 fan in manual mode */
  354. static inline int PWM_ACZ_FROM_REG(int reg)
  355. {
  356. static const int acz[] = {1, 2, 4, 0, 0, 6, 7, 0};
  357. return acz[(reg >> 5) & 0x07];
  358. }
  359. static inline int PWM_ACZ_TO_REG(int val, int reg)
  360. {
  361. int acz = (val == 4) ? 2 : val - 1;
  362. return (reg & 0x1f) | ((acz & 0x07) << 5);
  363. }
  364. /* PWM frequency */
  365. static const int PWM_FREQ[] = {11, 15, 22, 29, 35, 44, 59, 88,
  366. 15000, 20000, 30000, 25000, 0, 0, 0, 0};
  367. static inline int PWM_FREQ_FROM_REG(int reg)
  368. {
  369. return PWM_FREQ[reg & 0x0f];
  370. }
  371. static int PWM_FREQ_TO_REG(int val, int reg)
  372. {
  373. int i;
  374. /* the first two cases are special - stupid chip design! */
  375. if (val > 27500) {
  376. i = 10;
  377. } else if (val > 22500) {
  378. i = 11;
  379. } else {
  380. for (i = 9; i > 0; i--) {
  381. if (val > (PWM_FREQ[i] + PWM_FREQ[i - 1] + 1) / 2) {
  382. break;
  383. }
  384. }
  385. }
  386. return (reg & 0xf0) | i;
  387. }
  388. /* PWM ramp rate
  389. * Register layout:
  390. * reg[0] = [OFF3, OFF2, OFF1, RES, RR1-E, RR1-2, RR1-1, RR1-0]
  391. * reg[1] = [RR2-E, RR2-2, RR2-1, RR2-0, RR3-E, RR3-2, RR3-1, RR3-0] */
  392. static const u8 PWM_RR[] = {206, 104, 69, 41, 26, 18, 10, 5};
  393. static inline int PWM_RR_FROM_REG(int reg, int ix)
  394. {
  395. int rr = (ix == 1) ? reg >> 4 : reg;
  396. return (rr & 0x08) ? PWM_RR[rr & 0x07] : 0;
  397. }
  398. static int PWM_RR_TO_REG(int val, int ix, int reg)
  399. {
  400. int i;
  401. for (i = 0; i < 7; i++) {
  402. if (val > (PWM_RR[i] + PWM_RR[i + 1] + 1) / 2) {
  403. break;
  404. }
  405. }
  406. return (ix == 1) ? (reg & 0x8f) | (i << 4) : (reg & 0xf8) | i;
  407. }
  408. /* PWM ramp rate enable */
  409. static inline int PWM_RR_EN_FROM_REG(int reg, int ix)
  410. {
  411. return PWM_RR_FROM_REG(reg, ix) ? 1 : 0;
  412. }
  413. static inline int PWM_RR_EN_TO_REG(int val, int ix, int reg)
  414. {
  415. int en = (ix == 1) ? 0x80 : 0x08;
  416. return val ? reg | en : reg & ~en;
  417. }
  418. /* PWM min/off
  419. * The PWM min/off bits are part of the PMW ramp rate register 0 (see above for
  420. * the register layout). */
  421. static inline int PWM_OFF_FROM_REG(int reg, int ix)
  422. {
  423. return (reg >> (ix + 5)) & 0x01;
  424. }
  425. static inline int PWM_OFF_TO_REG(int val, int ix, int reg)
  426. {
  427. return (reg & ~(1 << (ix + 5))) | ((val & 0x01) << (ix + 5));
  428. }
  429. /* ---------------------------------------------------------------------
  430. * Device I/O access
  431. *
  432. * ISA access is performed through an index/data register pair and needs to
  433. * be protected by a mutex during runtime (not required for initialization).
  434. * We use data->update_lock for this and need to ensure that we acquire it
  435. * before calling dme1737_read or dme1737_write.
  436. * --------------------------------------------------------------------- */
  437. static u8 dme1737_read(const struct dme1737_data *data, u8 reg)
  438. {
  439. struct i2c_client *client = data->client;
  440. s32 val;
  441. if (client) { /* I2C device */
  442. val = i2c_smbus_read_byte_data(client, reg);
  443. if (val < 0) {
  444. dev_warn(&client->dev, "Read from register "
  445. "0x%02x failed! Please report to the driver "
  446. "maintainer.\n", reg);
  447. }
  448. } else { /* ISA device */
  449. outb(reg, data->addr);
  450. val = inb(data->addr + 1);
  451. }
  452. return val;
  453. }
  454. static s32 dme1737_write(const struct dme1737_data *data, u8 reg, u8 val)
  455. {
  456. struct i2c_client *client = data->client;
  457. s32 res = 0;
  458. if (client) { /* I2C device */
  459. res = i2c_smbus_write_byte_data(client, reg, val);
  460. if (res < 0) {
  461. dev_warn(&client->dev, "Write to register "
  462. "0x%02x failed! Please report to the driver "
  463. "maintainer.\n", reg);
  464. }
  465. } else { /* ISA device */
  466. outb(reg, data->addr);
  467. outb(val, data->addr + 1);
  468. }
  469. return res;
  470. }
  471. static struct dme1737_data *dme1737_update_device(struct device *dev)
  472. {
  473. struct dme1737_data *data = dev_get_drvdata(dev);
  474. int ix;
  475. u8 lsb[5];
  476. mutex_lock(&data->update_lock);
  477. /* Enable a Vbat monitoring cycle every 10 mins */
  478. if (time_after(jiffies, data->last_vbat + 600 * HZ) || !data->valid) {
  479. dme1737_write(data, DME1737_REG_CONFIG, dme1737_read(data,
  480. DME1737_REG_CONFIG) | 0x10);
  481. data->last_vbat = jiffies;
  482. }
  483. /* Sample register contents every 1 sec */
  484. if (time_after(jiffies, data->last_update + HZ) || !data->valid) {
  485. if (data->type != sch5027) {
  486. data->vid = dme1737_read(data, DME1737_REG_VID) &
  487. 0x3f;
  488. }
  489. /* In (voltage) registers */
  490. for (ix = 0; ix < ARRAY_SIZE(data->in); ix++) {
  491. /* Voltage inputs are stored as 16 bit values even
  492. * though they have only 12 bits resolution. This is
  493. * to make it consistent with the temp inputs. */
  494. data->in[ix] = dme1737_read(data,
  495. DME1737_REG_IN(ix)) << 8;
  496. data->in_min[ix] = dme1737_read(data,
  497. DME1737_REG_IN_MIN(ix));
  498. data->in_max[ix] = dme1737_read(data,
  499. DME1737_REG_IN_MAX(ix));
  500. }
  501. /* Temp registers */
  502. for (ix = 0; ix < ARRAY_SIZE(data->temp); ix++) {
  503. /* Temp inputs are stored as 16 bit values even
  504. * though they have only 12 bits resolution. This is
  505. * to take advantage of implicit conversions between
  506. * register values (2's complement) and temp values
  507. * (signed decimal). */
  508. data->temp[ix] = dme1737_read(data,
  509. DME1737_REG_TEMP(ix)) << 8;
  510. data->temp_min[ix] = dme1737_read(data,
  511. DME1737_REG_TEMP_MIN(ix));
  512. data->temp_max[ix] = dme1737_read(data,
  513. DME1737_REG_TEMP_MAX(ix));
  514. if (data->type != sch5027) {
  515. data->temp_offset[ix] = dme1737_read(data,
  516. DME1737_REG_TEMP_OFFSET(ix));
  517. }
  518. }
  519. /* In and temp LSB registers
  520. * The LSBs are latched when the MSBs are read, so the order in
  521. * which the registers are read (MSB first, then LSB) is
  522. * important! */
  523. for (ix = 0; ix < ARRAY_SIZE(lsb); ix++) {
  524. lsb[ix] = dme1737_read(data,
  525. DME1737_REG_IN_TEMP_LSB(ix));
  526. }
  527. for (ix = 0; ix < ARRAY_SIZE(data->in); ix++) {
  528. data->in[ix] |= (lsb[DME1737_REG_IN_LSB[ix]] <<
  529. DME1737_REG_IN_LSB_SHL[ix]) & 0xf0;
  530. }
  531. for (ix = 0; ix < ARRAY_SIZE(data->temp); ix++) {
  532. data->temp[ix] |= (lsb[DME1737_REG_TEMP_LSB[ix]] <<
  533. DME1737_REG_TEMP_LSB_SHL[ix]) & 0xf0;
  534. }
  535. /* Fan registers */
  536. for (ix = 0; ix < ARRAY_SIZE(data->fan); ix++) {
  537. /* Skip reading registers if optional fans are not
  538. * present */
  539. if (!(data->has_fan & (1 << ix))) {
  540. continue;
  541. }
  542. data->fan[ix] = dme1737_read(data,
  543. DME1737_REG_FAN(ix));
  544. data->fan[ix] |= dme1737_read(data,
  545. DME1737_REG_FAN(ix) + 1) << 8;
  546. data->fan_min[ix] = dme1737_read(data,
  547. DME1737_REG_FAN_MIN(ix));
  548. data->fan_min[ix] |= dme1737_read(data,
  549. DME1737_REG_FAN_MIN(ix) + 1) << 8;
  550. data->fan_opt[ix] = dme1737_read(data,
  551. DME1737_REG_FAN_OPT(ix));
  552. /* fan_max exists only for fan[5-6] */
  553. if (ix > 3) {
  554. data->fan_max[ix - 4] = dme1737_read(data,
  555. DME1737_REG_FAN_MAX(ix));
  556. }
  557. }
  558. /* PWM registers */
  559. for (ix = 0; ix < ARRAY_SIZE(data->pwm); ix++) {
  560. /* Skip reading registers if optional PWMs are not
  561. * present */
  562. if (!(data->has_pwm & (1 << ix))) {
  563. continue;
  564. }
  565. data->pwm[ix] = dme1737_read(data,
  566. DME1737_REG_PWM(ix));
  567. data->pwm_freq[ix] = dme1737_read(data,
  568. DME1737_REG_PWM_FREQ(ix));
  569. /* pwm_config and pwm_min exist only for pwm[1-3] */
  570. if (ix < 3) {
  571. data->pwm_config[ix] = dme1737_read(data,
  572. DME1737_REG_PWM_CONFIG(ix));
  573. data->pwm_min[ix] = dme1737_read(data,
  574. DME1737_REG_PWM_MIN(ix));
  575. }
  576. }
  577. for (ix = 0; ix < ARRAY_SIZE(data->pwm_rr); ix++) {
  578. data->pwm_rr[ix] = dme1737_read(data,
  579. DME1737_REG_PWM_RR(ix));
  580. }
  581. /* Thermal zone registers */
  582. for (ix = 0; ix < ARRAY_SIZE(data->zone_low); ix++) {
  583. data->zone_low[ix] = dme1737_read(data,
  584. DME1737_REG_ZONE_LOW(ix));
  585. data->zone_abs[ix] = dme1737_read(data,
  586. DME1737_REG_ZONE_ABS(ix));
  587. }
  588. if (data->type != sch5027) {
  589. for (ix = 0; ix < ARRAY_SIZE(data->zone_hyst); ix++) {
  590. data->zone_hyst[ix] = dme1737_read(data,
  591. DME1737_REG_ZONE_HYST(ix));
  592. }
  593. }
  594. /* Alarm registers */
  595. data->alarms = dme1737_read(data,
  596. DME1737_REG_ALARM1);
  597. /* Bit 7 tells us if the other alarm registers are non-zero and
  598. * therefore also need to be read */
  599. if (data->alarms & 0x80) {
  600. data->alarms |= dme1737_read(data,
  601. DME1737_REG_ALARM2) << 8;
  602. data->alarms |= dme1737_read(data,
  603. DME1737_REG_ALARM3) << 16;
  604. }
  605. /* The ISA chips require explicit clearing of alarm bits.
  606. * Don't worry, an alarm will come back if the condition
  607. * that causes it still exists */
  608. if (!data->client) {
  609. if (data->alarms & 0xff0000) {
  610. dme1737_write(data, DME1737_REG_ALARM3,
  611. 0xff);
  612. }
  613. if (data->alarms & 0xff00) {
  614. dme1737_write(data, DME1737_REG_ALARM2,
  615. 0xff);
  616. }
  617. if (data->alarms & 0xff) {
  618. dme1737_write(data, DME1737_REG_ALARM1,
  619. 0xff);
  620. }
  621. }
  622. data->last_update = jiffies;
  623. data->valid = 1;
  624. }
  625. mutex_unlock(&data->update_lock);
  626. return data;
  627. }
  628. /* ---------------------------------------------------------------------
  629. * Voltage sysfs attributes
  630. * ix = [0-5]
  631. * --------------------------------------------------------------------- */
  632. #define SYS_IN_INPUT 0
  633. #define SYS_IN_MIN 1
  634. #define SYS_IN_MAX 2
  635. #define SYS_IN_ALARM 3
  636. static ssize_t show_in(struct device *dev, struct device_attribute *attr,
  637. char *buf)
  638. {
  639. struct dme1737_data *data = dme1737_update_device(dev);
  640. struct sensor_device_attribute_2
  641. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  642. int ix = sensor_attr_2->index;
  643. int fn = sensor_attr_2->nr;
  644. int res;
  645. switch (fn) {
  646. case SYS_IN_INPUT:
  647. res = IN_FROM_REG(data->in[ix], data->in_nominal[ix], 16);
  648. break;
  649. case SYS_IN_MIN:
  650. res = IN_FROM_REG(data->in_min[ix], data->in_nominal[ix], 8);
  651. break;
  652. case SYS_IN_MAX:
  653. res = IN_FROM_REG(data->in_max[ix], data->in_nominal[ix], 8);
  654. break;
  655. case SYS_IN_ALARM:
  656. res = (data->alarms >> DME1737_BIT_ALARM_IN[ix]) & 0x01;
  657. break;
  658. default:
  659. res = 0;
  660. dev_dbg(dev, "Unknown function %d.\n", fn);
  661. }
  662. return sprintf(buf, "%d\n", res);
  663. }
  664. static ssize_t set_in(struct device *dev, struct device_attribute *attr,
  665. const char *buf, size_t count)
  666. {
  667. struct dme1737_data *data = dev_get_drvdata(dev);
  668. struct sensor_device_attribute_2
  669. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  670. int ix = sensor_attr_2->index;
  671. int fn = sensor_attr_2->nr;
  672. long val = simple_strtol(buf, NULL, 10);
  673. mutex_lock(&data->update_lock);
  674. switch (fn) {
  675. case SYS_IN_MIN:
  676. data->in_min[ix] = IN_TO_REG(val, data->in_nominal[ix]);
  677. dme1737_write(data, DME1737_REG_IN_MIN(ix),
  678. data->in_min[ix]);
  679. break;
  680. case SYS_IN_MAX:
  681. data->in_max[ix] = IN_TO_REG(val, data->in_nominal[ix]);
  682. dme1737_write(data, DME1737_REG_IN_MAX(ix),
  683. data->in_max[ix]);
  684. break;
  685. default:
  686. dev_dbg(dev, "Unknown function %d.\n", fn);
  687. }
  688. mutex_unlock(&data->update_lock);
  689. return count;
  690. }
  691. /* ---------------------------------------------------------------------
  692. * Temperature sysfs attributes
  693. * ix = [0-2]
  694. * --------------------------------------------------------------------- */
  695. #define SYS_TEMP_INPUT 0
  696. #define SYS_TEMP_MIN 1
  697. #define SYS_TEMP_MAX 2
  698. #define SYS_TEMP_OFFSET 3
  699. #define SYS_TEMP_ALARM 4
  700. #define SYS_TEMP_FAULT 5
  701. static ssize_t show_temp(struct device *dev, struct device_attribute *attr,
  702. char *buf)
  703. {
  704. struct dme1737_data *data = dme1737_update_device(dev);
  705. struct sensor_device_attribute_2
  706. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  707. int ix = sensor_attr_2->index;
  708. int fn = sensor_attr_2->nr;
  709. int res;
  710. switch (fn) {
  711. case SYS_TEMP_INPUT:
  712. res = TEMP_FROM_REG(data->temp[ix], 16);
  713. break;
  714. case SYS_TEMP_MIN:
  715. res = TEMP_FROM_REG(data->temp_min[ix], 8);
  716. break;
  717. case SYS_TEMP_MAX:
  718. res = TEMP_FROM_REG(data->temp_max[ix], 8);
  719. break;
  720. case SYS_TEMP_OFFSET:
  721. res = TEMP_FROM_REG(data->temp_offset[ix], 8);
  722. break;
  723. case SYS_TEMP_ALARM:
  724. res = (data->alarms >> DME1737_BIT_ALARM_TEMP[ix]) & 0x01;
  725. break;
  726. case SYS_TEMP_FAULT:
  727. res = (((u16)data->temp[ix] & 0xff00) == 0x8000);
  728. break;
  729. default:
  730. res = 0;
  731. dev_dbg(dev, "Unknown function %d.\n", fn);
  732. }
  733. return sprintf(buf, "%d\n", res);
  734. }
  735. static ssize_t set_temp(struct device *dev, struct device_attribute *attr,
  736. const char *buf, size_t count)
  737. {
  738. struct dme1737_data *data = dev_get_drvdata(dev);
  739. struct sensor_device_attribute_2
  740. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  741. int ix = sensor_attr_2->index;
  742. int fn = sensor_attr_2->nr;
  743. long val = simple_strtol(buf, NULL, 10);
  744. mutex_lock(&data->update_lock);
  745. switch (fn) {
  746. case SYS_TEMP_MIN:
  747. data->temp_min[ix] = TEMP_TO_REG(val);
  748. dme1737_write(data, DME1737_REG_TEMP_MIN(ix),
  749. data->temp_min[ix]);
  750. break;
  751. case SYS_TEMP_MAX:
  752. data->temp_max[ix] = TEMP_TO_REG(val);
  753. dme1737_write(data, DME1737_REG_TEMP_MAX(ix),
  754. data->temp_max[ix]);
  755. break;
  756. case SYS_TEMP_OFFSET:
  757. data->temp_offset[ix] = TEMP_TO_REG(val);
  758. dme1737_write(data, DME1737_REG_TEMP_OFFSET(ix),
  759. data->temp_offset[ix]);
  760. break;
  761. default:
  762. dev_dbg(dev, "Unknown function %d.\n", fn);
  763. }
  764. mutex_unlock(&data->update_lock);
  765. return count;
  766. }
  767. /* ---------------------------------------------------------------------
  768. * Zone sysfs attributes
  769. * ix = [0-2]
  770. * --------------------------------------------------------------------- */
  771. #define SYS_ZONE_AUTO_CHANNELS_TEMP 0
  772. #define SYS_ZONE_AUTO_POINT1_TEMP_HYST 1
  773. #define SYS_ZONE_AUTO_POINT1_TEMP 2
  774. #define SYS_ZONE_AUTO_POINT2_TEMP 3
  775. #define SYS_ZONE_AUTO_POINT3_TEMP 4
  776. static ssize_t show_zone(struct device *dev, struct device_attribute *attr,
  777. char *buf)
  778. {
  779. struct dme1737_data *data = dme1737_update_device(dev);
  780. struct sensor_device_attribute_2
  781. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  782. int ix = sensor_attr_2->index;
  783. int fn = sensor_attr_2->nr;
  784. int res;
  785. switch (fn) {
  786. case SYS_ZONE_AUTO_CHANNELS_TEMP:
  787. /* check config2 for non-standard temp-to-zone mapping */
  788. if ((ix == 1) && (data->config2 & 0x02)) {
  789. res = 4;
  790. } else {
  791. res = 1 << ix;
  792. }
  793. break;
  794. case SYS_ZONE_AUTO_POINT1_TEMP_HYST:
  795. res = TEMP_FROM_REG(data->zone_low[ix], 8) -
  796. TEMP_HYST_FROM_REG(data->zone_hyst[ix == 2], ix);
  797. break;
  798. case SYS_ZONE_AUTO_POINT1_TEMP:
  799. res = TEMP_FROM_REG(data->zone_low[ix], 8);
  800. break;
  801. case SYS_ZONE_AUTO_POINT2_TEMP:
  802. /* pwm_freq holds the temp range bits in the upper nibble */
  803. res = TEMP_FROM_REG(data->zone_low[ix], 8) +
  804. TEMP_RANGE_FROM_REG(data->pwm_freq[ix]);
  805. break;
  806. case SYS_ZONE_AUTO_POINT3_TEMP:
  807. res = TEMP_FROM_REG(data->zone_abs[ix], 8);
  808. break;
  809. default:
  810. res = 0;
  811. dev_dbg(dev, "Unknown function %d.\n", fn);
  812. }
  813. return sprintf(buf, "%d\n", res);
  814. }
  815. static ssize_t set_zone(struct device *dev, struct device_attribute *attr,
  816. const char *buf, size_t count)
  817. {
  818. struct dme1737_data *data = dev_get_drvdata(dev);
  819. struct sensor_device_attribute_2
  820. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  821. int ix = sensor_attr_2->index;
  822. int fn = sensor_attr_2->nr;
  823. long val = simple_strtol(buf, NULL, 10);
  824. mutex_lock(&data->update_lock);
  825. switch (fn) {
  826. case SYS_ZONE_AUTO_POINT1_TEMP_HYST:
  827. /* Refresh the cache */
  828. data->zone_low[ix] = dme1737_read(data,
  829. DME1737_REG_ZONE_LOW(ix));
  830. /* Modify the temp hyst value */
  831. data->zone_hyst[ix == 2] = TEMP_HYST_TO_REG(
  832. TEMP_FROM_REG(data->zone_low[ix], 8) -
  833. val, ix, dme1737_read(data,
  834. DME1737_REG_ZONE_HYST(ix == 2)));
  835. dme1737_write(data, DME1737_REG_ZONE_HYST(ix == 2),
  836. data->zone_hyst[ix == 2]);
  837. break;
  838. case SYS_ZONE_AUTO_POINT1_TEMP:
  839. data->zone_low[ix] = TEMP_TO_REG(val);
  840. dme1737_write(data, DME1737_REG_ZONE_LOW(ix),
  841. data->zone_low[ix]);
  842. break;
  843. case SYS_ZONE_AUTO_POINT2_TEMP:
  844. /* Refresh the cache */
  845. data->zone_low[ix] = dme1737_read(data,
  846. DME1737_REG_ZONE_LOW(ix));
  847. /* Modify the temp range value (which is stored in the upper
  848. * nibble of the pwm_freq register) */
  849. data->pwm_freq[ix] = TEMP_RANGE_TO_REG(val -
  850. TEMP_FROM_REG(data->zone_low[ix], 8),
  851. dme1737_read(data,
  852. DME1737_REG_PWM_FREQ(ix)));
  853. dme1737_write(data, DME1737_REG_PWM_FREQ(ix),
  854. data->pwm_freq[ix]);
  855. break;
  856. case SYS_ZONE_AUTO_POINT3_TEMP:
  857. data->zone_abs[ix] = TEMP_TO_REG(val);
  858. dme1737_write(data, DME1737_REG_ZONE_ABS(ix),
  859. data->zone_abs[ix]);
  860. break;
  861. default:
  862. dev_dbg(dev, "Unknown function %d.\n", fn);
  863. }
  864. mutex_unlock(&data->update_lock);
  865. return count;
  866. }
  867. /* ---------------------------------------------------------------------
  868. * Fan sysfs attributes
  869. * ix = [0-5]
  870. * --------------------------------------------------------------------- */
  871. #define SYS_FAN_INPUT 0
  872. #define SYS_FAN_MIN 1
  873. #define SYS_FAN_MAX 2
  874. #define SYS_FAN_ALARM 3
  875. #define SYS_FAN_TYPE 4
  876. static ssize_t show_fan(struct device *dev, struct device_attribute *attr,
  877. char *buf)
  878. {
  879. struct dme1737_data *data = dme1737_update_device(dev);
  880. struct sensor_device_attribute_2
  881. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  882. int ix = sensor_attr_2->index;
  883. int fn = sensor_attr_2->nr;
  884. int res;
  885. switch (fn) {
  886. case SYS_FAN_INPUT:
  887. res = FAN_FROM_REG(data->fan[ix],
  888. ix < 4 ? 0 :
  889. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  890. break;
  891. case SYS_FAN_MIN:
  892. res = FAN_FROM_REG(data->fan_min[ix],
  893. ix < 4 ? 0 :
  894. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  895. break;
  896. case SYS_FAN_MAX:
  897. /* only valid for fan[5-6] */
  898. res = FAN_MAX_FROM_REG(data->fan_max[ix - 4]);
  899. break;
  900. case SYS_FAN_ALARM:
  901. res = (data->alarms >> DME1737_BIT_ALARM_FAN[ix]) & 0x01;
  902. break;
  903. case SYS_FAN_TYPE:
  904. /* only valid for fan[1-4] */
  905. res = FAN_TYPE_FROM_REG(data->fan_opt[ix]);
  906. break;
  907. default:
  908. res = 0;
  909. dev_dbg(dev, "Unknown function %d.\n", fn);
  910. }
  911. return sprintf(buf, "%d\n", res);
  912. }
  913. static ssize_t set_fan(struct device *dev, struct device_attribute *attr,
  914. const char *buf, size_t count)
  915. {
  916. struct dme1737_data *data = dev_get_drvdata(dev);
  917. struct sensor_device_attribute_2
  918. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  919. int ix = sensor_attr_2->index;
  920. int fn = sensor_attr_2->nr;
  921. long val = simple_strtol(buf, NULL, 10);
  922. mutex_lock(&data->update_lock);
  923. switch (fn) {
  924. case SYS_FAN_MIN:
  925. if (ix < 4) {
  926. data->fan_min[ix] = FAN_TO_REG(val, 0);
  927. } else {
  928. /* Refresh the cache */
  929. data->fan_opt[ix] = dme1737_read(data,
  930. DME1737_REG_FAN_OPT(ix));
  931. /* Modify the fan min value */
  932. data->fan_min[ix] = FAN_TO_REG(val,
  933. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  934. }
  935. dme1737_write(data, DME1737_REG_FAN_MIN(ix),
  936. data->fan_min[ix] & 0xff);
  937. dme1737_write(data, DME1737_REG_FAN_MIN(ix) + 1,
  938. data->fan_min[ix] >> 8);
  939. break;
  940. case SYS_FAN_MAX:
  941. /* Only valid for fan[5-6] */
  942. data->fan_max[ix - 4] = FAN_MAX_TO_REG(val);
  943. dme1737_write(data, DME1737_REG_FAN_MAX(ix),
  944. data->fan_max[ix - 4]);
  945. break;
  946. case SYS_FAN_TYPE:
  947. /* Only valid for fan[1-4] */
  948. if (!(val == 1 || val == 2 || val == 4)) {
  949. count = -EINVAL;
  950. dev_warn(dev, "Fan type value %ld not "
  951. "supported. Choose one of 1, 2, or 4.\n",
  952. val);
  953. goto exit;
  954. }
  955. data->fan_opt[ix] = FAN_TYPE_TO_REG(val, dme1737_read(data,
  956. DME1737_REG_FAN_OPT(ix)));
  957. dme1737_write(data, DME1737_REG_FAN_OPT(ix),
  958. data->fan_opt[ix]);
  959. break;
  960. default:
  961. dev_dbg(dev, "Unknown function %d.\n", fn);
  962. }
  963. exit:
  964. mutex_unlock(&data->update_lock);
  965. return count;
  966. }
  967. /* ---------------------------------------------------------------------
  968. * PWM sysfs attributes
  969. * ix = [0-4]
  970. * --------------------------------------------------------------------- */
  971. #define SYS_PWM 0
  972. #define SYS_PWM_FREQ 1
  973. #define SYS_PWM_ENABLE 2
  974. #define SYS_PWM_RAMP_RATE 3
  975. #define SYS_PWM_AUTO_CHANNELS_ZONE 4
  976. #define SYS_PWM_AUTO_PWM_MIN 5
  977. #define SYS_PWM_AUTO_POINT1_PWM 6
  978. #define SYS_PWM_AUTO_POINT2_PWM 7
  979. static ssize_t show_pwm(struct device *dev, struct device_attribute *attr,
  980. char *buf)
  981. {
  982. struct dme1737_data *data = dme1737_update_device(dev);
  983. struct sensor_device_attribute_2
  984. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  985. int ix = sensor_attr_2->index;
  986. int fn = sensor_attr_2->nr;
  987. int res;
  988. switch (fn) {
  989. case SYS_PWM:
  990. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 0) {
  991. res = 255;
  992. } else {
  993. res = data->pwm[ix];
  994. }
  995. break;
  996. case SYS_PWM_FREQ:
  997. res = PWM_FREQ_FROM_REG(data->pwm_freq[ix]);
  998. break;
  999. case SYS_PWM_ENABLE:
  1000. if (ix > 3) {
  1001. res = 1; /* pwm[5-6] hard-wired to manual mode */
  1002. } else {
  1003. res = PWM_EN_FROM_REG(data->pwm_config[ix]);
  1004. }
  1005. break;
  1006. case SYS_PWM_RAMP_RATE:
  1007. /* Only valid for pwm[1-3] */
  1008. res = PWM_RR_FROM_REG(data->pwm_rr[ix > 0], ix);
  1009. break;
  1010. case SYS_PWM_AUTO_CHANNELS_ZONE:
  1011. /* Only valid for pwm[1-3] */
  1012. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1013. res = PWM_ACZ_FROM_REG(data->pwm_config[ix]);
  1014. } else {
  1015. res = data->pwm_acz[ix];
  1016. }
  1017. break;
  1018. case SYS_PWM_AUTO_PWM_MIN:
  1019. /* Only valid for pwm[1-3] */
  1020. if (PWM_OFF_FROM_REG(data->pwm_rr[0], ix)) {
  1021. res = data->pwm_min[ix];
  1022. } else {
  1023. res = 0;
  1024. }
  1025. break;
  1026. case SYS_PWM_AUTO_POINT1_PWM:
  1027. /* Only valid for pwm[1-3] */
  1028. res = data->pwm_min[ix];
  1029. break;
  1030. case SYS_PWM_AUTO_POINT2_PWM:
  1031. /* Only valid for pwm[1-3] */
  1032. res = 255; /* hard-wired */
  1033. break;
  1034. default:
  1035. res = 0;
  1036. dev_dbg(dev, "Unknown function %d.\n", fn);
  1037. }
  1038. return sprintf(buf, "%d\n", res);
  1039. }
  1040. static struct attribute *dme1737_pwm_chmod_attr[];
  1041. static void dme1737_chmod_file(struct device*, struct attribute*, mode_t);
  1042. static ssize_t set_pwm(struct device *dev, struct device_attribute *attr,
  1043. const char *buf, size_t count)
  1044. {
  1045. struct dme1737_data *data = dev_get_drvdata(dev);
  1046. struct sensor_device_attribute_2
  1047. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  1048. int ix = sensor_attr_2->index;
  1049. int fn = sensor_attr_2->nr;
  1050. long val = simple_strtol(buf, NULL, 10);
  1051. mutex_lock(&data->update_lock);
  1052. switch (fn) {
  1053. case SYS_PWM:
  1054. data->pwm[ix] = SENSORS_LIMIT(val, 0, 255);
  1055. dme1737_write(data, DME1737_REG_PWM(ix), data->pwm[ix]);
  1056. break;
  1057. case SYS_PWM_FREQ:
  1058. data->pwm_freq[ix] = PWM_FREQ_TO_REG(val, dme1737_read(data,
  1059. DME1737_REG_PWM_FREQ(ix)));
  1060. dme1737_write(data, DME1737_REG_PWM_FREQ(ix),
  1061. data->pwm_freq[ix]);
  1062. break;
  1063. case SYS_PWM_ENABLE:
  1064. /* Only valid for pwm[1-3] */
  1065. if (val < 0 || val > 2) {
  1066. count = -EINVAL;
  1067. dev_warn(dev, "PWM enable %ld not "
  1068. "supported. Choose one of 0, 1, or 2.\n",
  1069. val);
  1070. goto exit;
  1071. }
  1072. /* Refresh the cache */
  1073. data->pwm_config[ix] = dme1737_read(data,
  1074. DME1737_REG_PWM_CONFIG(ix));
  1075. if (val == PWM_EN_FROM_REG(data->pwm_config[ix])) {
  1076. /* Bail out if no change */
  1077. goto exit;
  1078. }
  1079. /* Do some housekeeping if we are currently in auto mode */
  1080. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1081. /* Save the current zone channel assignment */
  1082. data->pwm_acz[ix] = PWM_ACZ_FROM_REG(
  1083. data->pwm_config[ix]);
  1084. /* Save the current ramp rate state and disable it */
  1085. data->pwm_rr[ix > 0] = dme1737_read(data,
  1086. DME1737_REG_PWM_RR(ix > 0));
  1087. data->pwm_rr_en &= ~(1 << ix);
  1088. if (PWM_RR_EN_FROM_REG(data->pwm_rr[ix > 0], ix)) {
  1089. data->pwm_rr_en |= (1 << ix);
  1090. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(0, ix,
  1091. data->pwm_rr[ix > 0]);
  1092. dme1737_write(data,
  1093. DME1737_REG_PWM_RR(ix > 0),
  1094. data->pwm_rr[ix > 0]);
  1095. }
  1096. }
  1097. /* Set the new PWM mode */
  1098. switch (val) {
  1099. case 0:
  1100. /* Change permissions of pwm[ix] to read-only */
  1101. dme1737_chmod_file(dev, dme1737_pwm_chmod_attr[ix],
  1102. S_IRUGO);
  1103. /* Turn fan fully on */
  1104. data->pwm_config[ix] = PWM_EN_TO_REG(0,
  1105. data->pwm_config[ix]);
  1106. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1107. data->pwm_config[ix]);
  1108. break;
  1109. case 1:
  1110. /* Turn on manual mode */
  1111. data->pwm_config[ix] = PWM_EN_TO_REG(1,
  1112. data->pwm_config[ix]);
  1113. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1114. data->pwm_config[ix]);
  1115. /* Change permissions of pwm[ix] to read-writeable */
  1116. dme1737_chmod_file(dev, dme1737_pwm_chmod_attr[ix],
  1117. S_IRUGO | S_IWUSR);
  1118. break;
  1119. case 2:
  1120. /* Change permissions of pwm[ix] to read-only */
  1121. dme1737_chmod_file(dev, dme1737_pwm_chmod_attr[ix],
  1122. S_IRUGO);
  1123. /* Turn on auto mode using the saved zone channel
  1124. * assignment */
  1125. data->pwm_config[ix] = PWM_ACZ_TO_REG(
  1126. data->pwm_acz[ix],
  1127. data->pwm_config[ix]);
  1128. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1129. data->pwm_config[ix]);
  1130. /* Enable PWM ramp rate if previously enabled */
  1131. if (data->pwm_rr_en & (1 << ix)) {
  1132. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(1, ix,
  1133. dme1737_read(data,
  1134. DME1737_REG_PWM_RR(ix > 0)));
  1135. dme1737_write(data,
  1136. DME1737_REG_PWM_RR(ix > 0),
  1137. data->pwm_rr[ix > 0]);
  1138. }
  1139. break;
  1140. }
  1141. break;
  1142. case SYS_PWM_RAMP_RATE:
  1143. /* Only valid for pwm[1-3] */
  1144. /* Refresh the cache */
  1145. data->pwm_config[ix] = dme1737_read(data,
  1146. DME1737_REG_PWM_CONFIG(ix));
  1147. data->pwm_rr[ix > 0] = dme1737_read(data,
  1148. DME1737_REG_PWM_RR(ix > 0));
  1149. /* Set the ramp rate value */
  1150. if (val > 0) {
  1151. data->pwm_rr[ix > 0] = PWM_RR_TO_REG(val, ix,
  1152. data->pwm_rr[ix > 0]);
  1153. }
  1154. /* Enable/disable the feature only if the associated PWM
  1155. * output is in automatic mode. */
  1156. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1157. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(val > 0, ix,
  1158. data->pwm_rr[ix > 0]);
  1159. }
  1160. dme1737_write(data, DME1737_REG_PWM_RR(ix > 0),
  1161. data->pwm_rr[ix > 0]);
  1162. break;
  1163. case SYS_PWM_AUTO_CHANNELS_ZONE:
  1164. /* Only valid for pwm[1-3] */
  1165. if (!(val == 1 || val == 2 || val == 4 ||
  1166. val == 6 || val == 7)) {
  1167. count = -EINVAL;
  1168. dev_warn(dev, "PWM auto channels zone %ld "
  1169. "not supported. Choose one of 1, 2, 4, 6, "
  1170. "or 7.\n", val);
  1171. goto exit;
  1172. }
  1173. /* Refresh the cache */
  1174. data->pwm_config[ix] = dme1737_read(data,
  1175. DME1737_REG_PWM_CONFIG(ix));
  1176. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1177. /* PWM is already in auto mode so update the temp
  1178. * channel assignment */
  1179. data->pwm_config[ix] = PWM_ACZ_TO_REG(val,
  1180. data->pwm_config[ix]);
  1181. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1182. data->pwm_config[ix]);
  1183. } else {
  1184. /* PWM is not in auto mode so we save the temp
  1185. * channel assignment for later use */
  1186. data->pwm_acz[ix] = val;
  1187. }
  1188. break;
  1189. case SYS_PWM_AUTO_PWM_MIN:
  1190. /* Only valid for pwm[1-3] */
  1191. /* Refresh the cache */
  1192. data->pwm_min[ix] = dme1737_read(data,
  1193. DME1737_REG_PWM_MIN(ix));
  1194. /* There are only 2 values supported for the auto_pwm_min
  1195. * value: 0 or auto_point1_pwm. So if the temperature drops
  1196. * below the auto_point1_temp_hyst value, the fan either turns
  1197. * off or runs at auto_point1_pwm duty-cycle. */
  1198. if (val > ((data->pwm_min[ix] + 1) / 2)) {
  1199. data->pwm_rr[0] = PWM_OFF_TO_REG(1, ix,
  1200. dme1737_read(data,
  1201. DME1737_REG_PWM_RR(0)));
  1202. } else {
  1203. data->pwm_rr[0] = PWM_OFF_TO_REG(0, ix,
  1204. dme1737_read(data,
  1205. DME1737_REG_PWM_RR(0)));
  1206. }
  1207. dme1737_write(data, DME1737_REG_PWM_RR(0),
  1208. data->pwm_rr[0]);
  1209. break;
  1210. case SYS_PWM_AUTO_POINT1_PWM:
  1211. /* Only valid for pwm[1-3] */
  1212. data->pwm_min[ix] = SENSORS_LIMIT(val, 0, 255);
  1213. dme1737_write(data, DME1737_REG_PWM_MIN(ix),
  1214. data->pwm_min[ix]);
  1215. break;
  1216. default:
  1217. dev_dbg(dev, "Unknown function %d.\n", fn);
  1218. }
  1219. exit:
  1220. mutex_unlock(&data->update_lock);
  1221. return count;
  1222. }
  1223. /* ---------------------------------------------------------------------
  1224. * Miscellaneous sysfs attributes
  1225. * --------------------------------------------------------------------- */
  1226. static ssize_t show_vrm(struct device *dev, struct device_attribute *attr,
  1227. char *buf)
  1228. {
  1229. struct i2c_client *client = to_i2c_client(dev);
  1230. struct dme1737_data *data = i2c_get_clientdata(client);
  1231. return sprintf(buf, "%d\n", data->vrm);
  1232. }
  1233. static ssize_t set_vrm(struct device *dev, struct device_attribute *attr,
  1234. const char *buf, size_t count)
  1235. {
  1236. struct dme1737_data *data = dev_get_drvdata(dev);
  1237. long val = simple_strtol(buf, NULL, 10);
  1238. data->vrm = val;
  1239. return count;
  1240. }
  1241. static ssize_t show_vid(struct device *dev, struct device_attribute *attr,
  1242. char *buf)
  1243. {
  1244. struct dme1737_data *data = dme1737_update_device(dev);
  1245. return sprintf(buf, "%d\n", vid_from_reg(data->vid, data->vrm));
  1246. }
  1247. static ssize_t show_name(struct device *dev, struct device_attribute *attr,
  1248. char *buf)
  1249. {
  1250. struct dme1737_data *data = dev_get_drvdata(dev);
  1251. return sprintf(buf, "%s\n", data->name);
  1252. }
  1253. /* ---------------------------------------------------------------------
  1254. * Sysfs device attribute defines and structs
  1255. * --------------------------------------------------------------------- */
  1256. /* Voltages 0-6 */
  1257. #define SENSOR_DEVICE_ATTR_IN(ix) \
  1258. static SENSOR_DEVICE_ATTR_2(in##ix##_input, S_IRUGO, \
  1259. show_in, NULL, SYS_IN_INPUT, ix); \
  1260. static SENSOR_DEVICE_ATTR_2(in##ix##_min, S_IRUGO | S_IWUSR, \
  1261. show_in, set_in, SYS_IN_MIN, ix); \
  1262. static SENSOR_DEVICE_ATTR_2(in##ix##_max, S_IRUGO | S_IWUSR, \
  1263. show_in, set_in, SYS_IN_MAX, ix); \
  1264. static SENSOR_DEVICE_ATTR_2(in##ix##_alarm, S_IRUGO, \
  1265. show_in, NULL, SYS_IN_ALARM, ix)
  1266. SENSOR_DEVICE_ATTR_IN(0);
  1267. SENSOR_DEVICE_ATTR_IN(1);
  1268. SENSOR_DEVICE_ATTR_IN(2);
  1269. SENSOR_DEVICE_ATTR_IN(3);
  1270. SENSOR_DEVICE_ATTR_IN(4);
  1271. SENSOR_DEVICE_ATTR_IN(5);
  1272. SENSOR_DEVICE_ATTR_IN(6);
  1273. /* Temperatures 1-3 */
  1274. #define SENSOR_DEVICE_ATTR_TEMP(ix) \
  1275. static SENSOR_DEVICE_ATTR_2(temp##ix##_input, S_IRUGO, \
  1276. show_temp, NULL, SYS_TEMP_INPUT, ix-1); \
  1277. static SENSOR_DEVICE_ATTR_2(temp##ix##_min, S_IRUGO | S_IWUSR, \
  1278. show_temp, set_temp, SYS_TEMP_MIN, ix-1); \
  1279. static SENSOR_DEVICE_ATTR_2(temp##ix##_max, S_IRUGO | S_IWUSR, \
  1280. show_temp, set_temp, SYS_TEMP_MAX, ix-1); \
  1281. static SENSOR_DEVICE_ATTR_2(temp##ix##_offset, S_IRUGO, \
  1282. show_temp, set_temp, SYS_TEMP_OFFSET, ix-1); \
  1283. static SENSOR_DEVICE_ATTR_2(temp##ix##_alarm, S_IRUGO, \
  1284. show_temp, NULL, SYS_TEMP_ALARM, ix-1); \
  1285. static SENSOR_DEVICE_ATTR_2(temp##ix##_fault, S_IRUGO, \
  1286. show_temp, NULL, SYS_TEMP_FAULT, ix-1)
  1287. SENSOR_DEVICE_ATTR_TEMP(1);
  1288. SENSOR_DEVICE_ATTR_TEMP(2);
  1289. SENSOR_DEVICE_ATTR_TEMP(3);
  1290. /* Zones 1-3 */
  1291. #define SENSOR_DEVICE_ATTR_ZONE(ix) \
  1292. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_channels_temp, S_IRUGO, \
  1293. show_zone, NULL, SYS_ZONE_AUTO_CHANNELS_TEMP, ix-1); \
  1294. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point1_temp_hyst, S_IRUGO, \
  1295. show_zone, set_zone, SYS_ZONE_AUTO_POINT1_TEMP_HYST, ix-1); \
  1296. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point1_temp, S_IRUGO, \
  1297. show_zone, set_zone, SYS_ZONE_AUTO_POINT1_TEMP, ix-1); \
  1298. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point2_temp, S_IRUGO, \
  1299. show_zone, set_zone, SYS_ZONE_AUTO_POINT2_TEMP, ix-1); \
  1300. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point3_temp, S_IRUGO, \
  1301. show_zone, set_zone, SYS_ZONE_AUTO_POINT3_TEMP, ix-1)
  1302. SENSOR_DEVICE_ATTR_ZONE(1);
  1303. SENSOR_DEVICE_ATTR_ZONE(2);
  1304. SENSOR_DEVICE_ATTR_ZONE(3);
  1305. /* Fans 1-4 */
  1306. #define SENSOR_DEVICE_ATTR_FAN_1TO4(ix) \
  1307. static SENSOR_DEVICE_ATTR_2(fan##ix##_input, S_IRUGO, \
  1308. show_fan, NULL, SYS_FAN_INPUT, ix-1); \
  1309. static SENSOR_DEVICE_ATTR_2(fan##ix##_min, S_IRUGO | S_IWUSR, \
  1310. show_fan, set_fan, SYS_FAN_MIN, ix-1); \
  1311. static SENSOR_DEVICE_ATTR_2(fan##ix##_alarm, S_IRUGO, \
  1312. show_fan, NULL, SYS_FAN_ALARM, ix-1); \
  1313. static SENSOR_DEVICE_ATTR_2(fan##ix##_type, S_IRUGO | S_IWUSR, \
  1314. show_fan, set_fan, SYS_FAN_TYPE, ix-1)
  1315. SENSOR_DEVICE_ATTR_FAN_1TO4(1);
  1316. SENSOR_DEVICE_ATTR_FAN_1TO4(2);
  1317. SENSOR_DEVICE_ATTR_FAN_1TO4(3);
  1318. SENSOR_DEVICE_ATTR_FAN_1TO4(4);
  1319. /* Fans 5-6 */
  1320. #define SENSOR_DEVICE_ATTR_FAN_5TO6(ix) \
  1321. static SENSOR_DEVICE_ATTR_2(fan##ix##_input, S_IRUGO, \
  1322. show_fan, NULL, SYS_FAN_INPUT, ix-1); \
  1323. static SENSOR_DEVICE_ATTR_2(fan##ix##_min, S_IRUGO | S_IWUSR, \
  1324. show_fan, set_fan, SYS_FAN_MIN, ix-1); \
  1325. static SENSOR_DEVICE_ATTR_2(fan##ix##_alarm, S_IRUGO, \
  1326. show_fan, NULL, SYS_FAN_ALARM, ix-1); \
  1327. static SENSOR_DEVICE_ATTR_2(fan##ix##_max, S_IRUGO | S_IWUSR, \
  1328. show_fan, set_fan, SYS_FAN_MAX, ix-1)
  1329. SENSOR_DEVICE_ATTR_FAN_5TO6(5);
  1330. SENSOR_DEVICE_ATTR_FAN_5TO6(6);
  1331. /* PWMs 1-3 */
  1332. #define SENSOR_DEVICE_ATTR_PWM_1TO3(ix) \
  1333. static SENSOR_DEVICE_ATTR_2(pwm##ix, S_IRUGO, \
  1334. show_pwm, set_pwm, SYS_PWM, ix-1); \
  1335. static SENSOR_DEVICE_ATTR_2(pwm##ix##_freq, S_IRUGO, \
  1336. show_pwm, set_pwm, SYS_PWM_FREQ, ix-1); \
  1337. static SENSOR_DEVICE_ATTR_2(pwm##ix##_enable, S_IRUGO, \
  1338. show_pwm, set_pwm, SYS_PWM_ENABLE, ix-1); \
  1339. static SENSOR_DEVICE_ATTR_2(pwm##ix##_ramp_rate, S_IRUGO, \
  1340. show_pwm, set_pwm, SYS_PWM_RAMP_RATE, ix-1); \
  1341. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_channels_zone, S_IRUGO, \
  1342. show_pwm, set_pwm, SYS_PWM_AUTO_CHANNELS_ZONE, ix-1); \
  1343. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_pwm_min, S_IRUGO, \
  1344. show_pwm, set_pwm, SYS_PWM_AUTO_PWM_MIN, ix-1); \
  1345. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_point1_pwm, S_IRUGO, \
  1346. show_pwm, set_pwm, SYS_PWM_AUTO_POINT1_PWM, ix-1); \
  1347. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_point2_pwm, S_IRUGO, \
  1348. show_pwm, NULL, SYS_PWM_AUTO_POINT2_PWM, ix-1)
  1349. SENSOR_DEVICE_ATTR_PWM_1TO3(1);
  1350. SENSOR_DEVICE_ATTR_PWM_1TO3(2);
  1351. SENSOR_DEVICE_ATTR_PWM_1TO3(3);
  1352. /* PWMs 5-6 */
  1353. #define SENSOR_DEVICE_ATTR_PWM_5TO6(ix) \
  1354. static SENSOR_DEVICE_ATTR_2(pwm##ix, S_IRUGO, \
  1355. show_pwm, set_pwm, SYS_PWM, ix-1); \
  1356. static SENSOR_DEVICE_ATTR_2(pwm##ix##_freq, S_IRUGO, \
  1357. show_pwm, set_pwm, SYS_PWM_FREQ, ix-1); \
  1358. static SENSOR_DEVICE_ATTR_2(pwm##ix##_enable, S_IRUGO, \
  1359. show_pwm, NULL, SYS_PWM_ENABLE, ix-1)
  1360. SENSOR_DEVICE_ATTR_PWM_5TO6(5);
  1361. SENSOR_DEVICE_ATTR_PWM_5TO6(6);
  1362. /* Misc */
  1363. static DEVICE_ATTR(vrm, S_IRUGO | S_IWUSR, show_vrm, set_vrm);
  1364. static DEVICE_ATTR(cpu0_vid, S_IRUGO, show_vid, NULL);
  1365. static DEVICE_ATTR(name, S_IRUGO, show_name, NULL); /* for ISA devices */
  1366. /* This struct holds all the attributes that are always present and need to be
  1367. * created unconditionally. The attributes that need modification of their
  1368. * permissions are created read-only and write permissions are added or removed
  1369. * on the fly when required */
  1370. static struct attribute *dme1737_attr[] ={
  1371. /* Voltages */
  1372. &sensor_dev_attr_in0_input.dev_attr.attr,
  1373. &sensor_dev_attr_in0_min.dev_attr.attr,
  1374. &sensor_dev_attr_in0_max.dev_attr.attr,
  1375. &sensor_dev_attr_in0_alarm.dev_attr.attr,
  1376. &sensor_dev_attr_in1_input.dev_attr.attr,
  1377. &sensor_dev_attr_in1_min.dev_attr.attr,
  1378. &sensor_dev_attr_in1_max.dev_attr.attr,
  1379. &sensor_dev_attr_in1_alarm.dev_attr.attr,
  1380. &sensor_dev_attr_in2_input.dev_attr.attr,
  1381. &sensor_dev_attr_in2_min.dev_attr.attr,
  1382. &sensor_dev_attr_in2_max.dev_attr.attr,
  1383. &sensor_dev_attr_in2_alarm.dev_attr.attr,
  1384. &sensor_dev_attr_in3_input.dev_attr.attr,
  1385. &sensor_dev_attr_in3_min.dev_attr.attr,
  1386. &sensor_dev_attr_in3_max.dev_attr.attr,
  1387. &sensor_dev_attr_in3_alarm.dev_attr.attr,
  1388. &sensor_dev_attr_in4_input.dev_attr.attr,
  1389. &sensor_dev_attr_in4_min.dev_attr.attr,
  1390. &sensor_dev_attr_in4_max.dev_attr.attr,
  1391. &sensor_dev_attr_in4_alarm.dev_attr.attr,
  1392. &sensor_dev_attr_in5_input.dev_attr.attr,
  1393. &sensor_dev_attr_in5_min.dev_attr.attr,
  1394. &sensor_dev_attr_in5_max.dev_attr.attr,
  1395. &sensor_dev_attr_in5_alarm.dev_attr.attr,
  1396. &sensor_dev_attr_in6_input.dev_attr.attr,
  1397. &sensor_dev_attr_in6_min.dev_attr.attr,
  1398. &sensor_dev_attr_in6_max.dev_attr.attr,
  1399. &sensor_dev_attr_in6_alarm.dev_attr.attr,
  1400. /* Temperatures */
  1401. &sensor_dev_attr_temp1_input.dev_attr.attr,
  1402. &sensor_dev_attr_temp1_min.dev_attr.attr,
  1403. &sensor_dev_attr_temp1_max.dev_attr.attr,
  1404. &sensor_dev_attr_temp1_alarm.dev_attr.attr,
  1405. &sensor_dev_attr_temp1_fault.dev_attr.attr,
  1406. &sensor_dev_attr_temp2_input.dev_attr.attr,
  1407. &sensor_dev_attr_temp2_min.dev_attr.attr,
  1408. &sensor_dev_attr_temp2_max.dev_attr.attr,
  1409. &sensor_dev_attr_temp2_alarm.dev_attr.attr,
  1410. &sensor_dev_attr_temp2_fault.dev_attr.attr,
  1411. &sensor_dev_attr_temp3_input.dev_attr.attr,
  1412. &sensor_dev_attr_temp3_min.dev_attr.attr,
  1413. &sensor_dev_attr_temp3_max.dev_attr.attr,
  1414. &sensor_dev_attr_temp3_alarm.dev_attr.attr,
  1415. &sensor_dev_attr_temp3_fault.dev_attr.attr,
  1416. /* Zones */
  1417. &sensor_dev_attr_zone1_auto_point1_temp.dev_attr.attr,
  1418. &sensor_dev_attr_zone1_auto_point2_temp.dev_attr.attr,
  1419. &sensor_dev_attr_zone1_auto_point3_temp.dev_attr.attr,
  1420. &sensor_dev_attr_zone1_auto_channels_temp.dev_attr.attr,
  1421. &sensor_dev_attr_zone2_auto_point1_temp.dev_attr.attr,
  1422. &sensor_dev_attr_zone2_auto_point2_temp.dev_attr.attr,
  1423. &sensor_dev_attr_zone2_auto_point3_temp.dev_attr.attr,
  1424. &sensor_dev_attr_zone2_auto_channels_temp.dev_attr.attr,
  1425. &sensor_dev_attr_zone3_auto_point1_temp.dev_attr.attr,
  1426. &sensor_dev_attr_zone3_auto_point2_temp.dev_attr.attr,
  1427. &sensor_dev_attr_zone3_auto_point3_temp.dev_attr.attr,
  1428. &sensor_dev_attr_zone3_auto_channels_temp.dev_attr.attr,
  1429. NULL
  1430. };
  1431. static const struct attribute_group dme1737_group = {
  1432. .attrs = dme1737_attr,
  1433. };
  1434. /* The following struct holds misc attributes, which are not available in all
  1435. * chips. Their creation depends on the chip type which is determined during
  1436. * module load. */
  1437. static struct attribute *dme1737_misc_attr[] = {
  1438. /* Temperatures */
  1439. &sensor_dev_attr_temp1_offset.dev_attr.attr,
  1440. &sensor_dev_attr_temp2_offset.dev_attr.attr,
  1441. &sensor_dev_attr_temp3_offset.dev_attr.attr,
  1442. /* Zones */
  1443. &sensor_dev_attr_zone1_auto_point1_temp_hyst.dev_attr.attr,
  1444. &sensor_dev_attr_zone2_auto_point1_temp_hyst.dev_attr.attr,
  1445. &sensor_dev_attr_zone3_auto_point1_temp_hyst.dev_attr.attr,
  1446. /* Misc */
  1447. &dev_attr_vrm.attr,
  1448. &dev_attr_cpu0_vid.attr,
  1449. NULL
  1450. };
  1451. static const struct attribute_group dme1737_misc_group = {
  1452. .attrs = dme1737_misc_attr,
  1453. };
  1454. /* The following structs hold the PWM attributes, some of which are optional.
  1455. * Their creation depends on the chip configuration which is determined during
  1456. * module load. */
  1457. static struct attribute *dme1737_pwm1_attr[] = {
  1458. &sensor_dev_attr_pwm1.dev_attr.attr,
  1459. &sensor_dev_attr_pwm1_freq.dev_attr.attr,
  1460. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  1461. &sensor_dev_attr_pwm1_ramp_rate.dev_attr.attr,
  1462. &sensor_dev_attr_pwm1_auto_channels_zone.dev_attr.attr,
  1463. &sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
  1464. &sensor_dev_attr_pwm1_auto_point2_pwm.dev_attr.attr,
  1465. NULL
  1466. };
  1467. static struct attribute *dme1737_pwm2_attr[] = {
  1468. &sensor_dev_attr_pwm2.dev_attr.attr,
  1469. &sensor_dev_attr_pwm2_freq.dev_attr.attr,
  1470. &sensor_dev_attr_pwm2_enable.dev_attr.attr,
  1471. &sensor_dev_attr_pwm2_ramp_rate.dev_attr.attr,
  1472. &sensor_dev_attr_pwm2_auto_channels_zone.dev_attr.attr,
  1473. &sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr,
  1474. &sensor_dev_attr_pwm2_auto_point2_pwm.dev_attr.attr,
  1475. NULL
  1476. };
  1477. static struct attribute *dme1737_pwm3_attr[] = {
  1478. &sensor_dev_attr_pwm3.dev_attr.attr,
  1479. &sensor_dev_attr_pwm3_freq.dev_attr.attr,
  1480. &sensor_dev_attr_pwm3_enable.dev_attr.attr,
  1481. &sensor_dev_attr_pwm3_ramp_rate.dev_attr.attr,
  1482. &sensor_dev_attr_pwm3_auto_channels_zone.dev_attr.attr,
  1483. &sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr,
  1484. &sensor_dev_attr_pwm3_auto_point2_pwm.dev_attr.attr,
  1485. NULL
  1486. };
  1487. static struct attribute *dme1737_pwm5_attr[] = {
  1488. &sensor_dev_attr_pwm5.dev_attr.attr,
  1489. &sensor_dev_attr_pwm5_freq.dev_attr.attr,
  1490. &sensor_dev_attr_pwm5_enable.dev_attr.attr,
  1491. NULL
  1492. };
  1493. static struct attribute *dme1737_pwm6_attr[] = {
  1494. &sensor_dev_attr_pwm6.dev_attr.attr,
  1495. &sensor_dev_attr_pwm6_freq.dev_attr.attr,
  1496. &sensor_dev_attr_pwm6_enable.dev_attr.attr,
  1497. NULL
  1498. };
  1499. static const struct attribute_group dme1737_pwm_group[] = {
  1500. { .attrs = dme1737_pwm1_attr },
  1501. { .attrs = dme1737_pwm2_attr },
  1502. { .attrs = dme1737_pwm3_attr },
  1503. { .attrs = NULL },
  1504. { .attrs = dme1737_pwm5_attr },
  1505. { .attrs = dme1737_pwm6_attr },
  1506. };
  1507. /* The following struct holds misc PWM attributes, which are not available in
  1508. * all chips. Their creation depends on the chip type which is determined
  1509. * during module load. */
  1510. static struct attribute *dme1737_pwm_misc_attr[] = {
  1511. &sensor_dev_attr_pwm1_auto_pwm_min.dev_attr.attr,
  1512. &sensor_dev_attr_pwm2_auto_pwm_min.dev_attr.attr,
  1513. &sensor_dev_attr_pwm3_auto_pwm_min.dev_attr.attr,
  1514. };
  1515. /* The following structs hold the fan attributes, some of which are optional.
  1516. * Their creation depends on the chip configuration which is determined during
  1517. * module load. */
  1518. static struct attribute *dme1737_fan1_attr[] = {
  1519. &sensor_dev_attr_fan1_input.dev_attr.attr,
  1520. &sensor_dev_attr_fan1_min.dev_attr.attr,
  1521. &sensor_dev_attr_fan1_alarm.dev_attr.attr,
  1522. &sensor_dev_attr_fan1_type.dev_attr.attr,
  1523. NULL
  1524. };
  1525. static struct attribute *dme1737_fan2_attr[] = {
  1526. &sensor_dev_attr_fan2_input.dev_attr.attr,
  1527. &sensor_dev_attr_fan2_min.dev_attr.attr,
  1528. &sensor_dev_attr_fan2_alarm.dev_attr.attr,
  1529. &sensor_dev_attr_fan2_type.dev_attr.attr,
  1530. NULL
  1531. };
  1532. static struct attribute *dme1737_fan3_attr[] = {
  1533. &sensor_dev_attr_fan3_input.dev_attr.attr,
  1534. &sensor_dev_attr_fan3_min.dev_attr.attr,
  1535. &sensor_dev_attr_fan3_alarm.dev_attr.attr,
  1536. &sensor_dev_attr_fan3_type.dev_attr.attr,
  1537. NULL
  1538. };
  1539. static struct attribute *dme1737_fan4_attr[] = {
  1540. &sensor_dev_attr_fan4_input.dev_attr.attr,
  1541. &sensor_dev_attr_fan4_min.dev_attr.attr,
  1542. &sensor_dev_attr_fan4_alarm.dev_attr.attr,
  1543. &sensor_dev_attr_fan4_type.dev_attr.attr,
  1544. NULL
  1545. };
  1546. static struct attribute *dme1737_fan5_attr[] = {
  1547. &sensor_dev_attr_fan5_input.dev_attr.attr,
  1548. &sensor_dev_attr_fan5_min.dev_attr.attr,
  1549. &sensor_dev_attr_fan5_alarm.dev_attr.attr,
  1550. &sensor_dev_attr_fan5_max.dev_attr.attr,
  1551. NULL
  1552. };
  1553. static struct attribute *dme1737_fan6_attr[] = {
  1554. &sensor_dev_attr_fan6_input.dev_attr.attr,
  1555. &sensor_dev_attr_fan6_min.dev_attr.attr,
  1556. &sensor_dev_attr_fan6_alarm.dev_attr.attr,
  1557. &sensor_dev_attr_fan6_max.dev_attr.attr,
  1558. NULL
  1559. };
  1560. static const struct attribute_group dme1737_fan_group[] = {
  1561. { .attrs = dme1737_fan1_attr },
  1562. { .attrs = dme1737_fan2_attr },
  1563. { .attrs = dme1737_fan3_attr },
  1564. { .attrs = dme1737_fan4_attr },
  1565. { .attrs = dme1737_fan5_attr },
  1566. { .attrs = dme1737_fan6_attr },
  1567. };
  1568. /* The permissions of the following zone attributes are changed to read-
  1569. * writeable if the chip is *not* locked. Otherwise they stay read-only. */
  1570. static struct attribute *dme1737_zone_chmod_attr[] = {
  1571. &sensor_dev_attr_zone1_auto_point1_temp.dev_attr.attr,
  1572. &sensor_dev_attr_zone1_auto_point2_temp.dev_attr.attr,
  1573. &sensor_dev_attr_zone1_auto_point3_temp.dev_attr.attr,
  1574. &sensor_dev_attr_zone2_auto_point1_temp.dev_attr.attr,
  1575. &sensor_dev_attr_zone2_auto_point2_temp.dev_attr.attr,
  1576. &sensor_dev_attr_zone2_auto_point3_temp.dev_attr.attr,
  1577. &sensor_dev_attr_zone3_auto_point1_temp.dev_attr.attr,
  1578. &sensor_dev_attr_zone3_auto_point2_temp.dev_attr.attr,
  1579. &sensor_dev_attr_zone3_auto_point3_temp.dev_attr.attr,
  1580. NULL
  1581. };
  1582. static const struct attribute_group dme1737_zone_chmod_group = {
  1583. .attrs = dme1737_zone_chmod_attr,
  1584. };
  1585. /* The permissions of the following PWM attributes are changed to read-
  1586. * writeable if the chip is *not* locked and the respective PWM is available.
  1587. * Otherwise they stay read-only. */
  1588. static struct attribute *dme1737_pwm1_chmod_attr[] = {
  1589. &sensor_dev_attr_pwm1_freq.dev_attr.attr,
  1590. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  1591. &sensor_dev_attr_pwm1_ramp_rate.dev_attr.attr,
  1592. &sensor_dev_attr_pwm1_auto_channels_zone.dev_attr.attr,
  1593. &sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
  1594. NULL
  1595. };
  1596. static struct attribute *dme1737_pwm2_chmod_attr[] = {
  1597. &sensor_dev_attr_pwm2_freq.dev_attr.attr,
  1598. &sensor_dev_attr_pwm2_enable.dev_attr.attr,
  1599. &sensor_dev_attr_pwm2_ramp_rate.dev_attr.attr,
  1600. &sensor_dev_attr_pwm2_auto_channels_zone.dev_attr.attr,
  1601. &sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr,
  1602. NULL
  1603. };
  1604. static struct attribute *dme1737_pwm3_chmod_attr[] = {
  1605. &sensor_dev_attr_pwm3_freq.dev_attr.attr,
  1606. &sensor_dev_attr_pwm3_enable.dev_attr.attr,
  1607. &sensor_dev_attr_pwm3_ramp_rate.dev_attr.attr,
  1608. &sensor_dev_attr_pwm3_auto_channels_zone.dev_attr.attr,
  1609. &sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr,
  1610. NULL
  1611. };
  1612. static struct attribute *dme1737_pwm5_chmod_attr[] = {
  1613. &sensor_dev_attr_pwm5.dev_attr.attr,
  1614. &sensor_dev_attr_pwm5_freq.dev_attr.attr,
  1615. NULL
  1616. };
  1617. static struct attribute *dme1737_pwm6_chmod_attr[] = {
  1618. &sensor_dev_attr_pwm6.dev_attr.attr,
  1619. &sensor_dev_attr_pwm6_freq.dev_attr.attr,
  1620. NULL
  1621. };
  1622. static const struct attribute_group dme1737_pwm_chmod_group[] = {
  1623. { .attrs = dme1737_pwm1_chmod_attr },
  1624. { .attrs = dme1737_pwm2_chmod_attr },
  1625. { .attrs = dme1737_pwm3_chmod_attr },
  1626. { .attrs = NULL },
  1627. { .attrs = dme1737_pwm5_chmod_attr },
  1628. { .attrs = dme1737_pwm6_chmod_attr },
  1629. };
  1630. /* Pwm[1-3] are read-writeable if the associated pwm is in manual mode and the
  1631. * chip is not locked. Otherwise they are read-only. */
  1632. static struct attribute *dme1737_pwm_chmod_attr[] = {
  1633. &sensor_dev_attr_pwm1.dev_attr.attr,
  1634. &sensor_dev_attr_pwm2.dev_attr.attr,
  1635. &sensor_dev_attr_pwm3.dev_attr.attr,
  1636. };
  1637. /* ---------------------------------------------------------------------
  1638. * Super-IO functions
  1639. * --------------------------------------------------------------------- */
  1640. static inline void dme1737_sio_enter(int sio_cip)
  1641. {
  1642. outb(0x55, sio_cip);
  1643. }
  1644. static inline void dme1737_sio_exit(int sio_cip)
  1645. {
  1646. outb(0xaa, sio_cip);
  1647. }
  1648. static inline int dme1737_sio_inb(int sio_cip, int reg)
  1649. {
  1650. outb(reg, sio_cip);
  1651. return inb(sio_cip + 1);
  1652. }
  1653. static inline void dme1737_sio_outb(int sio_cip, int reg, int val)
  1654. {
  1655. outb(reg, sio_cip);
  1656. outb(val, sio_cip + 1);
  1657. }
  1658. /* ---------------------------------------------------------------------
  1659. * Device initialization
  1660. * --------------------------------------------------------------------- */
  1661. static int dme1737_i2c_get_features(int, struct dme1737_data*);
  1662. static void dme1737_chmod_file(struct device *dev,
  1663. struct attribute *attr, mode_t mode)
  1664. {
  1665. if (sysfs_chmod_file(&dev->kobj, attr, mode)) {
  1666. dev_warn(dev, "Failed to change permissions of %s.\n",
  1667. attr->name);
  1668. }
  1669. }
  1670. static void dme1737_chmod_group(struct device *dev,
  1671. const struct attribute_group *group,
  1672. mode_t mode)
  1673. {
  1674. struct attribute **attr;
  1675. for (attr = group->attrs; *attr; attr++) {
  1676. dme1737_chmod_file(dev, *attr, mode);
  1677. }
  1678. }
  1679. static void dme1737_remove_files(struct device *dev)
  1680. {
  1681. struct dme1737_data *data = dev_get_drvdata(dev);
  1682. int ix;
  1683. for (ix = 0; ix < ARRAY_SIZE(dme1737_fan_group); ix++) {
  1684. if (data->has_fan & (1 << ix)) {
  1685. sysfs_remove_group(&dev->kobj,
  1686. &dme1737_fan_group[ix]);
  1687. }
  1688. }
  1689. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_group); ix++) {
  1690. if (data->has_pwm & (1 << ix)) {
  1691. sysfs_remove_group(&dev->kobj,
  1692. &dme1737_pwm_group[ix]);
  1693. if (data->type != sch5027 && ix < 3) {
  1694. sysfs_remove_file(&dev->kobj,
  1695. dme1737_pwm_misc_attr[ix]);
  1696. }
  1697. }
  1698. }
  1699. if (data->type != sch5027) {
  1700. sysfs_remove_group(&dev->kobj, &dme1737_misc_group);
  1701. }
  1702. sysfs_remove_group(&dev->kobj, &dme1737_group);
  1703. if (!data->client) {
  1704. sysfs_remove_file(&dev->kobj, &dev_attr_name.attr);
  1705. }
  1706. }
  1707. static int dme1737_create_files(struct device *dev)
  1708. {
  1709. struct dme1737_data *data = dev_get_drvdata(dev);
  1710. int err, ix;
  1711. /* Create a name attribute for ISA devices */
  1712. if (!data->client &&
  1713. (err = sysfs_create_file(&dev->kobj, &dev_attr_name.attr))) {
  1714. goto exit;
  1715. }
  1716. /* Create standard sysfs attributes */
  1717. if ((err = sysfs_create_group(&dev->kobj, &dme1737_group))) {
  1718. goto exit_remove;
  1719. }
  1720. /* Create misc sysfs attributes */
  1721. if ((data->type != sch5027) &&
  1722. (err = sysfs_create_group(&dev->kobj,
  1723. &dme1737_misc_group))) {
  1724. goto exit_remove;
  1725. }
  1726. /* Create fan sysfs attributes */
  1727. for (ix = 0; ix < ARRAY_SIZE(dme1737_fan_group); ix++) {
  1728. if (data->has_fan & (1 << ix)) {
  1729. if ((err = sysfs_create_group(&dev->kobj,
  1730. &dme1737_fan_group[ix]))) {
  1731. goto exit_remove;
  1732. }
  1733. }
  1734. }
  1735. /* Create PWM sysfs attributes */
  1736. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_group); ix++) {
  1737. if (data->has_pwm & (1 << ix)) {
  1738. if ((err = sysfs_create_group(&dev->kobj,
  1739. &dme1737_pwm_group[ix]))) {
  1740. goto exit_remove;
  1741. }
  1742. if (data->type != sch5027 && ix < 3 &&
  1743. (err = sysfs_create_file(&dev->kobj,
  1744. dme1737_pwm_misc_attr[ix]))) {
  1745. goto exit_remove;
  1746. }
  1747. }
  1748. }
  1749. /* Inform if the device is locked. Otherwise change the permissions of
  1750. * selected attributes from read-only to read-writeable. */
  1751. if (data->config & 0x02) {
  1752. dev_info(dev, "Device is locked. Some attributes "
  1753. "will be read-only.\n");
  1754. } else {
  1755. /* Change permissions of zone sysfs attributes */
  1756. dme1737_chmod_group(dev, &dme1737_zone_chmod_group,
  1757. S_IRUGO | S_IWUSR);
  1758. /* Change permissions of misc sysfs attributes */
  1759. if (data->type != sch5027) {
  1760. dme1737_chmod_group(dev, &dme1737_misc_group,
  1761. S_IRUGO | S_IWUSR);
  1762. }
  1763. /* Change permissions of PWM sysfs attributes */
  1764. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_chmod_group); ix++) {
  1765. if (data->has_pwm & (1 << ix)) {
  1766. dme1737_chmod_group(dev,
  1767. &dme1737_pwm_chmod_group[ix],
  1768. S_IRUGO | S_IWUSR);
  1769. if (data->type != sch5027 && ix < 3) {
  1770. dme1737_chmod_file(dev,
  1771. dme1737_pwm_misc_attr[ix],
  1772. S_IRUGO | S_IWUSR);
  1773. }
  1774. }
  1775. }
  1776. /* Change permissions of pwm[1-3] if in manual mode */
  1777. for (ix = 0; ix < 3; ix++) {
  1778. if ((data->has_pwm & (1 << ix)) &&
  1779. (PWM_EN_FROM_REG(data->pwm_config[ix]) == 1)) {
  1780. dme1737_chmod_file(dev,
  1781. dme1737_pwm_chmod_attr[ix],
  1782. S_IRUGO | S_IWUSR);
  1783. }
  1784. }
  1785. }
  1786. return 0;
  1787. exit_remove:
  1788. dme1737_remove_files(dev);
  1789. exit:
  1790. return err;
  1791. }
  1792. static int dme1737_init_device(struct device *dev)
  1793. {
  1794. struct dme1737_data *data = dev_get_drvdata(dev);
  1795. struct i2c_client *client = data->client;
  1796. int ix;
  1797. u8 reg;
  1798. /* Point to the right nominal voltages array */
  1799. data->in_nominal = IN_NOMINAL(data->type);
  1800. data->config = dme1737_read(data, DME1737_REG_CONFIG);
  1801. /* Inform if part is not monitoring/started */
  1802. if (!(data->config & 0x01)) {
  1803. if (!force_start) {
  1804. dev_err(dev, "Device is not monitoring. "
  1805. "Use the force_start load parameter to "
  1806. "override.\n");
  1807. return -EFAULT;
  1808. }
  1809. /* Force monitoring */
  1810. data->config |= 0x01;
  1811. dme1737_write(data, DME1737_REG_CONFIG, data->config);
  1812. }
  1813. /* Inform if part is not ready */
  1814. if (!(data->config & 0x04)) {
  1815. dev_err(dev, "Device is not ready.\n");
  1816. return -EFAULT;
  1817. }
  1818. /* Determine which optional fan and pwm features are enabled/present */
  1819. if (client) { /* I2C chip */
  1820. data->config2 = dme1737_read(data, DME1737_REG_CONFIG2);
  1821. /* Check if optional fan3 input is enabled */
  1822. if (data->config2 & 0x04) {
  1823. data->has_fan |= (1 << 2);
  1824. }
  1825. /* Fan4 and pwm3 are only available if the client's I2C address
  1826. * is the default 0x2e. Otherwise the I/Os associated with
  1827. * these functions are used for addr enable/select. */
  1828. if (client->addr == 0x2e) {
  1829. data->has_fan |= (1 << 3);
  1830. data->has_pwm |= (1 << 2);
  1831. }
  1832. /* Determine which of the optional fan[5-6] and pwm[5-6]
  1833. * features are enabled. For this, we need to query the runtime
  1834. * registers through the Super-IO LPC interface. Try both
  1835. * config ports 0x2e and 0x4e. */
  1836. if (dme1737_i2c_get_features(0x2e, data) &&
  1837. dme1737_i2c_get_features(0x4e, data)) {
  1838. dev_warn(dev, "Failed to query Super-IO for optional "
  1839. "features.\n");
  1840. }
  1841. } else { /* ISA chip */
  1842. /* Fan3 and pwm3 are always available. Fan[4-5] and pwm[5-6]
  1843. * don't exist in the ISA chip. */
  1844. data->has_fan |= (1 << 2);
  1845. data->has_pwm |= (1 << 2);
  1846. }
  1847. /* Fan1, fan2, pwm1, and pwm2 are always present */
  1848. data->has_fan |= 0x03;
  1849. data->has_pwm |= 0x03;
  1850. dev_info(dev, "Optional features: pwm3=%s, pwm5=%s, pwm6=%s, "
  1851. "fan3=%s, fan4=%s, fan5=%s, fan6=%s.\n",
  1852. (data->has_pwm & (1 << 2)) ? "yes" : "no",
  1853. (data->has_pwm & (1 << 4)) ? "yes" : "no",
  1854. (data->has_pwm & (1 << 5)) ? "yes" : "no",
  1855. (data->has_fan & (1 << 2)) ? "yes" : "no",
  1856. (data->has_fan & (1 << 3)) ? "yes" : "no",
  1857. (data->has_fan & (1 << 4)) ? "yes" : "no",
  1858. (data->has_fan & (1 << 5)) ? "yes" : "no");
  1859. reg = dme1737_read(data, DME1737_REG_TACH_PWM);
  1860. /* Inform if fan-to-pwm mapping differs from the default */
  1861. if (client && reg != 0xa4) { /* I2C chip */
  1862. dev_warn(dev, "Non-standard fan to pwm mapping: "
  1863. "fan1->pwm%d, fan2->pwm%d, fan3->pwm%d, "
  1864. "fan4->pwm%d. Please report to the driver "
  1865. "maintainer.\n",
  1866. (reg & 0x03) + 1, ((reg >> 2) & 0x03) + 1,
  1867. ((reg >> 4) & 0x03) + 1, ((reg >> 6) & 0x03) + 1);
  1868. } else if (!client && reg != 0x24) { /* ISA chip */
  1869. dev_warn(dev, "Non-standard fan to pwm mapping: "
  1870. "fan1->pwm%d, fan2->pwm%d, fan3->pwm%d. "
  1871. "Please report to the driver maintainer.\n",
  1872. (reg & 0x03) + 1, ((reg >> 2) & 0x03) + 1,
  1873. ((reg >> 4) & 0x03) + 1);
  1874. }
  1875. /* Switch pwm[1-3] to manual mode if they are currently disabled and
  1876. * set the duty-cycles to 0% (which is identical to the PWMs being
  1877. * disabled). */
  1878. if (!(data->config & 0x02)) {
  1879. for (ix = 0; ix < 3; ix++) {
  1880. data->pwm_config[ix] = dme1737_read(data,
  1881. DME1737_REG_PWM_CONFIG(ix));
  1882. if ((data->has_pwm & (1 << ix)) &&
  1883. (PWM_EN_FROM_REG(data->pwm_config[ix]) == -1)) {
  1884. dev_info(dev, "Switching pwm%d to "
  1885. "manual mode.\n", ix + 1);
  1886. data->pwm_config[ix] = PWM_EN_TO_REG(1,
  1887. data->pwm_config[ix]);
  1888. dme1737_write(data, DME1737_REG_PWM(ix), 0);
  1889. dme1737_write(data,
  1890. DME1737_REG_PWM_CONFIG(ix),
  1891. data->pwm_config[ix]);
  1892. }
  1893. }
  1894. }
  1895. /* Initialize the default PWM auto channels zone (acz) assignments */
  1896. data->pwm_acz[0] = 1; /* pwm1 -> zone1 */
  1897. data->pwm_acz[1] = 2; /* pwm2 -> zone2 */
  1898. data->pwm_acz[2] = 4; /* pwm3 -> zone3 */
  1899. /* Set VRM */
  1900. if (data->type != sch5027) {
  1901. data->vrm = vid_which_vrm();
  1902. }
  1903. return 0;
  1904. }
  1905. /* ---------------------------------------------------------------------
  1906. * I2C device detection and registration
  1907. * --------------------------------------------------------------------- */
  1908. static struct i2c_driver dme1737_i2c_driver;
  1909. static int dme1737_i2c_get_features(int sio_cip, struct dme1737_data *data)
  1910. {
  1911. int err = 0, reg;
  1912. u16 addr;
  1913. dme1737_sio_enter(sio_cip);
  1914. /* Check device ID
  1915. * The DME1737 can return either 0x78 or 0x77 as its device ID.
  1916. * The SCH5027 returns 0x89 as its device ID. */
  1917. reg = force_id ? force_id : dme1737_sio_inb(sio_cip, 0x20);
  1918. if (!(reg == 0x77 || reg == 0x78 || reg == 0x89)) {
  1919. err = -ENODEV;
  1920. goto exit;
  1921. }
  1922. /* Select logical device A (runtime registers) */
  1923. dme1737_sio_outb(sio_cip, 0x07, 0x0a);
  1924. /* Get the base address of the runtime registers */
  1925. if (!(addr = (dme1737_sio_inb(sio_cip, 0x60) << 8) |
  1926. dme1737_sio_inb(sio_cip, 0x61))) {
  1927. err = -ENODEV;
  1928. goto exit;
  1929. }
  1930. /* Read the runtime registers to determine which optional features
  1931. * are enabled and available. Bits [3:2] of registers 0x43-0x46 are set
  1932. * to '10' if the respective feature is enabled. */
  1933. if ((inb(addr + 0x43) & 0x0c) == 0x08) { /* fan6 */
  1934. data->has_fan |= (1 << 5);
  1935. }
  1936. if ((inb(addr + 0x44) & 0x0c) == 0x08) { /* pwm6 */
  1937. data->has_pwm |= (1 << 5);
  1938. }
  1939. if ((inb(addr + 0x45) & 0x0c) == 0x08) { /* fan5 */
  1940. data->has_fan |= (1 << 4);
  1941. }
  1942. if ((inb(addr + 0x46) & 0x0c) == 0x08) { /* pwm5 */
  1943. data->has_pwm |= (1 << 4);
  1944. }
  1945. exit:
  1946. dme1737_sio_exit(sio_cip);
  1947. return err;
  1948. }
  1949. /* Return 0 if detection is successful, -ENODEV otherwise */
  1950. static int dme1737_i2c_detect(struct i2c_client *client, int kind,
  1951. struct i2c_board_info *info)
  1952. {
  1953. struct i2c_adapter *adapter = client->adapter;
  1954. struct device *dev = &adapter->dev;
  1955. u8 company, verstep = 0;
  1956. const char *name;
  1957. if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA)) {
  1958. return -ENODEV;
  1959. }
  1960. /* A negative kind means that the driver was loaded with no force
  1961. * parameter (default), so we must identify the chip. */
  1962. if (kind < 0) {
  1963. company = i2c_smbus_read_byte_data(client, DME1737_REG_COMPANY);
  1964. verstep = i2c_smbus_read_byte_data(client, DME1737_REG_VERSTEP);
  1965. if (company == DME1737_COMPANY_SMSC &&
  1966. (verstep & DME1737_VERSTEP_MASK) == DME1737_VERSTEP) {
  1967. kind = dme1737;
  1968. } else if (company == DME1737_COMPANY_SMSC &&
  1969. verstep == SCH5027_VERSTEP) {
  1970. kind = sch5027;
  1971. } else {
  1972. return -ENODEV;
  1973. }
  1974. }
  1975. if (kind == sch5027) {
  1976. name = "sch5027";
  1977. } else {
  1978. kind = dme1737;
  1979. name = "dme1737";
  1980. }
  1981. dev_info(dev, "Found a %s chip at 0x%02x (rev 0x%02x).\n",
  1982. kind == sch5027 ? "SCH5027" : "DME1737", client->addr,
  1983. verstep);
  1984. strlcpy(info->type, name, I2C_NAME_SIZE);
  1985. return 0;
  1986. }
  1987. static int dme1737_i2c_probe(struct i2c_client *client,
  1988. const struct i2c_device_id *id)
  1989. {
  1990. struct dme1737_data *data;
  1991. struct device *dev = &client->dev;
  1992. int err;
  1993. data = kzalloc(sizeof(struct dme1737_data), GFP_KERNEL);
  1994. if (!data) {
  1995. err = -ENOMEM;
  1996. goto exit;
  1997. }
  1998. i2c_set_clientdata(client, data);
  1999. data->type = id->driver_data;
  2000. data->client = client;
  2001. data->name = client->name;
  2002. mutex_init(&data->update_lock);
  2003. /* Initialize the DME1737 chip */
  2004. if ((err = dme1737_init_device(dev))) {
  2005. dev_err(dev, "Failed to initialize device.\n");
  2006. goto exit_kfree;
  2007. }
  2008. /* Create sysfs files */
  2009. if ((err = dme1737_create_files(dev))) {
  2010. dev_err(dev, "Failed to create sysfs files.\n");
  2011. goto exit_kfree;
  2012. }
  2013. /* Register device */
  2014. data->hwmon_dev = hwmon_device_register(dev);
  2015. if (IS_ERR(data->hwmon_dev)) {
  2016. dev_err(dev, "Failed to register device.\n");
  2017. err = PTR_ERR(data->hwmon_dev);
  2018. goto exit_remove;
  2019. }
  2020. return 0;
  2021. exit_remove:
  2022. dme1737_remove_files(dev);
  2023. exit_kfree:
  2024. kfree(data);
  2025. exit:
  2026. return err;
  2027. }
  2028. static int dme1737_i2c_remove(struct i2c_client *client)
  2029. {
  2030. struct dme1737_data *data = i2c_get_clientdata(client);
  2031. hwmon_device_unregister(data->hwmon_dev);
  2032. dme1737_remove_files(&client->dev);
  2033. kfree(data);
  2034. return 0;
  2035. }
  2036. static const struct i2c_device_id dme1737_id[] = {
  2037. { "dme1737", dme1737 },
  2038. { "sch5027", sch5027 },
  2039. { }
  2040. };
  2041. MODULE_DEVICE_TABLE(i2c, dme1737_id);
  2042. static struct i2c_driver dme1737_i2c_driver = {
  2043. .class = I2C_CLASS_HWMON,
  2044. .driver = {
  2045. .name = "dme1737",
  2046. },
  2047. .probe = dme1737_i2c_probe,
  2048. .remove = dme1737_i2c_remove,
  2049. .id_table = dme1737_id,
  2050. .detect = dme1737_i2c_detect,
  2051. .address_data = &addr_data,
  2052. };
  2053. /* ---------------------------------------------------------------------
  2054. * ISA device detection and registration
  2055. * --------------------------------------------------------------------- */
  2056. static int __init dme1737_isa_detect(int sio_cip, unsigned short *addr)
  2057. {
  2058. int err = 0, reg;
  2059. unsigned short base_addr;
  2060. dme1737_sio_enter(sio_cip);
  2061. /* Check device ID
  2062. * We currently know about SCH3112 (0x7c), SCH3114 (0x7d), and
  2063. * SCH3116 (0x7f). */
  2064. reg = force_id ? force_id : dme1737_sio_inb(sio_cip, 0x20);
  2065. if (!(reg == 0x7c || reg == 0x7d || reg == 0x7f)) {
  2066. err = -ENODEV;
  2067. goto exit;
  2068. }
  2069. /* Select logical device A (runtime registers) */
  2070. dme1737_sio_outb(sio_cip, 0x07, 0x0a);
  2071. /* Get the base address of the runtime registers */
  2072. if (!(base_addr = (dme1737_sio_inb(sio_cip, 0x60) << 8) |
  2073. dme1737_sio_inb(sio_cip, 0x61))) {
  2074. printk(KERN_ERR "dme1737: Base address not set.\n");
  2075. err = -ENODEV;
  2076. goto exit;
  2077. }
  2078. /* Access to the hwmon registers is through an index/data register
  2079. * pair located at offset 0x70/0x71. */
  2080. *addr = base_addr + 0x70;
  2081. exit:
  2082. dme1737_sio_exit(sio_cip);
  2083. return err;
  2084. }
  2085. static int __init dme1737_isa_device_add(unsigned short addr)
  2086. {
  2087. struct resource res = {
  2088. .start = addr,
  2089. .end = addr + DME1737_EXTENT - 1,
  2090. .name = "dme1737",
  2091. .flags = IORESOURCE_IO,
  2092. };
  2093. int err;
  2094. if (!(pdev = platform_device_alloc("dme1737", addr))) {
  2095. printk(KERN_ERR "dme1737: Failed to allocate device.\n");
  2096. err = -ENOMEM;
  2097. goto exit;
  2098. }
  2099. if ((err = platform_device_add_resources(pdev, &res, 1))) {
  2100. printk(KERN_ERR "dme1737: Failed to add device resource "
  2101. "(err = %d).\n", err);
  2102. goto exit_device_put;
  2103. }
  2104. if ((err = platform_device_add(pdev))) {
  2105. printk(KERN_ERR "dme1737: Failed to add device (err = %d).\n",
  2106. err);
  2107. goto exit_device_put;
  2108. }
  2109. return 0;
  2110. exit_device_put:
  2111. platform_device_put(pdev);
  2112. pdev = NULL;
  2113. exit:
  2114. return err;
  2115. }
  2116. static int __devinit dme1737_isa_probe(struct platform_device *pdev)
  2117. {
  2118. u8 company, device;
  2119. struct resource *res;
  2120. struct dme1737_data *data;
  2121. struct device *dev = &pdev->dev;
  2122. int err;
  2123. res = platform_get_resource(pdev, IORESOURCE_IO, 0);
  2124. if (!request_region(res->start, DME1737_EXTENT, "dme1737")) {
  2125. dev_err(dev, "Failed to request region 0x%04x-0x%04x.\n",
  2126. (unsigned short)res->start,
  2127. (unsigned short)res->start + DME1737_EXTENT - 1);
  2128. err = -EBUSY;
  2129. goto exit;
  2130. }
  2131. if (!(data = kzalloc(sizeof(struct dme1737_data), GFP_KERNEL))) {
  2132. err = -ENOMEM;
  2133. goto exit_release_region;
  2134. }
  2135. data->addr = res->start;
  2136. platform_set_drvdata(pdev, data);
  2137. /* Skip chip detection if module is loaded with force_id parameter */
  2138. if (!force_id) {
  2139. company = dme1737_read(data, DME1737_REG_COMPANY);
  2140. device = dme1737_read(data, DME1737_REG_DEVICE);
  2141. if (!((company == DME1737_COMPANY_SMSC) &&
  2142. (device == SCH311X_DEVICE))) {
  2143. err = -ENODEV;
  2144. goto exit_kfree;
  2145. }
  2146. }
  2147. data->type = sch311x;
  2148. /* Fill in the remaining client fields and initialize the mutex */
  2149. data->name = "sch311x";
  2150. mutex_init(&data->update_lock);
  2151. dev_info(dev, "Found a SCH311x chip at 0x%04x\n", data->addr);
  2152. /* Initialize the chip */
  2153. if ((err = dme1737_init_device(dev))) {
  2154. dev_err(dev, "Failed to initialize device.\n");
  2155. goto exit_kfree;
  2156. }
  2157. /* Create sysfs files */
  2158. if ((err = dme1737_create_files(dev))) {
  2159. dev_err(dev, "Failed to create sysfs files.\n");
  2160. goto exit_kfree;
  2161. }
  2162. /* Register device */
  2163. data->hwmon_dev = hwmon_device_register(dev);
  2164. if (IS_ERR(data->hwmon_dev)) {
  2165. dev_err(dev, "Failed to register device.\n");
  2166. err = PTR_ERR(data->hwmon_dev);
  2167. goto exit_remove_files;
  2168. }
  2169. return 0;
  2170. exit_remove_files:
  2171. dme1737_remove_files(dev);
  2172. exit_kfree:
  2173. platform_set_drvdata(pdev, NULL);
  2174. kfree(data);
  2175. exit_release_region:
  2176. release_region(res->start, DME1737_EXTENT);
  2177. exit:
  2178. return err;
  2179. }
  2180. static int __devexit dme1737_isa_remove(struct platform_device *pdev)
  2181. {
  2182. struct dme1737_data *data = platform_get_drvdata(pdev);
  2183. hwmon_device_unregister(data->hwmon_dev);
  2184. dme1737_remove_files(&pdev->dev);
  2185. release_region(data->addr, DME1737_EXTENT);
  2186. platform_set_drvdata(pdev, NULL);
  2187. kfree(data);
  2188. return 0;
  2189. }
  2190. static struct platform_driver dme1737_isa_driver = {
  2191. .driver = {
  2192. .owner = THIS_MODULE,
  2193. .name = "dme1737",
  2194. },
  2195. .probe = dme1737_isa_probe,
  2196. .remove = __devexit_p(dme1737_isa_remove),
  2197. };
  2198. /* ---------------------------------------------------------------------
  2199. * Module initialization and cleanup
  2200. * --------------------------------------------------------------------- */
  2201. static int __init dme1737_init(void)
  2202. {
  2203. int err;
  2204. unsigned short addr;
  2205. if ((err = i2c_add_driver(&dme1737_i2c_driver))) {
  2206. goto exit;
  2207. }
  2208. if (dme1737_isa_detect(0x2e, &addr) &&
  2209. dme1737_isa_detect(0x4e, &addr) &&
  2210. (!probe_all_addr ||
  2211. (dme1737_isa_detect(0x162e, &addr) &&
  2212. dme1737_isa_detect(0x164e, &addr)))) {
  2213. /* Return 0 if we didn't find an ISA device */
  2214. return 0;
  2215. }
  2216. if ((err = platform_driver_register(&dme1737_isa_driver))) {
  2217. goto exit_del_i2c_driver;
  2218. }
  2219. /* Sets global pdev as a side effect */
  2220. if ((err = dme1737_isa_device_add(addr))) {
  2221. goto exit_del_isa_driver;
  2222. }
  2223. return 0;
  2224. exit_del_isa_driver:
  2225. platform_driver_unregister(&dme1737_isa_driver);
  2226. exit_del_i2c_driver:
  2227. i2c_del_driver(&dme1737_i2c_driver);
  2228. exit:
  2229. return err;
  2230. }
  2231. static void __exit dme1737_exit(void)
  2232. {
  2233. if (pdev) {
  2234. platform_device_unregister(pdev);
  2235. platform_driver_unregister(&dme1737_isa_driver);
  2236. }
  2237. i2c_del_driver(&dme1737_i2c_driver);
  2238. }
  2239. MODULE_AUTHOR("Juerg Haefliger <juergh@gmail.com>");
  2240. MODULE_DESCRIPTION("DME1737 sensors");
  2241. MODULE_LICENSE("GPL");
  2242. module_init(dme1737_init);
  2243. module_exit(dme1737_exit);