radeon_cp.c 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847
  1. /* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
  2. /*
  3. * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * Copyright 2007 Advanced Micro Devices, Inc.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors:
  28. * Kevin E. Martin <martin@valinux.com>
  29. * Gareth Hughes <gareth@valinux.com>
  30. */
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_sarea.h"
  34. #include "radeon_drm.h"
  35. #include "radeon_drv.h"
  36. #include "r300_reg.h"
  37. #include "radeon_microcode.h"
  38. #define RADEON_FIFO_DEBUG 0
  39. static int radeon_do_cleanup_cp(struct drm_device * dev);
  40. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
  41. static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  42. {
  43. u32 ret;
  44. RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
  45. ret = RADEON_READ(R520_MC_IND_DATA);
  46. RADEON_WRITE(R520_MC_IND_INDEX, 0);
  47. return ret;
  48. }
  49. static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  50. {
  51. u32 ret;
  52. RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
  53. ret = RADEON_READ(RS480_NB_MC_DATA);
  54. RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
  55. return ret;
  56. }
  57. static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  58. {
  59. u32 ret;
  60. RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
  61. ret = RADEON_READ(RS690_MC_DATA);
  62. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
  63. return ret;
  64. }
  65. static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  66. {
  67. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  68. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  69. return RS690_READ_MCIND(dev_priv, addr);
  70. else
  71. return RS480_READ_MCIND(dev_priv, addr);
  72. }
  73. u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
  74. {
  75. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  76. return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
  77. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  78. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  79. return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
  80. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  81. return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
  82. else
  83. return RADEON_READ(RADEON_MC_FB_LOCATION);
  84. }
  85. static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
  86. {
  87. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  88. R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
  89. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  90. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  91. RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
  92. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  93. R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
  94. else
  95. RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
  96. }
  97. static void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
  98. {
  99. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  100. R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
  101. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  102. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  103. RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
  104. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  105. R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
  106. else
  107. RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
  108. }
  109. static void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
  110. {
  111. u32 agp_base_hi = upper_32_bits(agp_base);
  112. u32 agp_base_lo = agp_base & 0xffffffff;
  113. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
  114. R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
  115. R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
  116. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  117. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  118. RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
  119. RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
  120. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
  121. R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
  122. R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
  123. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  124. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  125. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  126. RADEON_WRITE(RS480_AGP_BASE_2, agp_base_hi);
  127. } else {
  128. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  129. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
  130. RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
  131. }
  132. }
  133. static int RADEON_READ_PLL(struct drm_device * dev, int addr)
  134. {
  135. drm_radeon_private_t *dev_priv = dev->dev_private;
  136. RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
  137. return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
  138. }
  139. static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
  140. {
  141. RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
  142. return RADEON_READ(RADEON_PCIE_DATA);
  143. }
  144. #if RADEON_FIFO_DEBUG
  145. static void radeon_status(drm_radeon_private_t * dev_priv)
  146. {
  147. printk("%s:\n", __func__);
  148. printk("RBBM_STATUS = 0x%08x\n",
  149. (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
  150. printk("CP_RB_RTPR = 0x%08x\n",
  151. (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
  152. printk("CP_RB_WTPR = 0x%08x\n",
  153. (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
  154. printk("AIC_CNTL = 0x%08x\n",
  155. (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
  156. printk("AIC_STAT = 0x%08x\n",
  157. (unsigned int)RADEON_READ(RADEON_AIC_STAT));
  158. printk("AIC_PT_BASE = 0x%08x\n",
  159. (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
  160. printk("TLB_ADDR = 0x%08x\n",
  161. (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
  162. printk("TLB_DATA = 0x%08x\n",
  163. (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
  164. }
  165. #endif
  166. /* ================================================================
  167. * Engine, FIFO control
  168. */
  169. static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
  170. {
  171. u32 tmp;
  172. int i;
  173. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  174. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
  175. tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
  176. tmp |= RADEON_RB3D_DC_FLUSH_ALL;
  177. RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
  178. for (i = 0; i < dev_priv->usec_timeout; i++) {
  179. if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
  180. & RADEON_RB3D_DC_BUSY)) {
  181. return 0;
  182. }
  183. DRM_UDELAY(1);
  184. }
  185. } else {
  186. /* don't flush or purge cache here or lockup */
  187. return 0;
  188. }
  189. #if RADEON_FIFO_DEBUG
  190. DRM_ERROR("failed!\n");
  191. radeon_status(dev_priv);
  192. #endif
  193. return -EBUSY;
  194. }
  195. static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
  196. {
  197. int i;
  198. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  199. for (i = 0; i < dev_priv->usec_timeout; i++) {
  200. int slots = (RADEON_READ(RADEON_RBBM_STATUS)
  201. & RADEON_RBBM_FIFOCNT_MASK);
  202. if (slots >= entries)
  203. return 0;
  204. DRM_UDELAY(1);
  205. }
  206. DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
  207. RADEON_READ(RADEON_RBBM_STATUS),
  208. RADEON_READ(R300_VAP_CNTL_STATUS));
  209. #if RADEON_FIFO_DEBUG
  210. DRM_ERROR("failed!\n");
  211. radeon_status(dev_priv);
  212. #endif
  213. return -EBUSY;
  214. }
  215. static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
  216. {
  217. int i, ret;
  218. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  219. ret = radeon_do_wait_for_fifo(dev_priv, 64);
  220. if (ret)
  221. return ret;
  222. for (i = 0; i < dev_priv->usec_timeout; i++) {
  223. if (!(RADEON_READ(RADEON_RBBM_STATUS)
  224. & RADEON_RBBM_ACTIVE)) {
  225. radeon_do_pixcache_flush(dev_priv);
  226. return 0;
  227. }
  228. DRM_UDELAY(1);
  229. }
  230. DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
  231. RADEON_READ(RADEON_RBBM_STATUS),
  232. RADEON_READ(R300_VAP_CNTL_STATUS));
  233. #if RADEON_FIFO_DEBUG
  234. DRM_ERROR("failed!\n");
  235. radeon_status(dev_priv);
  236. #endif
  237. return -EBUSY;
  238. }
  239. static void radeon_init_pipes(drm_radeon_private_t *dev_priv)
  240. {
  241. uint32_t gb_tile_config, gb_pipe_sel = 0;
  242. /* RS4xx/RS6xx/R4xx/R5xx */
  243. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
  244. gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
  245. dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
  246. } else {
  247. /* R3xx */
  248. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  249. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
  250. dev_priv->num_gb_pipes = 2;
  251. } else {
  252. /* R3Vxx */
  253. dev_priv->num_gb_pipes = 1;
  254. }
  255. }
  256. DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
  257. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
  258. switch (dev_priv->num_gb_pipes) {
  259. case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
  260. case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
  261. case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
  262. default:
  263. case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
  264. }
  265. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
  266. RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
  267. RADEON_WRITE(R500_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
  268. }
  269. RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
  270. radeon_do_wait_for_idle(dev_priv);
  271. RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
  272. RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
  273. R300_DC_AUTOFLUSH_ENABLE |
  274. R300_DC_DC_DISABLE_IGNORE_PE));
  275. }
  276. /* ================================================================
  277. * CP control, initialization
  278. */
  279. /* Load the microcode for the CP */
  280. static void radeon_cp_load_microcode(drm_radeon_private_t * dev_priv)
  281. {
  282. int i;
  283. DRM_DEBUG("\n");
  284. radeon_do_wait_for_idle(dev_priv);
  285. RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
  286. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
  287. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
  288. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
  289. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
  290. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
  291. DRM_INFO("Loading R100 Microcode\n");
  292. for (i = 0; i < 256; i++) {
  293. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  294. R100_cp_microcode[i][1]);
  295. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  296. R100_cp_microcode[i][0]);
  297. }
  298. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
  299. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
  300. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
  301. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
  302. DRM_INFO("Loading R200 Microcode\n");
  303. for (i = 0; i < 256; i++) {
  304. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  305. R200_cp_microcode[i][1]);
  306. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  307. R200_cp_microcode[i][0]);
  308. }
  309. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  310. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
  311. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
  312. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
  313. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  314. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  315. DRM_INFO("Loading R300 Microcode\n");
  316. for (i = 0; i < 256; i++) {
  317. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  318. R300_cp_microcode[i][1]);
  319. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  320. R300_cp_microcode[i][0]);
  321. }
  322. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  323. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R423) ||
  324. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
  325. DRM_INFO("Loading R400 Microcode\n");
  326. for (i = 0; i < 256; i++) {
  327. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  328. R420_cp_microcode[i][1]);
  329. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  330. R420_cp_microcode[i][0]);
  331. }
  332. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  333. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  334. DRM_INFO("Loading RS690/RS740 Microcode\n");
  335. for (i = 0; i < 256; i++) {
  336. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  337. RS690_cp_microcode[i][1]);
  338. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  339. RS690_cp_microcode[i][0]);
  340. }
  341. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
  342. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
  343. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
  344. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
  345. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
  346. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
  347. DRM_INFO("Loading R500 Microcode\n");
  348. for (i = 0; i < 256; i++) {
  349. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  350. R520_cp_microcode[i][1]);
  351. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  352. R520_cp_microcode[i][0]);
  353. }
  354. }
  355. }
  356. /* Flush any pending commands to the CP. This should only be used just
  357. * prior to a wait for idle, as it informs the engine that the command
  358. * stream is ending.
  359. */
  360. static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
  361. {
  362. DRM_DEBUG("\n");
  363. #if 0
  364. u32 tmp;
  365. tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
  366. RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
  367. #endif
  368. }
  369. /* Wait for the CP to go idle.
  370. */
  371. int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
  372. {
  373. RING_LOCALS;
  374. DRM_DEBUG("\n");
  375. BEGIN_RING(6);
  376. RADEON_PURGE_CACHE();
  377. RADEON_PURGE_ZCACHE();
  378. RADEON_WAIT_UNTIL_IDLE();
  379. ADVANCE_RING();
  380. COMMIT_RING();
  381. return radeon_do_wait_for_idle(dev_priv);
  382. }
  383. /* Start the Command Processor.
  384. */
  385. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
  386. {
  387. RING_LOCALS;
  388. DRM_DEBUG("\n");
  389. radeon_do_wait_for_idle(dev_priv);
  390. RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
  391. dev_priv->cp_running = 1;
  392. BEGIN_RING(8);
  393. /* isync can only be written through cp on r5xx write it here */
  394. OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
  395. OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
  396. RADEON_ISYNC_ANY3D_IDLE2D |
  397. RADEON_ISYNC_WAIT_IDLEGUI |
  398. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  399. RADEON_PURGE_CACHE();
  400. RADEON_PURGE_ZCACHE();
  401. RADEON_WAIT_UNTIL_IDLE();
  402. ADVANCE_RING();
  403. COMMIT_RING();
  404. dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
  405. }
  406. /* Reset the Command Processor. This will not flush any pending
  407. * commands, so you must wait for the CP command stream to complete
  408. * before calling this routine.
  409. */
  410. static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
  411. {
  412. u32 cur_read_ptr;
  413. DRM_DEBUG("\n");
  414. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  415. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  416. SET_RING_HEAD(dev_priv, cur_read_ptr);
  417. dev_priv->ring.tail = cur_read_ptr;
  418. }
  419. /* Stop the Command Processor. This will not flush any pending
  420. * commands, so you must flush the command stream and wait for the CP
  421. * to go idle before calling this routine.
  422. */
  423. static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
  424. {
  425. DRM_DEBUG("\n");
  426. RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
  427. dev_priv->cp_running = 0;
  428. }
  429. /* Reset the engine. This will stop the CP if it is running.
  430. */
  431. static int radeon_do_engine_reset(struct drm_device * dev)
  432. {
  433. drm_radeon_private_t *dev_priv = dev->dev_private;
  434. u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
  435. DRM_DEBUG("\n");
  436. radeon_do_pixcache_flush(dev_priv);
  437. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  438. /* may need something similar for newer chips */
  439. clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
  440. mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
  441. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
  442. RADEON_FORCEON_MCLKA |
  443. RADEON_FORCEON_MCLKB |
  444. RADEON_FORCEON_YCLKA |
  445. RADEON_FORCEON_YCLKB |
  446. RADEON_FORCEON_MC |
  447. RADEON_FORCEON_AIC));
  448. }
  449. rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
  450. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
  451. RADEON_SOFT_RESET_CP |
  452. RADEON_SOFT_RESET_HI |
  453. RADEON_SOFT_RESET_SE |
  454. RADEON_SOFT_RESET_RE |
  455. RADEON_SOFT_RESET_PP |
  456. RADEON_SOFT_RESET_E2 |
  457. RADEON_SOFT_RESET_RB));
  458. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  459. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
  460. ~(RADEON_SOFT_RESET_CP |
  461. RADEON_SOFT_RESET_HI |
  462. RADEON_SOFT_RESET_SE |
  463. RADEON_SOFT_RESET_RE |
  464. RADEON_SOFT_RESET_PP |
  465. RADEON_SOFT_RESET_E2 |
  466. RADEON_SOFT_RESET_RB)));
  467. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  468. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  469. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
  470. RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
  471. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
  472. }
  473. /* setup the raster pipes */
  474. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
  475. radeon_init_pipes(dev_priv);
  476. /* Reset the CP ring */
  477. radeon_do_cp_reset(dev_priv);
  478. /* The CP is no longer running after an engine reset */
  479. dev_priv->cp_running = 0;
  480. /* Reset any pending vertex, indirect buffers */
  481. radeon_freelist_reset(dev);
  482. return 0;
  483. }
  484. static void radeon_cp_init_ring_buffer(struct drm_device * dev,
  485. drm_radeon_private_t * dev_priv)
  486. {
  487. u32 ring_start, cur_read_ptr;
  488. u32 tmp;
  489. /* Initialize the memory controller. With new memory map, the fb location
  490. * is not changed, it should have been properly initialized already. Part
  491. * of the problem is that the code below is bogus, assuming the GART is
  492. * always appended to the fb which is not necessarily the case
  493. */
  494. if (!dev_priv->new_memmap)
  495. radeon_write_fb_location(dev_priv,
  496. ((dev_priv->gart_vm_start - 1) & 0xffff0000)
  497. | (dev_priv->fb_location >> 16));
  498. #if __OS_HAS_AGP
  499. if (dev_priv->flags & RADEON_IS_AGP) {
  500. radeon_write_agp_base(dev_priv, dev->agp->base);
  501. radeon_write_agp_location(dev_priv,
  502. (((dev_priv->gart_vm_start - 1 +
  503. dev_priv->gart_size) & 0xffff0000) |
  504. (dev_priv->gart_vm_start >> 16)));
  505. ring_start = (dev_priv->cp_ring->offset
  506. - dev->agp->base
  507. + dev_priv->gart_vm_start);
  508. } else
  509. #endif
  510. ring_start = (dev_priv->cp_ring->offset
  511. - (unsigned long)dev->sg->virtual
  512. + dev_priv->gart_vm_start);
  513. RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
  514. /* Set the write pointer delay */
  515. RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
  516. /* Initialize the ring buffer's read and write pointers */
  517. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  518. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  519. SET_RING_HEAD(dev_priv, cur_read_ptr);
  520. dev_priv->ring.tail = cur_read_ptr;
  521. #if __OS_HAS_AGP
  522. if (dev_priv->flags & RADEON_IS_AGP) {
  523. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  524. dev_priv->ring_rptr->offset
  525. - dev->agp->base + dev_priv->gart_vm_start);
  526. } else
  527. #endif
  528. {
  529. struct drm_sg_mem *entry = dev->sg;
  530. unsigned long tmp_ofs, page_ofs;
  531. tmp_ofs = dev_priv->ring_rptr->offset -
  532. (unsigned long)dev->sg->virtual;
  533. page_ofs = tmp_ofs >> PAGE_SHIFT;
  534. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR, entry->busaddr[page_ofs]);
  535. DRM_DEBUG("ring rptr: offset=0x%08lx handle=0x%08lx\n",
  536. (unsigned long)entry->busaddr[page_ofs],
  537. entry->handle + tmp_ofs);
  538. }
  539. /* Set ring buffer size */
  540. #ifdef __BIG_ENDIAN
  541. RADEON_WRITE(RADEON_CP_RB_CNTL,
  542. RADEON_BUF_SWAP_32BIT |
  543. (dev_priv->ring.fetch_size_l2ow << 18) |
  544. (dev_priv->ring.rptr_update_l2qw << 8) |
  545. dev_priv->ring.size_l2qw);
  546. #else
  547. RADEON_WRITE(RADEON_CP_RB_CNTL,
  548. (dev_priv->ring.fetch_size_l2ow << 18) |
  549. (dev_priv->ring.rptr_update_l2qw << 8) |
  550. dev_priv->ring.size_l2qw);
  551. #endif
  552. /* Initialize the scratch register pointer. This will cause
  553. * the scratch register values to be written out to memory
  554. * whenever they are updated.
  555. *
  556. * We simply put this behind the ring read pointer, this works
  557. * with PCI GART as well as (whatever kind of) AGP GART
  558. */
  559. RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
  560. + RADEON_SCRATCH_REG_OFFSET);
  561. dev_priv->scratch = ((__volatile__ u32 *)
  562. dev_priv->ring_rptr->handle +
  563. (RADEON_SCRATCH_REG_OFFSET / sizeof(u32)));
  564. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
  565. /* Turn on bus mastering */
  566. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  567. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  568. /* rs600/rs690/rs740 */
  569. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  570. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  571. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV350) ||
  572. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  573. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  574. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  575. /* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  576. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  577. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  578. } /* PCIE cards appears to not need this */
  579. dev_priv->scratch[0] = 0;
  580. RADEON_WRITE(RADEON_LAST_FRAME_REG, 0);
  581. dev_priv->scratch[1] = 0;
  582. RADEON_WRITE(RADEON_LAST_DISPATCH_REG, 0);
  583. dev_priv->scratch[2] = 0;
  584. RADEON_WRITE(RADEON_LAST_CLEAR_REG, 0);
  585. radeon_do_wait_for_idle(dev_priv);
  586. /* Sync everything up */
  587. RADEON_WRITE(RADEON_ISYNC_CNTL,
  588. (RADEON_ISYNC_ANY2D_IDLE3D |
  589. RADEON_ISYNC_ANY3D_IDLE2D |
  590. RADEON_ISYNC_WAIT_IDLEGUI |
  591. RADEON_ISYNC_CPSCRATCH_IDLEGUI));
  592. }
  593. static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
  594. {
  595. u32 tmp;
  596. /* Start with assuming that writeback doesn't work */
  597. dev_priv->writeback_works = 0;
  598. /* Writeback doesn't seem to work everywhere, test it here and possibly
  599. * enable it if it appears to work
  600. */
  601. DRM_WRITE32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1), 0);
  602. RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
  603. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  604. if (DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1)) ==
  605. 0xdeadbeef)
  606. break;
  607. DRM_UDELAY(1);
  608. }
  609. if (tmp < dev_priv->usec_timeout) {
  610. dev_priv->writeback_works = 1;
  611. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  612. } else {
  613. dev_priv->writeback_works = 0;
  614. DRM_INFO("writeback test failed\n");
  615. }
  616. if (radeon_no_wb == 1) {
  617. dev_priv->writeback_works = 0;
  618. DRM_INFO("writeback forced off\n");
  619. }
  620. if (!dev_priv->writeback_works) {
  621. /* Disable writeback to avoid unnecessary bus master transfer */
  622. RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
  623. RADEON_RB_NO_UPDATE);
  624. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
  625. }
  626. }
  627. /* Enable or disable IGP GART on the chip */
  628. static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
  629. {
  630. u32 temp;
  631. if (on) {
  632. DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
  633. dev_priv->gart_vm_start,
  634. (long)dev_priv->gart_info.bus_addr,
  635. dev_priv->gart_size);
  636. temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
  637. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  638. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  639. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
  640. RS690_BLOCK_GFX_D3_EN));
  641. else
  642. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
  643. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  644. RS480_VA_SIZE_32MB));
  645. temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
  646. IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
  647. RS480_TLB_ENABLE |
  648. RS480_GTW_LAC_EN |
  649. RS480_1LEVEL_GART));
  650. temp = dev_priv->gart_info.bus_addr & 0xfffff000;
  651. temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
  652. IGP_WRITE_MCIND(RS480_GART_BASE, temp);
  653. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
  654. IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
  655. RS480_REQ_TYPE_SNOOP_DIS));
  656. radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
  657. dev_priv->gart_size = 32*1024*1024;
  658. temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
  659. 0xffff0000) | (dev_priv->gart_vm_start >> 16));
  660. radeon_write_agp_location(dev_priv, temp);
  661. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
  662. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  663. RS480_VA_SIZE_32MB));
  664. do {
  665. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  666. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  667. break;
  668. DRM_UDELAY(1);
  669. } while (1);
  670. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
  671. RS480_GART_CACHE_INVALIDATE);
  672. do {
  673. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  674. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  675. break;
  676. DRM_UDELAY(1);
  677. } while (1);
  678. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
  679. } else {
  680. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
  681. }
  682. }
  683. static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
  684. {
  685. u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
  686. if (on) {
  687. DRM_DEBUG("programming pcie %08X %08lX %08X\n",
  688. dev_priv->gart_vm_start,
  689. (long)dev_priv->gart_info.bus_addr,
  690. dev_priv->gart_size);
  691. RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
  692. dev_priv->gart_vm_start);
  693. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
  694. dev_priv->gart_info.bus_addr);
  695. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
  696. dev_priv->gart_vm_start);
  697. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
  698. dev_priv->gart_vm_start +
  699. dev_priv->gart_size - 1);
  700. radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
  701. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  702. RADEON_PCIE_TX_GART_EN);
  703. } else {
  704. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  705. tmp & ~RADEON_PCIE_TX_GART_EN);
  706. }
  707. }
  708. /* Enable or disable PCI GART on the chip */
  709. static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
  710. {
  711. u32 tmp;
  712. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  713. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
  714. (dev_priv->flags & RADEON_IS_IGPGART)) {
  715. radeon_set_igpgart(dev_priv, on);
  716. return;
  717. }
  718. if (dev_priv->flags & RADEON_IS_PCIE) {
  719. radeon_set_pciegart(dev_priv, on);
  720. return;
  721. }
  722. tmp = RADEON_READ(RADEON_AIC_CNTL);
  723. if (on) {
  724. RADEON_WRITE(RADEON_AIC_CNTL,
  725. tmp | RADEON_PCIGART_TRANSLATE_EN);
  726. /* set PCI GART page-table base address
  727. */
  728. RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
  729. /* set address range for PCI address translate
  730. */
  731. RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
  732. RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
  733. + dev_priv->gart_size - 1);
  734. /* Turn off AGP aperture -- is this required for PCI GART?
  735. */
  736. radeon_write_agp_location(dev_priv, 0xffffffc0);
  737. RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
  738. } else {
  739. RADEON_WRITE(RADEON_AIC_CNTL,
  740. tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  741. }
  742. }
  743. static int radeon_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
  744. struct drm_file *file_priv)
  745. {
  746. drm_radeon_private_t *dev_priv = dev->dev_private;
  747. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
  748. DRM_DEBUG("\n");
  749. /* if we require new memory map but we don't have it fail */
  750. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  751. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  752. radeon_do_cleanup_cp(dev);
  753. return -EINVAL;
  754. }
  755. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  756. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  757. dev_priv->flags &= ~RADEON_IS_AGP;
  758. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  759. && !init->is_pci) {
  760. DRM_DEBUG("Restoring AGP flag\n");
  761. dev_priv->flags |= RADEON_IS_AGP;
  762. }
  763. if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
  764. DRM_ERROR("PCI GART memory not allocated!\n");
  765. radeon_do_cleanup_cp(dev);
  766. return -EINVAL;
  767. }
  768. dev_priv->usec_timeout = init->usec_timeout;
  769. if (dev_priv->usec_timeout < 1 ||
  770. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  771. DRM_DEBUG("TIMEOUT problem!\n");
  772. radeon_do_cleanup_cp(dev);
  773. return -EINVAL;
  774. }
  775. /* Enable vblank on CRTC1 for older X servers
  776. */
  777. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  778. switch(init->func) {
  779. case RADEON_INIT_R200_CP:
  780. dev_priv->microcode_version = UCODE_R200;
  781. break;
  782. case RADEON_INIT_R300_CP:
  783. dev_priv->microcode_version = UCODE_R300;
  784. break;
  785. default:
  786. dev_priv->microcode_version = UCODE_R100;
  787. }
  788. dev_priv->do_boxes = 0;
  789. dev_priv->cp_mode = init->cp_mode;
  790. /* We don't support anything other than bus-mastering ring mode,
  791. * but the ring can be in either AGP or PCI space for the ring
  792. * read pointer.
  793. */
  794. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  795. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  796. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  797. radeon_do_cleanup_cp(dev);
  798. return -EINVAL;
  799. }
  800. switch (init->fb_bpp) {
  801. case 16:
  802. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  803. break;
  804. case 32:
  805. default:
  806. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  807. break;
  808. }
  809. dev_priv->front_offset = init->front_offset;
  810. dev_priv->front_pitch = init->front_pitch;
  811. dev_priv->back_offset = init->back_offset;
  812. dev_priv->back_pitch = init->back_pitch;
  813. switch (init->depth_bpp) {
  814. case 16:
  815. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
  816. break;
  817. case 32:
  818. default:
  819. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
  820. break;
  821. }
  822. dev_priv->depth_offset = init->depth_offset;
  823. dev_priv->depth_pitch = init->depth_pitch;
  824. /* Hardware state for depth clears. Remove this if/when we no
  825. * longer clear the depth buffer with a 3D rectangle. Hard-code
  826. * all values to prevent unwanted 3D state from slipping through
  827. * and screwing with the clear operation.
  828. */
  829. dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
  830. (dev_priv->color_fmt << 10) |
  831. (dev_priv->microcode_version ==
  832. UCODE_R100 ? RADEON_ZBLOCK16 : 0));
  833. dev_priv->depth_clear.rb3d_zstencilcntl =
  834. (dev_priv->depth_fmt |
  835. RADEON_Z_TEST_ALWAYS |
  836. RADEON_STENCIL_TEST_ALWAYS |
  837. RADEON_STENCIL_S_FAIL_REPLACE |
  838. RADEON_STENCIL_ZPASS_REPLACE |
  839. RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
  840. dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
  841. RADEON_BFACE_SOLID |
  842. RADEON_FFACE_SOLID |
  843. RADEON_FLAT_SHADE_VTX_LAST |
  844. RADEON_DIFFUSE_SHADE_FLAT |
  845. RADEON_ALPHA_SHADE_FLAT |
  846. RADEON_SPECULAR_SHADE_FLAT |
  847. RADEON_FOG_SHADE_FLAT |
  848. RADEON_VTX_PIX_CENTER_OGL |
  849. RADEON_ROUND_MODE_TRUNC |
  850. RADEON_ROUND_PREC_8TH_PIX);
  851. dev_priv->ring_offset = init->ring_offset;
  852. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  853. dev_priv->buffers_offset = init->buffers_offset;
  854. dev_priv->gart_textures_offset = init->gart_textures_offset;
  855. master_priv->sarea = drm_getsarea(dev);
  856. if (!master_priv->sarea) {
  857. DRM_ERROR("could not find sarea!\n");
  858. radeon_do_cleanup_cp(dev);
  859. return -EINVAL;
  860. }
  861. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  862. if (!dev_priv->cp_ring) {
  863. DRM_ERROR("could not find cp ring region!\n");
  864. radeon_do_cleanup_cp(dev);
  865. return -EINVAL;
  866. }
  867. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  868. if (!dev_priv->ring_rptr) {
  869. DRM_ERROR("could not find ring read pointer!\n");
  870. radeon_do_cleanup_cp(dev);
  871. return -EINVAL;
  872. }
  873. dev->agp_buffer_token = init->buffers_offset;
  874. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  875. if (!dev->agp_buffer_map) {
  876. DRM_ERROR("could not find dma buffer region!\n");
  877. radeon_do_cleanup_cp(dev);
  878. return -EINVAL;
  879. }
  880. if (init->gart_textures_offset) {
  881. dev_priv->gart_textures =
  882. drm_core_findmap(dev, init->gart_textures_offset);
  883. if (!dev_priv->gart_textures) {
  884. DRM_ERROR("could not find GART texture region!\n");
  885. radeon_do_cleanup_cp(dev);
  886. return -EINVAL;
  887. }
  888. }
  889. #if __OS_HAS_AGP
  890. if (dev_priv->flags & RADEON_IS_AGP) {
  891. drm_core_ioremap(dev_priv->cp_ring, dev);
  892. drm_core_ioremap(dev_priv->ring_rptr, dev);
  893. drm_core_ioremap(dev->agp_buffer_map, dev);
  894. if (!dev_priv->cp_ring->handle ||
  895. !dev_priv->ring_rptr->handle ||
  896. !dev->agp_buffer_map->handle) {
  897. DRM_ERROR("could not find ioremap agp regions!\n");
  898. radeon_do_cleanup_cp(dev);
  899. return -EINVAL;
  900. }
  901. } else
  902. #endif
  903. {
  904. dev_priv->cp_ring->handle = (void *)dev_priv->cp_ring->offset;
  905. dev_priv->ring_rptr->handle =
  906. (void *)dev_priv->ring_rptr->offset;
  907. dev->agp_buffer_map->handle =
  908. (void *)dev->agp_buffer_map->offset;
  909. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  910. dev_priv->cp_ring->handle);
  911. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  912. dev_priv->ring_rptr->handle);
  913. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  914. dev->agp_buffer_map->handle);
  915. }
  916. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
  917. dev_priv->fb_size =
  918. ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
  919. - dev_priv->fb_location;
  920. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  921. ((dev_priv->front_offset
  922. + dev_priv->fb_location) >> 10));
  923. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  924. ((dev_priv->back_offset
  925. + dev_priv->fb_location) >> 10));
  926. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  927. ((dev_priv->depth_offset
  928. + dev_priv->fb_location) >> 10));
  929. dev_priv->gart_size = init->gart_size;
  930. /* New let's set the memory map ... */
  931. if (dev_priv->new_memmap) {
  932. u32 base = 0;
  933. DRM_INFO("Setting GART location based on new memory map\n");
  934. /* If using AGP, try to locate the AGP aperture at the same
  935. * location in the card and on the bus, though we have to
  936. * align it down.
  937. */
  938. #if __OS_HAS_AGP
  939. if (dev_priv->flags & RADEON_IS_AGP) {
  940. base = dev->agp->base;
  941. /* Check if valid */
  942. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  943. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  944. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  945. dev->agp->base);
  946. base = 0;
  947. }
  948. }
  949. #endif
  950. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  951. if (base == 0) {
  952. base = dev_priv->fb_location + dev_priv->fb_size;
  953. if (base < dev_priv->fb_location ||
  954. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  955. base = dev_priv->fb_location
  956. - dev_priv->gart_size;
  957. }
  958. dev_priv->gart_vm_start = base & 0xffc00000u;
  959. if (dev_priv->gart_vm_start != base)
  960. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  961. base, dev_priv->gart_vm_start);
  962. } else {
  963. DRM_INFO("Setting GART location based on old memory map\n");
  964. dev_priv->gart_vm_start = dev_priv->fb_location +
  965. RADEON_READ(RADEON_CONFIG_APER_SIZE);
  966. }
  967. #if __OS_HAS_AGP
  968. if (dev_priv->flags & RADEON_IS_AGP)
  969. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  970. - dev->agp->base
  971. + dev_priv->gart_vm_start);
  972. else
  973. #endif
  974. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  975. - (unsigned long)dev->sg->virtual
  976. + dev_priv->gart_vm_start);
  977. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  978. DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
  979. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
  980. dev_priv->gart_buffers_offset);
  981. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  982. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  983. + init->ring_size / sizeof(u32));
  984. dev_priv->ring.size = init->ring_size;
  985. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  986. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  987. dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
  988. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  989. dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
  990. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  991. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  992. #if __OS_HAS_AGP
  993. if (dev_priv->flags & RADEON_IS_AGP) {
  994. /* Turn off PCI GART */
  995. radeon_set_pcigart(dev_priv, 0);
  996. } else
  997. #endif
  998. {
  999. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  1000. /* if we have an offset set from userspace */
  1001. if (dev_priv->pcigart_offset_set) {
  1002. dev_priv->gart_info.bus_addr =
  1003. dev_priv->pcigart_offset + dev_priv->fb_location;
  1004. dev_priv->gart_info.mapping.offset =
  1005. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  1006. dev_priv->gart_info.mapping.size =
  1007. dev_priv->gart_info.table_size;
  1008. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  1009. dev_priv->gart_info.addr =
  1010. dev_priv->gart_info.mapping.handle;
  1011. if (dev_priv->flags & RADEON_IS_PCIE)
  1012. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
  1013. else
  1014. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1015. dev_priv->gart_info.gart_table_location =
  1016. DRM_ATI_GART_FB;
  1017. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1018. dev_priv->gart_info.addr,
  1019. dev_priv->pcigart_offset);
  1020. } else {
  1021. if (dev_priv->flags & RADEON_IS_IGPGART)
  1022. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
  1023. else
  1024. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1025. dev_priv->gart_info.gart_table_location =
  1026. DRM_ATI_GART_MAIN;
  1027. dev_priv->gart_info.addr = NULL;
  1028. dev_priv->gart_info.bus_addr = 0;
  1029. if (dev_priv->flags & RADEON_IS_PCIE) {
  1030. DRM_ERROR
  1031. ("Cannot use PCI Express without GART in FB memory\n");
  1032. radeon_do_cleanup_cp(dev);
  1033. return -EINVAL;
  1034. }
  1035. }
  1036. if (!drm_ati_pcigart_init(dev, &dev_priv->gart_info)) {
  1037. DRM_ERROR("failed to init PCI GART!\n");
  1038. radeon_do_cleanup_cp(dev);
  1039. return -ENOMEM;
  1040. }
  1041. /* Turn on PCI GART */
  1042. radeon_set_pcigart(dev_priv, 1);
  1043. }
  1044. radeon_cp_load_microcode(dev_priv);
  1045. radeon_cp_init_ring_buffer(dev, dev_priv);
  1046. dev_priv->last_buf = 0;
  1047. radeon_do_engine_reset(dev);
  1048. radeon_test_writeback(dev_priv);
  1049. return 0;
  1050. }
  1051. static int radeon_do_cleanup_cp(struct drm_device * dev)
  1052. {
  1053. drm_radeon_private_t *dev_priv = dev->dev_private;
  1054. DRM_DEBUG("\n");
  1055. /* Make sure interrupts are disabled here because the uninstall ioctl
  1056. * may not have been called from userspace and after dev_private
  1057. * is freed, it's too late.
  1058. */
  1059. if (dev->irq_enabled)
  1060. drm_irq_uninstall(dev);
  1061. #if __OS_HAS_AGP
  1062. if (dev_priv->flags & RADEON_IS_AGP) {
  1063. if (dev_priv->cp_ring != NULL) {
  1064. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1065. dev_priv->cp_ring = NULL;
  1066. }
  1067. if (dev_priv->ring_rptr != NULL) {
  1068. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1069. dev_priv->ring_rptr = NULL;
  1070. }
  1071. if (dev->agp_buffer_map != NULL) {
  1072. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1073. dev->agp_buffer_map = NULL;
  1074. }
  1075. } else
  1076. #endif
  1077. {
  1078. if (dev_priv->gart_info.bus_addr) {
  1079. /* Turn off PCI GART */
  1080. radeon_set_pcigart(dev_priv, 0);
  1081. if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
  1082. DRM_ERROR("failed to cleanup PCI GART!\n");
  1083. }
  1084. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
  1085. {
  1086. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1087. dev_priv->gart_info.addr = 0;
  1088. }
  1089. }
  1090. /* only clear to the start of flags */
  1091. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1092. return 0;
  1093. }
  1094. /* This code will reinit the Radeon CP hardware after a resume from disc.
  1095. * AFAIK, it would be very difficult to pickle the state at suspend time, so
  1096. * here we make sure that all Radeon hardware initialisation is re-done without
  1097. * affecting running applications.
  1098. *
  1099. * Charl P. Botha <http://cpbotha.net>
  1100. */
  1101. static int radeon_do_resume_cp(struct drm_device * dev)
  1102. {
  1103. drm_radeon_private_t *dev_priv = dev->dev_private;
  1104. if (!dev_priv) {
  1105. DRM_ERROR("Called with no initialization\n");
  1106. return -EINVAL;
  1107. }
  1108. DRM_DEBUG("Starting radeon_do_resume_cp()\n");
  1109. #if __OS_HAS_AGP
  1110. if (dev_priv->flags & RADEON_IS_AGP) {
  1111. /* Turn off PCI GART */
  1112. radeon_set_pcigart(dev_priv, 0);
  1113. } else
  1114. #endif
  1115. {
  1116. /* Turn on PCI GART */
  1117. radeon_set_pcigart(dev_priv, 1);
  1118. }
  1119. radeon_cp_load_microcode(dev_priv);
  1120. radeon_cp_init_ring_buffer(dev, dev_priv);
  1121. radeon_do_engine_reset(dev);
  1122. radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
  1123. DRM_DEBUG("radeon_do_resume_cp() complete\n");
  1124. return 0;
  1125. }
  1126. int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1127. {
  1128. drm_radeon_init_t *init = data;
  1129. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1130. if (init->func == RADEON_INIT_R300_CP)
  1131. r300_init_reg_flags(dev);
  1132. switch (init->func) {
  1133. case RADEON_INIT_CP:
  1134. case RADEON_INIT_R200_CP:
  1135. case RADEON_INIT_R300_CP:
  1136. return radeon_do_init_cp(dev, init, file_priv);
  1137. case RADEON_CLEANUP_CP:
  1138. return radeon_do_cleanup_cp(dev);
  1139. }
  1140. return -EINVAL;
  1141. }
  1142. int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1143. {
  1144. drm_radeon_private_t *dev_priv = dev->dev_private;
  1145. DRM_DEBUG("\n");
  1146. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1147. if (dev_priv->cp_running) {
  1148. DRM_DEBUG("while CP running\n");
  1149. return 0;
  1150. }
  1151. if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
  1152. DRM_DEBUG("called with bogus CP mode (%d)\n",
  1153. dev_priv->cp_mode);
  1154. return 0;
  1155. }
  1156. radeon_do_cp_start(dev_priv);
  1157. return 0;
  1158. }
  1159. /* Stop the CP. The engine must have been idled before calling this
  1160. * routine.
  1161. */
  1162. int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1163. {
  1164. drm_radeon_private_t *dev_priv = dev->dev_private;
  1165. drm_radeon_cp_stop_t *stop = data;
  1166. int ret;
  1167. DRM_DEBUG("\n");
  1168. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1169. if (!dev_priv->cp_running)
  1170. return 0;
  1171. /* Flush any pending CP commands. This ensures any outstanding
  1172. * commands are exectuted by the engine before we turn it off.
  1173. */
  1174. if (stop->flush) {
  1175. radeon_do_cp_flush(dev_priv);
  1176. }
  1177. /* If we fail to make the engine go idle, we return an error
  1178. * code so that the DRM ioctl wrapper can try again.
  1179. */
  1180. if (stop->idle) {
  1181. ret = radeon_do_cp_idle(dev_priv);
  1182. if (ret)
  1183. return ret;
  1184. }
  1185. /* Finally, we can turn off the CP. If the engine isn't idle,
  1186. * we will get some dropped triangles as they won't be fully
  1187. * rendered before the CP is shut down.
  1188. */
  1189. radeon_do_cp_stop(dev_priv);
  1190. /* Reset the engine */
  1191. radeon_do_engine_reset(dev);
  1192. return 0;
  1193. }
  1194. void radeon_do_release(struct drm_device * dev)
  1195. {
  1196. drm_radeon_private_t *dev_priv = dev->dev_private;
  1197. int i, ret;
  1198. if (dev_priv) {
  1199. if (dev_priv->cp_running) {
  1200. /* Stop the cp */
  1201. while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
  1202. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1203. #ifdef __linux__
  1204. schedule();
  1205. #else
  1206. tsleep(&ret, PZERO, "rdnrel", 1);
  1207. #endif
  1208. }
  1209. radeon_do_cp_stop(dev_priv);
  1210. radeon_do_engine_reset(dev);
  1211. }
  1212. /* Disable *all* interrupts */
  1213. if (dev_priv->mmio) /* remove this after permanent addmaps */
  1214. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  1215. if (dev_priv->mmio) { /* remove all surfaces */
  1216. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  1217. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
  1218. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
  1219. 16 * i, 0);
  1220. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
  1221. 16 * i, 0);
  1222. }
  1223. }
  1224. /* Free memory heap structures */
  1225. radeon_mem_takedown(&(dev_priv->gart_heap));
  1226. radeon_mem_takedown(&(dev_priv->fb_heap));
  1227. /* deallocate kernel resources */
  1228. radeon_do_cleanup_cp(dev);
  1229. }
  1230. }
  1231. /* Just reset the CP ring. Called as part of an X Server engine reset.
  1232. */
  1233. int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1234. {
  1235. drm_radeon_private_t *dev_priv = dev->dev_private;
  1236. DRM_DEBUG("\n");
  1237. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1238. if (!dev_priv) {
  1239. DRM_DEBUG("called before init done\n");
  1240. return -EINVAL;
  1241. }
  1242. radeon_do_cp_reset(dev_priv);
  1243. /* The CP is no longer running after an engine reset */
  1244. dev_priv->cp_running = 0;
  1245. return 0;
  1246. }
  1247. int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1248. {
  1249. drm_radeon_private_t *dev_priv = dev->dev_private;
  1250. DRM_DEBUG("\n");
  1251. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1252. return radeon_do_cp_idle(dev_priv);
  1253. }
  1254. /* Added by Charl P. Botha to call radeon_do_resume_cp().
  1255. */
  1256. int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1257. {
  1258. return radeon_do_resume_cp(dev);
  1259. }
  1260. int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1261. {
  1262. DRM_DEBUG("\n");
  1263. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1264. return radeon_do_engine_reset(dev);
  1265. }
  1266. /* ================================================================
  1267. * Fullscreen mode
  1268. */
  1269. /* KW: Deprecated to say the least:
  1270. */
  1271. int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1272. {
  1273. return 0;
  1274. }
  1275. /* ================================================================
  1276. * Freelist management
  1277. */
  1278. /* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
  1279. * bufs until freelist code is used. Note this hides a problem with
  1280. * the scratch register * (used to keep track of last buffer
  1281. * completed) being written to before * the last buffer has actually
  1282. * completed rendering.
  1283. *
  1284. * KW: It's also a good way to find free buffers quickly.
  1285. *
  1286. * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
  1287. * sleep. However, bugs in older versions of radeon_accel.c mean that
  1288. * we essentially have to do this, else old clients will break.
  1289. *
  1290. * However, it does leave open a potential deadlock where all the
  1291. * buffers are held by other clients, which can't release them because
  1292. * they can't get the lock.
  1293. */
  1294. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1295. {
  1296. struct drm_device_dma *dma = dev->dma;
  1297. drm_radeon_private_t *dev_priv = dev->dev_private;
  1298. drm_radeon_buf_priv_t *buf_priv;
  1299. struct drm_buf *buf;
  1300. int i, t;
  1301. int start;
  1302. if (++dev_priv->last_buf >= dma->buf_count)
  1303. dev_priv->last_buf = 0;
  1304. start = dev_priv->last_buf;
  1305. for (t = 0; t < dev_priv->usec_timeout; t++) {
  1306. u32 done_age = GET_SCRATCH(1);
  1307. DRM_DEBUG("done_age = %d\n", done_age);
  1308. for (i = start; i < dma->buf_count; i++) {
  1309. buf = dma->buflist[i];
  1310. buf_priv = buf->dev_private;
  1311. if (buf->file_priv == NULL || (buf->pending &&
  1312. buf_priv->age <=
  1313. done_age)) {
  1314. dev_priv->stats.requested_bufs++;
  1315. buf->pending = 0;
  1316. return buf;
  1317. }
  1318. start = 0;
  1319. }
  1320. if (t) {
  1321. DRM_UDELAY(1);
  1322. dev_priv->stats.freelist_loops++;
  1323. }
  1324. }
  1325. DRM_DEBUG("returning NULL!\n");
  1326. return NULL;
  1327. }
  1328. #if 0
  1329. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1330. {
  1331. struct drm_device_dma *dma = dev->dma;
  1332. drm_radeon_private_t *dev_priv = dev->dev_private;
  1333. drm_radeon_buf_priv_t *buf_priv;
  1334. struct drm_buf *buf;
  1335. int i, t;
  1336. int start;
  1337. u32 done_age = DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1));
  1338. if (++dev_priv->last_buf >= dma->buf_count)
  1339. dev_priv->last_buf = 0;
  1340. start = dev_priv->last_buf;
  1341. dev_priv->stats.freelist_loops++;
  1342. for (t = 0; t < 2; t++) {
  1343. for (i = start; i < dma->buf_count; i++) {
  1344. buf = dma->buflist[i];
  1345. buf_priv = buf->dev_private;
  1346. if (buf->file_priv == 0 || (buf->pending &&
  1347. buf_priv->age <=
  1348. done_age)) {
  1349. dev_priv->stats.requested_bufs++;
  1350. buf->pending = 0;
  1351. return buf;
  1352. }
  1353. }
  1354. start = 0;
  1355. }
  1356. return NULL;
  1357. }
  1358. #endif
  1359. void radeon_freelist_reset(struct drm_device * dev)
  1360. {
  1361. struct drm_device_dma *dma = dev->dma;
  1362. drm_radeon_private_t *dev_priv = dev->dev_private;
  1363. int i;
  1364. dev_priv->last_buf = 0;
  1365. for (i = 0; i < dma->buf_count; i++) {
  1366. struct drm_buf *buf = dma->buflist[i];
  1367. drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
  1368. buf_priv->age = 0;
  1369. }
  1370. }
  1371. /* ================================================================
  1372. * CP command submission
  1373. */
  1374. int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
  1375. {
  1376. drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
  1377. int i;
  1378. u32 last_head = GET_RING_HEAD(dev_priv);
  1379. for (i = 0; i < dev_priv->usec_timeout; i++) {
  1380. u32 head = GET_RING_HEAD(dev_priv);
  1381. ring->space = (head - ring->tail) * sizeof(u32);
  1382. if (ring->space <= 0)
  1383. ring->space += ring->size;
  1384. if (ring->space > n)
  1385. return 0;
  1386. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  1387. if (head != last_head)
  1388. i = 0;
  1389. last_head = head;
  1390. DRM_UDELAY(1);
  1391. }
  1392. /* FIXME: This return value is ignored in the BEGIN_RING macro! */
  1393. #if RADEON_FIFO_DEBUG
  1394. radeon_status(dev_priv);
  1395. DRM_ERROR("failed!\n");
  1396. #endif
  1397. return -EBUSY;
  1398. }
  1399. static int radeon_cp_get_buffers(struct drm_device *dev,
  1400. struct drm_file *file_priv,
  1401. struct drm_dma * d)
  1402. {
  1403. int i;
  1404. struct drm_buf *buf;
  1405. for (i = d->granted_count; i < d->request_count; i++) {
  1406. buf = radeon_freelist_get(dev);
  1407. if (!buf)
  1408. return -EBUSY; /* NOTE: broken client */
  1409. buf->file_priv = file_priv;
  1410. if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
  1411. sizeof(buf->idx)))
  1412. return -EFAULT;
  1413. if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
  1414. sizeof(buf->total)))
  1415. return -EFAULT;
  1416. d->granted_count++;
  1417. }
  1418. return 0;
  1419. }
  1420. int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1421. {
  1422. struct drm_device_dma *dma = dev->dma;
  1423. int ret = 0;
  1424. struct drm_dma *d = data;
  1425. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1426. /* Please don't send us buffers.
  1427. */
  1428. if (d->send_count != 0) {
  1429. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  1430. DRM_CURRENTPID, d->send_count);
  1431. return -EINVAL;
  1432. }
  1433. /* We'll send you buffers.
  1434. */
  1435. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  1436. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  1437. DRM_CURRENTPID, d->request_count, dma->buf_count);
  1438. return -EINVAL;
  1439. }
  1440. d->granted_count = 0;
  1441. if (d->request_count) {
  1442. ret = radeon_cp_get_buffers(dev, file_priv, d);
  1443. }
  1444. return ret;
  1445. }
  1446. int radeon_driver_load(struct drm_device *dev, unsigned long flags)
  1447. {
  1448. drm_radeon_private_t *dev_priv;
  1449. int ret = 0;
  1450. dev_priv = drm_alloc(sizeof(drm_radeon_private_t), DRM_MEM_DRIVER);
  1451. if (dev_priv == NULL)
  1452. return -ENOMEM;
  1453. memset(dev_priv, 0, sizeof(drm_radeon_private_t));
  1454. dev->dev_private = (void *)dev_priv;
  1455. dev_priv->flags = flags;
  1456. switch (flags & RADEON_FAMILY_MASK) {
  1457. case CHIP_R100:
  1458. case CHIP_RV200:
  1459. case CHIP_R200:
  1460. case CHIP_R300:
  1461. case CHIP_R350:
  1462. case CHIP_R420:
  1463. case CHIP_R423:
  1464. case CHIP_RV410:
  1465. case CHIP_RV515:
  1466. case CHIP_R520:
  1467. case CHIP_RV570:
  1468. case CHIP_R580:
  1469. dev_priv->flags |= RADEON_HAS_HIERZ;
  1470. break;
  1471. default:
  1472. /* all other chips have no hierarchical z buffer */
  1473. break;
  1474. }
  1475. if (drm_device_is_agp(dev))
  1476. dev_priv->flags |= RADEON_IS_AGP;
  1477. else if (drm_device_is_pcie(dev))
  1478. dev_priv->flags |= RADEON_IS_PCIE;
  1479. else
  1480. dev_priv->flags |= RADEON_IS_PCI;
  1481. ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
  1482. drm_get_resource_len(dev, 2), _DRM_REGISTERS,
  1483. _DRM_READ_ONLY | _DRM_DRIVER, &dev_priv->mmio);
  1484. if (ret != 0)
  1485. return ret;
  1486. ret = drm_vblank_init(dev, 2);
  1487. if (ret) {
  1488. radeon_driver_unload(dev);
  1489. return ret;
  1490. }
  1491. DRM_DEBUG("%s card detected\n",
  1492. ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
  1493. return ret;
  1494. }
  1495. int radeon_master_create(struct drm_device *dev, struct drm_master *master)
  1496. {
  1497. struct drm_radeon_master_private *master_priv;
  1498. unsigned long sareapage;
  1499. int ret;
  1500. master_priv = drm_calloc(1, sizeof(*master_priv), DRM_MEM_DRIVER);
  1501. if (!master_priv)
  1502. return -ENOMEM;
  1503. /* prebuild the SAREA */
  1504. sareapage = max_t(unsigned long, SAREA_MAX, PAGE_SIZE);
  1505. ret = drm_addmap(dev, 0, sareapage, _DRM_SHM, _DRM_CONTAINS_LOCK|_DRM_DRIVER,
  1506. &master_priv->sarea);
  1507. if (ret) {
  1508. DRM_ERROR("SAREA setup failed\n");
  1509. return ret;
  1510. }
  1511. master_priv->sarea_priv = master_priv->sarea->handle + sizeof(struct drm_sarea);
  1512. master_priv->sarea_priv->pfCurrentPage = 0;
  1513. master->driver_priv = master_priv;
  1514. return 0;
  1515. }
  1516. void radeon_master_destroy(struct drm_device *dev, struct drm_master *master)
  1517. {
  1518. struct drm_radeon_master_private *master_priv = master->driver_priv;
  1519. if (!master_priv)
  1520. return;
  1521. if (master_priv->sarea_priv &&
  1522. master_priv->sarea_priv->pfCurrentPage != 0)
  1523. radeon_cp_dispatch_flip(dev, master);
  1524. master_priv->sarea_priv = NULL;
  1525. if (master_priv->sarea)
  1526. drm_rmmap_locked(dev, master_priv->sarea);
  1527. drm_free(master_priv, sizeof(*master_priv), DRM_MEM_DRIVER);
  1528. master->driver_priv = NULL;
  1529. }
  1530. /* Create mappings for registers and framebuffer so userland doesn't necessarily
  1531. * have to find them.
  1532. */
  1533. int radeon_driver_firstopen(struct drm_device *dev)
  1534. {
  1535. int ret;
  1536. drm_local_map_t *map;
  1537. drm_radeon_private_t *dev_priv = dev->dev_private;
  1538. dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
  1539. dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
  1540. ret = drm_addmap(dev, dev_priv->fb_aper_offset,
  1541. drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
  1542. _DRM_WRITE_COMBINING, &map);
  1543. if (ret != 0)
  1544. return ret;
  1545. return 0;
  1546. }
  1547. int radeon_driver_unload(struct drm_device *dev)
  1548. {
  1549. drm_radeon_private_t *dev_priv = dev->dev_private;
  1550. DRM_DEBUG("\n");
  1551. drm_rmmap(dev, dev_priv->mmio);
  1552. drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);
  1553. dev->dev_private = NULL;
  1554. return 0;
  1555. }