mga_dma.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170
  1. /* mga_dma.c -- DMA support for mga g200/g400 -*- linux-c -*-
  2. * Created: Mon Dec 13 01:50:01 1999 by jhartmann@precisioninsight.com
  3. *
  4. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  5. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. */
  27. /**
  28. * \file mga_dma.c
  29. * DMA support for MGA G200 / G400.
  30. *
  31. * \author Rickard E. (Rik) Faith <faith@valinux.com>
  32. * \author Jeff Hartmann <jhartmann@valinux.com>
  33. * \author Keith Whitwell <keith@tungstengraphics.com>
  34. * \author Gareth Hughes <gareth@valinux.com>
  35. */
  36. #include "drmP.h"
  37. #include "drm.h"
  38. #include "drm_sarea.h"
  39. #include "mga_drm.h"
  40. #include "mga_drv.h"
  41. #define MGA_DEFAULT_USEC_TIMEOUT 10000
  42. #define MGA_FREELIST_DEBUG 0
  43. #define MINIMAL_CLEANUP 0
  44. #define FULL_CLEANUP 1
  45. static int mga_do_cleanup_dma(struct drm_device *dev, int full_cleanup);
  46. /* ================================================================
  47. * Engine control
  48. */
  49. int mga_do_wait_for_idle(drm_mga_private_t * dev_priv)
  50. {
  51. u32 status = 0;
  52. int i;
  53. DRM_DEBUG("\n");
  54. for (i = 0; i < dev_priv->usec_timeout; i++) {
  55. status = MGA_READ(MGA_STATUS) & MGA_ENGINE_IDLE_MASK;
  56. if (status == MGA_ENDPRDMASTS) {
  57. MGA_WRITE8(MGA_CRTC_INDEX, 0);
  58. return 0;
  59. }
  60. DRM_UDELAY(1);
  61. }
  62. #if MGA_DMA_DEBUG
  63. DRM_ERROR("failed!\n");
  64. DRM_INFO(" status=0x%08x\n", status);
  65. #endif
  66. return -EBUSY;
  67. }
  68. static int mga_do_dma_reset(drm_mga_private_t * dev_priv)
  69. {
  70. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  71. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  72. DRM_DEBUG("\n");
  73. /* The primary DMA stream should look like new right about now.
  74. */
  75. primary->tail = 0;
  76. primary->space = primary->size;
  77. primary->last_flush = 0;
  78. sarea_priv->last_wrap = 0;
  79. /* FIXME: Reset counters, buffer ages etc...
  80. */
  81. /* FIXME: What else do we need to reinitialize? WARP stuff?
  82. */
  83. return 0;
  84. }
  85. /* ================================================================
  86. * Primary DMA stream
  87. */
  88. void mga_do_dma_flush(drm_mga_private_t * dev_priv)
  89. {
  90. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  91. u32 head, tail;
  92. u32 status = 0;
  93. int i;
  94. DMA_LOCALS;
  95. DRM_DEBUG("\n");
  96. /* We need to wait so that we can do an safe flush */
  97. for (i = 0; i < dev_priv->usec_timeout; i++) {
  98. status = MGA_READ(MGA_STATUS) & MGA_ENGINE_IDLE_MASK;
  99. if (status == MGA_ENDPRDMASTS)
  100. break;
  101. DRM_UDELAY(1);
  102. }
  103. if (primary->tail == primary->last_flush) {
  104. DRM_DEBUG(" bailing out...\n");
  105. return;
  106. }
  107. tail = primary->tail + dev_priv->primary->offset;
  108. /* We need to pad the stream between flushes, as the card
  109. * actually (partially?) reads the first of these commands.
  110. * See page 4-16 in the G400 manual, middle of the page or so.
  111. */
  112. BEGIN_DMA(1);
  113. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  114. MGA_DMAPAD, 0x00000000,
  115. MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
  116. ADVANCE_DMA();
  117. primary->last_flush = primary->tail;
  118. head = MGA_READ(MGA_PRIMADDRESS);
  119. if (head <= tail) {
  120. primary->space = primary->size - primary->tail;
  121. } else {
  122. primary->space = head - tail;
  123. }
  124. DRM_DEBUG(" head = 0x%06lx\n", head - dev_priv->primary->offset);
  125. DRM_DEBUG(" tail = 0x%06lx\n", tail - dev_priv->primary->offset);
  126. DRM_DEBUG(" space = 0x%06x\n", primary->space);
  127. mga_flush_write_combine();
  128. MGA_WRITE(MGA_PRIMEND, tail | dev_priv->dma_access);
  129. DRM_DEBUG("done.\n");
  130. }
  131. void mga_do_dma_wrap_start(drm_mga_private_t * dev_priv)
  132. {
  133. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  134. u32 head, tail;
  135. DMA_LOCALS;
  136. DRM_DEBUG("\n");
  137. BEGIN_DMA_WRAP();
  138. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  139. MGA_DMAPAD, 0x00000000,
  140. MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
  141. ADVANCE_DMA();
  142. tail = primary->tail + dev_priv->primary->offset;
  143. primary->tail = 0;
  144. primary->last_flush = 0;
  145. primary->last_wrap++;
  146. head = MGA_READ(MGA_PRIMADDRESS);
  147. if (head == dev_priv->primary->offset) {
  148. primary->space = primary->size;
  149. } else {
  150. primary->space = head - dev_priv->primary->offset;
  151. }
  152. DRM_DEBUG(" head = 0x%06lx\n", head - dev_priv->primary->offset);
  153. DRM_DEBUG(" tail = 0x%06x\n", primary->tail);
  154. DRM_DEBUG(" wrap = %d\n", primary->last_wrap);
  155. DRM_DEBUG(" space = 0x%06x\n", primary->space);
  156. mga_flush_write_combine();
  157. MGA_WRITE(MGA_PRIMEND, tail | dev_priv->dma_access);
  158. set_bit(0, &primary->wrapped);
  159. DRM_DEBUG("done.\n");
  160. }
  161. void mga_do_dma_wrap_end(drm_mga_private_t * dev_priv)
  162. {
  163. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  164. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  165. u32 head = dev_priv->primary->offset;
  166. DRM_DEBUG("\n");
  167. sarea_priv->last_wrap++;
  168. DRM_DEBUG(" wrap = %d\n", sarea_priv->last_wrap);
  169. mga_flush_write_combine();
  170. MGA_WRITE(MGA_PRIMADDRESS, head | MGA_DMA_GENERAL);
  171. clear_bit(0, &primary->wrapped);
  172. DRM_DEBUG("done.\n");
  173. }
  174. /* ================================================================
  175. * Freelist management
  176. */
  177. #define MGA_BUFFER_USED ~0
  178. #define MGA_BUFFER_FREE 0
  179. #if MGA_FREELIST_DEBUG
  180. static void mga_freelist_print(struct drm_device * dev)
  181. {
  182. drm_mga_private_t *dev_priv = dev->dev_private;
  183. drm_mga_freelist_t *entry;
  184. DRM_INFO("\n");
  185. DRM_INFO("current dispatch: last=0x%x done=0x%x\n",
  186. dev_priv->sarea_priv->last_dispatch,
  187. (unsigned int)(MGA_READ(MGA_PRIMADDRESS) -
  188. dev_priv->primary->offset));
  189. DRM_INFO("current freelist:\n");
  190. for (entry = dev_priv->head->next; entry; entry = entry->next) {
  191. DRM_INFO(" %p idx=%2d age=0x%x 0x%06lx\n",
  192. entry, entry->buf->idx, entry->age.head,
  193. entry->age.head - dev_priv->primary->offset);
  194. }
  195. DRM_INFO("\n");
  196. }
  197. #endif
  198. static int mga_freelist_init(struct drm_device * dev, drm_mga_private_t * dev_priv)
  199. {
  200. struct drm_device_dma *dma = dev->dma;
  201. struct drm_buf *buf;
  202. drm_mga_buf_priv_t *buf_priv;
  203. drm_mga_freelist_t *entry;
  204. int i;
  205. DRM_DEBUG("count=%d\n", dma->buf_count);
  206. dev_priv->head = drm_alloc(sizeof(drm_mga_freelist_t), DRM_MEM_DRIVER);
  207. if (dev_priv->head == NULL)
  208. return -ENOMEM;
  209. memset(dev_priv->head, 0, sizeof(drm_mga_freelist_t));
  210. SET_AGE(&dev_priv->head->age, MGA_BUFFER_USED, 0);
  211. for (i = 0; i < dma->buf_count; i++) {
  212. buf = dma->buflist[i];
  213. buf_priv = buf->dev_private;
  214. entry = drm_alloc(sizeof(drm_mga_freelist_t), DRM_MEM_DRIVER);
  215. if (entry == NULL)
  216. return -ENOMEM;
  217. memset(entry, 0, sizeof(drm_mga_freelist_t));
  218. entry->next = dev_priv->head->next;
  219. entry->prev = dev_priv->head;
  220. SET_AGE(&entry->age, MGA_BUFFER_FREE, 0);
  221. entry->buf = buf;
  222. if (dev_priv->head->next != NULL)
  223. dev_priv->head->next->prev = entry;
  224. if (entry->next == NULL)
  225. dev_priv->tail = entry;
  226. buf_priv->list_entry = entry;
  227. buf_priv->discard = 0;
  228. buf_priv->dispatched = 0;
  229. dev_priv->head->next = entry;
  230. }
  231. return 0;
  232. }
  233. static void mga_freelist_cleanup(struct drm_device * dev)
  234. {
  235. drm_mga_private_t *dev_priv = dev->dev_private;
  236. drm_mga_freelist_t *entry;
  237. drm_mga_freelist_t *next;
  238. DRM_DEBUG("\n");
  239. entry = dev_priv->head;
  240. while (entry) {
  241. next = entry->next;
  242. drm_free(entry, sizeof(drm_mga_freelist_t), DRM_MEM_DRIVER);
  243. entry = next;
  244. }
  245. dev_priv->head = dev_priv->tail = NULL;
  246. }
  247. #if 0
  248. /* FIXME: Still needed?
  249. */
  250. static void mga_freelist_reset(struct drm_device * dev)
  251. {
  252. struct drm_device_dma *dma = dev->dma;
  253. struct drm_buf *buf;
  254. drm_mga_buf_priv_t *buf_priv;
  255. int i;
  256. for (i = 0; i < dma->buf_count; i++) {
  257. buf = dma->buflist[i];
  258. buf_priv = buf->dev_private;
  259. SET_AGE(&buf_priv->list_entry->age, MGA_BUFFER_FREE, 0);
  260. }
  261. }
  262. #endif
  263. static struct drm_buf *mga_freelist_get(struct drm_device * dev)
  264. {
  265. drm_mga_private_t *dev_priv = dev->dev_private;
  266. drm_mga_freelist_t *next;
  267. drm_mga_freelist_t *prev;
  268. drm_mga_freelist_t *tail = dev_priv->tail;
  269. u32 head, wrap;
  270. DRM_DEBUG("\n");
  271. head = MGA_READ(MGA_PRIMADDRESS);
  272. wrap = dev_priv->sarea_priv->last_wrap;
  273. DRM_DEBUG(" tail=0x%06lx %d\n",
  274. tail->age.head ?
  275. tail->age.head - dev_priv->primary->offset : 0,
  276. tail->age.wrap);
  277. DRM_DEBUG(" head=0x%06lx %d\n",
  278. head - dev_priv->primary->offset, wrap);
  279. if (TEST_AGE(&tail->age, head, wrap)) {
  280. prev = dev_priv->tail->prev;
  281. next = dev_priv->tail;
  282. prev->next = NULL;
  283. next->prev = next->next = NULL;
  284. dev_priv->tail = prev;
  285. SET_AGE(&next->age, MGA_BUFFER_USED, 0);
  286. return next->buf;
  287. }
  288. DRM_DEBUG("returning NULL!\n");
  289. return NULL;
  290. }
  291. int mga_freelist_put(struct drm_device * dev, struct drm_buf * buf)
  292. {
  293. drm_mga_private_t *dev_priv = dev->dev_private;
  294. drm_mga_buf_priv_t *buf_priv = buf->dev_private;
  295. drm_mga_freelist_t *head, *entry, *prev;
  296. DRM_DEBUG("age=0x%06lx wrap=%d\n",
  297. buf_priv->list_entry->age.head -
  298. dev_priv->primary->offset, buf_priv->list_entry->age.wrap);
  299. entry = buf_priv->list_entry;
  300. head = dev_priv->head;
  301. if (buf_priv->list_entry->age.head == MGA_BUFFER_USED) {
  302. SET_AGE(&entry->age, MGA_BUFFER_FREE, 0);
  303. prev = dev_priv->tail;
  304. prev->next = entry;
  305. entry->prev = prev;
  306. entry->next = NULL;
  307. } else {
  308. prev = head->next;
  309. head->next = entry;
  310. prev->prev = entry;
  311. entry->prev = head;
  312. entry->next = prev;
  313. }
  314. return 0;
  315. }
  316. /* ================================================================
  317. * DMA initialization, cleanup
  318. */
  319. int mga_driver_load(struct drm_device * dev, unsigned long flags)
  320. {
  321. drm_mga_private_t *dev_priv;
  322. int ret;
  323. dev_priv = drm_alloc(sizeof(drm_mga_private_t), DRM_MEM_DRIVER);
  324. if (!dev_priv)
  325. return -ENOMEM;
  326. dev->dev_private = (void *)dev_priv;
  327. memset(dev_priv, 0, sizeof(drm_mga_private_t));
  328. dev_priv->usec_timeout = MGA_DEFAULT_USEC_TIMEOUT;
  329. dev_priv->chipset = flags;
  330. dev_priv->mmio_base = drm_get_resource_start(dev, 1);
  331. dev_priv->mmio_size = drm_get_resource_len(dev, 1);
  332. dev->counters += 3;
  333. dev->types[6] = _DRM_STAT_IRQ;
  334. dev->types[7] = _DRM_STAT_PRIMARY;
  335. dev->types[8] = _DRM_STAT_SECONDARY;
  336. ret = drm_vblank_init(dev, 1);
  337. if (ret) {
  338. (void) mga_driver_unload(dev);
  339. return ret;
  340. }
  341. return 0;
  342. }
  343. #if __OS_HAS_AGP
  344. /**
  345. * Bootstrap the driver for AGP DMA.
  346. *
  347. * \todo
  348. * Investigate whether there is any benifit to storing the WARP microcode in
  349. * AGP memory. If not, the microcode may as well always be put in PCI
  350. * memory.
  351. *
  352. * \todo
  353. * This routine needs to set dma_bs->agp_mode to the mode actually configured
  354. * in the hardware. Looking just at the Linux AGP driver code, I don't see
  355. * an easy way to determine this.
  356. *
  357. * \sa mga_do_dma_bootstrap, mga_do_pci_dma_bootstrap
  358. */
  359. static int mga_do_agp_dma_bootstrap(struct drm_device * dev,
  360. drm_mga_dma_bootstrap_t * dma_bs)
  361. {
  362. drm_mga_private_t *const dev_priv =
  363. (drm_mga_private_t *) dev->dev_private;
  364. unsigned int warp_size = mga_warp_microcode_size(dev_priv);
  365. int err;
  366. unsigned offset;
  367. const unsigned secondary_size = dma_bs->secondary_bin_count
  368. * dma_bs->secondary_bin_size;
  369. const unsigned agp_size = (dma_bs->agp_size << 20);
  370. struct drm_buf_desc req;
  371. struct drm_agp_mode mode;
  372. struct drm_agp_info info;
  373. struct drm_agp_buffer agp_req;
  374. struct drm_agp_binding bind_req;
  375. /* Acquire AGP. */
  376. err = drm_agp_acquire(dev);
  377. if (err) {
  378. DRM_ERROR("Unable to acquire AGP: %d\n", err);
  379. return err;
  380. }
  381. err = drm_agp_info(dev, &info);
  382. if (err) {
  383. DRM_ERROR("Unable to get AGP info: %d\n", err);
  384. return err;
  385. }
  386. mode.mode = (info.mode & ~0x07) | dma_bs->agp_mode;
  387. err = drm_agp_enable(dev, mode);
  388. if (err) {
  389. DRM_ERROR("Unable to enable AGP (mode = 0x%lx)\n", mode.mode);
  390. return err;
  391. }
  392. /* In addition to the usual AGP mode configuration, the G200 AGP cards
  393. * need to have the AGP mode "manually" set.
  394. */
  395. if (dev_priv->chipset == MGA_CARD_TYPE_G200) {
  396. if (mode.mode & 0x02) {
  397. MGA_WRITE(MGA_AGP_PLL, MGA_AGP2XPLL_ENABLE);
  398. } else {
  399. MGA_WRITE(MGA_AGP_PLL, MGA_AGP2XPLL_DISABLE);
  400. }
  401. }
  402. /* Allocate and bind AGP memory. */
  403. agp_req.size = agp_size;
  404. agp_req.type = 0;
  405. err = drm_agp_alloc(dev, &agp_req);
  406. if (err) {
  407. dev_priv->agp_size = 0;
  408. DRM_ERROR("Unable to allocate %uMB AGP memory\n",
  409. dma_bs->agp_size);
  410. return err;
  411. }
  412. dev_priv->agp_size = agp_size;
  413. dev_priv->agp_handle = agp_req.handle;
  414. bind_req.handle = agp_req.handle;
  415. bind_req.offset = 0;
  416. err = drm_agp_bind(dev, &bind_req);
  417. if (err) {
  418. DRM_ERROR("Unable to bind AGP memory: %d\n", err);
  419. return err;
  420. }
  421. /* Make drm_addbufs happy by not trying to create a mapping for less
  422. * than a page.
  423. */
  424. if (warp_size < PAGE_SIZE)
  425. warp_size = PAGE_SIZE;
  426. offset = 0;
  427. err = drm_addmap(dev, offset, warp_size,
  428. _DRM_AGP, _DRM_READ_ONLY, &dev_priv->warp);
  429. if (err) {
  430. DRM_ERROR("Unable to map WARP microcode: %d\n", err);
  431. return err;
  432. }
  433. offset += warp_size;
  434. err = drm_addmap(dev, offset, dma_bs->primary_size,
  435. _DRM_AGP, _DRM_READ_ONLY, &dev_priv->primary);
  436. if (err) {
  437. DRM_ERROR("Unable to map primary DMA region: %d\n", err);
  438. return err;
  439. }
  440. offset += dma_bs->primary_size;
  441. err = drm_addmap(dev, offset, secondary_size,
  442. _DRM_AGP, 0, &dev->agp_buffer_map);
  443. if (err) {
  444. DRM_ERROR("Unable to map secondary DMA region: %d\n", err);
  445. return err;
  446. }
  447. (void)memset(&req, 0, sizeof(req));
  448. req.count = dma_bs->secondary_bin_count;
  449. req.size = dma_bs->secondary_bin_size;
  450. req.flags = _DRM_AGP_BUFFER;
  451. req.agp_start = offset;
  452. err = drm_addbufs_agp(dev, &req);
  453. if (err) {
  454. DRM_ERROR("Unable to add secondary DMA buffers: %d\n", err);
  455. return err;
  456. }
  457. {
  458. struct drm_map_list *_entry;
  459. unsigned long agp_token = 0;
  460. list_for_each_entry(_entry, &dev->maplist, head) {
  461. if (_entry->map == dev->agp_buffer_map)
  462. agp_token = _entry->user_token;
  463. }
  464. if (!agp_token)
  465. return -EFAULT;
  466. dev->agp_buffer_token = agp_token;
  467. }
  468. offset += secondary_size;
  469. err = drm_addmap(dev, offset, agp_size - offset,
  470. _DRM_AGP, 0, &dev_priv->agp_textures);
  471. if (err) {
  472. DRM_ERROR("Unable to map AGP texture region %d\n", err);
  473. return err;
  474. }
  475. drm_core_ioremap(dev_priv->warp, dev);
  476. drm_core_ioremap(dev_priv->primary, dev);
  477. drm_core_ioremap(dev->agp_buffer_map, dev);
  478. if (!dev_priv->warp->handle ||
  479. !dev_priv->primary->handle || !dev->agp_buffer_map->handle) {
  480. DRM_ERROR("failed to ioremap agp regions! (%p, %p, %p)\n",
  481. dev_priv->warp->handle, dev_priv->primary->handle,
  482. dev->agp_buffer_map->handle);
  483. return -ENOMEM;
  484. }
  485. dev_priv->dma_access = MGA_PAGPXFER;
  486. dev_priv->wagp_enable = MGA_WAGP_ENABLE;
  487. DRM_INFO("Initialized card for AGP DMA.\n");
  488. return 0;
  489. }
  490. #else
  491. static int mga_do_agp_dma_bootstrap(struct drm_device * dev,
  492. drm_mga_dma_bootstrap_t * dma_bs)
  493. {
  494. return -EINVAL;
  495. }
  496. #endif
  497. /**
  498. * Bootstrap the driver for PCI DMA.
  499. *
  500. * \todo
  501. * The algorithm for decreasing the size of the primary DMA buffer could be
  502. * better. The size should be rounded up to the nearest page size, then
  503. * decrease the request size by a single page each pass through the loop.
  504. *
  505. * \todo
  506. * Determine whether the maximum address passed to drm_pci_alloc is correct.
  507. * The same goes for drm_addbufs_pci.
  508. *
  509. * \sa mga_do_dma_bootstrap, mga_do_agp_dma_bootstrap
  510. */
  511. static int mga_do_pci_dma_bootstrap(struct drm_device * dev,
  512. drm_mga_dma_bootstrap_t * dma_bs)
  513. {
  514. drm_mga_private_t *const dev_priv =
  515. (drm_mga_private_t *) dev->dev_private;
  516. unsigned int warp_size = mga_warp_microcode_size(dev_priv);
  517. unsigned int primary_size;
  518. unsigned int bin_count;
  519. int err;
  520. struct drm_buf_desc req;
  521. if (dev->dma == NULL) {
  522. DRM_ERROR("dev->dma is NULL\n");
  523. return -EFAULT;
  524. }
  525. /* Make drm_addbufs happy by not trying to create a mapping for less
  526. * than a page.
  527. */
  528. if (warp_size < PAGE_SIZE)
  529. warp_size = PAGE_SIZE;
  530. /* The proper alignment is 0x100 for this mapping */
  531. err = drm_addmap(dev, 0, warp_size, _DRM_CONSISTENT,
  532. _DRM_READ_ONLY, &dev_priv->warp);
  533. if (err != 0) {
  534. DRM_ERROR("Unable to create mapping for WARP microcode: %d\n",
  535. err);
  536. return err;
  537. }
  538. /* Other than the bottom two bits being used to encode other
  539. * information, there don't appear to be any restrictions on the
  540. * alignment of the primary or secondary DMA buffers.
  541. */
  542. for (primary_size = dma_bs->primary_size; primary_size != 0;
  543. primary_size >>= 1) {
  544. /* The proper alignment for this mapping is 0x04 */
  545. err = drm_addmap(dev, 0, primary_size, _DRM_CONSISTENT,
  546. _DRM_READ_ONLY, &dev_priv->primary);
  547. if (!err)
  548. break;
  549. }
  550. if (err != 0) {
  551. DRM_ERROR("Unable to allocate primary DMA region: %d\n", err);
  552. return -ENOMEM;
  553. }
  554. if (dev_priv->primary->size != dma_bs->primary_size) {
  555. DRM_INFO("Primary DMA buffer size reduced from %u to %u.\n",
  556. dma_bs->primary_size,
  557. (unsigned)dev_priv->primary->size);
  558. dma_bs->primary_size = dev_priv->primary->size;
  559. }
  560. for (bin_count = dma_bs->secondary_bin_count; bin_count > 0;
  561. bin_count--) {
  562. (void)memset(&req, 0, sizeof(req));
  563. req.count = bin_count;
  564. req.size = dma_bs->secondary_bin_size;
  565. err = drm_addbufs_pci(dev, &req);
  566. if (!err) {
  567. break;
  568. }
  569. }
  570. if (bin_count == 0) {
  571. DRM_ERROR("Unable to add secondary DMA buffers: %d\n", err);
  572. return err;
  573. }
  574. if (bin_count != dma_bs->secondary_bin_count) {
  575. DRM_INFO("Secondary PCI DMA buffer bin count reduced from %u "
  576. "to %u.\n", dma_bs->secondary_bin_count, bin_count);
  577. dma_bs->secondary_bin_count = bin_count;
  578. }
  579. dev_priv->dma_access = 0;
  580. dev_priv->wagp_enable = 0;
  581. dma_bs->agp_mode = 0;
  582. DRM_INFO("Initialized card for PCI DMA.\n");
  583. return 0;
  584. }
  585. static int mga_do_dma_bootstrap(struct drm_device * dev,
  586. drm_mga_dma_bootstrap_t * dma_bs)
  587. {
  588. const int is_agp = (dma_bs->agp_mode != 0) && drm_device_is_agp(dev);
  589. int err;
  590. drm_mga_private_t *const dev_priv =
  591. (drm_mga_private_t *) dev->dev_private;
  592. dev_priv->used_new_dma_init = 1;
  593. /* The first steps are the same for both PCI and AGP based DMA. Map
  594. * the cards MMIO registers and map a status page.
  595. */
  596. err = drm_addmap(dev, dev_priv->mmio_base, dev_priv->mmio_size,
  597. _DRM_REGISTERS, _DRM_READ_ONLY, &dev_priv->mmio);
  598. if (err) {
  599. DRM_ERROR("Unable to map MMIO region: %d\n", err);
  600. return err;
  601. }
  602. err = drm_addmap(dev, 0, SAREA_MAX, _DRM_SHM,
  603. _DRM_READ_ONLY | _DRM_LOCKED | _DRM_KERNEL,
  604. &dev_priv->status);
  605. if (err) {
  606. DRM_ERROR("Unable to map status region: %d\n", err);
  607. return err;
  608. }
  609. /* The DMA initialization procedure is slightly different for PCI and
  610. * AGP cards. AGP cards just allocate a large block of AGP memory and
  611. * carve off portions of it for internal uses. The remaining memory
  612. * is returned to user-mode to be used for AGP textures.
  613. */
  614. if (is_agp) {
  615. err = mga_do_agp_dma_bootstrap(dev, dma_bs);
  616. }
  617. /* If we attempted to initialize the card for AGP DMA but failed,
  618. * clean-up any mess that may have been created.
  619. */
  620. if (err) {
  621. mga_do_cleanup_dma(dev, MINIMAL_CLEANUP);
  622. }
  623. /* Not only do we want to try and initialized PCI cards for PCI DMA,
  624. * but we also try to initialized AGP cards that could not be
  625. * initialized for AGP DMA. This covers the case where we have an AGP
  626. * card in a system with an unsupported AGP chipset. In that case the
  627. * card will be detected as AGP, but we won't be able to allocate any
  628. * AGP memory, etc.
  629. */
  630. if (!is_agp || err) {
  631. err = mga_do_pci_dma_bootstrap(dev, dma_bs);
  632. }
  633. return err;
  634. }
  635. int mga_dma_bootstrap(struct drm_device *dev, void *data,
  636. struct drm_file *file_priv)
  637. {
  638. drm_mga_dma_bootstrap_t *bootstrap = data;
  639. int err;
  640. static const int modes[] = { 0, 1, 2, 2, 4, 4, 4, 4 };
  641. const drm_mga_private_t *const dev_priv =
  642. (drm_mga_private_t *) dev->dev_private;
  643. err = mga_do_dma_bootstrap(dev, bootstrap);
  644. if (err) {
  645. mga_do_cleanup_dma(dev, FULL_CLEANUP);
  646. return err;
  647. }
  648. if (dev_priv->agp_textures != NULL) {
  649. bootstrap->texture_handle = dev_priv->agp_textures->offset;
  650. bootstrap->texture_size = dev_priv->agp_textures->size;
  651. } else {
  652. bootstrap->texture_handle = 0;
  653. bootstrap->texture_size = 0;
  654. }
  655. bootstrap->agp_mode = modes[bootstrap->agp_mode & 0x07];
  656. return err;
  657. }
  658. static int mga_do_init_dma(struct drm_device * dev, drm_mga_init_t * init)
  659. {
  660. drm_mga_private_t *dev_priv;
  661. int ret;
  662. DRM_DEBUG("\n");
  663. dev_priv = dev->dev_private;
  664. if (init->sgram) {
  665. dev_priv->clear_cmd = MGA_DWGCTL_CLEAR | MGA_ATYPE_BLK;
  666. } else {
  667. dev_priv->clear_cmd = MGA_DWGCTL_CLEAR | MGA_ATYPE_RSTR;
  668. }
  669. dev_priv->maccess = init->maccess;
  670. dev_priv->fb_cpp = init->fb_cpp;
  671. dev_priv->front_offset = init->front_offset;
  672. dev_priv->front_pitch = init->front_pitch;
  673. dev_priv->back_offset = init->back_offset;
  674. dev_priv->back_pitch = init->back_pitch;
  675. dev_priv->depth_cpp = init->depth_cpp;
  676. dev_priv->depth_offset = init->depth_offset;
  677. dev_priv->depth_pitch = init->depth_pitch;
  678. /* FIXME: Need to support AGP textures...
  679. */
  680. dev_priv->texture_offset = init->texture_offset[0];
  681. dev_priv->texture_size = init->texture_size[0];
  682. dev_priv->sarea = drm_getsarea(dev);
  683. if (!dev_priv->sarea) {
  684. DRM_ERROR("failed to find sarea!\n");
  685. return -EINVAL;
  686. }
  687. if (!dev_priv->used_new_dma_init) {
  688. dev_priv->dma_access = MGA_PAGPXFER;
  689. dev_priv->wagp_enable = MGA_WAGP_ENABLE;
  690. dev_priv->status = drm_core_findmap(dev, init->status_offset);
  691. if (!dev_priv->status) {
  692. DRM_ERROR("failed to find status page!\n");
  693. return -EINVAL;
  694. }
  695. dev_priv->mmio = drm_core_findmap(dev, init->mmio_offset);
  696. if (!dev_priv->mmio) {
  697. DRM_ERROR("failed to find mmio region!\n");
  698. return -EINVAL;
  699. }
  700. dev_priv->warp = drm_core_findmap(dev, init->warp_offset);
  701. if (!dev_priv->warp) {
  702. DRM_ERROR("failed to find warp microcode region!\n");
  703. return -EINVAL;
  704. }
  705. dev_priv->primary = drm_core_findmap(dev, init->primary_offset);
  706. if (!dev_priv->primary) {
  707. DRM_ERROR("failed to find primary dma region!\n");
  708. return -EINVAL;
  709. }
  710. dev->agp_buffer_token = init->buffers_offset;
  711. dev->agp_buffer_map =
  712. drm_core_findmap(dev, init->buffers_offset);
  713. if (!dev->agp_buffer_map) {
  714. DRM_ERROR("failed to find dma buffer region!\n");
  715. return -EINVAL;
  716. }
  717. drm_core_ioremap(dev_priv->warp, dev);
  718. drm_core_ioremap(dev_priv->primary, dev);
  719. drm_core_ioremap(dev->agp_buffer_map, dev);
  720. }
  721. dev_priv->sarea_priv =
  722. (drm_mga_sarea_t *) ((u8 *) dev_priv->sarea->handle +
  723. init->sarea_priv_offset);
  724. if (!dev_priv->warp->handle ||
  725. !dev_priv->primary->handle ||
  726. ((dev_priv->dma_access != 0) &&
  727. ((dev->agp_buffer_map == NULL) ||
  728. (dev->agp_buffer_map->handle == NULL)))) {
  729. DRM_ERROR("failed to ioremap agp regions!\n");
  730. return -ENOMEM;
  731. }
  732. ret = mga_warp_install_microcode(dev_priv);
  733. if (ret < 0) {
  734. DRM_ERROR("failed to install WARP ucode!: %d\n", ret);
  735. return ret;
  736. }
  737. ret = mga_warp_init(dev_priv);
  738. if (ret < 0) {
  739. DRM_ERROR("failed to init WARP engine!: %d\n", ret);
  740. return ret;
  741. }
  742. dev_priv->prim.status = (u32 *) dev_priv->status->handle;
  743. mga_do_wait_for_idle(dev_priv);
  744. /* Init the primary DMA registers.
  745. */
  746. MGA_WRITE(MGA_PRIMADDRESS, dev_priv->primary->offset | MGA_DMA_GENERAL);
  747. #if 0
  748. MGA_WRITE(MGA_PRIMPTR, virt_to_bus((void *)dev_priv->prim.status) | MGA_PRIMPTREN0 | /* Soft trap, SECEND, SETUPEND */
  749. MGA_PRIMPTREN1); /* DWGSYNC */
  750. #endif
  751. dev_priv->prim.start = (u8 *) dev_priv->primary->handle;
  752. dev_priv->prim.end = ((u8 *) dev_priv->primary->handle
  753. + dev_priv->primary->size);
  754. dev_priv->prim.size = dev_priv->primary->size;
  755. dev_priv->prim.tail = 0;
  756. dev_priv->prim.space = dev_priv->prim.size;
  757. dev_priv->prim.wrapped = 0;
  758. dev_priv->prim.last_flush = 0;
  759. dev_priv->prim.last_wrap = 0;
  760. dev_priv->prim.high_mark = 256 * DMA_BLOCK_SIZE;
  761. dev_priv->prim.status[0] = dev_priv->primary->offset;
  762. dev_priv->prim.status[1] = 0;
  763. dev_priv->sarea_priv->last_wrap = 0;
  764. dev_priv->sarea_priv->last_frame.head = 0;
  765. dev_priv->sarea_priv->last_frame.wrap = 0;
  766. if (mga_freelist_init(dev, dev_priv) < 0) {
  767. DRM_ERROR("could not initialize freelist\n");
  768. return -ENOMEM;
  769. }
  770. return 0;
  771. }
  772. static int mga_do_cleanup_dma(struct drm_device *dev, int full_cleanup)
  773. {
  774. int err = 0;
  775. DRM_DEBUG("\n");
  776. /* Make sure interrupts are disabled here because the uninstall ioctl
  777. * may not have been called from userspace and after dev_private
  778. * is freed, it's too late.
  779. */
  780. if (dev->irq_enabled)
  781. drm_irq_uninstall(dev);
  782. if (dev->dev_private) {
  783. drm_mga_private_t *dev_priv = dev->dev_private;
  784. if ((dev_priv->warp != NULL)
  785. && (dev_priv->warp->type != _DRM_CONSISTENT))
  786. drm_core_ioremapfree(dev_priv->warp, dev);
  787. if ((dev_priv->primary != NULL)
  788. && (dev_priv->primary->type != _DRM_CONSISTENT))
  789. drm_core_ioremapfree(dev_priv->primary, dev);
  790. if (dev->agp_buffer_map != NULL)
  791. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  792. if (dev_priv->used_new_dma_init) {
  793. #if __OS_HAS_AGP
  794. if (dev_priv->agp_handle != 0) {
  795. struct drm_agp_binding unbind_req;
  796. struct drm_agp_buffer free_req;
  797. unbind_req.handle = dev_priv->agp_handle;
  798. drm_agp_unbind(dev, &unbind_req);
  799. free_req.handle = dev_priv->agp_handle;
  800. drm_agp_free(dev, &free_req);
  801. dev_priv->agp_textures = NULL;
  802. dev_priv->agp_size = 0;
  803. dev_priv->agp_handle = 0;
  804. }
  805. if ((dev->agp != NULL) && dev->agp->acquired) {
  806. err = drm_agp_release(dev);
  807. }
  808. #endif
  809. }
  810. dev_priv->warp = NULL;
  811. dev_priv->primary = NULL;
  812. dev_priv->sarea = NULL;
  813. dev_priv->sarea_priv = NULL;
  814. dev->agp_buffer_map = NULL;
  815. if (full_cleanup) {
  816. dev_priv->mmio = NULL;
  817. dev_priv->status = NULL;
  818. dev_priv->used_new_dma_init = 0;
  819. }
  820. memset(&dev_priv->prim, 0, sizeof(dev_priv->prim));
  821. dev_priv->warp_pipe = 0;
  822. memset(dev_priv->warp_pipe_phys, 0,
  823. sizeof(dev_priv->warp_pipe_phys));
  824. if (dev_priv->head != NULL) {
  825. mga_freelist_cleanup(dev);
  826. }
  827. }
  828. return err;
  829. }
  830. int mga_dma_init(struct drm_device *dev, void *data,
  831. struct drm_file *file_priv)
  832. {
  833. drm_mga_init_t *init = data;
  834. int err;
  835. LOCK_TEST_WITH_RETURN(dev, file_priv);
  836. switch (init->func) {
  837. case MGA_INIT_DMA:
  838. err = mga_do_init_dma(dev, init);
  839. if (err) {
  840. (void)mga_do_cleanup_dma(dev, FULL_CLEANUP);
  841. }
  842. return err;
  843. case MGA_CLEANUP_DMA:
  844. return mga_do_cleanup_dma(dev, FULL_CLEANUP);
  845. }
  846. return -EINVAL;
  847. }
  848. /* ================================================================
  849. * Primary DMA stream management
  850. */
  851. int mga_dma_flush(struct drm_device *dev, void *data,
  852. struct drm_file *file_priv)
  853. {
  854. drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
  855. struct drm_lock *lock = data;
  856. LOCK_TEST_WITH_RETURN(dev, file_priv);
  857. DRM_DEBUG("%s%s%s\n",
  858. (lock->flags & _DRM_LOCK_FLUSH) ? "flush, " : "",
  859. (lock->flags & _DRM_LOCK_FLUSH_ALL) ? "flush all, " : "",
  860. (lock->flags & _DRM_LOCK_QUIESCENT) ? "idle, " : "");
  861. WRAP_WAIT_WITH_RETURN(dev_priv);
  862. if (lock->flags & (_DRM_LOCK_FLUSH | _DRM_LOCK_FLUSH_ALL)) {
  863. mga_do_dma_flush(dev_priv);
  864. }
  865. if (lock->flags & _DRM_LOCK_QUIESCENT) {
  866. #if MGA_DMA_DEBUG
  867. int ret = mga_do_wait_for_idle(dev_priv);
  868. if (ret < 0)
  869. DRM_INFO("-EBUSY\n");
  870. return ret;
  871. #else
  872. return mga_do_wait_for_idle(dev_priv);
  873. #endif
  874. } else {
  875. return 0;
  876. }
  877. }
  878. int mga_dma_reset(struct drm_device *dev, void *data,
  879. struct drm_file *file_priv)
  880. {
  881. drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
  882. LOCK_TEST_WITH_RETURN(dev, file_priv);
  883. return mga_do_dma_reset(dev_priv);
  884. }
  885. /* ================================================================
  886. * DMA buffer management
  887. */
  888. static int mga_dma_get_buffers(struct drm_device * dev,
  889. struct drm_file *file_priv, struct drm_dma * d)
  890. {
  891. struct drm_buf *buf;
  892. int i;
  893. for (i = d->granted_count; i < d->request_count; i++) {
  894. buf = mga_freelist_get(dev);
  895. if (!buf)
  896. return -EAGAIN;
  897. buf->file_priv = file_priv;
  898. if (DRM_COPY_TO_USER(&d->request_indices[i],
  899. &buf->idx, sizeof(buf->idx)))
  900. return -EFAULT;
  901. if (DRM_COPY_TO_USER(&d->request_sizes[i],
  902. &buf->total, sizeof(buf->total)))
  903. return -EFAULT;
  904. d->granted_count++;
  905. }
  906. return 0;
  907. }
  908. int mga_dma_buffers(struct drm_device *dev, void *data,
  909. struct drm_file *file_priv)
  910. {
  911. struct drm_device_dma *dma = dev->dma;
  912. drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
  913. struct drm_dma *d = data;
  914. int ret = 0;
  915. LOCK_TEST_WITH_RETURN(dev, file_priv);
  916. /* Please don't send us buffers.
  917. */
  918. if (d->send_count != 0) {
  919. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  920. DRM_CURRENTPID, d->send_count);
  921. return -EINVAL;
  922. }
  923. /* We'll send you buffers.
  924. */
  925. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  926. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  927. DRM_CURRENTPID, d->request_count, dma->buf_count);
  928. return -EINVAL;
  929. }
  930. WRAP_TEST_WITH_RETURN(dev_priv);
  931. d->granted_count = 0;
  932. if (d->request_count) {
  933. ret = mga_dma_get_buffers(dev, file_priv, d);
  934. }
  935. return ret;
  936. }
  937. /**
  938. * Called just before the module is unloaded.
  939. */
  940. int mga_driver_unload(struct drm_device * dev)
  941. {
  942. drm_free(dev->dev_private, sizeof(drm_mga_private_t), DRM_MEM_DRIVER);
  943. dev->dev_private = NULL;
  944. return 0;
  945. }
  946. /**
  947. * Called when the last opener of the device is closed.
  948. */
  949. void mga_driver_lastclose(struct drm_device * dev)
  950. {
  951. mga_do_cleanup_dma(dev, FULL_CLEANUP);
  952. }
  953. int mga_driver_dma_quiescent(struct drm_device * dev)
  954. {
  955. drm_mga_private_t *dev_priv = dev->dev_private;
  956. return mga_do_wait_for_idle(dev_priv);
  957. }