i915_drv.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include <linux/io-mapping.h>
  34. /* General customization:
  35. */
  36. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  37. #define DRIVER_NAME "i915"
  38. #define DRIVER_DESC "Intel Graphics"
  39. #define DRIVER_DATE "20080730"
  40. enum pipe {
  41. PIPE_A = 0,
  42. PIPE_B,
  43. };
  44. #define I915_NUM_PIPE 2
  45. /* Interface history:
  46. *
  47. * 1.1: Original.
  48. * 1.2: Add Power Management
  49. * 1.3: Add vblank support
  50. * 1.4: Fix cmdbuffer path, add heap destroy
  51. * 1.5: Add vblank pipe configuration
  52. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  53. * - Support vertical blank on secondary display pipe
  54. */
  55. #define DRIVER_MAJOR 1
  56. #define DRIVER_MINOR 6
  57. #define DRIVER_PATCHLEVEL 0
  58. #define WATCH_COHERENCY 0
  59. #define WATCH_BUF 0
  60. #define WATCH_EXEC 0
  61. #define WATCH_LRU 0
  62. #define WATCH_RELOC 0
  63. #define WATCH_INACTIVE 0
  64. #define WATCH_PWRITE 0
  65. typedef struct _drm_i915_ring_buffer {
  66. int tail_mask;
  67. unsigned long Size;
  68. u8 *virtual_start;
  69. int head;
  70. int tail;
  71. int space;
  72. drm_local_map_t map;
  73. struct drm_gem_object *ring_obj;
  74. } drm_i915_ring_buffer_t;
  75. struct mem_block {
  76. struct mem_block *next;
  77. struct mem_block *prev;
  78. int start;
  79. int size;
  80. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  81. };
  82. struct opregion_header;
  83. struct opregion_acpi;
  84. struct opregion_swsci;
  85. struct opregion_asle;
  86. struct intel_opregion {
  87. struct opregion_header *header;
  88. struct opregion_acpi *acpi;
  89. struct opregion_swsci *swsci;
  90. struct opregion_asle *asle;
  91. int enabled;
  92. };
  93. struct drm_i915_master_private {
  94. drm_local_map_t *sarea;
  95. struct _drm_i915_sarea *sarea_priv;
  96. };
  97. #define I915_FENCE_REG_NONE -1
  98. struct drm_i915_fence_reg {
  99. struct drm_gem_object *obj;
  100. };
  101. typedef struct drm_i915_private {
  102. struct drm_device *dev;
  103. int has_gem;
  104. void __iomem *regs;
  105. drm_i915_ring_buffer_t ring;
  106. drm_dma_handle_t *status_page_dmah;
  107. void *hw_status_page;
  108. dma_addr_t dma_status_page;
  109. uint32_t counter;
  110. unsigned int status_gfx_addr;
  111. drm_local_map_t hws_map;
  112. struct drm_gem_object *hws_obj;
  113. unsigned int cpp;
  114. int back_offset;
  115. int front_offset;
  116. int current_page;
  117. int page_flipping;
  118. wait_queue_head_t irq_queue;
  119. atomic_t irq_received;
  120. /** Protects user_irq_refcount and irq_mask_reg */
  121. spinlock_t user_irq_lock;
  122. /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
  123. int user_irq_refcount;
  124. /** Cached value of IMR to avoid reads in updating the bitfield */
  125. u32 irq_mask_reg;
  126. u32 pipestat[2];
  127. int tex_lru_log_granularity;
  128. int allow_batchbuffer;
  129. struct mem_block *agp_heap;
  130. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  131. int vblank_pipe;
  132. bool cursor_needs_physical;
  133. struct drm_mm vram;
  134. int irq_enabled;
  135. struct intel_opregion opregion;
  136. /* LVDS info */
  137. int backlight_duty_cycle; /* restore backlight to this value */
  138. bool panel_wants_dither;
  139. struct drm_display_mode *panel_fixed_mode;
  140. struct drm_display_mode *vbt_mode; /* if any */
  141. /* Feature bits from the VBIOS */
  142. unsigned int int_tv_support:1;
  143. unsigned int lvds_dither:1;
  144. unsigned int lvds_vbt:1;
  145. unsigned int int_crt_support:1;
  146. struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
  147. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  148. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  149. /* Register state */
  150. u8 saveLBB;
  151. u32 saveDSPACNTR;
  152. u32 saveDSPBCNTR;
  153. u32 saveDSPARB;
  154. u32 saveRENDERSTANDBY;
  155. u32 saveHWS;
  156. u32 savePIPEACONF;
  157. u32 savePIPEBCONF;
  158. u32 savePIPEASRC;
  159. u32 savePIPEBSRC;
  160. u32 saveFPA0;
  161. u32 saveFPA1;
  162. u32 saveDPLL_A;
  163. u32 saveDPLL_A_MD;
  164. u32 saveHTOTAL_A;
  165. u32 saveHBLANK_A;
  166. u32 saveHSYNC_A;
  167. u32 saveVTOTAL_A;
  168. u32 saveVBLANK_A;
  169. u32 saveVSYNC_A;
  170. u32 saveBCLRPAT_A;
  171. u32 savePIPEASTAT;
  172. u32 saveDSPASTRIDE;
  173. u32 saveDSPASIZE;
  174. u32 saveDSPAPOS;
  175. u32 saveDSPAADDR;
  176. u32 saveDSPASURF;
  177. u32 saveDSPATILEOFF;
  178. u32 savePFIT_PGM_RATIOS;
  179. u32 saveBLC_PWM_CTL;
  180. u32 saveBLC_PWM_CTL2;
  181. u32 saveFPB0;
  182. u32 saveFPB1;
  183. u32 saveDPLL_B;
  184. u32 saveDPLL_B_MD;
  185. u32 saveHTOTAL_B;
  186. u32 saveHBLANK_B;
  187. u32 saveHSYNC_B;
  188. u32 saveVTOTAL_B;
  189. u32 saveVBLANK_B;
  190. u32 saveVSYNC_B;
  191. u32 saveBCLRPAT_B;
  192. u32 savePIPEBSTAT;
  193. u32 saveDSPBSTRIDE;
  194. u32 saveDSPBSIZE;
  195. u32 saveDSPBPOS;
  196. u32 saveDSPBADDR;
  197. u32 saveDSPBSURF;
  198. u32 saveDSPBTILEOFF;
  199. u32 saveVGA0;
  200. u32 saveVGA1;
  201. u32 saveVGA_PD;
  202. u32 saveVGACNTRL;
  203. u32 saveADPA;
  204. u32 saveLVDS;
  205. u32 savePP_ON_DELAYS;
  206. u32 savePP_OFF_DELAYS;
  207. u32 saveDVOA;
  208. u32 saveDVOB;
  209. u32 saveDVOC;
  210. u32 savePP_ON;
  211. u32 savePP_OFF;
  212. u32 savePP_CONTROL;
  213. u32 savePP_DIVISOR;
  214. u32 savePFIT_CONTROL;
  215. u32 save_palette_a[256];
  216. u32 save_palette_b[256];
  217. u32 saveFBC_CFB_BASE;
  218. u32 saveFBC_LL_BASE;
  219. u32 saveFBC_CONTROL;
  220. u32 saveFBC_CONTROL2;
  221. u32 saveIER;
  222. u32 saveIIR;
  223. u32 saveIMR;
  224. u32 saveCACHE_MODE_0;
  225. u32 saveD_STATE;
  226. u32 saveCG_2D_DIS;
  227. u32 saveMI_ARB_STATE;
  228. u32 saveSWF0[16];
  229. u32 saveSWF1[16];
  230. u32 saveSWF2[3];
  231. u8 saveMSR;
  232. u8 saveSR[8];
  233. u8 saveGR[25];
  234. u8 saveAR_INDEX;
  235. u8 saveAR[21];
  236. u8 saveDACMASK;
  237. u8 saveDACDATA[256*3]; /* 256 3-byte colors */
  238. u8 saveCR[37];
  239. struct {
  240. struct drm_mm gtt_space;
  241. struct io_mapping *gtt_mapping;
  242. /**
  243. * List of objects currently involved in rendering from the
  244. * ringbuffer.
  245. *
  246. * Includes buffers having the contents of their GPU caches
  247. * flushed, not necessarily primitives. last_rendering_seqno
  248. * represents when the rendering involved will be completed.
  249. *
  250. * A reference is held on the buffer while on this list.
  251. */
  252. struct list_head active_list;
  253. /**
  254. * List of objects which are not in the ringbuffer but which
  255. * still have a write_domain which needs to be flushed before
  256. * unbinding.
  257. *
  258. * last_rendering_seqno is 0 while an object is in this list.
  259. *
  260. * A reference is held on the buffer while on this list.
  261. */
  262. struct list_head flushing_list;
  263. /**
  264. * LRU list of objects which are not in the ringbuffer and
  265. * are ready to unbind, but are still in the GTT.
  266. *
  267. * last_rendering_seqno is 0 while an object is in this list.
  268. *
  269. * A reference is not held on the buffer while on this list,
  270. * as merely being GTT-bound shouldn't prevent its being
  271. * freed, and we'll pull it off the list in the free path.
  272. */
  273. struct list_head inactive_list;
  274. /**
  275. * List of breadcrumbs associated with GPU requests currently
  276. * outstanding.
  277. */
  278. struct list_head request_list;
  279. /**
  280. * We leave the user IRQ off as much as possible,
  281. * but this means that requests will finish and never
  282. * be retired once the system goes idle. Set a timer to
  283. * fire periodically while the ring is running. When it
  284. * fires, go retire requests.
  285. */
  286. struct delayed_work retire_work;
  287. uint32_t next_gem_seqno;
  288. /**
  289. * Waiting sequence number, if any
  290. */
  291. uint32_t waiting_gem_seqno;
  292. /**
  293. * Last seq seen at irq time
  294. */
  295. uint32_t irq_gem_seqno;
  296. /**
  297. * Flag if the X Server, and thus DRM, is not currently in
  298. * control of the device.
  299. *
  300. * This is set between LeaveVT and EnterVT. It needs to be
  301. * replaced with a semaphore. It also needs to be
  302. * transitioned away from for kernel modesetting.
  303. */
  304. int suspended;
  305. /**
  306. * Flag if the hardware appears to be wedged.
  307. *
  308. * This is set when attempts to idle the device timeout.
  309. * It prevents command submission from occuring and makes
  310. * every pending request fail
  311. */
  312. int wedged;
  313. /** Bit 6 swizzling required for X tiling */
  314. uint32_t bit_6_swizzle_x;
  315. /** Bit 6 swizzling required for Y tiling */
  316. uint32_t bit_6_swizzle_y;
  317. } mm;
  318. } drm_i915_private_t;
  319. /** driver private structure attached to each drm_gem_object */
  320. struct drm_i915_gem_object {
  321. struct drm_gem_object *obj;
  322. /** Current space allocated to this object in the GTT, if any. */
  323. struct drm_mm_node *gtt_space;
  324. /** This object's place on the active/flushing/inactive lists */
  325. struct list_head list;
  326. /**
  327. * This is set if the object is on the active or flushing lists
  328. * (has pending rendering), and is not set if it's on inactive (ready
  329. * to be unbound).
  330. */
  331. int active;
  332. /**
  333. * This is set if the object has been written to since last bound
  334. * to the GTT
  335. */
  336. int dirty;
  337. /** AGP memory structure for our GTT binding. */
  338. DRM_AGP_MEM *agp_mem;
  339. struct page **page_list;
  340. /**
  341. * Current offset of the object in GTT space.
  342. *
  343. * This is the same as gtt_space->start
  344. */
  345. uint32_t gtt_offset;
  346. /**
  347. * Required alignment for the object
  348. */
  349. uint32_t gtt_alignment;
  350. /**
  351. * Fake offset for use by mmap(2)
  352. */
  353. uint64_t mmap_offset;
  354. /**
  355. * Fence register bits (if any) for this object. Will be set
  356. * as needed when mapped into the GTT.
  357. * Protected by dev->struct_mutex.
  358. */
  359. int fence_reg;
  360. /** Boolean whether this object has a valid gtt offset. */
  361. int gtt_bound;
  362. /** How many users have pinned this object in GTT space */
  363. int pin_count;
  364. /** Breadcrumb of last rendering to the buffer. */
  365. uint32_t last_rendering_seqno;
  366. /** Current tiling mode for the object. */
  367. uint32_t tiling_mode;
  368. uint32_t stride;
  369. /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
  370. uint32_t agp_type;
  371. /**
  372. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  373. * flags which individual pages are valid.
  374. */
  375. uint8_t *page_cpu_valid;
  376. /** User space pin count and filp owning the pin */
  377. uint32_t user_pin_count;
  378. struct drm_file *pin_filp;
  379. };
  380. /**
  381. * Request queue structure.
  382. *
  383. * The request queue allows us to note sequence numbers that have been emitted
  384. * and may be associated with active buffers to be retired.
  385. *
  386. * By keeping this list, we can avoid having to do questionable
  387. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  388. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  389. */
  390. struct drm_i915_gem_request {
  391. /** GEM sequence number associated with this request. */
  392. uint32_t seqno;
  393. /** Time at which this request was emitted, in jiffies. */
  394. unsigned long emitted_jiffies;
  395. struct list_head list;
  396. };
  397. struct drm_i915_file_private {
  398. struct {
  399. uint32_t last_gem_seqno;
  400. uint32_t last_gem_throttle_seqno;
  401. } mm;
  402. };
  403. enum intel_chip_family {
  404. CHIP_I8XX = 0x01,
  405. CHIP_I9XX = 0x02,
  406. CHIP_I915 = 0x04,
  407. CHIP_I965 = 0x08,
  408. };
  409. extern struct drm_ioctl_desc i915_ioctls[];
  410. extern int i915_max_ioctl;
  411. extern unsigned int i915_fbpercrtc;
  412. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  413. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  414. /* i915_dma.c */
  415. extern void i915_kernel_lost_context(struct drm_device * dev);
  416. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  417. extern int i915_driver_unload(struct drm_device *);
  418. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  419. extern void i915_driver_lastclose(struct drm_device * dev);
  420. extern void i915_driver_preclose(struct drm_device *dev,
  421. struct drm_file *file_priv);
  422. extern void i915_driver_postclose(struct drm_device *dev,
  423. struct drm_file *file_priv);
  424. extern int i915_driver_device_is_agp(struct drm_device * dev);
  425. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  426. unsigned long arg);
  427. extern int i915_emit_box(struct drm_device *dev,
  428. struct drm_clip_rect __user *boxes,
  429. int i, int DR1, int DR4);
  430. /* i915_irq.c */
  431. extern int i915_irq_emit(struct drm_device *dev, void *data,
  432. struct drm_file *file_priv);
  433. extern int i915_irq_wait(struct drm_device *dev, void *data,
  434. struct drm_file *file_priv);
  435. void i915_user_irq_get(struct drm_device *dev);
  436. void i915_user_irq_put(struct drm_device *dev);
  437. extern void i915_enable_interrupt (struct drm_device *dev);
  438. extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
  439. extern void i915_driver_irq_preinstall(struct drm_device * dev);
  440. extern int i915_driver_irq_postinstall(struct drm_device *dev);
  441. extern void i915_driver_irq_uninstall(struct drm_device * dev);
  442. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  443. struct drm_file *file_priv);
  444. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  445. struct drm_file *file_priv);
  446. extern int i915_enable_vblank(struct drm_device *dev, int crtc);
  447. extern void i915_disable_vblank(struct drm_device *dev, int crtc);
  448. extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
  449. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  450. struct drm_file *file_priv);
  451. extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
  452. void
  453. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  454. void
  455. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  456. /* i915_mem.c */
  457. extern int i915_mem_alloc(struct drm_device *dev, void *data,
  458. struct drm_file *file_priv);
  459. extern int i915_mem_free(struct drm_device *dev, void *data,
  460. struct drm_file *file_priv);
  461. extern int i915_mem_init_heap(struct drm_device *dev, void *data,
  462. struct drm_file *file_priv);
  463. extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
  464. struct drm_file *file_priv);
  465. extern void i915_mem_takedown(struct mem_block **heap);
  466. extern void i915_mem_release(struct drm_device * dev,
  467. struct drm_file *file_priv, struct mem_block *heap);
  468. /* i915_gem.c */
  469. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  470. struct drm_file *file_priv);
  471. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  472. struct drm_file *file_priv);
  473. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  474. struct drm_file *file_priv);
  475. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  476. struct drm_file *file_priv);
  477. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  478. struct drm_file *file_priv);
  479. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  480. struct drm_file *file_priv);
  481. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  482. struct drm_file *file_priv);
  483. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  484. struct drm_file *file_priv);
  485. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  486. struct drm_file *file_priv);
  487. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  488. struct drm_file *file_priv);
  489. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  490. struct drm_file *file_priv);
  491. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  492. struct drm_file *file_priv);
  493. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  494. struct drm_file *file_priv);
  495. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  496. struct drm_file *file_priv);
  497. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  498. struct drm_file *file_priv);
  499. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  500. struct drm_file *file_priv);
  501. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  502. struct drm_file *file_priv);
  503. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  504. struct drm_file *file_priv);
  505. void i915_gem_load(struct drm_device *dev);
  506. int i915_gem_proc_init(struct drm_minor *minor);
  507. void i915_gem_proc_cleanup(struct drm_minor *minor);
  508. int i915_gem_init_object(struct drm_gem_object *obj);
  509. void i915_gem_free_object(struct drm_gem_object *obj);
  510. int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
  511. void i915_gem_object_unpin(struct drm_gem_object *obj);
  512. void i915_gem_lastclose(struct drm_device *dev);
  513. uint32_t i915_get_gem_seqno(struct drm_device *dev);
  514. void i915_gem_retire_requests(struct drm_device *dev);
  515. void i915_gem_retire_work_handler(struct work_struct *work);
  516. void i915_gem_clflush_object(struct drm_gem_object *obj);
  517. int i915_gem_object_set_domain(struct drm_gem_object *obj,
  518. uint32_t read_domains,
  519. uint32_t write_domain);
  520. int i915_gem_init_ringbuffer(struct drm_device *dev);
  521. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  522. int i915_gem_do_init(struct drm_device *dev, unsigned long start,
  523. unsigned long end);
  524. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  525. int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
  526. int write);
  527. /* i915_gem_tiling.c */
  528. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  529. /* i915_gem_debug.c */
  530. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  531. const char *where, uint32_t mark);
  532. #if WATCH_INACTIVE
  533. void i915_verify_inactive(struct drm_device *dev, char *file, int line);
  534. #else
  535. #define i915_verify_inactive(dev, file, line)
  536. #endif
  537. void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
  538. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  539. const char *where, uint32_t mark);
  540. void i915_dump_lru(struct drm_device *dev, const char *where);
  541. /* i915_suspend.c */
  542. extern int i915_save_state(struct drm_device *dev);
  543. extern int i915_restore_state(struct drm_device *dev);
  544. /* i915_suspend.c */
  545. extern int i915_save_state(struct drm_device *dev);
  546. extern int i915_restore_state(struct drm_device *dev);
  547. #ifdef CONFIG_ACPI
  548. /* i915_opregion.c */
  549. extern int intel_opregion_init(struct drm_device *dev);
  550. extern void intel_opregion_free(struct drm_device *dev);
  551. extern void opregion_asle_intr(struct drm_device *dev);
  552. extern void opregion_enable_asle(struct drm_device *dev);
  553. #else
  554. static inline int intel_opregion_init(struct drm_device *dev) { return 0; }
  555. static inline void intel_opregion_free(struct drm_device *dev) { return; }
  556. static inline void opregion_asle_intr(struct drm_device *dev) { return; }
  557. static inline void opregion_enable_asle(struct drm_device *dev) { return; }
  558. #endif
  559. /* modesetting */
  560. extern void intel_modeset_init(struct drm_device *dev);
  561. extern void intel_modeset_cleanup(struct drm_device *dev);
  562. /**
  563. * Lock test for when it's just for synchronization of ring access.
  564. *
  565. * In that case, we don't need to do it when GEM is initialized as nobody else
  566. * has access to the ring.
  567. */
  568. #define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
  569. if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
  570. LOCK_TEST_WITH_RETURN(dev, file_priv); \
  571. } while (0)
  572. #define I915_READ(reg) readl(dev_priv->regs + (reg))
  573. #define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
  574. #define I915_READ16(reg) readw(dev_priv->regs + (reg))
  575. #define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
  576. #define I915_READ8(reg) readb(dev_priv->regs + (reg))
  577. #define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
  578. #ifdef writeq
  579. #define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
  580. #else
  581. #define I915_WRITE64(reg, val) (writel(val, dev_priv->regs + (reg)), \
  582. writel(upper_32_bits(val), dev_priv->regs + \
  583. (reg) + 4))
  584. #endif
  585. #define I915_VERBOSE 0
  586. #define RING_LOCALS unsigned int outring, ringmask, outcount; \
  587. volatile char *virt;
  588. #define BEGIN_LP_RING(n) do { \
  589. if (I915_VERBOSE) \
  590. DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
  591. if (dev_priv->ring.space < (n)*4) \
  592. i915_wait_ring(dev, (n)*4, __func__); \
  593. outcount = 0; \
  594. outring = dev_priv->ring.tail; \
  595. ringmask = dev_priv->ring.tail_mask; \
  596. virt = dev_priv->ring.virtual_start; \
  597. } while (0)
  598. #define OUT_RING(n) do { \
  599. if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
  600. *(volatile unsigned int *)(virt + outring) = (n); \
  601. outcount++; \
  602. outring += 4; \
  603. outring &= ringmask; \
  604. } while (0)
  605. #define ADVANCE_LP_RING() do { \
  606. if (I915_VERBOSE) DRM_DEBUG("ADVANCE_LP_RING %x\n", outring); \
  607. dev_priv->ring.tail = outring; \
  608. dev_priv->ring.space -= outcount * 4; \
  609. I915_WRITE(PRB0_TAIL, outring); \
  610. } while(0)
  611. /**
  612. * Reads a dword out of the status page, which is written to from the command
  613. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  614. * MI_STORE_DATA_IMM.
  615. *
  616. * The following dwords have a reserved meaning:
  617. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  618. * 0x04: ring 0 head pointer
  619. * 0x05: ring 1 head pointer (915-class)
  620. * 0x06: ring 2 head pointer (915-class)
  621. * 0x10-0x1b: Context status DWords (GM45)
  622. * 0x1f: Last written status offset. (GM45)
  623. *
  624. * The area from dword 0x20 to 0x3ff is available for driver usage.
  625. */
  626. #define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
  627. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  628. #define I915_GEM_HWS_INDEX 0x20
  629. #define I915_BREADCRUMB_INDEX 0x21
  630. extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
  631. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  632. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  633. #define IS_I85X(dev) ((dev)->pci_device == 0x3582)
  634. #define IS_I855(dev) ((dev)->pci_device == 0x3582)
  635. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  636. #define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
  637. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  638. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  639. #define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
  640. (dev)->pci_device == 0x27AE)
  641. #define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
  642. (dev)->pci_device == 0x2982 || \
  643. (dev)->pci_device == 0x2992 || \
  644. (dev)->pci_device == 0x29A2 || \
  645. (dev)->pci_device == 0x2A02 || \
  646. (dev)->pci_device == 0x2A12 || \
  647. (dev)->pci_device == 0x2A42 || \
  648. (dev)->pci_device == 0x2E02 || \
  649. (dev)->pci_device == 0x2E12 || \
  650. (dev)->pci_device == 0x2E22)
  651. #define IS_I965GM(dev) ((dev)->pci_device == 0x2A02)
  652. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  653. #define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
  654. (dev)->pci_device == 0x2E12 || \
  655. (dev)->pci_device == 0x2E22 || \
  656. IS_GM45(dev))
  657. #define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
  658. (dev)->pci_device == 0x29B2 || \
  659. (dev)->pci_device == 0x29D2)
  660. #define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
  661. IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev))
  662. #define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
  663. IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev))
  664. #define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev))
  665. #define PRIMARY_RINGBUFFER_SIZE (128*1024)
  666. #endif