i82443bxgx_edac.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468
  1. /*
  2. * Intel 82443BX/GX (440BX/GX chipset) Memory Controller EDAC kernel
  3. * module (C) 2006 Tim Small
  4. *
  5. * This file may be distributed under the terms of the GNU General
  6. * Public License.
  7. *
  8. * Written by Tim Small <tim@buttersideup.com>, based on work by Linux
  9. * Networx, Thayne Harbaugh, Dan Hollis <goemon at anime dot net> and
  10. * others.
  11. *
  12. * 440GX fix by Jason Uhlenkott <juhlenko@akamai.com>.
  13. *
  14. * Written with reference to 82443BX Host Bridge Datasheet:
  15. * http://www.intel.com/design/chipsets/440/documentation.htm
  16. * references to this document given in [].
  17. *
  18. * This module doesn't support the 440LX, but it may be possible to
  19. * make it do so (the 440LX's register definitions are different, but
  20. * not completely so - I haven't studied them in enough detail to know
  21. * how easy this would be).
  22. */
  23. #include <linux/module.h>
  24. #include <linux/init.h>
  25. #include <linux/pci.h>
  26. #include <linux/pci_ids.h>
  27. #include <linux/slab.h>
  28. #include <linux/edac.h>
  29. #include "edac_core.h"
  30. #define I82443_REVISION "0.1"
  31. #define EDAC_MOD_STR "i82443bxgx_edac"
  32. /* The 82443BX supports SDRAM, or EDO (EDO for mobile only), "Memory
  33. * Size: 8 MB to 512 MB (1GB with Registered DIMMs) with eight memory
  34. * rows" "The 82443BX supports multiple-bit error detection and
  35. * single-bit error correction when ECC mode is enabled and
  36. * single/multi-bit error detection when correction is disabled.
  37. * During writes to the DRAM, the 82443BX generates ECC for the data
  38. * on a QWord basis. Partial QWord writes require a read-modify-write
  39. * cycle when ECC is enabled."
  40. */
  41. /* "Additionally, the 82443BX ensures that the data is corrected in
  42. * main memory so that accumulation of errors is prevented. Another
  43. * error within the same QWord would result in a double-bit error
  44. * which is unrecoverable. This is known as hardware scrubbing since
  45. * it requires no software intervention to correct the data in memory."
  46. */
  47. /* [Also see page 100 (section 4.3), "DRAM Interface"]
  48. * [Also see page 112 (section 4.6.1.4), ECC]
  49. */
  50. #define I82443BXGX_NR_CSROWS 8
  51. #define I82443BXGX_NR_CHANS 1
  52. #define I82443BXGX_NR_DIMMS 4
  53. /* 82443 PCI Device 0 */
  54. #define I82443BXGX_NBXCFG 0x50 /* 32bit register starting at this PCI
  55. * config space offset */
  56. #define I82443BXGX_NBXCFG_OFFSET_NON_ECCROW 24 /* Array of bits, zero if
  57. * row is non-ECC */
  58. #define I82443BXGX_NBXCFG_OFFSET_DRAM_FREQ 12 /* 2 bits,00=100MHz,10=66 MHz */
  59. #define I82443BXGX_NBXCFG_OFFSET_DRAM_INTEGRITY 7 /* 2 bits: */
  60. #define I82443BXGX_NBXCFG_INTEGRITY_NONE 0x0 /* 00 = Non-ECC */
  61. #define I82443BXGX_NBXCFG_INTEGRITY_EC 0x1 /* 01 = EC (only) */
  62. #define I82443BXGX_NBXCFG_INTEGRITY_ECC 0x2 /* 10 = ECC */
  63. #define I82443BXGX_NBXCFG_INTEGRITY_SCRUB 0x3 /* 11 = ECC + HW Scrub */
  64. #define I82443BXGX_NBXCFG_OFFSET_ECC_DIAG_ENABLE 6
  65. /* 82443 PCI Device 0 */
  66. #define I82443BXGX_EAP 0x80 /* 32bit register starting at this PCI
  67. * config space offset, Error Address
  68. * Pointer Register */
  69. #define I82443BXGX_EAP_OFFSET_EAP 12 /* High 20 bits of error address */
  70. #define I82443BXGX_EAP_OFFSET_MBE BIT(1) /* Err at EAP was multi-bit (W1TC) */
  71. #define I82443BXGX_EAP_OFFSET_SBE BIT(0) /* Err at EAP was single-bit (W1TC) */
  72. #define I82443BXGX_ERRCMD 0x90 /* 8bit register starting at this PCI
  73. * config space offset. */
  74. #define I82443BXGX_ERRCMD_OFFSET_SERR_ON_MBE BIT(1) /* 1 = enable */
  75. #define I82443BXGX_ERRCMD_OFFSET_SERR_ON_SBE BIT(0) /* 1 = enable */
  76. #define I82443BXGX_ERRSTS 0x91 /* 16bit register starting at this PCI
  77. * config space offset. */
  78. #define I82443BXGX_ERRSTS_OFFSET_MBFRE 5 /* 3 bits - first err row multibit */
  79. #define I82443BXGX_ERRSTS_OFFSET_MEF BIT(4) /* 1 = MBE occurred */
  80. #define I82443BXGX_ERRSTS_OFFSET_SBFRE 1 /* 3 bits - first err row singlebit */
  81. #define I82443BXGX_ERRSTS_OFFSET_SEF BIT(0) /* 1 = SBE occurred */
  82. #define I82443BXGX_DRAMC 0x57 /* 8bit register starting at this PCI
  83. * config space offset. */
  84. #define I82443BXGX_DRAMC_OFFSET_DT 3 /* 2 bits, DRAM Type */
  85. #define I82443BXGX_DRAMC_DRAM_IS_EDO 0 /* 00 = EDO */
  86. #define I82443BXGX_DRAMC_DRAM_IS_SDRAM 1 /* 01 = SDRAM */
  87. #define I82443BXGX_DRAMC_DRAM_IS_RSDRAM 2 /* 10 = Registered SDRAM */
  88. #define I82443BXGX_DRB 0x60 /* 8x 8bit registers starting at this PCI
  89. * config space offset. */
  90. /* FIXME - don't poll when ECC disabled? */
  91. struct i82443bxgx_edacmc_error_info {
  92. u32 eap;
  93. };
  94. static struct edac_pci_ctl_info *i82443bxgx_pci;
  95. static struct pci_dev *mci_pdev; /* init dev: in case that AGP code has
  96. * already registered driver
  97. */
  98. static int i82443bxgx_registered = 1;
  99. static void i82443bxgx_edacmc_get_error_info(struct mem_ctl_info *mci,
  100. struct i82443bxgx_edacmc_error_info
  101. *info)
  102. {
  103. struct pci_dev *pdev;
  104. pdev = to_pci_dev(mci->dev);
  105. pci_read_config_dword(pdev, I82443BXGX_EAP, &info->eap);
  106. if (info->eap & I82443BXGX_EAP_OFFSET_SBE)
  107. /* Clear error to allow next error to be reported [p.61] */
  108. pci_write_bits32(pdev, I82443BXGX_EAP,
  109. I82443BXGX_EAP_OFFSET_SBE,
  110. I82443BXGX_EAP_OFFSET_SBE);
  111. if (info->eap & I82443BXGX_EAP_OFFSET_MBE)
  112. /* Clear error to allow next error to be reported [p.61] */
  113. pci_write_bits32(pdev, I82443BXGX_EAP,
  114. I82443BXGX_EAP_OFFSET_MBE,
  115. I82443BXGX_EAP_OFFSET_MBE);
  116. }
  117. static int i82443bxgx_edacmc_process_error_info(struct mem_ctl_info *mci,
  118. struct
  119. i82443bxgx_edacmc_error_info
  120. *info, int handle_errors)
  121. {
  122. int error_found = 0;
  123. u32 eapaddr, page, pageoffset;
  124. /* bits 30:12 hold the 4kb block in which the error occurred
  125. * [p.61] */
  126. eapaddr = (info->eap & 0xfffff000);
  127. page = eapaddr >> PAGE_SHIFT;
  128. pageoffset = eapaddr - (page << PAGE_SHIFT);
  129. if (info->eap & I82443BXGX_EAP_OFFSET_SBE) {
  130. error_found = 1;
  131. if (handle_errors)
  132. edac_mc_handle_ce(mci, page, pageoffset,
  133. /* 440BX/GX don't make syndrome information
  134. * available */
  135. 0, edac_mc_find_csrow_by_page(mci, page), 0,
  136. mci->ctl_name);
  137. }
  138. if (info->eap & I82443BXGX_EAP_OFFSET_MBE) {
  139. error_found = 1;
  140. if (handle_errors)
  141. edac_mc_handle_ue(mci, page, pageoffset,
  142. edac_mc_find_csrow_by_page(mci, page),
  143. mci->ctl_name);
  144. }
  145. return error_found;
  146. }
  147. static void i82443bxgx_edacmc_check(struct mem_ctl_info *mci)
  148. {
  149. struct i82443bxgx_edacmc_error_info info;
  150. debugf1("MC%d: " __FILE__ ": %s()\n", mci->mc_idx, __func__);
  151. i82443bxgx_edacmc_get_error_info(mci, &info);
  152. i82443bxgx_edacmc_process_error_info(mci, &info, 1);
  153. }
  154. static void i82443bxgx_init_csrows(struct mem_ctl_info *mci,
  155. struct pci_dev *pdev,
  156. enum edac_type edac_mode,
  157. enum mem_type mtype)
  158. {
  159. struct csrow_info *csrow;
  160. int index;
  161. u8 drbar, dramc;
  162. u32 row_base, row_high_limit, row_high_limit_last;
  163. pci_read_config_byte(pdev, I82443BXGX_DRAMC, &dramc);
  164. row_high_limit_last = 0;
  165. for (index = 0; index < mci->nr_csrows; index++) {
  166. csrow = &mci->csrows[index];
  167. pci_read_config_byte(pdev, I82443BXGX_DRB + index, &drbar);
  168. debugf1("MC%d: " __FILE__ ": %s() Row=%d DRB = %#0x\n",
  169. mci->mc_idx, __func__, index, drbar);
  170. row_high_limit = ((u32) drbar << 23);
  171. /* find the DRAM Chip Select Base address and mask */
  172. debugf1("MC%d: " __FILE__ ": %s() Row=%d, "
  173. "Boundry Address=%#0x, Last = %#0x \n",
  174. mci->mc_idx, __func__, index, row_high_limit,
  175. row_high_limit_last);
  176. /* 440GX goes to 2GB, represented with a DRB of 0. */
  177. if (row_high_limit_last && !row_high_limit)
  178. row_high_limit = 1UL << 31;
  179. /* This row is empty [p.49] */
  180. if (row_high_limit == row_high_limit_last)
  181. continue;
  182. row_base = row_high_limit_last;
  183. csrow->first_page = row_base >> PAGE_SHIFT;
  184. csrow->last_page = (row_high_limit >> PAGE_SHIFT) - 1;
  185. csrow->nr_pages = csrow->last_page - csrow->first_page + 1;
  186. /* EAP reports in 4kilobyte granularity [61] */
  187. csrow->grain = 1 << 12;
  188. csrow->mtype = mtype;
  189. /* I don't think 440BX can tell you device type? FIXME? */
  190. csrow->dtype = DEV_UNKNOWN;
  191. /* Mode is global to all rows on 440BX */
  192. csrow->edac_mode = edac_mode;
  193. row_high_limit_last = row_high_limit;
  194. }
  195. }
  196. static int i82443bxgx_edacmc_probe1(struct pci_dev *pdev, int dev_idx)
  197. {
  198. struct mem_ctl_info *mci;
  199. u8 dramc;
  200. u32 nbxcfg, ecc_mode;
  201. enum mem_type mtype;
  202. enum edac_type edac_mode;
  203. debugf0("MC: " __FILE__ ": %s()\n", __func__);
  204. /* Something is really hosed if PCI config space reads from
  205. * the MC aren't working.
  206. */
  207. if (pci_read_config_dword(pdev, I82443BXGX_NBXCFG, &nbxcfg))
  208. return -EIO;
  209. mci = edac_mc_alloc(0, I82443BXGX_NR_CSROWS, I82443BXGX_NR_CHANS, 0);
  210. if (mci == NULL)
  211. return -ENOMEM;
  212. debugf0("MC: " __FILE__ ": %s(): mci = %p\n", __func__, mci);
  213. mci->dev = &pdev->dev;
  214. mci->mtype_cap = MEM_FLAG_EDO | MEM_FLAG_SDR | MEM_FLAG_RDR;
  215. mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_EC | EDAC_FLAG_SECDED;
  216. pci_read_config_byte(pdev, I82443BXGX_DRAMC, &dramc);
  217. switch ((dramc >> I82443BXGX_DRAMC_OFFSET_DT) & (BIT(0) | BIT(1))) {
  218. case I82443BXGX_DRAMC_DRAM_IS_EDO:
  219. mtype = MEM_EDO;
  220. break;
  221. case I82443BXGX_DRAMC_DRAM_IS_SDRAM:
  222. mtype = MEM_SDR;
  223. break;
  224. case I82443BXGX_DRAMC_DRAM_IS_RSDRAM:
  225. mtype = MEM_RDR;
  226. break;
  227. default:
  228. debugf0("Unknown/reserved DRAM type value "
  229. "in DRAMC register!\n");
  230. mtype = -MEM_UNKNOWN;
  231. }
  232. if ((mtype == MEM_SDR) || (mtype == MEM_RDR))
  233. mci->edac_cap = mci->edac_ctl_cap;
  234. else
  235. mci->edac_cap = EDAC_FLAG_NONE;
  236. mci->scrub_cap = SCRUB_FLAG_HW_SRC;
  237. pci_read_config_dword(pdev, I82443BXGX_NBXCFG, &nbxcfg);
  238. ecc_mode = ((nbxcfg >> I82443BXGX_NBXCFG_OFFSET_DRAM_INTEGRITY) &
  239. (BIT(0) | BIT(1)));
  240. mci->scrub_mode = (ecc_mode == I82443BXGX_NBXCFG_INTEGRITY_SCRUB)
  241. ? SCRUB_HW_SRC : SCRUB_NONE;
  242. switch (ecc_mode) {
  243. case I82443BXGX_NBXCFG_INTEGRITY_NONE:
  244. edac_mode = EDAC_NONE;
  245. break;
  246. case I82443BXGX_NBXCFG_INTEGRITY_EC:
  247. edac_mode = EDAC_EC;
  248. break;
  249. case I82443BXGX_NBXCFG_INTEGRITY_ECC:
  250. case I82443BXGX_NBXCFG_INTEGRITY_SCRUB:
  251. edac_mode = EDAC_SECDED;
  252. break;
  253. default:
  254. debugf0("%s(): Unknown/reserved ECC state "
  255. "in NBXCFG register!\n", __func__);
  256. edac_mode = EDAC_UNKNOWN;
  257. break;
  258. }
  259. i82443bxgx_init_csrows(mci, pdev, edac_mode, mtype);
  260. /* Many BIOSes don't clear error flags on boot, so do this
  261. * here, or we get "phantom" errors occuring at module-load
  262. * time. */
  263. pci_write_bits32(pdev, I82443BXGX_EAP,
  264. (I82443BXGX_EAP_OFFSET_SBE |
  265. I82443BXGX_EAP_OFFSET_MBE),
  266. (I82443BXGX_EAP_OFFSET_SBE |
  267. I82443BXGX_EAP_OFFSET_MBE));
  268. mci->mod_name = EDAC_MOD_STR;
  269. mci->mod_ver = I82443_REVISION;
  270. mci->ctl_name = "I82443BXGX";
  271. mci->dev_name = pci_name(pdev);
  272. mci->edac_check = i82443bxgx_edacmc_check;
  273. mci->ctl_page_to_phys = NULL;
  274. if (edac_mc_add_mc(mci)) {
  275. debugf3("%s(): failed edac_mc_add_mc()\n", __func__);
  276. goto fail;
  277. }
  278. /* allocating generic PCI control info */
  279. i82443bxgx_pci = edac_pci_create_generic_ctl(&pdev->dev, EDAC_MOD_STR);
  280. if (!i82443bxgx_pci) {
  281. printk(KERN_WARNING
  282. "%s(): Unable to create PCI control\n",
  283. __func__);
  284. printk(KERN_WARNING
  285. "%s(): PCI error report via EDAC not setup\n",
  286. __func__);
  287. }
  288. debugf3("MC: " __FILE__ ": %s(): success\n", __func__);
  289. return 0;
  290. fail:
  291. edac_mc_free(mci);
  292. return -ENODEV;
  293. }
  294. EXPORT_SYMBOL_GPL(i82443bxgx_edacmc_probe1);
  295. /* returns count (>= 0), or negative on error */
  296. static int __devinit i82443bxgx_edacmc_init_one(struct pci_dev *pdev,
  297. const struct pci_device_id *ent)
  298. {
  299. int rc;
  300. debugf0("MC: " __FILE__ ": %s()\n", __func__);
  301. /* don't need to call pci_device_enable() */
  302. rc = i82443bxgx_edacmc_probe1(pdev, ent->driver_data);
  303. if (mci_pdev == NULL)
  304. mci_pdev = pci_dev_get(pdev);
  305. return rc;
  306. }
  307. static void __devexit i82443bxgx_edacmc_remove_one(struct pci_dev *pdev)
  308. {
  309. struct mem_ctl_info *mci;
  310. debugf0(__FILE__ ": %s()\n", __func__);
  311. if (i82443bxgx_pci)
  312. edac_pci_release_generic_ctl(i82443bxgx_pci);
  313. if ((mci = edac_mc_del_mc(&pdev->dev)) == NULL)
  314. return;
  315. edac_mc_free(mci);
  316. }
  317. EXPORT_SYMBOL_GPL(i82443bxgx_edacmc_remove_one);
  318. static const struct pci_device_id i82443bxgx_pci_tbl[] __devinitdata = {
  319. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0)},
  320. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2)},
  321. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_0)},
  322. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_2)},
  323. {0,} /* 0 terminated list. */
  324. };
  325. MODULE_DEVICE_TABLE(pci, i82443bxgx_pci_tbl);
  326. static struct pci_driver i82443bxgx_edacmc_driver = {
  327. .name = EDAC_MOD_STR,
  328. .probe = i82443bxgx_edacmc_init_one,
  329. .remove = __devexit_p(i82443bxgx_edacmc_remove_one),
  330. .id_table = i82443bxgx_pci_tbl,
  331. };
  332. static int __init i82443bxgx_edacmc_init(void)
  333. {
  334. int pci_rc;
  335. /* Ensure that the OPSTATE is set correctly for POLL or NMI */
  336. opstate_init();
  337. pci_rc = pci_register_driver(&i82443bxgx_edacmc_driver);
  338. if (pci_rc < 0)
  339. goto fail0;
  340. if (mci_pdev == NULL) {
  341. const struct pci_device_id *id = &i82443bxgx_pci_tbl[0];
  342. int i = 0;
  343. i82443bxgx_registered = 0;
  344. while (mci_pdev == NULL && id->vendor != 0) {
  345. mci_pdev = pci_get_device(id->vendor,
  346. id->device, NULL);
  347. i++;
  348. id = &i82443bxgx_pci_tbl[i];
  349. }
  350. if (!mci_pdev) {
  351. debugf0("i82443bxgx pci_get_device fail\n");
  352. pci_rc = -ENODEV;
  353. goto fail1;
  354. }
  355. pci_rc = i82443bxgx_edacmc_init_one(mci_pdev, i82443bxgx_pci_tbl);
  356. if (pci_rc < 0) {
  357. debugf0("i82443bxgx init fail\n");
  358. pci_rc = -ENODEV;
  359. goto fail1;
  360. }
  361. }
  362. return 0;
  363. fail1:
  364. pci_unregister_driver(&i82443bxgx_edacmc_driver);
  365. fail0:
  366. if (mci_pdev != NULL)
  367. pci_dev_put(mci_pdev);
  368. return pci_rc;
  369. }
  370. static void __exit i82443bxgx_edacmc_exit(void)
  371. {
  372. pci_unregister_driver(&i82443bxgx_edacmc_driver);
  373. if (!i82443bxgx_registered)
  374. i82443bxgx_edacmc_remove_one(mci_pdev);
  375. if (mci_pdev)
  376. pci_dev_put(mci_pdev);
  377. }
  378. module_init(i82443bxgx_edacmc_init);
  379. module_exit(i82443bxgx_edacmc_exit);
  380. MODULE_LICENSE("GPL");
  381. MODULE_AUTHOR("Tim Small <tim@buttersideup.com> - WPAD");
  382. MODULE_DESCRIPTION("EDAC MC support for Intel 82443BX/GX memory controllers");
  383. module_param(edac_op_state, int, 0444);
  384. MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");