i5100_edac.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981
  1. /*
  2. * Intel 5100 Memory Controllers kernel module
  3. *
  4. * This file may be distributed under the terms of the
  5. * GNU General Public License.
  6. *
  7. * This module is based on the following document:
  8. *
  9. * Intel 5100X Chipset Memory Controller Hub (MCH) - Datasheet
  10. * http://download.intel.com/design/chipsets/datashts/318378.pdf
  11. *
  12. */
  13. #include <linux/module.h>
  14. #include <linux/init.h>
  15. #include <linux/pci.h>
  16. #include <linux/pci_ids.h>
  17. #include <linux/slab.h>
  18. #include <linux/edac.h>
  19. #include <linux/delay.h>
  20. #include <linux/mmzone.h>
  21. #include "edac_core.h"
  22. /* register addresses */
  23. /* device 16, func 1 */
  24. #define I5100_MC 0x40 /* Memory Control Register */
  25. #define I5100_MS 0x44 /* Memory Status Register */
  26. #define I5100_SPDDATA 0x48 /* Serial Presence Detect Status Reg */
  27. #define I5100_SPDCMD 0x4c /* Serial Presence Detect Command Reg */
  28. #define I5100_TOLM 0x6c /* Top of Low Memory */
  29. #define I5100_MIR0 0x80 /* Memory Interleave Range 0 */
  30. #define I5100_MIR1 0x84 /* Memory Interleave Range 1 */
  31. #define I5100_AMIR_0 0x8c /* Adjusted Memory Interleave Range 0 */
  32. #define I5100_AMIR_1 0x90 /* Adjusted Memory Interleave Range 1 */
  33. #define I5100_FERR_NF_MEM 0xa0 /* MC First Non Fatal Errors */
  34. #define I5100_FERR_NF_MEM_M16ERR_MASK (1 << 16)
  35. #define I5100_FERR_NF_MEM_M15ERR_MASK (1 << 15)
  36. #define I5100_FERR_NF_MEM_M14ERR_MASK (1 << 14)
  37. #define I5100_FERR_NF_MEM_M12ERR_MASK (1 << 12)
  38. #define I5100_FERR_NF_MEM_M11ERR_MASK (1 << 11)
  39. #define I5100_FERR_NF_MEM_M10ERR_MASK (1 << 10)
  40. #define I5100_FERR_NF_MEM_M6ERR_MASK (1 << 6)
  41. #define I5100_FERR_NF_MEM_M5ERR_MASK (1 << 5)
  42. #define I5100_FERR_NF_MEM_M4ERR_MASK (1 << 4)
  43. #define I5100_FERR_NF_MEM_M1ERR_MASK 1
  44. #define I5100_FERR_NF_MEM_ANY_MASK \
  45. (I5100_FERR_NF_MEM_M16ERR_MASK | \
  46. I5100_FERR_NF_MEM_M15ERR_MASK | \
  47. I5100_FERR_NF_MEM_M14ERR_MASK | \
  48. I5100_FERR_NF_MEM_M12ERR_MASK | \
  49. I5100_FERR_NF_MEM_M11ERR_MASK | \
  50. I5100_FERR_NF_MEM_M10ERR_MASK | \
  51. I5100_FERR_NF_MEM_M6ERR_MASK | \
  52. I5100_FERR_NF_MEM_M5ERR_MASK | \
  53. I5100_FERR_NF_MEM_M4ERR_MASK | \
  54. I5100_FERR_NF_MEM_M1ERR_MASK)
  55. #define I5100_NERR_NF_MEM 0xa4 /* MC Next Non-Fatal Errors */
  56. #define I5100_EMASK_MEM 0xa8 /* MC Error Mask Register */
  57. /* device 21 and 22, func 0 */
  58. #define I5100_MTR_0 0x154 /* Memory Technology Registers 0-3 */
  59. #define I5100_DMIR 0x15c /* DIMM Interleave Range */
  60. #define I5100_VALIDLOG 0x18c /* Valid Log Markers */
  61. #define I5100_NRECMEMA 0x190 /* Non-Recoverable Memory Error Log Reg A */
  62. #define I5100_NRECMEMB 0x194 /* Non-Recoverable Memory Error Log Reg B */
  63. #define I5100_REDMEMA 0x198 /* Recoverable Memory Data Error Log Reg A */
  64. #define I5100_REDMEMB 0x19c /* Recoverable Memory Data Error Log Reg B */
  65. #define I5100_RECMEMA 0x1a0 /* Recoverable Memory Error Log Reg A */
  66. #define I5100_RECMEMB 0x1a4 /* Recoverable Memory Error Log Reg B */
  67. #define I5100_MTR_4 0x1b0 /* Memory Technology Registers 4,5 */
  68. /* bit field accessors */
  69. static inline u32 i5100_mc_errdeten(u32 mc)
  70. {
  71. return mc >> 5 & 1;
  72. }
  73. static inline u16 i5100_spddata_rdo(u16 a)
  74. {
  75. return a >> 15 & 1;
  76. }
  77. static inline u16 i5100_spddata_sbe(u16 a)
  78. {
  79. return a >> 13 & 1;
  80. }
  81. static inline u16 i5100_spddata_busy(u16 a)
  82. {
  83. return a >> 12 & 1;
  84. }
  85. static inline u16 i5100_spddata_data(u16 a)
  86. {
  87. return a & ((1 << 8) - 1);
  88. }
  89. static inline u32 i5100_spdcmd_create(u32 dti, u32 ckovrd, u32 sa, u32 ba,
  90. u32 data, u32 cmd)
  91. {
  92. return ((dti & ((1 << 4) - 1)) << 28) |
  93. ((ckovrd & 1) << 27) |
  94. ((sa & ((1 << 3) - 1)) << 24) |
  95. ((ba & ((1 << 8) - 1)) << 16) |
  96. ((data & ((1 << 8) - 1)) << 8) |
  97. (cmd & 1);
  98. }
  99. static inline u16 i5100_tolm_tolm(u16 a)
  100. {
  101. return a >> 12 & ((1 << 4) - 1);
  102. }
  103. static inline u16 i5100_mir_limit(u16 a)
  104. {
  105. return a >> 4 & ((1 << 12) - 1);
  106. }
  107. static inline u16 i5100_mir_way1(u16 a)
  108. {
  109. return a >> 1 & 1;
  110. }
  111. static inline u16 i5100_mir_way0(u16 a)
  112. {
  113. return a & 1;
  114. }
  115. static inline u32 i5100_ferr_nf_mem_chan_indx(u32 a)
  116. {
  117. return a >> 28 & 1;
  118. }
  119. static inline u32 i5100_ferr_nf_mem_any(u32 a)
  120. {
  121. return a & I5100_FERR_NF_MEM_ANY_MASK;
  122. }
  123. static inline u32 i5100_nerr_nf_mem_any(u32 a)
  124. {
  125. return i5100_ferr_nf_mem_any(a);
  126. }
  127. static inline u32 i5100_dmir_limit(u32 a)
  128. {
  129. return a >> 16 & ((1 << 11) - 1);
  130. }
  131. static inline u32 i5100_dmir_rank(u32 a, u32 i)
  132. {
  133. return a >> (4 * i) & ((1 << 2) - 1);
  134. }
  135. static inline u16 i5100_mtr_present(u16 a)
  136. {
  137. return a >> 10 & 1;
  138. }
  139. static inline u16 i5100_mtr_ethrottle(u16 a)
  140. {
  141. return a >> 9 & 1;
  142. }
  143. static inline u16 i5100_mtr_width(u16 a)
  144. {
  145. return a >> 8 & 1;
  146. }
  147. static inline u16 i5100_mtr_numbank(u16 a)
  148. {
  149. return a >> 6 & 1;
  150. }
  151. static inline u16 i5100_mtr_numrow(u16 a)
  152. {
  153. return a >> 2 & ((1 << 2) - 1);
  154. }
  155. static inline u16 i5100_mtr_numcol(u16 a)
  156. {
  157. return a & ((1 << 2) - 1);
  158. }
  159. static inline u32 i5100_validlog_redmemvalid(u32 a)
  160. {
  161. return a >> 2 & 1;
  162. }
  163. static inline u32 i5100_validlog_recmemvalid(u32 a)
  164. {
  165. return a >> 1 & 1;
  166. }
  167. static inline u32 i5100_validlog_nrecmemvalid(u32 a)
  168. {
  169. return a & 1;
  170. }
  171. static inline u32 i5100_nrecmema_merr(u32 a)
  172. {
  173. return a >> 15 & ((1 << 5) - 1);
  174. }
  175. static inline u32 i5100_nrecmema_bank(u32 a)
  176. {
  177. return a >> 12 & ((1 << 3) - 1);
  178. }
  179. static inline u32 i5100_nrecmema_rank(u32 a)
  180. {
  181. return a >> 8 & ((1 << 3) - 1);
  182. }
  183. static inline u32 i5100_nrecmema_dm_buf_id(u32 a)
  184. {
  185. return a & ((1 << 8) - 1);
  186. }
  187. static inline u32 i5100_nrecmemb_cas(u32 a)
  188. {
  189. return a >> 16 & ((1 << 13) - 1);
  190. }
  191. static inline u32 i5100_nrecmemb_ras(u32 a)
  192. {
  193. return a & ((1 << 16) - 1);
  194. }
  195. static inline u32 i5100_redmemb_ecc_locator(u32 a)
  196. {
  197. return a & ((1 << 18) - 1);
  198. }
  199. static inline u32 i5100_recmema_merr(u32 a)
  200. {
  201. return i5100_nrecmema_merr(a);
  202. }
  203. static inline u32 i5100_recmema_bank(u32 a)
  204. {
  205. return i5100_nrecmema_bank(a);
  206. }
  207. static inline u32 i5100_recmema_rank(u32 a)
  208. {
  209. return i5100_nrecmema_rank(a);
  210. }
  211. static inline u32 i5100_recmema_dm_buf_id(u32 a)
  212. {
  213. return i5100_nrecmema_dm_buf_id(a);
  214. }
  215. static inline u32 i5100_recmemb_cas(u32 a)
  216. {
  217. return i5100_nrecmemb_cas(a);
  218. }
  219. static inline u32 i5100_recmemb_ras(u32 a)
  220. {
  221. return i5100_nrecmemb_ras(a);
  222. }
  223. /* some generic limits */
  224. #define I5100_MAX_RANKS_PER_CTLR 6
  225. #define I5100_MAX_CTLRS 2
  226. #define I5100_MAX_RANKS_PER_DIMM 4
  227. #define I5100_DIMM_ADDR_LINES (6 - 3) /* 64 bits / 8 bits per byte */
  228. #define I5100_MAX_DIMM_SLOTS_PER_CTLR 4
  229. #define I5100_MAX_RANK_INTERLEAVE 4
  230. #define I5100_MAX_DMIRS 5
  231. struct i5100_priv {
  232. /* ranks on each dimm -- 0 maps to not present -- obtained via SPD */
  233. int dimm_numrank[I5100_MAX_CTLRS][I5100_MAX_DIMM_SLOTS_PER_CTLR];
  234. /*
  235. * mainboard chip select map -- maps i5100 chip selects to
  236. * DIMM slot chip selects. In the case of only 4 ranks per
  237. * controller, the mapping is fairly obvious but not unique.
  238. * we map -1 -> NC and assume both controllers use the same
  239. * map...
  240. *
  241. */
  242. int dimm_csmap[I5100_MAX_DIMM_SLOTS_PER_CTLR][I5100_MAX_RANKS_PER_DIMM];
  243. /* memory interleave range */
  244. struct {
  245. u64 limit;
  246. unsigned way[2];
  247. } mir[I5100_MAX_CTLRS];
  248. /* adjusted memory interleave range register */
  249. unsigned amir[I5100_MAX_CTLRS];
  250. /* dimm interleave range */
  251. struct {
  252. unsigned rank[I5100_MAX_RANK_INTERLEAVE];
  253. u64 limit;
  254. } dmir[I5100_MAX_CTLRS][I5100_MAX_DMIRS];
  255. /* memory technology registers... */
  256. struct {
  257. unsigned present; /* 0 or 1 */
  258. unsigned ethrottle; /* 0 or 1 */
  259. unsigned width; /* 4 or 8 bits */
  260. unsigned numbank; /* 2 or 3 lines */
  261. unsigned numrow; /* 13 .. 16 lines */
  262. unsigned numcol; /* 11 .. 12 lines */
  263. } mtr[I5100_MAX_CTLRS][I5100_MAX_RANKS_PER_CTLR];
  264. u64 tolm; /* top of low memory in bytes */
  265. unsigned ranksperctlr; /* number of ranks per controller */
  266. struct pci_dev *mc; /* device 16 func 1 */
  267. struct pci_dev *ch0mm; /* device 21 func 0 */
  268. struct pci_dev *ch1mm; /* device 22 func 0 */
  269. };
  270. /* map a rank/ctlr to a slot number on the mainboard */
  271. static int i5100_rank_to_slot(const struct mem_ctl_info *mci,
  272. int ctlr, int rank)
  273. {
  274. const struct i5100_priv *priv = mci->pvt_info;
  275. int i;
  276. for (i = 0; i < I5100_MAX_DIMM_SLOTS_PER_CTLR; i++) {
  277. int j;
  278. const int numrank = priv->dimm_numrank[ctlr][i];
  279. for (j = 0; j < numrank; j++)
  280. if (priv->dimm_csmap[i][j] == rank)
  281. return i * 2 + ctlr;
  282. }
  283. return -1;
  284. }
  285. static const char *i5100_err_msg(unsigned err)
  286. {
  287. static const char *merrs[] = {
  288. "unknown", /* 0 */
  289. "uncorrectable data ECC on replay", /* 1 */
  290. "unknown", /* 2 */
  291. "unknown", /* 3 */
  292. "aliased uncorrectable demand data ECC", /* 4 */
  293. "aliased uncorrectable spare-copy data ECC", /* 5 */
  294. "aliased uncorrectable patrol data ECC", /* 6 */
  295. "unknown", /* 7 */
  296. "unknown", /* 8 */
  297. "unknown", /* 9 */
  298. "non-aliased uncorrectable demand data ECC", /* 10 */
  299. "non-aliased uncorrectable spare-copy data ECC", /* 11 */
  300. "non-aliased uncorrectable patrol data ECC", /* 12 */
  301. "unknown", /* 13 */
  302. "correctable demand data ECC", /* 14 */
  303. "correctable spare-copy data ECC", /* 15 */
  304. "correctable patrol data ECC", /* 16 */
  305. "unknown", /* 17 */
  306. "SPD protocol error", /* 18 */
  307. "unknown", /* 19 */
  308. "spare copy initiated", /* 20 */
  309. "spare copy completed", /* 21 */
  310. };
  311. unsigned i;
  312. for (i = 0; i < ARRAY_SIZE(merrs); i++)
  313. if (1 << i & err)
  314. return merrs[i];
  315. return "none";
  316. }
  317. /* convert csrow index into a rank (per controller -- 0..5) */
  318. static int i5100_csrow_to_rank(const struct mem_ctl_info *mci, int csrow)
  319. {
  320. const struct i5100_priv *priv = mci->pvt_info;
  321. return csrow % priv->ranksperctlr;
  322. }
  323. /* convert csrow index into a controller (0..1) */
  324. static int i5100_csrow_to_cntlr(const struct mem_ctl_info *mci, int csrow)
  325. {
  326. const struct i5100_priv *priv = mci->pvt_info;
  327. return csrow / priv->ranksperctlr;
  328. }
  329. static unsigned i5100_rank_to_csrow(const struct mem_ctl_info *mci,
  330. int ctlr, int rank)
  331. {
  332. const struct i5100_priv *priv = mci->pvt_info;
  333. return ctlr * priv->ranksperctlr + rank;
  334. }
  335. static void i5100_handle_ce(struct mem_ctl_info *mci,
  336. int ctlr,
  337. unsigned bank,
  338. unsigned rank,
  339. unsigned long syndrome,
  340. unsigned cas,
  341. unsigned ras,
  342. const char *msg)
  343. {
  344. const int csrow = i5100_rank_to_csrow(mci, ctlr, rank);
  345. printk(KERN_ERR
  346. "CE ctlr %d, bank %u, rank %u, syndrome 0x%lx, "
  347. "cas %u, ras %u, csrow %u, label \"%s\": %s\n",
  348. ctlr, bank, rank, syndrome, cas, ras,
  349. csrow, mci->csrows[csrow].channels[0].label, msg);
  350. mci->ce_count++;
  351. mci->csrows[csrow].ce_count++;
  352. mci->csrows[csrow].channels[0].ce_count++;
  353. }
  354. static void i5100_handle_ue(struct mem_ctl_info *mci,
  355. int ctlr,
  356. unsigned bank,
  357. unsigned rank,
  358. unsigned long syndrome,
  359. unsigned cas,
  360. unsigned ras,
  361. const char *msg)
  362. {
  363. const int csrow = i5100_rank_to_csrow(mci, ctlr, rank);
  364. printk(KERN_ERR
  365. "UE ctlr %d, bank %u, rank %u, syndrome 0x%lx, "
  366. "cas %u, ras %u, csrow %u, label \"%s\": %s\n",
  367. ctlr, bank, rank, syndrome, cas, ras,
  368. csrow, mci->csrows[csrow].channels[0].label, msg);
  369. mci->ue_count++;
  370. mci->csrows[csrow].ue_count++;
  371. }
  372. static void i5100_read_log(struct mem_ctl_info *mci, int ctlr,
  373. u32 ferr, u32 nerr)
  374. {
  375. struct i5100_priv *priv = mci->pvt_info;
  376. struct pci_dev *pdev = (ctlr) ? priv->ch1mm : priv->ch0mm;
  377. u32 dw;
  378. u32 dw2;
  379. unsigned syndrome = 0;
  380. unsigned ecc_loc = 0;
  381. unsigned merr;
  382. unsigned bank;
  383. unsigned rank;
  384. unsigned cas;
  385. unsigned ras;
  386. pci_read_config_dword(pdev, I5100_VALIDLOG, &dw);
  387. if (i5100_validlog_redmemvalid(dw)) {
  388. pci_read_config_dword(pdev, I5100_REDMEMA, &dw2);
  389. syndrome = dw2;
  390. pci_read_config_dword(pdev, I5100_REDMEMB, &dw2);
  391. ecc_loc = i5100_redmemb_ecc_locator(dw2);
  392. }
  393. if (i5100_validlog_recmemvalid(dw)) {
  394. const char *msg;
  395. pci_read_config_dword(pdev, I5100_RECMEMA, &dw2);
  396. merr = i5100_recmema_merr(dw2);
  397. bank = i5100_recmema_bank(dw2);
  398. rank = i5100_recmema_rank(dw2);
  399. pci_read_config_dword(pdev, I5100_RECMEMB, &dw2);
  400. cas = i5100_recmemb_cas(dw2);
  401. ras = i5100_recmemb_ras(dw2);
  402. /* FIXME: not really sure if this is what merr is...
  403. */
  404. if (!merr)
  405. msg = i5100_err_msg(ferr);
  406. else
  407. msg = i5100_err_msg(nerr);
  408. i5100_handle_ce(mci, ctlr, bank, rank, syndrome, cas, ras, msg);
  409. }
  410. if (i5100_validlog_nrecmemvalid(dw)) {
  411. const char *msg;
  412. pci_read_config_dword(pdev, I5100_NRECMEMA, &dw2);
  413. merr = i5100_nrecmema_merr(dw2);
  414. bank = i5100_nrecmema_bank(dw2);
  415. rank = i5100_nrecmema_rank(dw2);
  416. pci_read_config_dword(pdev, I5100_NRECMEMB, &dw2);
  417. cas = i5100_nrecmemb_cas(dw2);
  418. ras = i5100_nrecmemb_ras(dw2);
  419. /* FIXME: not really sure if this is what merr is...
  420. */
  421. if (!merr)
  422. msg = i5100_err_msg(ferr);
  423. else
  424. msg = i5100_err_msg(nerr);
  425. i5100_handle_ue(mci, ctlr, bank, rank, syndrome, cas, ras, msg);
  426. }
  427. pci_write_config_dword(pdev, I5100_VALIDLOG, dw);
  428. }
  429. static void i5100_check_error(struct mem_ctl_info *mci)
  430. {
  431. struct i5100_priv *priv = mci->pvt_info;
  432. u32 dw;
  433. pci_read_config_dword(priv->mc, I5100_FERR_NF_MEM, &dw);
  434. if (i5100_ferr_nf_mem_any(dw)) {
  435. u32 dw2;
  436. pci_read_config_dword(priv->mc, I5100_NERR_NF_MEM, &dw2);
  437. if (dw2)
  438. pci_write_config_dword(priv->mc, I5100_NERR_NF_MEM,
  439. dw2);
  440. pci_write_config_dword(priv->mc, I5100_FERR_NF_MEM, dw);
  441. i5100_read_log(mci, i5100_ferr_nf_mem_chan_indx(dw),
  442. i5100_ferr_nf_mem_any(dw),
  443. i5100_nerr_nf_mem_any(dw2));
  444. }
  445. }
  446. static struct pci_dev *pci_get_device_func(unsigned vendor,
  447. unsigned device,
  448. unsigned func)
  449. {
  450. struct pci_dev *ret = NULL;
  451. while (1) {
  452. ret = pci_get_device(vendor, device, ret);
  453. if (!ret)
  454. break;
  455. if (PCI_FUNC(ret->devfn) == func)
  456. break;
  457. }
  458. return ret;
  459. }
  460. static unsigned long __devinit i5100_npages(struct mem_ctl_info *mci,
  461. int csrow)
  462. {
  463. struct i5100_priv *priv = mci->pvt_info;
  464. const unsigned ctlr_rank = i5100_csrow_to_rank(mci, csrow);
  465. const unsigned ctlr = i5100_csrow_to_cntlr(mci, csrow);
  466. unsigned addr_lines;
  467. /* dimm present? */
  468. if (!priv->mtr[ctlr][ctlr_rank].present)
  469. return 0ULL;
  470. addr_lines =
  471. I5100_DIMM_ADDR_LINES +
  472. priv->mtr[ctlr][ctlr_rank].numcol +
  473. priv->mtr[ctlr][ctlr_rank].numrow +
  474. priv->mtr[ctlr][ctlr_rank].numbank;
  475. return (unsigned long)
  476. ((unsigned long long) (1ULL << addr_lines) / PAGE_SIZE);
  477. }
  478. static void __devinit i5100_init_mtr(struct mem_ctl_info *mci)
  479. {
  480. struct i5100_priv *priv = mci->pvt_info;
  481. struct pci_dev *mms[2] = { priv->ch0mm, priv->ch1mm };
  482. int i;
  483. for (i = 0; i < I5100_MAX_CTLRS; i++) {
  484. int j;
  485. struct pci_dev *pdev = mms[i];
  486. for (j = 0; j < I5100_MAX_RANKS_PER_CTLR; j++) {
  487. const unsigned addr =
  488. (j < 4) ? I5100_MTR_0 + j * 2 :
  489. I5100_MTR_4 + (j - 4) * 2;
  490. u16 w;
  491. pci_read_config_word(pdev, addr, &w);
  492. priv->mtr[i][j].present = i5100_mtr_present(w);
  493. priv->mtr[i][j].ethrottle = i5100_mtr_ethrottle(w);
  494. priv->mtr[i][j].width = 4 + 4 * i5100_mtr_width(w);
  495. priv->mtr[i][j].numbank = 2 + i5100_mtr_numbank(w);
  496. priv->mtr[i][j].numrow = 13 + i5100_mtr_numrow(w);
  497. priv->mtr[i][j].numcol = 10 + i5100_mtr_numcol(w);
  498. }
  499. }
  500. }
  501. /*
  502. * FIXME: make this into a real i2c adapter (so that dimm-decode
  503. * will work)?
  504. */
  505. static int i5100_read_spd_byte(const struct mem_ctl_info *mci,
  506. u8 ch, u8 slot, u8 addr, u8 *byte)
  507. {
  508. struct i5100_priv *priv = mci->pvt_info;
  509. u16 w;
  510. unsigned long et;
  511. pci_read_config_word(priv->mc, I5100_SPDDATA, &w);
  512. if (i5100_spddata_busy(w))
  513. return -1;
  514. pci_write_config_dword(priv->mc, I5100_SPDCMD,
  515. i5100_spdcmd_create(0xa, 1, ch * 4 + slot, addr,
  516. 0, 0));
  517. /* wait up to 100ms */
  518. et = jiffies + HZ / 10;
  519. udelay(100);
  520. while (1) {
  521. pci_read_config_word(priv->mc, I5100_SPDDATA, &w);
  522. if (!i5100_spddata_busy(w))
  523. break;
  524. udelay(100);
  525. }
  526. if (!i5100_spddata_rdo(w) || i5100_spddata_sbe(w))
  527. return -1;
  528. *byte = i5100_spddata_data(w);
  529. return 0;
  530. }
  531. /*
  532. * fill dimm chip select map
  533. *
  534. * FIXME:
  535. * o only valid for 4 ranks per controller
  536. * o not the only way to may chip selects to dimm slots
  537. * o investigate if there is some way to obtain this map from the bios
  538. */
  539. static void __devinit i5100_init_dimm_csmap(struct mem_ctl_info *mci)
  540. {
  541. struct i5100_priv *priv = mci->pvt_info;
  542. int i;
  543. WARN_ON(priv->ranksperctlr != 4);
  544. for (i = 0; i < I5100_MAX_DIMM_SLOTS_PER_CTLR; i++) {
  545. int j;
  546. for (j = 0; j < I5100_MAX_RANKS_PER_DIMM; j++)
  547. priv->dimm_csmap[i][j] = -1; /* default NC */
  548. }
  549. /* only 2 chip selects per slot... */
  550. priv->dimm_csmap[0][0] = 0;
  551. priv->dimm_csmap[0][1] = 3;
  552. priv->dimm_csmap[1][0] = 1;
  553. priv->dimm_csmap[1][1] = 2;
  554. priv->dimm_csmap[2][0] = 2;
  555. priv->dimm_csmap[3][0] = 3;
  556. }
  557. static void __devinit i5100_init_dimm_layout(struct pci_dev *pdev,
  558. struct mem_ctl_info *mci)
  559. {
  560. struct i5100_priv *priv = mci->pvt_info;
  561. int i;
  562. for (i = 0; i < I5100_MAX_CTLRS; i++) {
  563. int j;
  564. for (j = 0; j < I5100_MAX_DIMM_SLOTS_PER_CTLR; j++) {
  565. u8 rank;
  566. if (i5100_read_spd_byte(mci, i, j, 5, &rank) < 0)
  567. priv->dimm_numrank[i][j] = 0;
  568. else
  569. priv->dimm_numrank[i][j] = (rank & 3) + 1;
  570. }
  571. }
  572. i5100_init_dimm_csmap(mci);
  573. }
  574. static void __devinit i5100_init_interleaving(struct pci_dev *pdev,
  575. struct mem_ctl_info *mci)
  576. {
  577. u16 w;
  578. u32 dw;
  579. struct i5100_priv *priv = mci->pvt_info;
  580. struct pci_dev *mms[2] = { priv->ch0mm, priv->ch1mm };
  581. int i;
  582. pci_read_config_word(pdev, I5100_TOLM, &w);
  583. priv->tolm = (u64) i5100_tolm_tolm(w) * 256 * 1024 * 1024;
  584. pci_read_config_word(pdev, I5100_MIR0, &w);
  585. priv->mir[0].limit = (u64) i5100_mir_limit(w) << 28;
  586. priv->mir[0].way[1] = i5100_mir_way1(w);
  587. priv->mir[0].way[0] = i5100_mir_way0(w);
  588. pci_read_config_word(pdev, I5100_MIR1, &w);
  589. priv->mir[1].limit = (u64) i5100_mir_limit(w) << 28;
  590. priv->mir[1].way[1] = i5100_mir_way1(w);
  591. priv->mir[1].way[0] = i5100_mir_way0(w);
  592. pci_read_config_word(pdev, I5100_AMIR_0, &w);
  593. priv->amir[0] = w;
  594. pci_read_config_word(pdev, I5100_AMIR_1, &w);
  595. priv->amir[1] = w;
  596. for (i = 0; i < I5100_MAX_CTLRS; i++) {
  597. int j;
  598. for (j = 0; j < 5; j++) {
  599. int k;
  600. pci_read_config_dword(mms[i], I5100_DMIR + j * 4, &dw);
  601. priv->dmir[i][j].limit =
  602. (u64) i5100_dmir_limit(dw) << 28;
  603. for (k = 0; k < I5100_MAX_RANKS_PER_DIMM; k++)
  604. priv->dmir[i][j].rank[k] =
  605. i5100_dmir_rank(dw, k);
  606. }
  607. }
  608. i5100_init_mtr(mci);
  609. }
  610. static void __devinit i5100_init_csrows(struct mem_ctl_info *mci)
  611. {
  612. int i;
  613. unsigned long total_pages = 0UL;
  614. struct i5100_priv *priv = mci->pvt_info;
  615. for (i = 0; i < mci->nr_csrows; i++) {
  616. const unsigned long npages = i5100_npages(mci, i);
  617. const unsigned cntlr = i5100_csrow_to_cntlr(mci, i);
  618. const unsigned rank = i5100_csrow_to_rank(mci, i);
  619. if (!npages)
  620. continue;
  621. /*
  622. * FIXME: these two are totally bogus -- I don't see how to
  623. * map them correctly to this structure...
  624. */
  625. mci->csrows[i].first_page = total_pages;
  626. mci->csrows[i].last_page = total_pages + npages - 1;
  627. mci->csrows[i].page_mask = 0UL;
  628. mci->csrows[i].nr_pages = npages;
  629. mci->csrows[i].grain = 32;
  630. mci->csrows[i].csrow_idx = i;
  631. mci->csrows[i].dtype =
  632. (priv->mtr[cntlr][rank].width == 4) ? DEV_X4 : DEV_X8;
  633. mci->csrows[i].ue_count = 0;
  634. mci->csrows[i].ce_count = 0;
  635. mci->csrows[i].mtype = MEM_RDDR2;
  636. mci->csrows[i].edac_mode = EDAC_SECDED;
  637. mci->csrows[i].mci = mci;
  638. mci->csrows[i].nr_channels = 1;
  639. mci->csrows[i].channels[0].chan_idx = 0;
  640. mci->csrows[i].channels[0].ce_count = 0;
  641. mci->csrows[i].channels[0].csrow = mci->csrows + i;
  642. snprintf(mci->csrows[i].channels[0].label,
  643. sizeof(mci->csrows[i].channels[0].label),
  644. "DIMM%u", i5100_rank_to_slot(mci, cntlr, rank));
  645. total_pages += npages;
  646. }
  647. }
  648. static int __devinit i5100_init_one(struct pci_dev *pdev,
  649. const struct pci_device_id *id)
  650. {
  651. int rc;
  652. struct mem_ctl_info *mci;
  653. struct i5100_priv *priv;
  654. struct pci_dev *ch0mm, *ch1mm;
  655. int ret = 0;
  656. u32 dw;
  657. int ranksperch;
  658. if (PCI_FUNC(pdev->devfn) != 1)
  659. return -ENODEV;
  660. rc = pci_enable_device(pdev);
  661. if (rc < 0) {
  662. ret = rc;
  663. goto bail;
  664. }
  665. /* ECC enabled? */
  666. pci_read_config_dword(pdev, I5100_MC, &dw);
  667. if (!i5100_mc_errdeten(dw)) {
  668. printk(KERN_INFO "i5100_edac: ECC not enabled.\n");
  669. ret = -ENODEV;
  670. goto bail_pdev;
  671. }
  672. /* figure out how many ranks, from strapped state of 48GB_Mode input */
  673. pci_read_config_dword(pdev, I5100_MS, &dw);
  674. ranksperch = !!(dw & (1 << 8)) * 2 + 4;
  675. if (ranksperch != 4) {
  676. /* FIXME: get 6 ranks / controller to work - need hw... */
  677. printk(KERN_INFO "i5100_edac: unsupported configuration.\n");
  678. ret = -ENODEV;
  679. goto bail_pdev;
  680. }
  681. /* enable error reporting... */
  682. pci_read_config_dword(pdev, I5100_EMASK_MEM, &dw);
  683. dw &= ~I5100_FERR_NF_MEM_ANY_MASK;
  684. pci_write_config_dword(pdev, I5100_EMASK_MEM, dw);
  685. /* device 21, func 0, Channel 0 Memory Map, Error Flag/Mask, etc... */
  686. ch0mm = pci_get_device_func(PCI_VENDOR_ID_INTEL,
  687. PCI_DEVICE_ID_INTEL_5100_21, 0);
  688. if (!ch0mm) {
  689. ret = -ENODEV;
  690. goto bail_pdev;
  691. }
  692. rc = pci_enable_device(ch0mm);
  693. if (rc < 0) {
  694. ret = rc;
  695. goto bail_ch0;
  696. }
  697. /* device 22, func 0, Channel 1 Memory Map, Error Flag/Mask, etc... */
  698. ch1mm = pci_get_device_func(PCI_VENDOR_ID_INTEL,
  699. PCI_DEVICE_ID_INTEL_5100_22, 0);
  700. if (!ch1mm) {
  701. ret = -ENODEV;
  702. goto bail_disable_ch0;
  703. }
  704. rc = pci_enable_device(ch1mm);
  705. if (rc < 0) {
  706. ret = rc;
  707. goto bail_ch1;
  708. }
  709. mci = edac_mc_alloc(sizeof(*priv), ranksperch * 2, 1, 0);
  710. if (!mci) {
  711. ret = -ENOMEM;
  712. goto bail_disable_ch1;
  713. }
  714. mci->dev = &pdev->dev;
  715. priv = mci->pvt_info;
  716. priv->ranksperctlr = ranksperch;
  717. priv->mc = pdev;
  718. priv->ch0mm = ch0mm;
  719. priv->ch1mm = ch1mm;
  720. i5100_init_dimm_layout(pdev, mci);
  721. i5100_init_interleaving(pdev, mci);
  722. mci->mtype_cap = MEM_FLAG_FB_DDR2;
  723. mci->edac_ctl_cap = EDAC_FLAG_SECDED;
  724. mci->edac_cap = EDAC_FLAG_SECDED;
  725. mci->mod_name = "i5100_edac.c";
  726. mci->mod_ver = "not versioned";
  727. mci->ctl_name = "i5100";
  728. mci->dev_name = pci_name(pdev);
  729. mci->ctl_page_to_phys = NULL;
  730. mci->edac_check = i5100_check_error;
  731. i5100_init_csrows(mci);
  732. /* this strange construction seems to be in every driver, dunno why */
  733. switch (edac_op_state) {
  734. case EDAC_OPSTATE_POLL:
  735. case EDAC_OPSTATE_NMI:
  736. break;
  737. default:
  738. edac_op_state = EDAC_OPSTATE_POLL;
  739. break;
  740. }
  741. if (edac_mc_add_mc(mci)) {
  742. ret = -ENODEV;
  743. goto bail_mc;
  744. }
  745. return ret;
  746. bail_mc:
  747. edac_mc_free(mci);
  748. bail_disable_ch1:
  749. pci_disable_device(ch1mm);
  750. bail_ch1:
  751. pci_dev_put(ch1mm);
  752. bail_disable_ch0:
  753. pci_disable_device(ch0mm);
  754. bail_ch0:
  755. pci_dev_put(ch0mm);
  756. bail_pdev:
  757. pci_disable_device(pdev);
  758. bail:
  759. return ret;
  760. }
  761. static void __devexit i5100_remove_one(struct pci_dev *pdev)
  762. {
  763. struct mem_ctl_info *mci;
  764. struct i5100_priv *priv;
  765. mci = edac_mc_del_mc(&pdev->dev);
  766. if (!mci)
  767. return;
  768. priv = mci->pvt_info;
  769. pci_disable_device(pdev);
  770. pci_disable_device(priv->ch0mm);
  771. pci_disable_device(priv->ch1mm);
  772. pci_dev_put(priv->ch0mm);
  773. pci_dev_put(priv->ch1mm);
  774. edac_mc_free(mci);
  775. }
  776. static const struct pci_device_id i5100_pci_tbl[] __devinitdata = {
  777. /* Device 16, Function 0, Channel 0 Memory Map, Error Flag/Mask, ... */
  778. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_5100_16) },
  779. { 0, }
  780. };
  781. MODULE_DEVICE_TABLE(pci, i5100_pci_tbl);
  782. static struct pci_driver i5100_driver = {
  783. .name = KBUILD_BASENAME,
  784. .probe = i5100_init_one,
  785. .remove = __devexit_p(i5100_remove_one),
  786. .id_table = i5100_pci_tbl,
  787. };
  788. static int __init i5100_init(void)
  789. {
  790. int pci_rc;
  791. pci_rc = pci_register_driver(&i5100_driver);
  792. return (pci_rc < 0) ? pci_rc : 0;
  793. }
  794. static void __exit i5100_exit(void)
  795. {
  796. pci_unregister_driver(&i5100_driver);
  797. }
  798. module_init(i5100_init);
  799. module_exit(i5100_exit);
  800. MODULE_LICENSE("GPL");
  801. MODULE_AUTHOR
  802. ("Arthur Jones <ajones@riverbed.com>");
  803. MODULE_DESCRIPTION("MC Driver for Intel I5100 memory controllers");