ioatdma.h 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163
  1. /*
  2. * Copyright(c) 2004 - 2007 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59
  16. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called COPYING.
  20. */
  21. #ifndef IOATDMA_H
  22. #define IOATDMA_H
  23. #include <linux/dmaengine.h>
  24. #include "ioatdma_hw.h"
  25. #include <linux/init.h>
  26. #include <linux/dmapool.h>
  27. #include <linux/cache.h>
  28. #include <linux/pci_ids.h>
  29. #include <net/tcp.h>
  30. #define IOAT_DMA_VERSION "3.30"
  31. enum ioat_interrupt {
  32. none = 0,
  33. msix_multi_vector = 1,
  34. msix_single_vector = 2,
  35. msi = 3,
  36. intx = 4,
  37. };
  38. #define IOAT_LOW_COMPLETION_MASK 0xffffffc0
  39. #define IOAT_DMA_DCA_ANY_CPU ~0
  40. #define IOAT_WATCHDOG_PERIOD (2 * HZ)
  41. /**
  42. * struct ioatdma_device - internal representation of a IOAT device
  43. * @pdev: PCI-Express device
  44. * @reg_base: MMIO register space base address
  45. * @dma_pool: for allocating DMA descriptors
  46. * @common: embedded struct dma_device
  47. * @version: version of ioatdma device
  48. * @irq_mode: which style irq to use
  49. * @msix_entries: irq handlers
  50. * @idx: per channel data
  51. */
  52. struct ioatdma_device {
  53. struct pci_dev *pdev;
  54. void __iomem *reg_base;
  55. struct pci_pool *dma_pool;
  56. struct pci_pool *completion_pool;
  57. struct dma_device common;
  58. u8 version;
  59. enum ioat_interrupt irq_mode;
  60. struct delayed_work work;
  61. struct msix_entry msix_entries[4];
  62. struct ioat_dma_chan *idx[4];
  63. };
  64. /**
  65. * struct ioat_dma_chan - internal representation of a DMA channel
  66. */
  67. struct ioat_dma_chan {
  68. void __iomem *reg_base;
  69. dma_cookie_t completed_cookie;
  70. unsigned long last_completion;
  71. unsigned long last_completion_time;
  72. size_t xfercap; /* XFERCAP register value expanded out */
  73. spinlock_t cleanup_lock;
  74. spinlock_t desc_lock;
  75. struct list_head free_desc;
  76. struct list_head used_desc;
  77. unsigned long watchdog_completion;
  78. int watchdog_tcp_cookie;
  79. u32 watchdog_last_tcp_cookie;
  80. struct delayed_work work;
  81. int pending;
  82. int dmacount;
  83. int desccount;
  84. struct ioatdma_device *device;
  85. struct dma_chan common;
  86. dma_addr_t completion_addr;
  87. union {
  88. u64 full; /* HW completion writeback */
  89. struct {
  90. u32 low;
  91. u32 high;
  92. };
  93. } *completion_virt;
  94. unsigned long last_compl_desc_addr_hw;
  95. struct tasklet_struct cleanup_task;
  96. };
  97. /* wrapper around hardware descriptor format + additional software fields */
  98. /**
  99. * struct ioat_desc_sw - wrapper around hardware descriptor
  100. * @hw: hardware DMA descriptor
  101. * @node: this descriptor will either be on the free list,
  102. * or attached to a transaction list (async_tx.tx_list)
  103. * @tx_cnt: number of descriptors required to complete the transaction
  104. * @async_tx: the generic software descriptor for all engines
  105. */
  106. struct ioat_desc_sw {
  107. struct ioat_dma_descriptor *hw;
  108. struct list_head node;
  109. int tx_cnt;
  110. size_t len;
  111. dma_addr_t src;
  112. dma_addr_t dst;
  113. struct dma_async_tx_descriptor async_tx;
  114. };
  115. static inline void ioat_set_tcp_copy_break(struct ioatdma_device *dev)
  116. {
  117. #ifdef CONFIG_NET_DMA
  118. switch (dev->version) {
  119. case IOAT_VER_1_2:
  120. case IOAT_VER_3_0:
  121. sysctl_tcp_dma_copybreak = 4096;
  122. break;
  123. case IOAT_VER_2_0:
  124. sysctl_tcp_dma_copybreak = 2048;
  125. break;
  126. }
  127. #endif
  128. }
  129. #if defined(CONFIG_INTEL_IOATDMA) || defined(CONFIG_INTEL_IOATDMA_MODULE)
  130. struct ioatdma_device *ioat_dma_probe(struct pci_dev *pdev,
  131. void __iomem *iobase);
  132. void ioat_dma_remove(struct ioatdma_device *device);
  133. struct dca_provider *ioat_dca_init(struct pci_dev *pdev, void __iomem *iobase);
  134. struct dca_provider *ioat2_dca_init(struct pci_dev *pdev, void __iomem *iobase);
  135. struct dca_provider *ioat3_dca_init(struct pci_dev *pdev, void __iomem *iobase);
  136. #else
  137. #define ioat_dma_probe(pdev, iobase) NULL
  138. #define ioat_dma_remove(device) do { } while (0)
  139. #define ioat_dca_init(pdev, iobase) NULL
  140. #define ioat2_dca_init(pdev, iobase) NULL
  141. #define ioat3_dca_init(pdev, iobase) NULL
  142. #endif
  143. #endif /* IOATDMA_H */