ioat_dma.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722
  1. /*
  2. * Intel I/OAT DMA Linux driver
  3. * Copyright(c) 2004 - 2007 Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. */
  22. /*
  23. * This driver supports an Intel I/OAT DMA engine, which does asynchronous
  24. * copy operations.
  25. */
  26. #include <linux/init.h>
  27. #include <linux/module.h>
  28. #include <linux/pci.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/dmaengine.h>
  31. #include <linux/delay.h>
  32. #include <linux/dma-mapping.h>
  33. #include <linux/workqueue.h>
  34. #include <linux/i7300_idle.h>
  35. #include "ioatdma.h"
  36. #include "ioatdma_registers.h"
  37. #include "ioatdma_hw.h"
  38. #define to_ioat_chan(chan) container_of(chan, struct ioat_dma_chan, common)
  39. #define to_ioatdma_device(dev) container_of(dev, struct ioatdma_device, common)
  40. #define to_ioat_desc(lh) container_of(lh, struct ioat_desc_sw, node)
  41. #define tx_to_ioat_desc(tx) container_of(tx, struct ioat_desc_sw, async_tx)
  42. #define chan_num(ch) ((int)((ch)->reg_base - (ch)->device->reg_base) / 0x80)
  43. static int ioat_pending_level = 4;
  44. module_param(ioat_pending_level, int, 0644);
  45. MODULE_PARM_DESC(ioat_pending_level,
  46. "high-water mark for pushing ioat descriptors (default: 4)");
  47. #define RESET_DELAY msecs_to_jiffies(100)
  48. #define WATCHDOG_DELAY round_jiffies(msecs_to_jiffies(2000))
  49. static void ioat_dma_chan_reset_part2(struct work_struct *work);
  50. static void ioat_dma_chan_watchdog(struct work_struct *work);
  51. /*
  52. * workaround for IOAT ver.3.0 null descriptor issue
  53. * (channel returns error when size is 0)
  54. */
  55. #define NULL_DESC_BUFFER_SIZE 1
  56. /* internal functions */
  57. static void ioat_dma_start_null_desc(struct ioat_dma_chan *ioat_chan);
  58. static void ioat_dma_memcpy_cleanup(struct ioat_dma_chan *ioat_chan);
  59. static struct ioat_desc_sw *
  60. ioat1_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan);
  61. static struct ioat_desc_sw *
  62. ioat2_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan);
  63. static inline struct ioat_dma_chan *ioat_lookup_chan_by_index(
  64. struct ioatdma_device *device,
  65. int index)
  66. {
  67. return device->idx[index];
  68. }
  69. /**
  70. * ioat_dma_do_interrupt - handler used for single vector interrupt mode
  71. * @irq: interrupt id
  72. * @data: interrupt data
  73. */
  74. static irqreturn_t ioat_dma_do_interrupt(int irq, void *data)
  75. {
  76. struct ioatdma_device *instance = data;
  77. struct ioat_dma_chan *ioat_chan;
  78. unsigned long attnstatus;
  79. int bit;
  80. u8 intrctrl;
  81. intrctrl = readb(instance->reg_base + IOAT_INTRCTRL_OFFSET);
  82. if (!(intrctrl & IOAT_INTRCTRL_MASTER_INT_EN))
  83. return IRQ_NONE;
  84. if (!(intrctrl & IOAT_INTRCTRL_INT_STATUS)) {
  85. writeb(intrctrl, instance->reg_base + IOAT_INTRCTRL_OFFSET);
  86. return IRQ_NONE;
  87. }
  88. attnstatus = readl(instance->reg_base + IOAT_ATTNSTATUS_OFFSET);
  89. for_each_bit(bit, &attnstatus, BITS_PER_LONG) {
  90. ioat_chan = ioat_lookup_chan_by_index(instance, bit);
  91. tasklet_schedule(&ioat_chan->cleanup_task);
  92. }
  93. writeb(intrctrl, instance->reg_base + IOAT_INTRCTRL_OFFSET);
  94. return IRQ_HANDLED;
  95. }
  96. /**
  97. * ioat_dma_do_interrupt_msix - handler used for vector-per-channel interrupt mode
  98. * @irq: interrupt id
  99. * @data: interrupt data
  100. */
  101. static irqreturn_t ioat_dma_do_interrupt_msix(int irq, void *data)
  102. {
  103. struct ioat_dma_chan *ioat_chan = data;
  104. tasklet_schedule(&ioat_chan->cleanup_task);
  105. return IRQ_HANDLED;
  106. }
  107. static void ioat_dma_cleanup_tasklet(unsigned long data);
  108. /**
  109. * ioat_dma_enumerate_channels - find and initialize the device's channels
  110. * @device: the device to be enumerated
  111. */
  112. static int ioat_dma_enumerate_channels(struct ioatdma_device *device)
  113. {
  114. u8 xfercap_scale;
  115. u32 xfercap;
  116. int i;
  117. struct ioat_dma_chan *ioat_chan;
  118. /*
  119. * IOAT ver.3 workarounds
  120. */
  121. if (device->version == IOAT_VER_3_0) {
  122. u32 chan_err_mask;
  123. u16 dev_id;
  124. u32 dmauncerrsts;
  125. /*
  126. * Write CHANERRMSK_INT with 3E07h to mask out the errors
  127. * that can cause stability issues for IOAT ver.3
  128. */
  129. chan_err_mask = 0x3E07;
  130. pci_write_config_dword(device->pdev,
  131. IOAT_PCI_CHANERRMASK_INT_OFFSET,
  132. chan_err_mask);
  133. /*
  134. * Clear DMAUNCERRSTS Cfg-Reg Parity Error status bit
  135. * (workaround for spurious config parity error after restart)
  136. */
  137. pci_read_config_word(device->pdev,
  138. IOAT_PCI_DEVICE_ID_OFFSET,
  139. &dev_id);
  140. if (dev_id == PCI_DEVICE_ID_INTEL_IOAT_TBG0) {
  141. dmauncerrsts = 0x10;
  142. pci_write_config_dword(device->pdev,
  143. IOAT_PCI_DMAUNCERRSTS_OFFSET,
  144. dmauncerrsts);
  145. }
  146. }
  147. device->common.chancnt = readb(device->reg_base + IOAT_CHANCNT_OFFSET);
  148. xfercap_scale = readb(device->reg_base + IOAT_XFERCAP_OFFSET);
  149. xfercap = (xfercap_scale == 0 ? -1 : (1UL << xfercap_scale));
  150. #ifdef CONFIG_I7300_IDLE_IOAT_CHANNEL
  151. if (i7300_idle_platform_probe(NULL, NULL) == 0) {
  152. device->common.chancnt--;
  153. }
  154. #endif
  155. for (i = 0; i < device->common.chancnt; i++) {
  156. ioat_chan = kzalloc(sizeof(*ioat_chan), GFP_KERNEL);
  157. if (!ioat_chan) {
  158. device->common.chancnt = i;
  159. break;
  160. }
  161. ioat_chan->device = device;
  162. ioat_chan->reg_base = device->reg_base + (0x80 * (i + 1));
  163. ioat_chan->xfercap = xfercap;
  164. ioat_chan->desccount = 0;
  165. INIT_DELAYED_WORK(&ioat_chan->work, ioat_dma_chan_reset_part2);
  166. if (ioat_chan->device->version != IOAT_VER_1_2) {
  167. writel(IOAT_DCACTRL_CMPL_WRITE_ENABLE
  168. | IOAT_DMA_DCA_ANY_CPU,
  169. ioat_chan->reg_base + IOAT_DCACTRL_OFFSET);
  170. }
  171. spin_lock_init(&ioat_chan->cleanup_lock);
  172. spin_lock_init(&ioat_chan->desc_lock);
  173. INIT_LIST_HEAD(&ioat_chan->free_desc);
  174. INIT_LIST_HEAD(&ioat_chan->used_desc);
  175. /* This should be made common somewhere in dmaengine.c */
  176. ioat_chan->common.device = &device->common;
  177. list_add_tail(&ioat_chan->common.device_node,
  178. &device->common.channels);
  179. device->idx[i] = ioat_chan;
  180. tasklet_init(&ioat_chan->cleanup_task,
  181. ioat_dma_cleanup_tasklet,
  182. (unsigned long) ioat_chan);
  183. tasklet_disable(&ioat_chan->cleanup_task);
  184. }
  185. return device->common.chancnt;
  186. }
  187. /**
  188. * ioat_dma_memcpy_issue_pending - push potentially unrecognized appended
  189. * descriptors to hw
  190. * @chan: DMA channel handle
  191. */
  192. static inline void __ioat1_dma_memcpy_issue_pending(
  193. struct ioat_dma_chan *ioat_chan)
  194. {
  195. ioat_chan->pending = 0;
  196. writeb(IOAT_CHANCMD_APPEND, ioat_chan->reg_base + IOAT1_CHANCMD_OFFSET);
  197. }
  198. static void ioat1_dma_memcpy_issue_pending(struct dma_chan *chan)
  199. {
  200. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  201. if (ioat_chan->pending > 0) {
  202. spin_lock_bh(&ioat_chan->desc_lock);
  203. __ioat1_dma_memcpy_issue_pending(ioat_chan);
  204. spin_unlock_bh(&ioat_chan->desc_lock);
  205. }
  206. }
  207. static inline void __ioat2_dma_memcpy_issue_pending(
  208. struct ioat_dma_chan *ioat_chan)
  209. {
  210. ioat_chan->pending = 0;
  211. writew(ioat_chan->dmacount,
  212. ioat_chan->reg_base + IOAT_CHAN_DMACOUNT_OFFSET);
  213. }
  214. static void ioat2_dma_memcpy_issue_pending(struct dma_chan *chan)
  215. {
  216. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  217. if (ioat_chan->pending > 0) {
  218. spin_lock_bh(&ioat_chan->desc_lock);
  219. __ioat2_dma_memcpy_issue_pending(ioat_chan);
  220. spin_unlock_bh(&ioat_chan->desc_lock);
  221. }
  222. }
  223. /**
  224. * ioat_dma_chan_reset_part2 - reinit the channel after a reset
  225. */
  226. static void ioat_dma_chan_reset_part2(struct work_struct *work)
  227. {
  228. struct ioat_dma_chan *ioat_chan =
  229. container_of(work, struct ioat_dma_chan, work.work);
  230. struct ioat_desc_sw *desc;
  231. spin_lock_bh(&ioat_chan->cleanup_lock);
  232. spin_lock_bh(&ioat_chan->desc_lock);
  233. ioat_chan->completion_virt->low = 0;
  234. ioat_chan->completion_virt->high = 0;
  235. ioat_chan->pending = 0;
  236. /*
  237. * count the descriptors waiting, and be sure to do it
  238. * right for both the CB1 line and the CB2 ring
  239. */
  240. ioat_chan->dmacount = 0;
  241. if (ioat_chan->used_desc.prev) {
  242. desc = to_ioat_desc(ioat_chan->used_desc.prev);
  243. do {
  244. ioat_chan->dmacount++;
  245. desc = to_ioat_desc(desc->node.next);
  246. } while (&desc->node != ioat_chan->used_desc.next);
  247. }
  248. /*
  249. * write the new starting descriptor address
  250. * this puts channel engine into ARMED state
  251. */
  252. desc = to_ioat_desc(ioat_chan->used_desc.prev);
  253. switch (ioat_chan->device->version) {
  254. case IOAT_VER_1_2:
  255. writel(((u64) desc->async_tx.phys) & 0x00000000FFFFFFFF,
  256. ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_LOW);
  257. writel(((u64) desc->async_tx.phys) >> 32,
  258. ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_HIGH);
  259. writeb(IOAT_CHANCMD_START, ioat_chan->reg_base
  260. + IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
  261. break;
  262. case IOAT_VER_2_0:
  263. writel(((u64) desc->async_tx.phys) & 0x00000000FFFFFFFF,
  264. ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_LOW);
  265. writel(((u64) desc->async_tx.phys) >> 32,
  266. ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_HIGH);
  267. /* tell the engine to go with what's left to be done */
  268. writew(ioat_chan->dmacount,
  269. ioat_chan->reg_base + IOAT_CHAN_DMACOUNT_OFFSET);
  270. break;
  271. }
  272. dev_err(&ioat_chan->device->pdev->dev,
  273. "chan%d reset - %d descs waiting, %d total desc\n",
  274. chan_num(ioat_chan), ioat_chan->dmacount, ioat_chan->desccount);
  275. spin_unlock_bh(&ioat_chan->desc_lock);
  276. spin_unlock_bh(&ioat_chan->cleanup_lock);
  277. }
  278. /**
  279. * ioat_dma_reset_channel - restart a channel
  280. * @ioat_chan: IOAT DMA channel handle
  281. */
  282. static void ioat_dma_reset_channel(struct ioat_dma_chan *ioat_chan)
  283. {
  284. u32 chansts, chanerr;
  285. if (!ioat_chan->used_desc.prev)
  286. return;
  287. chanerr = readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
  288. chansts = (ioat_chan->completion_virt->low
  289. & IOAT_CHANSTS_DMA_TRANSFER_STATUS);
  290. if (chanerr) {
  291. dev_err(&ioat_chan->device->pdev->dev,
  292. "chan%d, CHANSTS = 0x%08x CHANERR = 0x%04x, clearing\n",
  293. chan_num(ioat_chan), chansts, chanerr);
  294. writel(chanerr, ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
  295. }
  296. /*
  297. * whack it upside the head with a reset
  298. * and wait for things to settle out.
  299. * force the pending count to a really big negative
  300. * to make sure no one forces an issue_pending
  301. * while we're waiting.
  302. */
  303. spin_lock_bh(&ioat_chan->desc_lock);
  304. ioat_chan->pending = INT_MIN;
  305. writeb(IOAT_CHANCMD_RESET,
  306. ioat_chan->reg_base
  307. + IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
  308. spin_unlock_bh(&ioat_chan->desc_lock);
  309. /* schedule the 2nd half instead of sleeping a long time */
  310. schedule_delayed_work(&ioat_chan->work, RESET_DELAY);
  311. }
  312. /**
  313. * ioat_dma_chan_watchdog - watch for stuck channels
  314. */
  315. static void ioat_dma_chan_watchdog(struct work_struct *work)
  316. {
  317. struct ioatdma_device *device =
  318. container_of(work, struct ioatdma_device, work.work);
  319. struct ioat_dma_chan *ioat_chan;
  320. int i;
  321. union {
  322. u64 full;
  323. struct {
  324. u32 low;
  325. u32 high;
  326. };
  327. } completion_hw;
  328. unsigned long compl_desc_addr_hw;
  329. for (i = 0; i < device->common.chancnt; i++) {
  330. ioat_chan = ioat_lookup_chan_by_index(device, i);
  331. if (ioat_chan->device->version == IOAT_VER_1_2
  332. /* have we started processing anything yet */
  333. && ioat_chan->last_completion
  334. /* have we completed any since last watchdog cycle? */
  335. && (ioat_chan->last_completion ==
  336. ioat_chan->watchdog_completion)
  337. /* has TCP stuck on one cookie since last watchdog? */
  338. && (ioat_chan->watchdog_tcp_cookie ==
  339. ioat_chan->watchdog_last_tcp_cookie)
  340. && (ioat_chan->watchdog_tcp_cookie !=
  341. ioat_chan->completed_cookie)
  342. /* is there something in the chain to be processed? */
  343. /* CB1 chain always has at least the last one processed */
  344. && (ioat_chan->used_desc.prev != ioat_chan->used_desc.next)
  345. && ioat_chan->pending == 0) {
  346. /*
  347. * check CHANSTS register for completed
  348. * descriptor address.
  349. * if it is different than completion writeback,
  350. * it is not zero
  351. * and it has changed since the last watchdog
  352. * we can assume that channel
  353. * is still working correctly
  354. * and the problem is in completion writeback.
  355. * update completion writeback
  356. * with actual CHANSTS value
  357. * else
  358. * try resetting the channel
  359. */
  360. completion_hw.low = readl(ioat_chan->reg_base +
  361. IOAT_CHANSTS_OFFSET_LOW(ioat_chan->device->version));
  362. completion_hw.high = readl(ioat_chan->reg_base +
  363. IOAT_CHANSTS_OFFSET_HIGH(ioat_chan->device->version));
  364. #if (BITS_PER_LONG == 64)
  365. compl_desc_addr_hw =
  366. completion_hw.full
  367. & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
  368. #else
  369. compl_desc_addr_hw =
  370. completion_hw.low & IOAT_LOW_COMPLETION_MASK;
  371. #endif
  372. if ((compl_desc_addr_hw != 0)
  373. && (compl_desc_addr_hw != ioat_chan->watchdog_completion)
  374. && (compl_desc_addr_hw != ioat_chan->last_compl_desc_addr_hw)) {
  375. ioat_chan->last_compl_desc_addr_hw = compl_desc_addr_hw;
  376. ioat_chan->completion_virt->low = completion_hw.low;
  377. ioat_chan->completion_virt->high = completion_hw.high;
  378. } else {
  379. ioat_dma_reset_channel(ioat_chan);
  380. ioat_chan->watchdog_completion = 0;
  381. ioat_chan->last_compl_desc_addr_hw = 0;
  382. }
  383. /*
  384. * for version 2.0 if there are descriptors yet to be processed
  385. * and the last completed hasn't changed since the last watchdog
  386. * if they haven't hit the pending level
  387. * issue the pending to push them through
  388. * else
  389. * try resetting the channel
  390. */
  391. } else if (ioat_chan->device->version == IOAT_VER_2_0
  392. && ioat_chan->used_desc.prev
  393. && ioat_chan->last_completion
  394. && ioat_chan->last_completion == ioat_chan->watchdog_completion) {
  395. if (ioat_chan->pending < ioat_pending_level)
  396. ioat2_dma_memcpy_issue_pending(&ioat_chan->common);
  397. else {
  398. ioat_dma_reset_channel(ioat_chan);
  399. ioat_chan->watchdog_completion = 0;
  400. }
  401. } else {
  402. ioat_chan->last_compl_desc_addr_hw = 0;
  403. ioat_chan->watchdog_completion
  404. = ioat_chan->last_completion;
  405. }
  406. ioat_chan->watchdog_last_tcp_cookie =
  407. ioat_chan->watchdog_tcp_cookie;
  408. }
  409. schedule_delayed_work(&device->work, WATCHDOG_DELAY);
  410. }
  411. static dma_cookie_t ioat1_tx_submit(struct dma_async_tx_descriptor *tx)
  412. {
  413. struct ioat_dma_chan *ioat_chan = to_ioat_chan(tx->chan);
  414. struct ioat_desc_sw *first = tx_to_ioat_desc(tx);
  415. struct ioat_desc_sw *prev, *new;
  416. struct ioat_dma_descriptor *hw;
  417. dma_cookie_t cookie;
  418. LIST_HEAD(new_chain);
  419. u32 copy;
  420. size_t len;
  421. dma_addr_t src, dst;
  422. unsigned long orig_flags;
  423. unsigned int desc_count = 0;
  424. /* src and dest and len are stored in the initial descriptor */
  425. len = first->len;
  426. src = first->src;
  427. dst = first->dst;
  428. orig_flags = first->async_tx.flags;
  429. new = first;
  430. spin_lock_bh(&ioat_chan->desc_lock);
  431. prev = to_ioat_desc(ioat_chan->used_desc.prev);
  432. prefetch(prev->hw);
  433. do {
  434. copy = min_t(size_t, len, ioat_chan->xfercap);
  435. async_tx_ack(&new->async_tx);
  436. hw = new->hw;
  437. hw->size = copy;
  438. hw->ctl = 0;
  439. hw->src_addr = src;
  440. hw->dst_addr = dst;
  441. hw->next = 0;
  442. /* chain together the physical address list for the HW */
  443. wmb();
  444. prev->hw->next = (u64) new->async_tx.phys;
  445. len -= copy;
  446. dst += copy;
  447. src += copy;
  448. list_add_tail(&new->node, &new_chain);
  449. desc_count++;
  450. prev = new;
  451. } while (len && (new = ioat1_dma_get_next_descriptor(ioat_chan)));
  452. if (!new) {
  453. dev_err(&ioat_chan->device->pdev->dev,
  454. "tx submit failed\n");
  455. spin_unlock_bh(&ioat_chan->desc_lock);
  456. return -ENOMEM;
  457. }
  458. hw->ctl = IOAT_DMA_DESCRIPTOR_CTL_CP_STS;
  459. if (first->async_tx.callback) {
  460. hw->ctl |= IOAT_DMA_DESCRIPTOR_CTL_INT_GN;
  461. if (first != new) {
  462. /* move callback into to last desc */
  463. new->async_tx.callback = first->async_tx.callback;
  464. new->async_tx.callback_param
  465. = first->async_tx.callback_param;
  466. first->async_tx.callback = NULL;
  467. first->async_tx.callback_param = NULL;
  468. }
  469. }
  470. new->tx_cnt = desc_count;
  471. new->async_tx.flags = orig_flags; /* client is in control of this ack */
  472. /* store the original values for use in later cleanup */
  473. if (new != first) {
  474. new->src = first->src;
  475. new->dst = first->dst;
  476. new->len = first->len;
  477. }
  478. /* cookie incr and addition to used_list must be atomic */
  479. cookie = ioat_chan->common.cookie;
  480. cookie++;
  481. if (cookie < 0)
  482. cookie = 1;
  483. ioat_chan->common.cookie = new->async_tx.cookie = cookie;
  484. /* write address into NextDescriptor field of last desc in chain */
  485. to_ioat_desc(ioat_chan->used_desc.prev)->hw->next =
  486. first->async_tx.phys;
  487. list_splice_tail(&new_chain, &ioat_chan->used_desc);
  488. ioat_chan->dmacount += desc_count;
  489. ioat_chan->pending += desc_count;
  490. if (ioat_chan->pending >= ioat_pending_level)
  491. __ioat1_dma_memcpy_issue_pending(ioat_chan);
  492. spin_unlock_bh(&ioat_chan->desc_lock);
  493. return cookie;
  494. }
  495. static dma_cookie_t ioat2_tx_submit(struct dma_async_tx_descriptor *tx)
  496. {
  497. struct ioat_dma_chan *ioat_chan = to_ioat_chan(tx->chan);
  498. struct ioat_desc_sw *first = tx_to_ioat_desc(tx);
  499. struct ioat_desc_sw *new;
  500. struct ioat_dma_descriptor *hw;
  501. dma_cookie_t cookie;
  502. u32 copy;
  503. size_t len;
  504. dma_addr_t src, dst;
  505. unsigned long orig_flags;
  506. unsigned int desc_count = 0;
  507. /* src and dest and len are stored in the initial descriptor */
  508. len = first->len;
  509. src = first->src;
  510. dst = first->dst;
  511. orig_flags = first->async_tx.flags;
  512. new = first;
  513. /*
  514. * ioat_chan->desc_lock is still in force in version 2 path
  515. * it gets unlocked at end of this function
  516. */
  517. do {
  518. copy = min_t(size_t, len, ioat_chan->xfercap);
  519. async_tx_ack(&new->async_tx);
  520. hw = new->hw;
  521. hw->size = copy;
  522. hw->ctl = 0;
  523. hw->src_addr = src;
  524. hw->dst_addr = dst;
  525. len -= copy;
  526. dst += copy;
  527. src += copy;
  528. desc_count++;
  529. } while (len && (new = ioat2_dma_get_next_descriptor(ioat_chan)));
  530. if (!new) {
  531. dev_err(&ioat_chan->device->pdev->dev,
  532. "tx submit failed\n");
  533. spin_unlock_bh(&ioat_chan->desc_lock);
  534. return -ENOMEM;
  535. }
  536. hw->ctl |= IOAT_DMA_DESCRIPTOR_CTL_CP_STS;
  537. if (first->async_tx.callback) {
  538. hw->ctl |= IOAT_DMA_DESCRIPTOR_CTL_INT_GN;
  539. if (first != new) {
  540. /* move callback into to last desc */
  541. new->async_tx.callback = first->async_tx.callback;
  542. new->async_tx.callback_param
  543. = first->async_tx.callback_param;
  544. first->async_tx.callback = NULL;
  545. first->async_tx.callback_param = NULL;
  546. }
  547. }
  548. new->tx_cnt = desc_count;
  549. new->async_tx.flags = orig_flags; /* client is in control of this ack */
  550. /* store the original values for use in later cleanup */
  551. if (new != first) {
  552. new->src = first->src;
  553. new->dst = first->dst;
  554. new->len = first->len;
  555. }
  556. /* cookie incr and addition to used_list must be atomic */
  557. cookie = ioat_chan->common.cookie;
  558. cookie++;
  559. if (cookie < 0)
  560. cookie = 1;
  561. ioat_chan->common.cookie = new->async_tx.cookie = cookie;
  562. ioat_chan->dmacount += desc_count;
  563. ioat_chan->pending += desc_count;
  564. if (ioat_chan->pending >= ioat_pending_level)
  565. __ioat2_dma_memcpy_issue_pending(ioat_chan);
  566. spin_unlock_bh(&ioat_chan->desc_lock);
  567. return cookie;
  568. }
  569. /**
  570. * ioat_dma_alloc_descriptor - allocate and return a sw and hw descriptor pair
  571. * @ioat_chan: the channel supplying the memory pool for the descriptors
  572. * @flags: allocation flags
  573. */
  574. static struct ioat_desc_sw *ioat_dma_alloc_descriptor(
  575. struct ioat_dma_chan *ioat_chan,
  576. gfp_t flags)
  577. {
  578. struct ioat_dma_descriptor *desc;
  579. struct ioat_desc_sw *desc_sw;
  580. struct ioatdma_device *ioatdma_device;
  581. dma_addr_t phys;
  582. ioatdma_device = to_ioatdma_device(ioat_chan->common.device);
  583. desc = pci_pool_alloc(ioatdma_device->dma_pool, flags, &phys);
  584. if (unlikely(!desc))
  585. return NULL;
  586. desc_sw = kzalloc(sizeof(*desc_sw), flags);
  587. if (unlikely(!desc_sw)) {
  588. pci_pool_free(ioatdma_device->dma_pool, desc, phys);
  589. return NULL;
  590. }
  591. memset(desc, 0, sizeof(*desc));
  592. dma_async_tx_descriptor_init(&desc_sw->async_tx, &ioat_chan->common);
  593. switch (ioat_chan->device->version) {
  594. case IOAT_VER_1_2:
  595. desc_sw->async_tx.tx_submit = ioat1_tx_submit;
  596. break;
  597. case IOAT_VER_2_0:
  598. case IOAT_VER_3_0:
  599. desc_sw->async_tx.tx_submit = ioat2_tx_submit;
  600. break;
  601. }
  602. INIT_LIST_HEAD(&desc_sw->async_tx.tx_list);
  603. desc_sw->hw = desc;
  604. desc_sw->async_tx.phys = phys;
  605. return desc_sw;
  606. }
  607. static int ioat_initial_desc_count = 256;
  608. module_param(ioat_initial_desc_count, int, 0644);
  609. MODULE_PARM_DESC(ioat_initial_desc_count,
  610. "initial descriptors per channel (default: 256)");
  611. /**
  612. * ioat2_dma_massage_chan_desc - link the descriptors into a circle
  613. * @ioat_chan: the channel to be massaged
  614. */
  615. static void ioat2_dma_massage_chan_desc(struct ioat_dma_chan *ioat_chan)
  616. {
  617. struct ioat_desc_sw *desc, *_desc;
  618. /* setup used_desc */
  619. ioat_chan->used_desc.next = ioat_chan->free_desc.next;
  620. ioat_chan->used_desc.prev = NULL;
  621. /* pull free_desc out of the circle so that every node is a hw
  622. * descriptor, but leave it pointing to the list
  623. */
  624. ioat_chan->free_desc.prev->next = ioat_chan->free_desc.next;
  625. ioat_chan->free_desc.next->prev = ioat_chan->free_desc.prev;
  626. /* circle link the hw descriptors */
  627. desc = to_ioat_desc(ioat_chan->free_desc.next);
  628. desc->hw->next = to_ioat_desc(desc->node.next)->async_tx.phys;
  629. list_for_each_entry_safe(desc, _desc, ioat_chan->free_desc.next, node) {
  630. desc->hw->next = to_ioat_desc(desc->node.next)->async_tx.phys;
  631. }
  632. }
  633. /**
  634. * ioat_dma_alloc_chan_resources - returns the number of allocated descriptors
  635. * @chan: the channel to be filled out
  636. */
  637. static int ioat_dma_alloc_chan_resources(struct dma_chan *chan,
  638. struct dma_client *client)
  639. {
  640. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  641. struct ioat_desc_sw *desc;
  642. u16 chanctrl;
  643. u32 chanerr;
  644. int i;
  645. LIST_HEAD(tmp_list);
  646. /* have we already been set up? */
  647. if (!list_empty(&ioat_chan->free_desc))
  648. return ioat_chan->desccount;
  649. /* Setup register to interrupt and write completion status on error */
  650. chanctrl = IOAT_CHANCTRL_ERR_INT_EN |
  651. IOAT_CHANCTRL_ANY_ERR_ABORT_EN |
  652. IOAT_CHANCTRL_ERR_COMPLETION_EN;
  653. writew(chanctrl, ioat_chan->reg_base + IOAT_CHANCTRL_OFFSET);
  654. chanerr = readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
  655. if (chanerr) {
  656. dev_err(&ioat_chan->device->pdev->dev,
  657. "CHANERR = %x, clearing\n", chanerr);
  658. writel(chanerr, ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
  659. }
  660. /* Allocate descriptors */
  661. for (i = 0; i < ioat_initial_desc_count; i++) {
  662. desc = ioat_dma_alloc_descriptor(ioat_chan, GFP_KERNEL);
  663. if (!desc) {
  664. dev_err(&ioat_chan->device->pdev->dev,
  665. "Only %d initial descriptors\n", i);
  666. break;
  667. }
  668. list_add_tail(&desc->node, &tmp_list);
  669. }
  670. spin_lock_bh(&ioat_chan->desc_lock);
  671. ioat_chan->desccount = i;
  672. list_splice(&tmp_list, &ioat_chan->free_desc);
  673. if (ioat_chan->device->version != IOAT_VER_1_2)
  674. ioat2_dma_massage_chan_desc(ioat_chan);
  675. spin_unlock_bh(&ioat_chan->desc_lock);
  676. /* allocate a completion writeback area */
  677. /* doing 2 32bit writes to mmio since 1 64b write doesn't work */
  678. ioat_chan->completion_virt =
  679. pci_pool_alloc(ioat_chan->device->completion_pool,
  680. GFP_KERNEL,
  681. &ioat_chan->completion_addr);
  682. memset(ioat_chan->completion_virt, 0,
  683. sizeof(*ioat_chan->completion_virt));
  684. writel(((u64) ioat_chan->completion_addr) & 0x00000000FFFFFFFF,
  685. ioat_chan->reg_base + IOAT_CHANCMP_OFFSET_LOW);
  686. writel(((u64) ioat_chan->completion_addr) >> 32,
  687. ioat_chan->reg_base + IOAT_CHANCMP_OFFSET_HIGH);
  688. tasklet_enable(&ioat_chan->cleanup_task);
  689. ioat_dma_start_null_desc(ioat_chan); /* give chain to dma device */
  690. return ioat_chan->desccount;
  691. }
  692. /**
  693. * ioat_dma_free_chan_resources - release all the descriptors
  694. * @chan: the channel to be cleaned
  695. */
  696. static void ioat_dma_free_chan_resources(struct dma_chan *chan)
  697. {
  698. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  699. struct ioatdma_device *ioatdma_device = to_ioatdma_device(chan->device);
  700. struct ioat_desc_sw *desc, *_desc;
  701. int in_use_descs = 0;
  702. /* Before freeing channel resources first check
  703. * if they have been previously allocated for this channel.
  704. */
  705. if (ioat_chan->desccount == 0)
  706. return;
  707. tasklet_disable(&ioat_chan->cleanup_task);
  708. ioat_dma_memcpy_cleanup(ioat_chan);
  709. /* Delay 100ms after reset to allow internal DMA logic to quiesce
  710. * before removing DMA descriptor resources.
  711. */
  712. writeb(IOAT_CHANCMD_RESET,
  713. ioat_chan->reg_base
  714. + IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
  715. mdelay(100);
  716. spin_lock_bh(&ioat_chan->desc_lock);
  717. switch (ioat_chan->device->version) {
  718. case IOAT_VER_1_2:
  719. list_for_each_entry_safe(desc, _desc,
  720. &ioat_chan->used_desc, node) {
  721. in_use_descs++;
  722. list_del(&desc->node);
  723. pci_pool_free(ioatdma_device->dma_pool, desc->hw,
  724. desc->async_tx.phys);
  725. kfree(desc);
  726. }
  727. list_for_each_entry_safe(desc, _desc,
  728. &ioat_chan->free_desc, node) {
  729. list_del(&desc->node);
  730. pci_pool_free(ioatdma_device->dma_pool, desc->hw,
  731. desc->async_tx.phys);
  732. kfree(desc);
  733. }
  734. break;
  735. case IOAT_VER_2_0:
  736. case IOAT_VER_3_0:
  737. list_for_each_entry_safe(desc, _desc,
  738. ioat_chan->free_desc.next, node) {
  739. list_del(&desc->node);
  740. pci_pool_free(ioatdma_device->dma_pool, desc->hw,
  741. desc->async_tx.phys);
  742. kfree(desc);
  743. }
  744. desc = to_ioat_desc(ioat_chan->free_desc.next);
  745. pci_pool_free(ioatdma_device->dma_pool, desc->hw,
  746. desc->async_tx.phys);
  747. kfree(desc);
  748. INIT_LIST_HEAD(&ioat_chan->free_desc);
  749. INIT_LIST_HEAD(&ioat_chan->used_desc);
  750. break;
  751. }
  752. spin_unlock_bh(&ioat_chan->desc_lock);
  753. pci_pool_free(ioatdma_device->completion_pool,
  754. ioat_chan->completion_virt,
  755. ioat_chan->completion_addr);
  756. /* one is ok since we left it on there on purpose */
  757. if (in_use_descs > 1)
  758. dev_err(&ioat_chan->device->pdev->dev,
  759. "Freeing %d in use descriptors!\n",
  760. in_use_descs - 1);
  761. ioat_chan->last_completion = ioat_chan->completion_addr = 0;
  762. ioat_chan->pending = 0;
  763. ioat_chan->dmacount = 0;
  764. ioat_chan->desccount = 0;
  765. ioat_chan->watchdog_completion = 0;
  766. ioat_chan->last_compl_desc_addr_hw = 0;
  767. ioat_chan->watchdog_tcp_cookie =
  768. ioat_chan->watchdog_last_tcp_cookie = 0;
  769. }
  770. /**
  771. * ioat_dma_get_next_descriptor - return the next available descriptor
  772. * @ioat_chan: IOAT DMA channel handle
  773. *
  774. * Gets the next descriptor from the chain, and must be called with the
  775. * channel's desc_lock held. Allocates more descriptors if the channel
  776. * has run out.
  777. */
  778. static struct ioat_desc_sw *
  779. ioat1_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan)
  780. {
  781. struct ioat_desc_sw *new;
  782. if (!list_empty(&ioat_chan->free_desc)) {
  783. new = to_ioat_desc(ioat_chan->free_desc.next);
  784. list_del(&new->node);
  785. } else {
  786. /* try to get another desc */
  787. new = ioat_dma_alloc_descriptor(ioat_chan, GFP_ATOMIC);
  788. if (!new) {
  789. dev_err(&ioat_chan->device->pdev->dev,
  790. "alloc failed\n");
  791. return NULL;
  792. }
  793. }
  794. prefetch(new->hw);
  795. return new;
  796. }
  797. static struct ioat_desc_sw *
  798. ioat2_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan)
  799. {
  800. struct ioat_desc_sw *new;
  801. /*
  802. * used.prev points to where to start processing
  803. * used.next points to next free descriptor
  804. * if used.prev == NULL, there are none waiting to be processed
  805. * if used.next == used.prev.prev, there is only one free descriptor,
  806. * and we need to use it to as a noop descriptor before
  807. * linking in a new set of descriptors, since the device
  808. * has probably already read the pointer to it
  809. */
  810. if (ioat_chan->used_desc.prev &&
  811. ioat_chan->used_desc.next == ioat_chan->used_desc.prev->prev) {
  812. struct ioat_desc_sw *desc;
  813. struct ioat_desc_sw *noop_desc;
  814. int i;
  815. /* set up the noop descriptor */
  816. noop_desc = to_ioat_desc(ioat_chan->used_desc.next);
  817. /* set size to non-zero value (channel returns error when size is 0) */
  818. noop_desc->hw->size = NULL_DESC_BUFFER_SIZE;
  819. noop_desc->hw->ctl = IOAT_DMA_DESCRIPTOR_NUL;
  820. noop_desc->hw->src_addr = 0;
  821. noop_desc->hw->dst_addr = 0;
  822. ioat_chan->used_desc.next = ioat_chan->used_desc.next->next;
  823. ioat_chan->pending++;
  824. ioat_chan->dmacount++;
  825. /* try to get a few more descriptors */
  826. for (i = 16; i; i--) {
  827. desc = ioat_dma_alloc_descriptor(ioat_chan, GFP_ATOMIC);
  828. if (!desc) {
  829. dev_err(&ioat_chan->device->pdev->dev,
  830. "alloc failed\n");
  831. break;
  832. }
  833. list_add_tail(&desc->node, ioat_chan->used_desc.next);
  834. desc->hw->next
  835. = to_ioat_desc(desc->node.next)->async_tx.phys;
  836. to_ioat_desc(desc->node.prev)->hw->next
  837. = desc->async_tx.phys;
  838. ioat_chan->desccount++;
  839. }
  840. ioat_chan->used_desc.next = noop_desc->node.next;
  841. }
  842. new = to_ioat_desc(ioat_chan->used_desc.next);
  843. prefetch(new);
  844. ioat_chan->used_desc.next = new->node.next;
  845. if (ioat_chan->used_desc.prev == NULL)
  846. ioat_chan->used_desc.prev = &new->node;
  847. prefetch(new->hw);
  848. return new;
  849. }
  850. static struct ioat_desc_sw *ioat_dma_get_next_descriptor(
  851. struct ioat_dma_chan *ioat_chan)
  852. {
  853. if (!ioat_chan)
  854. return NULL;
  855. switch (ioat_chan->device->version) {
  856. case IOAT_VER_1_2:
  857. return ioat1_dma_get_next_descriptor(ioat_chan);
  858. case IOAT_VER_2_0:
  859. case IOAT_VER_3_0:
  860. return ioat2_dma_get_next_descriptor(ioat_chan);
  861. }
  862. return NULL;
  863. }
  864. static struct dma_async_tx_descriptor *ioat1_dma_prep_memcpy(
  865. struct dma_chan *chan,
  866. dma_addr_t dma_dest,
  867. dma_addr_t dma_src,
  868. size_t len,
  869. unsigned long flags)
  870. {
  871. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  872. struct ioat_desc_sw *new;
  873. spin_lock_bh(&ioat_chan->desc_lock);
  874. new = ioat_dma_get_next_descriptor(ioat_chan);
  875. spin_unlock_bh(&ioat_chan->desc_lock);
  876. if (new) {
  877. new->len = len;
  878. new->dst = dma_dest;
  879. new->src = dma_src;
  880. new->async_tx.flags = flags;
  881. return &new->async_tx;
  882. } else {
  883. dev_err(&ioat_chan->device->pdev->dev,
  884. "chan%d - get_next_desc failed: %d descs waiting, %d total desc\n",
  885. chan_num(ioat_chan), ioat_chan->dmacount, ioat_chan->desccount);
  886. return NULL;
  887. }
  888. }
  889. static struct dma_async_tx_descriptor *ioat2_dma_prep_memcpy(
  890. struct dma_chan *chan,
  891. dma_addr_t dma_dest,
  892. dma_addr_t dma_src,
  893. size_t len,
  894. unsigned long flags)
  895. {
  896. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  897. struct ioat_desc_sw *new;
  898. spin_lock_bh(&ioat_chan->desc_lock);
  899. new = ioat2_dma_get_next_descriptor(ioat_chan);
  900. /*
  901. * leave ioat_chan->desc_lock set in ioat 2 path
  902. * it will get unlocked at end of tx_submit
  903. */
  904. if (new) {
  905. new->len = len;
  906. new->dst = dma_dest;
  907. new->src = dma_src;
  908. new->async_tx.flags = flags;
  909. return &new->async_tx;
  910. } else {
  911. spin_unlock_bh(&ioat_chan->desc_lock);
  912. dev_err(&ioat_chan->device->pdev->dev,
  913. "chan%d - get_next_desc failed: %d descs waiting, %d total desc\n",
  914. chan_num(ioat_chan), ioat_chan->dmacount, ioat_chan->desccount);
  915. return NULL;
  916. }
  917. }
  918. static void ioat_dma_cleanup_tasklet(unsigned long data)
  919. {
  920. struct ioat_dma_chan *chan = (void *)data;
  921. ioat_dma_memcpy_cleanup(chan);
  922. writew(IOAT_CHANCTRL_INT_DISABLE,
  923. chan->reg_base + IOAT_CHANCTRL_OFFSET);
  924. }
  925. static void
  926. ioat_dma_unmap(struct ioat_dma_chan *ioat_chan, struct ioat_desc_sw *desc)
  927. {
  928. /*
  929. * yes we are unmapping both _page and _single
  930. * alloc'd regions with unmap_page. Is this
  931. * *really* that bad?
  932. */
  933. if (!(desc->async_tx.flags & DMA_COMPL_SKIP_DEST_UNMAP))
  934. pci_unmap_page(ioat_chan->device->pdev,
  935. pci_unmap_addr(desc, dst),
  936. pci_unmap_len(desc, len),
  937. PCI_DMA_FROMDEVICE);
  938. if (!(desc->async_tx.flags & DMA_COMPL_SKIP_SRC_UNMAP))
  939. pci_unmap_page(ioat_chan->device->pdev,
  940. pci_unmap_addr(desc, src),
  941. pci_unmap_len(desc, len),
  942. PCI_DMA_TODEVICE);
  943. }
  944. /**
  945. * ioat_dma_memcpy_cleanup - cleanup up finished descriptors
  946. * @chan: ioat channel to be cleaned up
  947. */
  948. static void ioat_dma_memcpy_cleanup(struct ioat_dma_chan *ioat_chan)
  949. {
  950. unsigned long phys_complete;
  951. struct ioat_desc_sw *desc, *_desc;
  952. dma_cookie_t cookie = 0;
  953. unsigned long desc_phys;
  954. struct ioat_desc_sw *latest_desc;
  955. prefetch(ioat_chan->completion_virt);
  956. if (!spin_trylock_bh(&ioat_chan->cleanup_lock))
  957. return;
  958. /* The completion writeback can happen at any time,
  959. so reads by the driver need to be atomic operations
  960. The descriptor physical addresses are limited to 32-bits
  961. when the CPU can only do a 32-bit mov */
  962. #if (BITS_PER_LONG == 64)
  963. phys_complete =
  964. ioat_chan->completion_virt->full
  965. & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
  966. #else
  967. phys_complete =
  968. ioat_chan->completion_virt->low & IOAT_LOW_COMPLETION_MASK;
  969. #endif
  970. if ((ioat_chan->completion_virt->full
  971. & IOAT_CHANSTS_DMA_TRANSFER_STATUS) ==
  972. IOAT_CHANSTS_DMA_TRANSFER_STATUS_HALTED) {
  973. dev_err(&ioat_chan->device->pdev->dev,
  974. "Channel halted, chanerr = %x\n",
  975. readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET));
  976. /* TODO do something to salvage the situation */
  977. }
  978. if (phys_complete == ioat_chan->last_completion) {
  979. spin_unlock_bh(&ioat_chan->cleanup_lock);
  980. /*
  981. * perhaps we're stuck so hard that the watchdog can't go off?
  982. * try to catch it after 2 seconds
  983. */
  984. if (ioat_chan->device->version != IOAT_VER_3_0) {
  985. if (time_after(jiffies,
  986. ioat_chan->last_completion_time + HZ*WATCHDOG_DELAY)) {
  987. ioat_dma_chan_watchdog(&(ioat_chan->device->work.work));
  988. ioat_chan->last_completion_time = jiffies;
  989. }
  990. }
  991. return;
  992. }
  993. ioat_chan->last_completion_time = jiffies;
  994. cookie = 0;
  995. if (!spin_trylock_bh(&ioat_chan->desc_lock)) {
  996. spin_unlock_bh(&ioat_chan->cleanup_lock);
  997. return;
  998. }
  999. switch (ioat_chan->device->version) {
  1000. case IOAT_VER_1_2:
  1001. list_for_each_entry_safe(desc, _desc,
  1002. &ioat_chan->used_desc, node) {
  1003. /*
  1004. * Incoming DMA requests may use multiple descriptors,
  1005. * due to exceeding xfercap, perhaps. If so, only the
  1006. * last one will have a cookie, and require unmapping.
  1007. */
  1008. if (desc->async_tx.cookie) {
  1009. cookie = desc->async_tx.cookie;
  1010. ioat_dma_unmap(ioat_chan, desc);
  1011. if (desc->async_tx.callback) {
  1012. desc->async_tx.callback(desc->async_tx.callback_param);
  1013. desc->async_tx.callback = NULL;
  1014. }
  1015. }
  1016. if (desc->async_tx.phys != phys_complete) {
  1017. /*
  1018. * a completed entry, but not the last, so clean
  1019. * up if the client is done with the descriptor
  1020. */
  1021. if (async_tx_test_ack(&desc->async_tx)) {
  1022. list_del(&desc->node);
  1023. list_add_tail(&desc->node,
  1024. &ioat_chan->free_desc);
  1025. } else
  1026. desc->async_tx.cookie = 0;
  1027. } else {
  1028. /*
  1029. * last used desc. Do not remove, so we can
  1030. * append from it, but don't look at it next
  1031. * time, either
  1032. */
  1033. desc->async_tx.cookie = 0;
  1034. /* TODO check status bits? */
  1035. break;
  1036. }
  1037. }
  1038. break;
  1039. case IOAT_VER_2_0:
  1040. case IOAT_VER_3_0:
  1041. /* has some other thread has already cleaned up? */
  1042. if (ioat_chan->used_desc.prev == NULL)
  1043. break;
  1044. /* work backwards to find latest finished desc */
  1045. desc = to_ioat_desc(ioat_chan->used_desc.next);
  1046. latest_desc = NULL;
  1047. do {
  1048. desc = to_ioat_desc(desc->node.prev);
  1049. desc_phys = (unsigned long)desc->async_tx.phys
  1050. & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
  1051. if (desc_phys == phys_complete) {
  1052. latest_desc = desc;
  1053. break;
  1054. }
  1055. } while (&desc->node != ioat_chan->used_desc.prev);
  1056. if (latest_desc != NULL) {
  1057. /* work forwards to clear finished descriptors */
  1058. for (desc = to_ioat_desc(ioat_chan->used_desc.prev);
  1059. &desc->node != latest_desc->node.next &&
  1060. &desc->node != ioat_chan->used_desc.next;
  1061. desc = to_ioat_desc(desc->node.next)) {
  1062. if (desc->async_tx.cookie) {
  1063. cookie = desc->async_tx.cookie;
  1064. desc->async_tx.cookie = 0;
  1065. ioat_dma_unmap(ioat_chan, desc);
  1066. if (desc->async_tx.callback) {
  1067. desc->async_tx.callback(desc->async_tx.callback_param);
  1068. desc->async_tx.callback = NULL;
  1069. }
  1070. }
  1071. }
  1072. /* move used.prev up beyond those that are finished */
  1073. if (&desc->node == ioat_chan->used_desc.next)
  1074. ioat_chan->used_desc.prev = NULL;
  1075. else
  1076. ioat_chan->used_desc.prev = &desc->node;
  1077. }
  1078. break;
  1079. }
  1080. spin_unlock_bh(&ioat_chan->desc_lock);
  1081. ioat_chan->last_completion = phys_complete;
  1082. if (cookie != 0)
  1083. ioat_chan->completed_cookie = cookie;
  1084. spin_unlock_bh(&ioat_chan->cleanup_lock);
  1085. }
  1086. /**
  1087. * ioat_dma_is_complete - poll the status of a IOAT DMA transaction
  1088. * @chan: IOAT DMA channel handle
  1089. * @cookie: DMA transaction identifier
  1090. * @done: if not %NULL, updated with last completed transaction
  1091. * @used: if not %NULL, updated with last used transaction
  1092. */
  1093. static enum dma_status ioat_dma_is_complete(struct dma_chan *chan,
  1094. dma_cookie_t cookie,
  1095. dma_cookie_t *done,
  1096. dma_cookie_t *used)
  1097. {
  1098. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  1099. dma_cookie_t last_used;
  1100. dma_cookie_t last_complete;
  1101. enum dma_status ret;
  1102. last_used = chan->cookie;
  1103. last_complete = ioat_chan->completed_cookie;
  1104. ioat_chan->watchdog_tcp_cookie = cookie;
  1105. if (done)
  1106. *done = last_complete;
  1107. if (used)
  1108. *used = last_used;
  1109. ret = dma_async_is_complete(cookie, last_complete, last_used);
  1110. if (ret == DMA_SUCCESS)
  1111. return ret;
  1112. ioat_dma_memcpy_cleanup(ioat_chan);
  1113. last_used = chan->cookie;
  1114. last_complete = ioat_chan->completed_cookie;
  1115. if (done)
  1116. *done = last_complete;
  1117. if (used)
  1118. *used = last_used;
  1119. return dma_async_is_complete(cookie, last_complete, last_used);
  1120. }
  1121. static void ioat_dma_start_null_desc(struct ioat_dma_chan *ioat_chan)
  1122. {
  1123. struct ioat_desc_sw *desc;
  1124. spin_lock_bh(&ioat_chan->desc_lock);
  1125. desc = ioat_dma_get_next_descriptor(ioat_chan);
  1126. if (!desc) {
  1127. dev_err(&ioat_chan->device->pdev->dev,
  1128. "Unable to start null desc - get next desc failed\n");
  1129. spin_unlock_bh(&ioat_chan->desc_lock);
  1130. return;
  1131. }
  1132. desc->hw->ctl = IOAT_DMA_DESCRIPTOR_NUL
  1133. | IOAT_DMA_DESCRIPTOR_CTL_INT_GN
  1134. | IOAT_DMA_DESCRIPTOR_CTL_CP_STS;
  1135. /* set size to non-zero value (channel returns error when size is 0) */
  1136. desc->hw->size = NULL_DESC_BUFFER_SIZE;
  1137. desc->hw->src_addr = 0;
  1138. desc->hw->dst_addr = 0;
  1139. async_tx_ack(&desc->async_tx);
  1140. switch (ioat_chan->device->version) {
  1141. case IOAT_VER_1_2:
  1142. desc->hw->next = 0;
  1143. list_add_tail(&desc->node, &ioat_chan->used_desc);
  1144. writel(((u64) desc->async_tx.phys) & 0x00000000FFFFFFFF,
  1145. ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_LOW);
  1146. writel(((u64) desc->async_tx.phys) >> 32,
  1147. ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_HIGH);
  1148. writeb(IOAT_CHANCMD_START, ioat_chan->reg_base
  1149. + IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
  1150. break;
  1151. case IOAT_VER_2_0:
  1152. case IOAT_VER_3_0:
  1153. writel(((u64) desc->async_tx.phys) & 0x00000000FFFFFFFF,
  1154. ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_LOW);
  1155. writel(((u64) desc->async_tx.phys) >> 32,
  1156. ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_HIGH);
  1157. ioat_chan->dmacount++;
  1158. __ioat2_dma_memcpy_issue_pending(ioat_chan);
  1159. break;
  1160. }
  1161. spin_unlock_bh(&ioat_chan->desc_lock);
  1162. }
  1163. /*
  1164. * Perform a IOAT transaction to verify the HW works.
  1165. */
  1166. #define IOAT_TEST_SIZE 2000
  1167. DECLARE_COMPLETION(test_completion);
  1168. static void ioat_dma_test_callback(void *dma_async_param)
  1169. {
  1170. printk(KERN_ERR "ioatdma: ioat_dma_test_callback(%p)\n",
  1171. dma_async_param);
  1172. complete(&test_completion);
  1173. }
  1174. /**
  1175. * ioat_dma_self_test - Perform a IOAT transaction to verify the HW works.
  1176. * @device: device to be tested
  1177. */
  1178. static int ioat_dma_self_test(struct ioatdma_device *device)
  1179. {
  1180. int i;
  1181. u8 *src;
  1182. u8 *dest;
  1183. struct dma_chan *dma_chan;
  1184. struct dma_async_tx_descriptor *tx;
  1185. dma_addr_t dma_dest, dma_src;
  1186. dma_cookie_t cookie;
  1187. int err = 0;
  1188. src = kzalloc(sizeof(u8) * IOAT_TEST_SIZE, GFP_KERNEL);
  1189. if (!src)
  1190. return -ENOMEM;
  1191. dest = kzalloc(sizeof(u8) * IOAT_TEST_SIZE, GFP_KERNEL);
  1192. if (!dest) {
  1193. kfree(src);
  1194. return -ENOMEM;
  1195. }
  1196. /* Fill in src buffer */
  1197. for (i = 0; i < IOAT_TEST_SIZE; i++)
  1198. src[i] = (u8)i;
  1199. /* Start copy, using first DMA channel */
  1200. dma_chan = container_of(device->common.channels.next,
  1201. struct dma_chan,
  1202. device_node);
  1203. if (device->common.device_alloc_chan_resources(dma_chan, NULL) < 1) {
  1204. dev_err(&device->pdev->dev,
  1205. "selftest cannot allocate chan resource\n");
  1206. err = -ENODEV;
  1207. goto out;
  1208. }
  1209. dma_src = dma_map_single(dma_chan->device->dev, src, IOAT_TEST_SIZE,
  1210. DMA_TO_DEVICE);
  1211. dma_dest = dma_map_single(dma_chan->device->dev, dest, IOAT_TEST_SIZE,
  1212. DMA_FROM_DEVICE);
  1213. tx = device->common.device_prep_dma_memcpy(dma_chan, dma_dest, dma_src,
  1214. IOAT_TEST_SIZE, 0);
  1215. if (!tx) {
  1216. dev_err(&device->pdev->dev,
  1217. "Self-test prep failed, disabling\n");
  1218. err = -ENODEV;
  1219. goto free_resources;
  1220. }
  1221. async_tx_ack(tx);
  1222. tx->callback = ioat_dma_test_callback;
  1223. tx->callback_param = (void *)0x8086;
  1224. cookie = tx->tx_submit(tx);
  1225. if (cookie < 0) {
  1226. dev_err(&device->pdev->dev,
  1227. "Self-test setup failed, disabling\n");
  1228. err = -ENODEV;
  1229. goto free_resources;
  1230. }
  1231. device->common.device_issue_pending(dma_chan);
  1232. wait_for_completion_timeout(&test_completion, msecs_to_jiffies(3000));
  1233. if (device->common.device_is_tx_complete(dma_chan, cookie, NULL, NULL)
  1234. != DMA_SUCCESS) {
  1235. dev_err(&device->pdev->dev,
  1236. "Self-test copy timed out, disabling\n");
  1237. err = -ENODEV;
  1238. goto free_resources;
  1239. }
  1240. if (memcmp(src, dest, IOAT_TEST_SIZE)) {
  1241. dev_err(&device->pdev->dev,
  1242. "Self-test copy failed compare, disabling\n");
  1243. err = -ENODEV;
  1244. goto free_resources;
  1245. }
  1246. free_resources:
  1247. device->common.device_free_chan_resources(dma_chan);
  1248. out:
  1249. kfree(src);
  1250. kfree(dest);
  1251. return err;
  1252. }
  1253. static char ioat_interrupt_style[32] = "msix";
  1254. module_param_string(ioat_interrupt_style, ioat_interrupt_style,
  1255. sizeof(ioat_interrupt_style), 0644);
  1256. MODULE_PARM_DESC(ioat_interrupt_style,
  1257. "set ioat interrupt style: msix (default), "
  1258. "msix-single-vector, msi, intx)");
  1259. /**
  1260. * ioat_dma_setup_interrupts - setup interrupt handler
  1261. * @device: ioat device
  1262. */
  1263. static int ioat_dma_setup_interrupts(struct ioatdma_device *device)
  1264. {
  1265. struct ioat_dma_chan *ioat_chan;
  1266. int err, i, j, msixcnt;
  1267. u8 intrctrl = 0;
  1268. if (!strcmp(ioat_interrupt_style, "msix"))
  1269. goto msix;
  1270. if (!strcmp(ioat_interrupt_style, "msix-single-vector"))
  1271. goto msix_single_vector;
  1272. if (!strcmp(ioat_interrupt_style, "msi"))
  1273. goto msi;
  1274. if (!strcmp(ioat_interrupt_style, "intx"))
  1275. goto intx;
  1276. dev_err(&device->pdev->dev, "invalid ioat_interrupt_style %s\n",
  1277. ioat_interrupt_style);
  1278. goto err_no_irq;
  1279. msix:
  1280. /* The number of MSI-X vectors should equal the number of channels */
  1281. msixcnt = device->common.chancnt;
  1282. for (i = 0; i < msixcnt; i++)
  1283. device->msix_entries[i].entry = i;
  1284. err = pci_enable_msix(device->pdev, device->msix_entries, msixcnt);
  1285. if (err < 0)
  1286. goto msi;
  1287. if (err > 0)
  1288. goto msix_single_vector;
  1289. for (i = 0; i < msixcnt; i++) {
  1290. ioat_chan = ioat_lookup_chan_by_index(device, i);
  1291. err = request_irq(device->msix_entries[i].vector,
  1292. ioat_dma_do_interrupt_msix,
  1293. 0, "ioat-msix", ioat_chan);
  1294. if (err) {
  1295. for (j = 0; j < i; j++) {
  1296. ioat_chan =
  1297. ioat_lookup_chan_by_index(device, j);
  1298. free_irq(device->msix_entries[j].vector,
  1299. ioat_chan);
  1300. }
  1301. goto msix_single_vector;
  1302. }
  1303. }
  1304. intrctrl |= IOAT_INTRCTRL_MSIX_VECTOR_CONTROL;
  1305. device->irq_mode = msix_multi_vector;
  1306. goto done;
  1307. msix_single_vector:
  1308. device->msix_entries[0].entry = 0;
  1309. err = pci_enable_msix(device->pdev, device->msix_entries, 1);
  1310. if (err)
  1311. goto msi;
  1312. err = request_irq(device->msix_entries[0].vector, ioat_dma_do_interrupt,
  1313. 0, "ioat-msix", device);
  1314. if (err) {
  1315. pci_disable_msix(device->pdev);
  1316. goto msi;
  1317. }
  1318. device->irq_mode = msix_single_vector;
  1319. goto done;
  1320. msi:
  1321. err = pci_enable_msi(device->pdev);
  1322. if (err)
  1323. goto intx;
  1324. err = request_irq(device->pdev->irq, ioat_dma_do_interrupt,
  1325. 0, "ioat-msi", device);
  1326. if (err) {
  1327. pci_disable_msi(device->pdev);
  1328. goto intx;
  1329. }
  1330. /*
  1331. * CB 1.2 devices need a bit set in configuration space to enable MSI
  1332. */
  1333. if (device->version == IOAT_VER_1_2) {
  1334. u32 dmactrl;
  1335. pci_read_config_dword(device->pdev,
  1336. IOAT_PCI_DMACTRL_OFFSET, &dmactrl);
  1337. dmactrl |= IOAT_PCI_DMACTRL_MSI_EN;
  1338. pci_write_config_dword(device->pdev,
  1339. IOAT_PCI_DMACTRL_OFFSET, dmactrl);
  1340. }
  1341. device->irq_mode = msi;
  1342. goto done;
  1343. intx:
  1344. err = request_irq(device->pdev->irq, ioat_dma_do_interrupt,
  1345. IRQF_SHARED, "ioat-intx", device);
  1346. if (err)
  1347. goto err_no_irq;
  1348. device->irq_mode = intx;
  1349. done:
  1350. intrctrl |= IOAT_INTRCTRL_MASTER_INT_EN;
  1351. writeb(intrctrl, device->reg_base + IOAT_INTRCTRL_OFFSET);
  1352. return 0;
  1353. err_no_irq:
  1354. /* Disable all interrupt generation */
  1355. writeb(0, device->reg_base + IOAT_INTRCTRL_OFFSET);
  1356. dev_err(&device->pdev->dev, "no usable interrupts\n");
  1357. device->irq_mode = none;
  1358. return -1;
  1359. }
  1360. /**
  1361. * ioat_dma_remove_interrupts - remove whatever interrupts were set
  1362. * @device: ioat device
  1363. */
  1364. static void ioat_dma_remove_interrupts(struct ioatdma_device *device)
  1365. {
  1366. struct ioat_dma_chan *ioat_chan;
  1367. int i;
  1368. /* Disable all interrupt generation */
  1369. writeb(0, device->reg_base + IOAT_INTRCTRL_OFFSET);
  1370. switch (device->irq_mode) {
  1371. case msix_multi_vector:
  1372. for (i = 0; i < device->common.chancnt; i++) {
  1373. ioat_chan = ioat_lookup_chan_by_index(device, i);
  1374. free_irq(device->msix_entries[i].vector, ioat_chan);
  1375. }
  1376. pci_disable_msix(device->pdev);
  1377. break;
  1378. case msix_single_vector:
  1379. free_irq(device->msix_entries[0].vector, device);
  1380. pci_disable_msix(device->pdev);
  1381. break;
  1382. case msi:
  1383. free_irq(device->pdev->irq, device);
  1384. pci_disable_msi(device->pdev);
  1385. break;
  1386. case intx:
  1387. free_irq(device->pdev->irq, device);
  1388. break;
  1389. case none:
  1390. dev_warn(&device->pdev->dev,
  1391. "call to %s without interrupts setup\n", __func__);
  1392. }
  1393. device->irq_mode = none;
  1394. }
  1395. struct ioatdma_device *ioat_dma_probe(struct pci_dev *pdev,
  1396. void __iomem *iobase)
  1397. {
  1398. int err;
  1399. struct ioatdma_device *device;
  1400. device = kzalloc(sizeof(*device), GFP_KERNEL);
  1401. if (!device) {
  1402. err = -ENOMEM;
  1403. goto err_kzalloc;
  1404. }
  1405. device->pdev = pdev;
  1406. device->reg_base = iobase;
  1407. device->version = readb(device->reg_base + IOAT_VER_OFFSET);
  1408. /* DMA coherent memory pool for DMA descriptor allocations */
  1409. device->dma_pool = pci_pool_create("dma_desc_pool", pdev,
  1410. sizeof(struct ioat_dma_descriptor),
  1411. 64, 0);
  1412. if (!device->dma_pool) {
  1413. err = -ENOMEM;
  1414. goto err_dma_pool;
  1415. }
  1416. device->completion_pool = pci_pool_create("completion_pool", pdev,
  1417. sizeof(u64), SMP_CACHE_BYTES,
  1418. SMP_CACHE_BYTES);
  1419. if (!device->completion_pool) {
  1420. err = -ENOMEM;
  1421. goto err_completion_pool;
  1422. }
  1423. INIT_LIST_HEAD(&device->common.channels);
  1424. ioat_dma_enumerate_channels(device);
  1425. device->common.device_alloc_chan_resources =
  1426. ioat_dma_alloc_chan_resources;
  1427. device->common.device_free_chan_resources =
  1428. ioat_dma_free_chan_resources;
  1429. device->common.dev = &pdev->dev;
  1430. dma_cap_set(DMA_MEMCPY, device->common.cap_mask);
  1431. device->common.device_is_tx_complete = ioat_dma_is_complete;
  1432. switch (device->version) {
  1433. case IOAT_VER_1_2:
  1434. device->common.device_prep_dma_memcpy = ioat1_dma_prep_memcpy;
  1435. device->common.device_issue_pending =
  1436. ioat1_dma_memcpy_issue_pending;
  1437. break;
  1438. case IOAT_VER_2_0:
  1439. case IOAT_VER_3_0:
  1440. device->common.device_prep_dma_memcpy = ioat2_dma_prep_memcpy;
  1441. device->common.device_issue_pending =
  1442. ioat2_dma_memcpy_issue_pending;
  1443. break;
  1444. }
  1445. dev_err(&device->pdev->dev,
  1446. "Intel(R) I/OAT DMA Engine found,"
  1447. " %d channels, device version 0x%02x, driver version %s\n",
  1448. device->common.chancnt, device->version, IOAT_DMA_VERSION);
  1449. err = ioat_dma_setup_interrupts(device);
  1450. if (err)
  1451. goto err_setup_interrupts;
  1452. err = ioat_dma_self_test(device);
  1453. if (err)
  1454. goto err_self_test;
  1455. ioat_set_tcp_copy_break(device);
  1456. dma_async_device_register(&device->common);
  1457. if (device->version != IOAT_VER_3_0) {
  1458. INIT_DELAYED_WORK(&device->work, ioat_dma_chan_watchdog);
  1459. schedule_delayed_work(&device->work,
  1460. WATCHDOG_DELAY);
  1461. }
  1462. return device;
  1463. err_self_test:
  1464. ioat_dma_remove_interrupts(device);
  1465. err_setup_interrupts:
  1466. pci_pool_destroy(device->completion_pool);
  1467. err_completion_pool:
  1468. pci_pool_destroy(device->dma_pool);
  1469. err_dma_pool:
  1470. kfree(device);
  1471. err_kzalloc:
  1472. dev_err(&pdev->dev,
  1473. "Intel(R) I/OAT DMA Engine initialization failed\n");
  1474. return NULL;
  1475. }
  1476. void ioat_dma_remove(struct ioatdma_device *device)
  1477. {
  1478. struct dma_chan *chan, *_chan;
  1479. struct ioat_dma_chan *ioat_chan;
  1480. ioat_dma_remove_interrupts(device);
  1481. dma_async_device_unregister(&device->common);
  1482. pci_pool_destroy(device->dma_pool);
  1483. pci_pool_destroy(device->completion_pool);
  1484. iounmap(device->reg_base);
  1485. pci_release_regions(device->pdev);
  1486. pci_disable_device(device->pdev);
  1487. if (device->version != IOAT_VER_3_0) {
  1488. cancel_delayed_work(&device->work);
  1489. }
  1490. list_for_each_entry_safe(chan, _chan,
  1491. &device->common.channels, device_node) {
  1492. ioat_chan = to_ioat_chan(chan);
  1493. list_del(&chan->device_node);
  1494. kfree(ioat_chan);
  1495. }
  1496. kfree(device);
  1497. }