amd64-agp.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777
  1. /*
  2. * Copyright 2001-2003 SuSE Labs.
  3. * Distributed under the GNU public license, v2.
  4. *
  5. * This is a GART driver for the AMD Opteron/Athlon64 on-CPU northbridge.
  6. * It also includes support for the AMD 8151 AGP bridge,
  7. * although it doesn't actually do much, as all the real
  8. * work is done in the northbridge(s).
  9. */
  10. #include <linux/module.h>
  11. #include <linux/pci.h>
  12. #include <linux/init.h>
  13. #include <linux/agp_backend.h>
  14. #include <linux/mmzone.h>
  15. #include <asm/page.h> /* PAGE_SIZE */
  16. #include <asm/e820.h>
  17. #include <asm/k8.h>
  18. #include <asm/gart.h>
  19. #include "agp.h"
  20. /* NVIDIA K8 registers */
  21. #define NVIDIA_X86_64_0_APBASE 0x10
  22. #define NVIDIA_X86_64_1_APBASE1 0x50
  23. #define NVIDIA_X86_64_1_APLIMIT1 0x54
  24. #define NVIDIA_X86_64_1_APSIZE 0xa8
  25. #define NVIDIA_X86_64_1_APBASE2 0xd8
  26. #define NVIDIA_X86_64_1_APLIMIT2 0xdc
  27. /* ULi K8 registers */
  28. #define ULI_X86_64_BASE_ADDR 0x10
  29. #define ULI_X86_64_HTT_FEA_REG 0x50
  30. #define ULI_X86_64_ENU_SCR_REG 0x54
  31. static struct resource *aperture_resource;
  32. static int __initdata agp_try_unsupported = 1;
  33. static int agp_bridges_found;
  34. static void amd64_tlbflush(struct agp_memory *temp)
  35. {
  36. k8_flush_garts();
  37. }
  38. static int amd64_insert_memory(struct agp_memory *mem, off_t pg_start, int type)
  39. {
  40. int i, j, num_entries;
  41. long long tmp;
  42. int mask_type;
  43. struct agp_bridge_data *bridge = mem->bridge;
  44. u32 pte;
  45. num_entries = agp_num_entries();
  46. if (type != mem->type)
  47. return -EINVAL;
  48. mask_type = bridge->driver->agp_type_to_mask_type(bridge, type);
  49. if (mask_type != 0)
  50. return -EINVAL;
  51. /* Make sure we can fit the range in the gatt table. */
  52. /* FIXME: could wrap */
  53. if (((unsigned long)pg_start + mem->page_count) > num_entries)
  54. return -EINVAL;
  55. j = pg_start;
  56. /* gatt table should be empty. */
  57. while (j < (pg_start + mem->page_count)) {
  58. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j)))
  59. return -EBUSY;
  60. j++;
  61. }
  62. if (!mem->is_flushed) {
  63. global_cache_flush();
  64. mem->is_flushed = true;
  65. }
  66. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  67. tmp = agp_bridge->driver->mask_memory(agp_bridge,
  68. mem->memory[i], mask_type);
  69. BUG_ON(tmp & 0xffffff0000000ffcULL);
  70. pte = (tmp & 0x000000ff00000000ULL) >> 28;
  71. pte |=(tmp & 0x00000000fffff000ULL);
  72. pte |= GPTE_VALID | GPTE_COHERENT;
  73. writel(pte, agp_bridge->gatt_table+j);
  74. readl(agp_bridge->gatt_table+j); /* PCI Posting. */
  75. }
  76. amd64_tlbflush(mem);
  77. return 0;
  78. }
  79. /*
  80. * This hack alters the order element according
  81. * to the size of a long. It sucks. I totally disown this, even
  82. * though it does appear to work for the most part.
  83. */
  84. static struct aper_size_info_32 amd64_aperture_sizes[7] =
  85. {
  86. {32, 8192, 3+(sizeof(long)/8), 0 },
  87. {64, 16384, 4+(sizeof(long)/8), 1<<1 },
  88. {128, 32768, 5+(sizeof(long)/8), 1<<2 },
  89. {256, 65536, 6+(sizeof(long)/8), 1<<1 | 1<<2 },
  90. {512, 131072, 7+(sizeof(long)/8), 1<<3 },
  91. {1024, 262144, 8+(sizeof(long)/8), 1<<1 | 1<<3},
  92. {2048, 524288, 9+(sizeof(long)/8), 1<<2 | 1<<3}
  93. };
  94. /*
  95. * Get the current Aperture size from the x86-64.
  96. * Note, that there may be multiple x86-64's, but we just return
  97. * the value from the first one we find. The set_size functions
  98. * keep the rest coherent anyway. Or at least should do.
  99. */
  100. static int amd64_fetch_size(void)
  101. {
  102. struct pci_dev *dev;
  103. int i;
  104. u32 temp;
  105. struct aper_size_info_32 *values;
  106. dev = k8_northbridges[0];
  107. if (dev==NULL)
  108. return 0;
  109. pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &temp);
  110. temp = (temp & 0xe);
  111. values = A_SIZE_32(amd64_aperture_sizes);
  112. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  113. if (temp == values[i].size_value) {
  114. agp_bridge->previous_size =
  115. agp_bridge->current_size = (void *) (values + i);
  116. agp_bridge->aperture_size_idx = i;
  117. return values[i].size;
  118. }
  119. }
  120. return 0;
  121. }
  122. /*
  123. * In a multiprocessor x86-64 system, this function gets
  124. * called once for each CPU.
  125. */
  126. static u64 amd64_configure(struct pci_dev *hammer, u64 gatt_table)
  127. {
  128. u64 aperturebase;
  129. u32 tmp;
  130. u64 aper_base;
  131. /* Address to map to */
  132. pci_read_config_dword(hammer, AMD64_GARTAPERTUREBASE, &tmp);
  133. aperturebase = tmp << 25;
  134. aper_base = (aperturebase & PCI_BASE_ADDRESS_MEM_MASK);
  135. enable_gart_translation(hammer, gatt_table);
  136. return aper_base;
  137. }
  138. static const struct aper_size_info_32 amd_8151_sizes[7] =
  139. {
  140. {2048, 524288, 9, 0x00000000 }, /* 0 0 0 0 0 0 */
  141. {1024, 262144, 8, 0x00000400 }, /* 1 0 0 0 0 0 */
  142. {512, 131072, 7, 0x00000600 }, /* 1 1 0 0 0 0 */
  143. {256, 65536, 6, 0x00000700 }, /* 1 1 1 0 0 0 */
  144. {128, 32768, 5, 0x00000720 }, /* 1 1 1 1 0 0 */
  145. {64, 16384, 4, 0x00000730 }, /* 1 1 1 1 1 0 */
  146. {32, 8192, 3, 0x00000738 } /* 1 1 1 1 1 1 */
  147. };
  148. static int amd_8151_configure(void)
  149. {
  150. unsigned long gatt_bus = virt_to_gart(agp_bridge->gatt_table_real);
  151. int i;
  152. /* Configure AGP regs in each x86-64 host bridge. */
  153. for (i = 0; i < num_k8_northbridges; i++) {
  154. agp_bridge->gart_bus_addr =
  155. amd64_configure(k8_northbridges[i], gatt_bus);
  156. }
  157. k8_flush_garts();
  158. return 0;
  159. }
  160. static void amd64_cleanup(void)
  161. {
  162. u32 tmp;
  163. int i;
  164. for (i = 0; i < num_k8_northbridges; i++) {
  165. struct pci_dev *dev = k8_northbridges[i];
  166. /* disable gart translation */
  167. pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &tmp);
  168. tmp &= ~AMD64_GARTEN;
  169. pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, tmp);
  170. }
  171. }
  172. static const struct agp_bridge_driver amd_8151_driver = {
  173. .owner = THIS_MODULE,
  174. .aperture_sizes = amd_8151_sizes,
  175. .size_type = U32_APER_SIZE,
  176. .num_aperture_sizes = 7,
  177. .configure = amd_8151_configure,
  178. .fetch_size = amd64_fetch_size,
  179. .cleanup = amd64_cleanup,
  180. .tlb_flush = amd64_tlbflush,
  181. .mask_memory = agp_generic_mask_memory,
  182. .masks = NULL,
  183. .agp_enable = agp_generic_enable,
  184. .cache_flush = global_cache_flush,
  185. .create_gatt_table = agp_generic_create_gatt_table,
  186. .free_gatt_table = agp_generic_free_gatt_table,
  187. .insert_memory = amd64_insert_memory,
  188. .remove_memory = agp_generic_remove_memory,
  189. .alloc_by_type = agp_generic_alloc_by_type,
  190. .free_by_type = agp_generic_free_by_type,
  191. .agp_alloc_page = agp_generic_alloc_page,
  192. .agp_alloc_pages = agp_generic_alloc_pages,
  193. .agp_destroy_page = agp_generic_destroy_page,
  194. .agp_destroy_pages = agp_generic_destroy_pages,
  195. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  196. };
  197. /* Some basic sanity checks for the aperture. */
  198. static int __devinit agp_aperture_valid(u64 aper, u32 size)
  199. {
  200. if (!aperture_valid(aper, size, 32*1024*1024))
  201. return 0;
  202. /* Request the Aperture. This catches cases when someone else
  203. already put a mapping in there - happens with some very broken BIOS
  204. Maybe better to use pci_assign_resource/pci_enable_device instead
  205. trusting the bridges? */
  206. if (!aperture_resource &&
  207. !(aperture_resource = request_mem_region(aper, size, "aperture"))) {
  208. printk(KERN_ERR PFX "Aperture conflicts with PCI mapping.\n");
  209. return 0;
  210. }
  211. return 1;
  212. }
  213. /*
  214. * W*s centric BIOS sometimes only set up the aperture in the AGP
  215. * bridge, not the northbridge. On AMD64 this is handled early
  216. * in aperture.c, but when IOMMU is not enabled or we run
  217. * on a 32bit kernel this needs to be redone.
  218. * Unfortunately it is impossible to fix the aperture here because it's too late
  219. * to allocate that much memory. But at least error out cleanly instead of
  220. * crashing.
  221. */
  222. static __devinit int fix_northbridge(struct pci_dev *nb, struct pci_dev *agp,
  223. u16 cap)
  224. {
  225. u32 aper_low, aper_hi;
  226. u64 aper, nb_aper;
  227. int order = 0;
  228. u32 nb_order, nb_base;
  229. u16 apsize;
  230. pci_read_config_dword(nb, AMD64_GARTAPERTURECTL, &nb_order);
  231. nb_order = (nb_order >> 1) & 7;
  232. pci_read_config_dword(nb, AMD64_GARTAPERTUREBASE, &nb_base);
  233. nb_aper = nb_base << 25;
  234. if (agp_aperture_valid(nb_aper, (32*1024*1024)<<nb_order)) {
  235. return 0;
  236. }
  237. /* Northbridge seems to contain crap. Try the AGP bridge. */
  238. pci_read_config_word(agp, cap+0x14, &apsize);
  239. if (apsize == 0xffff)
  240. return -1;
  241. apsize &= 0xfff;
  242. /* Some BIOS use weird encodings not in the AGPv3 table. */
  243. if (apsize & 0xff)
  244. apsize |= 0xf00;
  245. order = 7 - hweight16(apsize);
  246. pci_read_config_dword(agp, 0x10, &aper_low);
  247. pci_read_config_dword(agp, 0x14, &aper_hi);
  248. aper = (aper_low & ~((1<<22)-1)) | ((u64)aper_hi << 32);
  249. /*
  250. * On some sick chips APSIZE is 0. This means it wants 4G
  251. * so let double check that order, and lets trust the AMD NB settings
  252. */
  253. if (order >=0 && aper + (32ULL<<(20 + order)) > 0x100000000ULL) {
  254. dev_info(&agp->dev, "aperture size %u MB is not right, using settings from NB\n",
  255. 32 << order);
  256. order = nb_order;
  257. }
  258. dev_info(&agp->dev, "aperture from AGP @ %Lx size %u MB\n",
  259. aper, 32 << order);
  260. if (order < 0 || !agp_aperture_valid(aper, (32*1024*1024)<<order))
  261. return -1;
  262. pci_write_config_dword(nb, AMD64_GARTAPERTURECTL, order << 1);
  263. pci_write_config_dword(nb, AMD64_GARTAPERTUREBASE, aper >> 25);
  264. return 0;
  265. }
  266. static __devinit int cache_nbs (struct pci_dev *pdev, u32 cap_ptr)
  267. {
  268. int i;
  269. if (cache_k8_northbridges() < 0)
  270. return -ENODEV;
  271. i = 0;
  272. for (i = 0; i < num_k8_northbridges; i++) {
  273. struct pci_dev *dev = k8_northbridges[i];
  274. if (fix_northbridge(dev, pdev, cap_ptr) < 0) {
  275. dev_err(&dev->dev, "no usable aperture found\n");
  276. #ifdef __x86_64__
  277. /* should port this to i386 */
  278. dev_err(&dev->dev, "consider rebooting with iommu=memaper=2 to get a good aperture\n");
  279. #endif
  280. return -1;
  281. }
  282. }
  283. return 0;
  284. }
  285. /* Handle AMD 8151 quirks */
  286. static void __devinit amd8151_init(struct pci_dev *pdev, struct agp_bridge_data *bridge)
  287. {
  288. char *revstring;
  289. switch (pdev->revision) {
  290. case 0x01: revstring="A0"; break;
  291. case 0x02: revstring="A1"; break;
  292. case 0x11: revstring="B0"; break;
  293. case 0x12: revstring="B1"; break;
  294. case 0x13: revstring="B2"; break;
  295. case 0x14: revstring="B3"; break;
  296. default: revstring="??"; break;
  297. }
  298. dev_info(&pdev->dev, "AMD 8151 AGP Bridge rev %s\n", revstring);
  299. /*
  300. * Work around errata.
  301. * Chips before B2 stepping incorrectly reporting v3.5
  302. */
  303. if (pdev->revision < 0x13) {
  304. dev_info(&pdev->dev, "correcting AGP revision (reports 3.5, is really 3.0)\n");
  305. bridge->major_version = 3;
  306. bridge->minor_version = 0;
  307. }
  308. }
  309. static const struct aper_size_info_32 uli_sizes[7] =
  310. {
  311. {256, 65536, 6, 10},
  312. {128, 32768, 5, 9},
  313. {64, 16384, 4, 8},
  314. {32, 8192, 3, 7},
  315. {16, 4096, 2, 6},
  316. {8, 2048, 1, 4},
  317. {4, 1024, 0, 3}
  318. };
  319. static int __devinit uli_agp_init(struct pci_dev *pdev)
  320. {
  321. u32 httfea,baseaddr,enuscr;
  322. struct pci_dev *dev1;
  323. int i;
  324. unsigned size = amd64_fetch_size();
  325. dev_info(&pdev->dev, "setting up ULi AGP\n");
  326. dev1 = pci_get_slot (pdev->bus,PCI_DEVFN(0,0));
  327. if (dev1 == NULL) {
  328. dev_info(&pdev->dev, "can't find ULi secondary device\n");
  329. return -ENODEV;
  330. }
  331. for (i = 0; i < ARRAY_SIZE(uli_sizes); i++)
  332. if (uli_sizes[i].size == size)
  333. break;
  334. if (i == ARRAY_SIZE(uli_sizes)) {
  335. dev_info(&pdev->dev, "no ULi size found for %d\n", size);
  336. return -ENODEV;
  337. }
  338. /* shadow x86-64 registers into ULi registers */
  339. pci_read_config_dword (k8_northbridges[0], AMD64_GARTAPERTUREBASE, &httfea);
  340. /* if x86-64 aperture base is beyond 4G, exit here */
  341. if ((httfea & 0x7fff) >> (32 - 25))
  342. return -ENODEV;
  343. httfea = (httfea& 0x7fff) << 25;
  344. pci_read_config_dword(pdev, ULI_X86_64_BASE_ADDR, &baseaddr);
  345. baseaddr&= ~PCI_BASE_ADDRESS_MEM_MASK;
  346. baseaddr|= httfea;
  347. pci_write_config_dword(pdev, ULI_X86_64_BASE_ADDR, baseaddr);
  348. enuscr= httfea+ (size * 1024 * 1024) - 1;
  349. pci_write_config_dword(dev1, ULI_X86_64_HTT_FEA_REG, httfea);
  350. pci_write_config_dword(dev1, ULI_X86_64_ENU_SCR_REG, enuscr);
  351. pci_dev_put(dev1);
  352. return 0;
  353. }
  354. static const struct aper_size_info_32 nforce3_sizes[5] =
  355. {
  356. {512, 131072, 7, 0x00000000 },
  357. {256, 65536, 6, 0x00000008 },
  358. {128, 32768, 5, 0x0000000C },
  359. {64, 16384, 4, 0x0000000E },
  360. {32, 8192, 3, 0x0000000F }
  361. };
  362. /* Handle shadow device of the Nvidia NForce3 */
  363. /* CHECK-ME original 2.4 version set up some IORRs. Check if that is needed. */
  364. static int nforce3_agp_init(struct pci_dev *pdev)
  365. {
  366. u32 tmp, apbase, apbar, aplimit;
  367. struct pci_dev *dev1;
  368. int i;
  369. unsigned size = amd64_fetch_size();
  370. dev_info(&pdev->dev, "setting up Nforce3 AGP\n");
  371. dev1 = pci_get_slot(pdev->bus, PCI_DEVFN(11, 0));
  372. if (dev1 == NULL) {
  373. dev_info(&pdev->dev, "can't find Nforce3 secondary device\n");
  374. return -ENODEV;
  375. }
  376. for (i = 0; i < ARRAY_SIZE(nforce3_sizes); i++)
  377. if (nforce3_sizes[i].size == size)
  378. break;
  379. if (i == ARRAY_SIZE(nforce3_sizes)) {
  380. dev_info(&pdev->dev, "no NForce3 size found for %d\n", size);
  381. return -ENODEV;
  382. }
  383. pci_read_config_dword(dev1, NVIDIA_X86_64_1_APSIZE, &tmp);
  384. tmp &= ~(0xf);
  385. tmp |= nforce3_sizes[i].size_value;
  386. pci_write_config_dword(dev1, NVIDIA_X86_64_1_APSIZE, tmp);
  387. /* shadow x86-64 registers into NVIDIA registers */
  388. pci_read_config_dword (k8_northbridges[0], AMD64_GARTAPERTUREBASE, &apbase);
  389. /* if x86-64 aperture base is beyond 4G, exit here */
  390. if ( (apbase & 0x7fff) >> (32 - 25) ) {
  391. dev_info(&pdev->dev, "aperture base > 4G\n");
  392. return -ENODEV;
  393. }
  394. apbase = (apbase & 0x7fff) << 25;
  395. pci_read_config_dword(pdev, NVIDIA_X86_64_0_APBASE, &apbar);
  396. apbar &= ~PCI_BASE_ADDRESS_MEM_MASK;
  397. apbar |= apbase;
  398. pci_write_config_dword(pdev, NVIDIA_X86_64_0_APBASE, apbar);
  399. aplimit = apbase + (size * 1024 * 1024) - 1;
  400. pci_write_config_dword(dev1, NVIDIA_X86_64_1_APBASE1, apbase);
  401. pci_write_config_dword(dev1, NVIDIA_X86_64_1_APLIMIT1, aplimit);
  402. pci_write_config_dword(dev1, NVIDIA_X86_64_1_APBASE2, apbase);
  403. pci_write_config_dword(dev1, NVIDIA_X86_64_1_APLIMIT2, aplimit);
  404. pci_dev_put(dev1);
  405. return 0;
  406. }
  407. static int __devinit agp_amd64_probe(struct pci_dev *pdev,
  408. const struct pci_device_id *ent)
  409. {
  410. struct agp_bridge_data *bridge;
  411. u8 cap_ptr;
  412. int err;
  413. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  414. if (!cap_ptr)
  415. return -ENODEV;
  416. /* Could check for AGPv3 here */
  417. bridge = agp_alloc_bridge();
  418. if (!bridge)
  419. return -ENOMEM;
  420. if (pdev->vendor == PCI_VENDOR_ID_AMD &&
  421. pdev->device == PCI_DEVICE_ID_AMD_8151_0) {
  422. amd8151_init(pdev, bridge);
  423. } else {
  424. dev_info(&pdev->dev, "AGP bridge [%04x/%04x]\n",
  425. pdev->vendor, pdev->device);
  426. }
  427. bridge->driver = &amd_8151_driver;
  428. bridge->dev = pdev;
  429. bridge->capndx = cap_ptr;
  430. /* Fill in the mode register */
  431. pci_read_config_dword(pdev, bridge->capndx+PCI_AGP_STATUS, &bridge->mode);
  432. if (cache_nbs(pdev, cap_ptr) == -1) {
  433. agp_put_bridge(bridge);
  434. return -ENODEV;
  435. }
  436. if (pdev->vendor == PCI_VENDOR_ID_NVIDIA) {
  437. int ret = nforce3_agp_init(pdev);
  438. if (ret) {
  439. agp_put_bridge(bridge);
  440. return ret;
  441. }
  442. }
  443. if (pdev->vendor == PCI_VENDOR_ID_AL) {
  444. int ret = uli_agp_init(pdev);
  445. if (ret) {
  446. agp_put_bridge(bridge);
  447. return ret;
  448. }
  449. }
  450. pci_set_drvdata(pdev, bridge);
  451. err = agp_add_bridge(bridge);
  452. if (err < 0)
  453. return err;
  454. agp_bridges_found++;
  455. return 0;
  456. }
  457. static void __devexit agp_amd64_remove(struct pci_dev *pdev)
  458. {
  459. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  460. release_mem_region(virt_to_gart(bridge->gatt_table_real),
  461. amd64_aperture_sizes[bridge->aperture_size_idx].size);
  462. agp_remove_bridge(bridge);
  463. agp_put_bridge(bridge);
  464. }
  465. #ifdef CONFIG_PM
  466. static int agp_amd64_suspend(struct pci_dev *pdev, pm_message_t state)
  467. {
  468. pci_save_state(pdev);
  469. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  470. return 0;
  471. }
  472. static int agp_amd64_resume(struct pci_dev *pdev)
  473. {
  474. pci_set_power_state(pdev, PCI_D0);
  475. pci_restore_state(pdev);
  476. if (pdev->vendor == PCI_VENDOR_ID_NVIDIA)
  477. nforce3_agp_init(pdev);
  478. return amd_8151_configure();
  479. }
  480. #endif /* CONFIG_PM */
  481. static struct pci_device_id agp_amd64_pci_table[] = {
  482. {
  483. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  484. .class_mask = ~0,
  485. .vendor = PCI_VENDOR_ID_AMD,
  486. .device = PCI_DEVICE_ID_AMD_8151_0,
  487. .subvendor = PCI_ANY_ID,
  488. .subdevice = PCI_ANY_ID,
  489. },
  490. /* ULi M1689 */
  491. {
  492. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  493. .class_mask = ~0,
  494. .vendor = PCI_VENDOR_ID_AL,
  495. .device = PCI_DEVICE_ID_AL_M1689,
  496. .subvendor = PCI_ANY_ID,
  497. .subdevice = PCI_ANY_ID,
  498. },
  499. /* VIA K8T800Pro */
  500. {
  501. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  502. .class_mask = ~0,
  503. .vendor = PCI_VENDOR_ID_VIA,
  504. .device = PCI_DEVICE_ID_VIA_K8T800PRO_0,
  505. .subvendor = PCI_ANY_ID,
  506. .subdevice = PCI_ANY_ID,
  507. },
  508. /* VIA K8T800 */
  509. {
  510. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  511. .class_mask = ~0,
  512. .vendor = PCI_VENDOR_ID_VIA,
  513. .device = PCI_DEVICE_ID_VIA_8385_0,
  514. .subvendor = PCI_ANY_ID,
  515. .subdevice = PCI_ANY_ID,
  516. },
  517. /* VIA K8M800 / K8N800 */
  518. {
  519. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  520. .class_mask = ~0,
  521. .vendor = PCI_VENDOR_ID_VIA,
  522. .device = PCI_DEVICE_ID_VIA_8380_0,
  523. .subvendor = PCI_ANY_ID,
  524. .subdevice = PCI_ANY_ID,
  525. },
  526. /* VIA K8M890 / K8N890 */
  527. {
  528. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  529. .class_mask = ~0,
  530. .vendor = PCI_VENDOR_ID_VIA,
  531. .device = PCI_DEVICE_ID_VIA_VT3336,
  532. .subvendor = PCI_ANY_ID,
  533. .subdevice = PCI_ANY_ID,
  534. },
  535. /* VIA K8T890 */
  536. {
  537. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  538. .class_mask = ~0,
  539. .vendor = PCI_VENDOR_ID_VIA,
  540. .device = PCI_DEVICE_ID_VIA_3238_0,
  541. .subvendor = PCI_ANY_ID,
  542. .subdevice = PCI_ANY_ID,
  543. },
  544. /* VIA K8T800/K8M800/K8N800 */
  545. {
  546. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  547. .class_mask = ~0,
  548. .vendor = PCI_VENDOR_ID_VIA,
  549. .device = PCI_DEVICE_ID_VIA_838X_1,
  550. .subvendor = PCI_ANY_ID,
  551. .subdevice = PCI_ANY_ID,
  552. },
  553. /* NForce3 */
  554. {
  555. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  556. .class_mask = ~0,
  557. .vendor = PCI_VENDOR_ID_NVIDIA,
  558. .device = PCI_DEVICE_ID_NVIDIA_NFORCE3,
  559. .subvendor = PCI_ANY_ID,
  560. .subdevice = PCI_ANY_ID,
  561. },
  562. {
  563. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  564. .class_mask = ~0,
  565. .vendor = PCI_VENDOR_ID_NVIDIA,
  566. .device = PCI_DEVICE_ID_NVIDIA_NFORCE3S,
  567. .subvendor = PCI_ANY_ID,
  568. .subdevice = PCI_ANY_ID,
  569. },
  570. /* SIS 755 */
  571. {
  572. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  573. .class_mask = ~0,
  574. .vendor = PCI_VENDOR_ID_SI,
  575. .device = PCI_DEVICE_ID_SI_755,
  576. .subvendor = PCI_ANY_ID,
  577. .subdevice = PCI_ANY_ID,
  578. },
  579. /* SIS 760 */
  580. {
  581. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  582. .class_mask = ~0,
  583. .vendor = PCI_VENDOR_ID_SI,
  584. .device = PCI_DEVICE_ID_SI_760,
  585. .subvendor = PCI_ANY_ID,
  586. .subdevice = PCI_ANY_ID,
  587. },
  588. /* ALI/ULI M1695 */
  589. {
  590. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  591. .class_mask = ~0,
  592. .vendor = PCI_VENDOR_ID_AL,
  593. .device = 0x1695,
  594. .subvendor = PCI_ANY_ID,
  595. .subdevice = PCI_ANY_ID,
  596. },
  597. { }
  598. };
  599. MODULE_DEVICE_TABLE(pci, agp_amd64_pci_table);
  600. static struct pci_driver agp_amd64_pci_driver = {
  601. .name = "agpgart-amd64",
  602. .id_table = agp_amd64_pci_table,
  603. .probe = agp_amd64_probe,
  604. .remove = agp_amd64_remove,
  605. #ifdef CONFIG_PM
  606. .suspend = agp_amd64_suspend,
  607. .resume = agp_amd64_resume,
  608. #endif
  609. };
  610. /* Not static due to IOMMU code calling it early. */
  611. int __init agp_amd64_init(void)
  612. {
  613. int err = 0;
  614. if (agp_off)
  615. return -EINVAL;
  616. err = pci_register_driver(&agp_amd64_pci_driver);
  617. if (err < 0)
  618. return err;
  619. if (agp_bridges_found == 0) {
  620. struct pci_dev *dev;
  621. if (!agp_try_unsupported && !agp_try_unsupported_boot) {
  622. printk(KERN_INFO PFX "No supported AGP bridge found.\n");
  623. #ifdef MODULE
  624. printk(KERN_INFO PFX "You can try agp_try_unsupported=1\n");
  625. #else
  626. printk(KERN_INFO PFX "You can boot with agp=try_unsupported\n");
  627. #endif
  628. return -ENODEV;
  629. }
  630. /* First check that we have at least one AMD64 NB */
  631. if (!pci_dev_present(k8_nb_ids))
  632. return -ENODEV;
  633. /* Look for any AGP bridge */
  634. dev = NULL;
  635. err = -ENODEV;
  636. for_each_pci_dev(dev) {
  637. if (!pci_find_capability(dev, PCI_CAP_ID_AGP))
  638. continue;
  639. /* Only one bridge supported right now */
  640. if (agp_amd64_probe(dev, NULL) == 0) {
  641. err = 0;
  642. break;
  643. }
  644. }
  645. }
  646. return err;
  647. }
  648. static void __exit agp_amd64_cleanup(void)
  649. {
  650. if (aperture_resource)
  651. release_resource(aperture_resource);
  652. pci_unregister_driver(&agp_amd64_pci_driver);
  653. }
  654. /* On AMD64 the PCI driver needs to initialize this driver early
  655. for the IOMMU, so it has to be called via a backdoor. */
  656. #ifndef CONFIG_GART_IOMMU
  657. module_init(agp_amd64_init);
  658. module_exit(agp_amd64_cleanup);
  659. #endif
  660. MODULE_AUTHOR("Dave Jones <davej@redhat.com>, Andi Kleen");
  661. module_param(agp_try_unsupported, bool, 0);
  662. MODULE_LICENSE("GPL");