pata_sil680.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413
  1. /*
  2. * pata_sil680.c - SIL680 PATA for new ATA layer
  3. * (C) 2005 Red Hat Inc
  4. *
  5. * based upon
  6. *
  7. * linux/drivers/ide/pci/siimage.c Version 1.07 Nov 30, 2003
  8. *
  9. * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
  10. * Copyright (C) 2003 Red Hat <alan@redhat.com>
  11. *
  12. * May be copied or modified under the terms of the GNU General Public License
  13. *
  14. * Documentation publically available.
  15. *
  16. * If you have strange problems with nVidia chipset systems please
  17. * see the SI support documentation and update your system BIOS
  18. * if necessary
  19. *
  20. * TODO
  21. * If we know all our devices are LBA28 (or LBA28 sized) we could use
  22. * the command fifo mode.
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/pci.h>
  27. #include <linux/init.h>
  28. #include <linux/blkdev.h>
  29. #include <linux/delay.h>
  30. #include <scsi/scsi_host.h>
  31. #include <linux/libata.h>
  32. #define DRV_NAME "pata_sil680"
  33. #define DRV_VERSION "0.4.8"
  34. #define SIL680_MMIO_BAR 5
  35. /**
  36. * sil680_selreg - return register base
  37. * @hwif: interface
  38. * @r: config offset
  39. *
  40. * Turn a config register offset into the right address in either
  41. * PCI space or MMIO space to access the control register in question
  42. * Thankfully this is a configuration operation so isnt performance
  43. * criticial.
  44. */
  45. static unsigned long sil680_selreg(struct ata_port *ap, int r)
  46. {
  47. unsigned long base = 0xA0 + r;
  48. base += (ap->port_no << 4);
  49. return base;
  50. }
  51. /**
  52. * sil680_seldev - return register base
  53. * @hwif: interface
  54. * @r: config offset
  55. *
  56. * Turn a config register offset into the right address in either
  57. * PCI space or MMIO space to access the control register in question
  58. * including accounting for the unit shift.
  59. */
  60. static unsigned long sil680_seldev(struct ata_port *ap, struct ata_device *adev, int r)
  61. {
  62. unsigned long base = 0xA0 + r;
  63. base += (ap->port_no << 4);
  64. base |= adev->devno ? 2 : 0;
  65. return base;
  66. }
  67. /**
  68. * sil680_cable_detect - cable detection
  69. * @ap: ATA port
  70. *
  71. * Perform cable detection. The SIL680 stores this in PCI config
  72. * space for us.
  73. */
  74. static int sil680_cable_detect(struct ata_port *ap) {
  75. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  76. unsigned long addr = sil680_selreg(ap, 0);
  77. u8 ata66;
  78. pci_read_config_byte(pdev, addr, &ata66);
  79. if (ata66 & 1)
  80. return ATA_CBL_PATA80;
  81. else
  82. return ATA_CBL_PATA40;
  83. }
  84. /**
  85. * sil680_set_piomode - set initial PIO mode data
  86. * @ap: ATA interface
  87. * @adev: ATA device
  88. *
  89. * Program the SIL680 registers for PIO mode. Note that the task speed
  90. * registers are shared between the devices so we must pick the lowest
  91. * mode for command work.
  92. */
  93. static void sil680_set_piomode(struct ata_port *ap, struct ata_device *adev)
  94. {
  95. static u16 speed_p[5] = { 0x328A, 0x2283, 0x1104, 0x10C3, 0x10C1 };
  96. static u16 speed_t[5] = { 0x328A, 0x2283, 0x1281, 0x10C3, 0x10C1 };
  97. unsigned long tfaddr = sil680_selreg(ap, 0x02);
  98. unsigned long addr = sil680_seldev(ap, adev, 0x04);
  99. unsigned long addr_mask = 0x80 + 4 * ap->port_no;
  100. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  101. int pio = adev->pio_mode - XFER_PIO_0;
  102. int lowest_pio = pio;
  103. int port_shift = 4 * adev->devno;
  104. u16 reg;
  105. u8 mode;
  106. struct ata_device *pair = ata_dev_pair(adev);
  107. if (pair != NULL && adev->pio_mode > pair->pio_mode)
  108. lowest_pio = pair->pio_mode - XFER_PIO_0;
  109. pci_write_config_word(pdev, addr, speed_p[pio]);
  110. pci_write_config_word(pdev, tfaddr, speed_t[lowest_pio]);
  111. pci_read_config_word(pdev, tfaddr-2, &reg);
  112. pci_read_config_byte(pdev, addr_mask, &mode);
  113. reg &= ~0x0200; /* Clear IORDY */
  114. mode &= ~(3 << port_shift); /* Clear IORDY and DMA bits */
  115. if (ata_pio_need_iordy(adev)) {
  116. reg |= 0x0200; /* Enable IORDY */
  117. mode |= 1 << port_shift;
  118. }
  119. pci_write_config_word(pdev, tfaddr-2, reg);
  120. pci_write_config_byte(pdev, addr_mask, mode);
  121. }
  122. /**
  123. * sil680_set_dmamode - set initial DMA mode data
  124. * @ap: ATA interface
  125. * @adev: ATA device
  126. *
  127. * Program the MWDMA/UDMA modes for the sil680 k
  128. * chipset. The MWDMA mode values are pulled from a lookup table
  129. * while the chipset uses mode number for UDMA.
  130. */
  131. static void sil680_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  132. {
  133. static u8 ultra_table[2][7] = {
  134. { 0x0C, 0x07, 0x05, 0x04, 0x02, 0x01, 0xFF }, /* 100MHz */
  135. { 0x0F, 0x0B, 0x07, 0x05, 0x03, 0x02, 0x01 }, /* 133Mhz */
  136. };
  137. static u16 dma_table[3] = { 0x2208, 0x10C2, 0x10C1 };
  138. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  139. unsigned long ma = sil680_seldev(ap, adev, 0x08);
  140. unsigned long ua = sil680_seldev(ap, adev, 0x0C);
  141. unsigned long addr_mask = 0x80 + 4 * ap->port_no;
  142. int port_shift = adev->devno * 4;
  143. u8 scsc, mode;
  144. u16 multi, ultra;
  145. pci_read_config_byte(pdev, 0x8A, &scsc);
  146. pci_read_config_byte(pdev, addr_mask, &mode);
  147. pci_read_config_word(pdev, ma, &multi);
  148. pci_read_config_word(pdev, ua, &ultra);
  149. /* Mask timing bits */
  150. ultra &= ~0x3F;
  151. mode &= ~(0x03 << port_shift);
  152. /* Extract scsc */
  153. scsc = (scsc & 0x30) ? 1: 0;
  154. if (adev->dma_mode >= XFER_UDMA_0) {
  155. multi = 0x10C1;
  156. ultra |= ultra_table[scsc][adev->dma_mode - XFER_UDMA_0];
  157. mode |= (0x03 << port_shift);
  158. } else {
  159. multi = dma_table[adev->dma_mode - XFER_MW_DMA_0];
  160. mode |= (0x02 << port_shift);
  161. }
  162. pci_write_config_byte(pdev, addr_mask, mode);
  163. pci_write_config_word(pdev, ma, multi);
  164. pci_write_config_word(pdev, ua, ultra);
  165. }
  166. static struct scsi_host_template sil680_sht = {
  167. ATA_BMDMA_SHT(DRV_NAME),
  168. };
  169. static struct ata_port_operations sil680_port_ops = {
  170. .inherits = &ata_bmdma_port_ops,
  171. .cable_detect = sil680_cable_detect,
  172. .set_piomode = sil680_set_piomode,
  173. .set_dmamode = sil680_set_dmamode,
  174. };
  175. /**
  176. * sil680_init_chip - chip setup
  177. * @pdev: PCI device
  178. *
  179. * Perform all the chip setup which must be done both when the device
  180. * is powered up on boot and when we resume in case we resumed from RAM.
  181. * Returns the final clock settings.
  182. */
  183. static u8 sil680_init_chip(struct pci_dev *pdev, int *try_mmio)
  184. {
  185. u32 class_rev = 0;
  186. u8 tmpbyte = 0;
  187. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class_rev);
  188. class_rev &= 0xff;
  189. /* FIXME: double check */
  190. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, (class_rev) ? 1 : 255);
  191. pci_write_config_byte(pdev, 0x80, 0x00);
  192. pci_write_config_byte(pdev, 0x84, 0x00);
  193. pci_read_config_byte(pdev, 0x8A, &tmpbyte);
  194. dev_dbg(&pdev->dev, "sil680: BA5_EN = %d clock = %02X\n",
  195. tmpbyte & 1, tmpbyte & 0x30);
  196. *try_mmio = 0;
  197. #ifdef CONFIG_PPC
  198. if (machine_is(cell))
  199. *try_mmio = (tmpbyte & 1) || pci_resource_start(pdev, 5);
  200. #endif
  201. switch(tmpbyte & 0x30) {
  202. case 0x00:
  203. /* 133 clock attempt to force it on */
  204. pci_write_config_byte(pdev, 0x8A, tmpbyte|0x10);
  205. break;
  206. case 0x30:
  207. /* if clocking is disabled */
  208. /* 133 clock attempt to force it on */
  209. pci_write_config_byte(pdev, 0x8A, tmpbyte & ~0x20);
  210. break;
  211. case 0x10:
  212. /* 133 already */
  213. break;
  214. case 0x20:
  215. /* BIOS set PCI x2 clocking */
  216. break;
  217. }
  218. pci_read_config_byte(pdev, 0x8A, &tmpbyte);
  219. dev_dbg(&pdev->dev, "sil680: BA5_EN = %d clock = %02X\n",
  220. tmpbyte & 1, tmpbyte & 0x30);
  221. pci_write_config_byte(pdev, 0xA1, 0x72);
  222. pci_write_config_word(pdev, 0xA2, 0x328A);
  223. pci_write_config_dword(pdev, 0xA4, 0x62DD62DD);
  224. pci_write_config_dword(pdev, 0xA8, 0x43924392);
  225. pci_write_config_dword(pdev, 0xAC, 0x40094009);
  226. pci_write_config_byte(pdev, 0xB1, 0x72);
  227. pci_write_config_word(pdev, 0xB2, 0x328A);
  228. pci_write_config_dword(pdev, 0xB4, 0x62DD62DD);
  229. pci_write_config_dword(pdev, 0xB8, 0x43924392);
  230. pci_write_config_dword(pdev, 0xBC, 0x40094009);
  231. switch(tmpbyte & 0x30) {
  232. case 0x00: printk(KERN_INFO "sil680: 100MHz clock.\n");break;
  233. case 0x10: printk(KERN_INFO "sil680: 133MHz clock.\n");break;
  234. case 0x20: printk(KERN_INFO "sil680: Using PCI clock.\n");break;
  235. /* This last case is _NOT_ ok */
  236. case 0x30: printk(KERN_ERR "sil680: Clock disabled ?\n");
  237. }
  238. return tmpbyte & 0x30;
  239. }
  240. static int __devinit sil680_init_one(struct pci_dev *pdev,
  241. const struct pci_device_id *id)
  242. {
  243. static const struct ata_port_info info = {
  244. .flags = ATA_FLAG_SLAVE_POSS,
  245. .pio_mask = 0x1f,
  246. .mwdma_mask = 0x07,
  247. .udma_mask = ATA_UDMA6,
  248. .port_ops = &sil680_port_ops
  249. };
  250. static const struct ata_port_info info_slow = {
  251. .flags = ATA_FLAG_SLAVE_POSS,
  252. .pio_mask = 0x1f,
  253. .mwdma_mask = 0x07,
  254. .udma_mask = ATA_UDMA5,
  255. .port_ops = &sil680_port_ops
  256. };
  257. const struct ata_port_info *ppi[] = { &info, NULL };
  258. static int printed_version;
  259. struct ata_host *host;
  260. void __iomem *mmio_base;
  261. int rc, try_mmio;
  262. if (!printed_version++)
  263. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  264. rc = pcim_enable_device(pdev);
  265. if (rc)
  266. return rc;
  267. switch (sil680_init_chip(pdev, &try_mmio)) {
  268. case 0:
  269. ppi[0] = &info_slow;
  270. break;
  271. case 0x30:
  272. return -ENODEV;
  273. }
  274. if (!try_mmio)
  275. goto use_ioports;
  276. /* Try to acquire MMIO resources and fallback to PIO if
  277. * that fails
  278. */
  279. rc = pcim_iomap_regions(pdev, 1 << SIL680_MMIO_BAR, DRV_NAME);
  280. if (rc)
  281. goto use_ioports;
  282. /* Allocate host and set it up */
  283. host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2);
  284. if (!host)
  285. return -ENOMEM;
  286. host->iomap = pcim_iomap_table(pdev);
  287. /* Setup DMA masks */
  288. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  289. if (rc)
  290. return rc;
  291. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  292. if (rc)
  293. return rc;
  294. pci_set_master(pdev);
  295. /* Get MMIO base and initialize port addresses */
  296. mmio_base = host->iomap[SIL680_MMIO_BAR];
  297. host->ports[0]->ioaddr.bmdma_addr = mmio_base + 0x00;
  298. host->ports[0]->ioaddr.cmd_addr = mmio_base + 0x80;
  299. host->ports[0]->ioaddr.ctl_addr = mmio_base + 0x8a;
  300. host->ports[0]->ioaddr.altstatus_addr = mmio_base + 0x8a;
  301. ata_sff_std_ports(&host->ports[0]->ioaddr);
  302. host->ports[1]->ioaddr.bmdma_addr = mmio_base + 0x08;
  303. host->ports[1]->ioaddr.cmd_addr = mmio_base + 0xc0;
  304. host->ports[1]->ioaddr.ctl_addr = mmio_base + 0xca;
  305. host->ports[1]->ioaddr.altstatus_addr = mmio_base + 0xca;
  306. ata_sff_std_ports(&host->ports[1]->ioaddr);
  307. /* Register & activate */
  308. return ata_host_activate(host, pdev->irq, ata_sff_interrupt,
  309. IRQF_SHARED, &sil680_sht);
  310. use_ioports:
  311. return ata_pci_sff_init_one(pdev, ppi, &sil680_sht, NULL);
  312. }
  313. #ifdef CONFIG_PM
  314. static int sil680_reinit_one(struct pci_dev *pdev)
  315. {
  316. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  317. int try_mmio, rc;
  318. rc = ata_pci_device_do_resume(pdev);
  319. if (rc)
  320. return rc;
  321. sil680_init_chip(pdev, &try_mmio);
  322. ata_host_resume(host);
  323. return 0;
  324. }
  325. #endif
  326. static const struct pci_device_id sil680[] = {
  327. { PCI_VDEVICE(CMD, PCI_DEVICE_ID_SII_680), },
  328. { },
  329. };
  330. static struct pci_driver sil680_pci_driver = {
  331. .name = DRV_NAME,
  332. .id_table = sil680,
  333. .probe = sil680_init_one,
  334. .remove = ata_pci_remove_one,
  335. #ifdef CONFIG_PM
  336. .suspend = ata_pci_device_suspend,
  337. .resume = sil680_reinit_one,
  338. #endif
  339. };
  340. static int __init sil680_init(void)
  341. {
  342. return pci_register_driver(&sil680_pci_driver);
  343. }
  344. static void __exit sil680_exit(void)
  345. {
  346. pci_unregister_driver(&sil680_pci_driver);
  347. }
  348. MODULE_AUTHOR("Alan Cox");
  349. MODULE_DESCRIPTION("low-level driver for SI680 PATA");
  350. MODULE_LICENSE("GPL");
  351. MODULE_DEVICE_TABLE(pci, sil680);
  352. MODULE_VERSION(DRV_VERSION);
  353. module_init(sil680_init);
  354. module_exit(sil680_exit);