pata_amd.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609
  1. /*
  2. * pata_amd.c - AMD PATA for new ATA layer
  3. * (C) 2005-2006 Red Hat Inc
  4. *
  5. * Based on pata-sil680. Errata information is taken from data sheets
  6. * and the amd74xx.c driver by Vojtech Pavlik. Nvidia SATA devices are
  7. * claimed by sata-nv.c.
  8. *
  9. * TODO:
  10. * Variable system clock when/if it makes sense
  11. * Power management on ports
  12. *
  13. *
  14. * Documentation publically available.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/blkdev.h>
  21. #include <linux/delay.h>
  22. #include <scsi/scsi_host.h>
  23. #include <linux/libata.h>
  24. #define DRV_NAME "pata_amd"
  25. #define DRV_VERSION "0.3.10"
  26. /**
  27. * timing_setup - shared timing computation and load
  28. * @ap: ATA port being set up
  29. * @adev: drive being configured
  30. * @offset: port offset
  31. * @speed: target speed
  32. * @clock: clock multiplier (number of times 33MHz for this part)
  33. *
  34. * Perform the actual timing set up for Nvidia or AMD PATA devices.
  35. * The actual devices vary so they all call into this helper function
  36. * providing the clock multipler and offset (because AMD and Nvidia put
  37. * the ports at different locations).
  38. */
  39. static void timing_setup(struct ata_port *ap, struct ata_device *adev, int offset, int speed, int clock)
  40. {
  41. static const unsigned char amd_cyc2udma[] = {
  42. 6, 6, 5, 4, 0, 1, 1, 2, 2, 3, 3, 3, 3, 3, 3, 7
  43. };
  44. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  45. struct ata_device *peer = ata_dev_pair(adev);
  46. int dn = ap->port_no * 2 + adev->devno;
  47. struct ata_timing at, apeer;
  48. int T, UT;
  49. const int amd_clock = 33333; /* KHz. */
  50. u8 t;
  51. T = 1000000000 / amd_clock;
  52. UT = T;
  53. if (clock >= 2)
  54. UT = T / 2;
  55. if (ata_timing_compute(adev, speed, &at, T, UT) < 0) {
  56. dev_printk(KERN_ERR, &pdev->dev, "unknown mode %d.\n", speed);
  57. return;
  58. }
  59. if (peer) {
  60. /* This may be over conservative */
  61. if (peer->dma_mode) {
  62. ata_timing_compute(peer, peer->dma_mode, &apeer, T, UT);
  63. ata_timing_merge(&apeer, &at, &at, ATA_TIMING_8BIT);
  64. }
  65. ata_timing_compute(peer, peer->pio_mode, &apeer, T, UT);
  66. ata_timing_merge(&apeer, &at, &at, ATA_TIMING_8BIT);
  67. }
  68. if (speed == XFER_UDMA_5 && amd_clock <= 33333) at.udma = 1;
  69. if (speed == XFER_UDMA_6 && amd_clock <= 33333) at.udma = 15;
  70. /*
  71. * Now do the setup work
  72. */
  73. /* Configure the address set up timing */
  74. pci_read_config_byte(pdev, offset + 0x0C, &t);
  75. t = (t & ~(3 << ((3 - dn) << 1))) | ((clamp_val(at.setup, 1, 4) - 1) << ((3 - dn) << 1));
  76. pci_write_config_byte(pdev, offset + 0x0C , t);
  77. /* Configure the 8bit I/O timing */
  78. pci_write_config_byte(pdev, offset + 0x0E + (1 - (dn >> 1)),
  79. ((clamp_val(at.act8b, 1, 16) - 1) << 4) | (clamp_val(at.rec8b, 1, 16) - 1));
  80. /* Drive timing */
  81. pci_write_config_byte(pdev, offset + 0x08 + (3 - dn),
  82. ((clamp_val(at.active, 1, 16) - 1) << 4) | (clamp_val(at.recover, 1, 16) - 1));
  83. switch (clock) {
  84. case 1:
  85. t = at.udma ? (0xc0 | (clamp_val(at.udma, 2, 5) - 2)) : 0x03;
  86. break;
  87. case 2:
  88. t = at.udma ? (0xc0 | amd_cyc2udma[clamp_val(at.udma, 2, 10)]) : 0x03;
  89. break;
  90. case 3:
  91. t = at.udma ? (0xc0 | amd_cyc2udma[clamp_val(at.udma, 1, 10)]) : 0x03;
  92. break;
  93. case 4:
  94. t = at.udma ? (0xc0 | amd_cyc2udma[clamp_val(at.udma, 1, 15)]) : 0x03;
  95. break;
  96. default:
  97. return;
  98. }
  99. /* UDMA timing */
  100. if (at.udma)
  101. pci_write_config_byte(pdev, offset + 0x10 + (3 - dn), t);
  102. }
  103. /**
  104. * amd_pre_reset - perform reset handling
  105. * @link: ATA link
  106. * @deadline: deadline jiffies for the operation
  107. *
  108. * Reset sequence checking enable bits to see which ports are
  109. * active.
  110. */
  111. static int amd_pre_reset(struct ata_link *link, unsigned long deadline)
  112. {
  113. static const struct pci_bits amd_enable_bits[] = {
  114. { 0x40, 1, 0x02, 0x02 },
  115. { 0x40, 1, 0x01, 0x01 }
  116. };
  117. struct ata_port *ap = link->ap;
  118. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  119. if (!pci_test_config_bits(pdev, &amd_enable_bits[ap->port_no]))
  120. return -ENOENT;
  121. return ata_sff_prereset(link, deadline);
  122. }
  123. static int amd_cable_detect(struct ata_port *ap)
  124. {
  125. static const u32 bitmask[2] = {0x03, 0x0C};
  126. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  127. u8 ata66;
  128. pci_read_config_byte(pdev, 0x42, &ata66);
  129. if (ata66 & bitmask[ap->port_no])
  130. return ATA_CBL_PATA80;
  131. return ATA_CBL_PATA40;
  132. }
  133. /**
  134. * amd33_set_piomode - set initial PIO mode data
  135. * @ap: ATA interface
  136. * @adev: ATA device
  137. *
  138. * Program the AMD registers for PIO mode.
  139. */
  140. static void amd33_set_piomode(struct ata_port *ap, struct ata_device *adev)
  141. {
  142. timing_setup(ap, adev, 0x40, adev->pio_mode, 1);
  143. }
  144. static void amd66_set_piomode(struct ata_port *ap, struct ata_device *adev)
  145. {
  146. timing_setup(ap, adev, 0x40, adev->pio_mode, 2);
  147. }
  148. static void amd100_set_piomode(struct ata_port *ap, struct ata_device *adev)
  149. {
  150. timing_setup(ap, adev, 0x40, adev->pio_mode, 3);
  151. }
  152. static void amd133_set_piomode(struct ata_port *ap, struct ata_device *adev)
  153. {
  154. timing_setup(ap, adev, 0x40, adev->pio_mode, 4);
  155. }
  156. /**
  157. * amd33_set_dmamode - set initial DMA mode data
  158. * @ap: ATA interface
  159. * @adev: ATA device
  160. *
  161. * Program the MWDMA/UDMA modes for the AMD and Nvidia
  162. * chipset.
  163. */
  164. static void amd33_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  165. {
  166. timing_setup(ap, adev, 0x40, adev->dma_mode, 1);
  167. }
  168. static void amd66_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  169. {
  170. timing_setup(ap, adev, 0x40, adev->dma_mode, 2);
  171. }
  172. static void amd100_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  173. {
  174. timing_setup(ap, adev, 0x40, adev->dma_mode, 3);
  175. }
  176. static void amd133_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  177. {
  178. timing_setup(ap, adev, 0x40, adev->dma_mode, 4);
  179. }
  180. /* Both host-side and drive-side detection results are worthless on NV
  181. * PATAs. Ignore them and just follow what BIOS configured. Both the
  182. * current configuration in PCI config reg and ACPI GTM result are
  183. * cached during driver attach and are consulted to select transfer
  184. * mode.
  185. */
  186. static unsigned long nv_mode_filter(struct ata_device *dev,
  187. unsigned long xfer_mask)
  188. {
  189. static const unsigned int udma_mask_map[] =
  190. { ATA_UDMA2, ATA_UDMA1, ATA_UDMA0, 0,
  191. ATA_UDMA3, ATA_UDMA4, ATA_UDMA5, ATA_UDMA6 };
  192. struct ata_port *ap = dev->link->ap;
  193. char acpi_str[32] = "";
  194. u32 saved_udma, udma;
  195. const struct ata_acpi_gtm *gtm;
  196. unsigned long bios_limit = 0, acpi_limit = 0, limit;
  197. /* find out what BIOS configured */
  198. udma = saved_udma = (unsigned long)ap->host->private_data;
  199. if (ap->port_no == 0)
  200. udma >>= 16;
  201. if (dev->devno == 0)
  202. udma >>= 8;
  203. if ((udma & 0xc0) == 0xc0)
  204. bios_limit = ata_pack_xfermask(0, 0, udma_mask_map[udma & 0x7]);
  205. /* consult ACPI GTM too */
  206. gtm = ata_acpi_init_gtm(ap);
  207. if (gtm) {
  208. acpi_limit = ata_acpi_gtm_xfermask(dev, gtm);
  209. snprintf(acpi_str, sizeof(acpi_str), " (%u:%u:0x%x)",
  210. gtm->drive[0].dma, gtm->drive[1].dma, gtm->flags);
  211. }
  212. /* be optimistic, EH can take care of things if something goes wrong */
  213. limit = bios_limit | acpi_limit;
  214. /* If PIO or DMA isn't configured at all, don't limit. Let EH
  215. * handle it.
  216. */
  217. if (!(limit & ATA_MASK_PIO))
  218. limit |= ATA_MASK_PIO;
  219. if (!(limit & (ATA_MASK_MWDMA | ATA_MASK_UDMA)))
  220. limit |= ATA_MASK_MWDMA | ATA_MASK_UDMA;
  221. ata_port_printk(ap, KERN_DEBUG, "nv_mode_filter: 0x%lx&0x%lx->0x%lx, "
  222. "BIOS=0x%lx (0x%x) ACPI=0x%lx%s\n",
  223. xfer_mask, limit, xfer_mask & limit, bios_limit,
  224. saved_udma, acpi_limit, acpi_str);
  225. return xfer_mask & limit;
  226. }
  227. /**
  228. * nv_probe_init - cable detection
  229. * @lin: ATA link
  230. *
  231. * Perform cable detection. The BIOS stores this in PCI config
  232. * space for us.
  233. */
  234. static int nv_pre_reset(struct ata_link *link, unsigned long deadline)
  235. {
  236. static const struct pci_bits nv_enable_bits[] = {
  237. { 0x50, 1, 0x02, 0x02 },
  238. { 0x50, 1, 0x01, 0x01 }
  239. };
  240. struct ata_port *ap = link->ap;
  241. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  242. if (!pci_test_config_bits(pdev, &nv_enable_bits[ap->port_no]))
  243. return -ENOENT;
  244. return ata_sff_prereset(link, deadline);
  245. }
  246. /**
  247. * nv100_set_piomode - set initial PIO mode data
  248. * @ap: ATA interface
  249. * @adev: ATA device
  250. *
  251. * Program the AMD registers for PIO mode.
  252. */
  253. static void nv100_set_piomode(struct ata_port *ap, struct ata_device *adev)
  254. {
  255. timing_setup(ap, adev, 0x50, adev->pio_mode, 3);
  256. }
  257. static void nv133_set_piomode(struct ata_port *ap, struct ata_device *adev)
  258. {
  259. timing_setup(ap, adev, 0x50, adev->pio_mode, 4);
  260. }
  261. /**
  262. * nv100_set_dmamode - set initial DMA mode data
  263. * @ap: ATA interface
  264. * @adev: ATA device
  265. *
  266. * Program the MWDMA/UDMA modes for the AMD and Nvidia
  267. * chipset.
  268. */
  269. static void nv100_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  270. {
  271. timing_setup(ap, adev, 0x50, adev->dma_mode, 3);
  272. }
  273. static void nv133_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  274. {
  275. timing_setup(ap, adev, 0x50, adev->dma_mode, 4);
  276. }
  277. static void nv_host_stop(struct ata_host *host)
  278. {
  279. u32 udma = (unsigned long)host->private_data;
  280. /* restore PCI config register 0x60 */
  281. pci_write_config_dword(to_pci_dev(host->dev), 0x60, udma);
  282. }
  283. static struct scsi_host_template amd_sht = {
  284. ATA_BMDMA_SHT(DRV_NAME),
  285. };
  286. static const struct ata_port_operations amd_base_port_ops = {
  287. .inherits = &ata_bmdma_port_ops,
  288. .prereset = amd_pre_reset,
  289. };
  290. static struct ata_port_operations amd33_port_ops = {
  291. .inherits = &amd_base_port_ops,
  292. .cable_detect = ata_cable_40wire,
  293. .set_piomode = amd33_set_piomode,
  294. .set_dmamode = amd33_set_dmamode,
  295. };
  296. static struct ata_port_operations amd66_port_ops = {
  297. .inherits = &amd_base_port_ops,
  298. .cable_detect = ata_cable_unknown,
  299. .set_piomode = amd66_set_piomode,
  300. .set_dmamode = amd66_set_dmamode,
  301. };
  302. static struct ata_port_operations amd100_port_ops = {
  303. .inherits = &amd_base_port_ops,
  304. .cable_detect = ata_cable_unknown,
  305. .set_piomode = amd100_set_piomode,
  306. .set_dmamode = amd100_set_dmamode,
  307. };
  308. static struct ata_port_operations amd133_port_ops = {
  309. .inherits = &amd_base_port_ops,
  310. .cable_detect = amd_cable_detect,
  311. .set_piomode = amd133_set_piomode,
  312. .set_dmamode = amd133_set_dmamode,
  313. };
  314. static const struct ata_port_operations nv_base_port_ops = {
  315. .inherits = &ata_bmdma_port_ops,
  316. .cable_detect = ata_cable_ignore,
  317. .mode_filter = nv_mode_filter,
  318. .prereset = nv_pre_reset,
  319. .host_stop = nv_host_stop,
  320. };
  321. static struct ata_port_operations nv100_port_ops = {
  322. .inherits = &nv_base_port_ops,
  323. .set_piomode = nv100_set_piomode,
  324. .set_dmamode = nv100_set_dmamode,
  325. };
  326. static struct ata_port_operations nv133_port_ops = {
  327. .inherits = &nv_base_port_ops,
  328. .set_piomode = nv133_set_piomode,
  329. .set_dmamode = nv133_set_dmamode,
  330. };
  331. static int amd_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  332. {
  333. static const struct ata_port_info info[10] = {
  334. { /* 0: AMD 7401 */
  335. .flags = ATA_FLAG_SLAVE_POSS,
  336. .pio_mask = 0x1f,
  337. .mwdma_mask = 0x07, /* No SWDMA */
  338. .udma_mask = 0x07, /* UDMA 33 */
  339. .port_ops = &amd33_port_ops
  340. },
  341. { /* 1: Early AMD7409 - no swdma */
  342. .flags = ATA_FLAG_SLAVE_POSS,
  343. .pio_mask = 0x1f,
  344. .mwdma_mask = 0x07,
  345. .udma_mask = ATA_UDMA4, /* UDMA 66 */
  346. .port_ops = &amd66_port_ops
  347. },
  348. { /* 2: AMD 7409, no swdma errata */
  349. .flags = ATA_FLAG_SLAVE_POSS,
  350. .pio_mask = 0x1f,
  351. .mwdma_mask = 0x07,
  352. .udma_mask = ATA_UDMA4, /* UDMA 66 */
  353. .port_ops = &amd66_port_ops
  354. },
  355. { /* 3: AMD 7411 */
  356. .flags = ATA_FLAG_SLAVE_POSS,
  357. .pio_mask = 0x1f,
  358. .mwdma_mask = 0x07,
  359. .udma_mask = ATA_UDMA5, /* UDMA 100 */
  360. .port_ops = &amd100_port_ops
  361. },
  362. { /* 4: AMD 7441 */
  363. .flags = ATA_FLAG_SLAVE_POSS,
  364. .pio_mask = 0x1f,
  365. .mwdma_mask = 0x07,
  366. .udma_mask = ATA_UDMA5, /* UDMA 100 */
  367. .port_ops = &amd100_port_ops
  368. },
  369. { /* 5: AMD 8111*/
  370. .flags = ATA_FLAG_SLAVE_POSS,
  371. .pio_mask = 0x1f,
  372. .mwdma_mask = 0x07,
  373. .udma_mask = ATA_UDMA6, /* UDMA 133, no swdma */
  374. .port_ops = &amd133_port_ops
  375. },
  376. { /* 6: AMD 8111 UDMA 100 (Serenade) */
  377. .flags = ATA_FLAG_SLAVE_POSS,
  378. .pio_mask = 0x1f,
  379. .mwdma_mask = 0x07,
  380. .udma_mask = ATA_UDMA5, /* UDMA 100, no swdma */
  381. .port_ops = &amd133_port_ops
  382. },
  383. { /* 7: Nvidia Nforce */
  384. .flags = ATA_FLAG_SLAVE_POSS,
  385. .pio_mask = 0x1f,
  386. .mwdma_mask = 0x07,
  387. .udma_mask = ATA_UDMA5, /* UDMA 100 */
  388. .port_ops = &nv100_port_ops
  389. },
  390. { /* 8: Nvidia Nforce2 and later */
  391. .flags = ATA_FLAG_SLAVE_POSS,
  392. .pio_mask = 0x1f,
  393. .mwdma_mask = 0x07,
  394. .udma_mask = ATA_UDMA6, /* UDMA 133, no swdma */
  395. .port_ops = &nv133_port_ops
  396. },
  397. { /* 9: AMD CS5536 (Geode companion) */
  398. .flags = ATA_FLAG_SLAVE_POSS,
  399. .pio_mask = 0x1f,
  400. .mwdma_mask = 0x07,
  401. .udma_mask = ATA_UDMA5, /* UDMA 100 */
  402. .port_ops = &amd100_port_ops
  403. }
  404. };
  405. const struct ata_port_info *ppi[] = { NULL, NULL };
  406. static int printed_version;
  407. int type = id->driver_data;
  408. void *hpriv = NULL;
  409. u8 fifo;
  410. int rc;
  411. if (!printed_version++)
  412. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  413. rc = pcim_enable_device(pdev);
  414. if (rc)
  415. return rc;
  416. pci_read_config_byte(pdev, 0x41, &fifo);
  417. /* Check for AMD7409 without swdma errata and if found adjust type */
  418. if (type == 1 && pdev->revision > 0x7)
  419. type = 2;
  420. /* Serenade ? */
  421. if (type == 5 && pdev->subsystem_vendor == PCI_VENDOR_ID_AMD &&
  422. pdev->subsystem_device == PCI_DEVICE_ID_AMD_SERENADE)
  423. type = 6; /* UDMA 100 only */
  424. /*
  425. * Okay, type is determined now. Apply type-specific workarounds.
  426. */
  427. ppi[0] = &info[type];
  428. if (type < 3)
  429. ata_pci_bmdma_clear_simplex(pdev);
  430. /* Check for AMD7411 */
  431. if (type == 3)
  432. /* FIFO is broken */
  433. pci_write_config_byte(pdev, 0x41, fifo & 0x0F);
  434. else
  435. pci_write_config_byte(pdev, 0x41, fifo | 0xF0);
  436. /* Cable detection on Nvidia chips doesn't work too well,
  437. * cache BIOS programmed UDMA mode.
  438. */
  439. if (type == 7 || type == 8) {
  440. u32 udma;
  441. pci_read_config_dword(pdev, 0x60, &udma);
  442. hpriv = (void *)(unsigned long)udma;
  443. }
  444. /* And fire it up */
  445. return ata_pci_sff_init_one(pdev, ppi, &amd_sht, hpriv);
  446. }
  447. #ifdef CONFIG_PM
  448. static int amd_reinit_one(struct pci_dev *pdev)
  449. {
  450. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  451. int rc;
  452. rc = ata_pci_device_do_resume(pdev);
  453. if (rc)
  454. return rc;
  455. if (pdev->vendor == PCI_VENDOR_ID_AMD) {
  456. u8 fifo;
  457. pci_read_config_byte(pdev, 0x41, &fifo);
  458. if (pdev->device == PCI_DEVICE_ID_AMD_VIPER_7411)
  459. /* FIFO is broken */
  460. pci_write_config_byte(pdev, 0x41, fifo & 0x0F);
  461. else
  462. pci_write_config_byte(pdev, 0x41, fifo | 0xF0);
  463. if (pdev->device == PCI_DEVICE_ID_AMD_VIPER_7409 ||
  464. pdev->device == PCI_DEVICE_ID_AMD_COBRA_7401)
  465. ata_pci_bmdma_clear_simplex(pdev);
  466. }
  467. ata_host_resume(host);
  468. return 0;
  469. }
  470. #endif
  471. static const struct pci_device_id amd[] = {
  472. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_COBRA_7401), 0 },
  473. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_VIPER_7409), 1 },
  474. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_VIPER_7411), 3 },
  475. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_OPUS_7441), 4 },
  476. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_8111_IDE), 5 },
  477. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_IDE), 7 },
  478. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2_IDE), 8 },
  479. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_IDE), 8 },
  480. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3_IDE), 8 },
  481. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_IDE), 8 },
  482. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_IDE), 8 },
  483. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_IDE), 8 },
  484. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_IDE), 8 },
  485. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_IDE), 8 },
  486. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_IDE), 8 },
  487. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP65_IDE), 8 },
  488. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP67_IDE), 8 },
  489. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP73_IDE), 8 },
  490. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP77_IDE), 8 },
  491. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_CS5536_IDE), 9 },
  492. { },
  493. };
  494. static struct pci_driver amd_pci_driver = {
  495. .name = DRV_NAME,
  496. .id_table = amd,
  497. .probe = amd_init_one,
  498. .remove = ata_pci_remove_one,
  499. #ifdef CONFIG_PM
  500. .suspend = ata_pci_device_suspend,
  501. .resume = amd_reinit_one,
  502. #endif
  503. };
  504. static int __init amd_init(void)
  505. {
  506. return pci_register_driver(&amd_pci_driver);
  507. }
  508. static void __exit amd_exit(void)
  509. {
  510. pci_unregister_driver(&amd_pci_driver);
  511. }
  512. MODULE_AUTHOR("Alan Cox");
  513. MODULE_DESCRIPTION("low-level driver for AMD and Nvidia PATA IDE");
  514. MODULE_LICENSE("GPL");
  515. MODULE_DEVICE_TABLE(pci, amd);
  516. MODULE_VERSION(DRV_VERSION);
  517. module_init(amd_init);
  518. module_exit(amd_exit);