ata_piix.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #include <linux/dmi.h>
  94. #define DRV_NAME "ata_piix"
  95. #define DRV_VERSION "2.12"
  96. enum {
  97. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  98. ICH5_PMR = 0x90, /* port mapping register */
  99. ICH5_PCS = 0x92, /* port control and status */
  100. PIIX_SIDPR_BAR = 5,
  101. PIIX_SIDPR_LEN = 16,
  102. PIIX_SIDPR_IDX = 0,
  103. PIIX_SIDPR_DATA = 4,
  104. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  105. PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
  106. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  107. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  108. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  109. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  110. /* constants for mapping table */
  111. P0 = 0, /* port 0 */
  112. P1 = 1, /* port 1 */
  113. P2 = 2, /* port 2 */
  114. P3 = 3, /* port 3 */
  115. IDE = -1, /* IDE */
  116. NA = -2, /* not avaliable */
  117. RV = -3, /* reserved */
  118. PIIX_AHCI_DEVICE = 6,
  119. /* host->flags bits */
  120. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  121. };
  122. enum piix_controller_ids {
  123. /* controller IDs */
  124. piix_pata_mwdma, /* PIIX3 MWDMA only */
  125. piix_pata_33, /* PIIX4 at 33Mhz */
  126. ich_pata_33, /* ICH up to UDMA 33 only */
  127. ich_pata_66, /* ICH up to 66 Mhz */
  128. ich_pata_100, /* ICH up to UDMA 100 */
  129. ich5_sata,
  130. ich6_sata,
  131. ich6m_sata,
  132. ich8_sata,
  133. ich8_2port_sata,
  134. ich8m_apple_sata, /* locks up on second port enable */
  135. tolapai_sata,
  136. piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
  137. };
  138. struct piix_map_db {
  139. const u32 mask;
  140. const u16 port_enable;
  141. const int map[][4];
  142. };
  143. struct piix_host_priv {
  144. const int *map;
  145. void __iomem *sidpr;
  146. };
  147. static int piix_init_one(struct pci_dev *pdev,
  148. const struct pci_device_id *ent);
  149. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
  150. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
  151. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  152. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  153. static int ich_pata_cable_detect(struct ata_port *ap);
  154. static u8 piix_vmw_bmdma_status(struct ata_port *ap);
  155. static int piix_sidpr_scr_read(struct ata_link *link,
  156. unsigned int reg, u32 *val);
  157. static int piix_sidpr_scr_write(struct ata_link *link,
  158. unsigned int reg, u32 val);
  159. #ifdef CONFIG_PM
  160. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  161. static int piix_pci_device_resume(struct pci_dev *pdev);
  162. #endif
  163. static unsigned int in_module_init = 1;
  164. static const struct pci_device_id piix_pci_tbl[] = {
  165. /* Intel PIIX3 for the 430HX etc */
  166. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  167. /* VMware ICH4 */
  168. { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
  169. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  170. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  171. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  172. /* Intel PIIX4 */
  173. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  174. /* Intel PIIX4 */
  175. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  176. /* Intel PIIX */
  177. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  178. /* Intel ICH (i810, i815, i840) UDMA 66*/
  179. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  180. /* Intel ICH0 : UDMA 33*/
  181. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  182. /* Intel ICH2M */
  183. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  184. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  185. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  186. /* Intel ICH3M */
  187. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  188. /* Intel ICH3 (E7500/1) UDMA 100 */
  189. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  190. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  191. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  192. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  193. /* Intel ICH5 */
  194. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  195. /* C-ICH (i810E2) */
  196. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  197. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  198. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  199. /* ICH6 (and 6) (i915) UDMA 100 */
  200. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  201. /* ICH7/7-R (i945, i975) UDMA 100*/
  202. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  203. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  204. /* ICH8 Mobile PATA Controller */
  205. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  206. /* NOTE: The following PCI ids must be kept in sync with the
  207. * list in drivers/pci/quirks.c.
  208. */
  209. /* 82801EB (ICH5) */
  210. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  211. /* 82801EB (ICH5) */
  212. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  213. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  214. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  215. /* 6300ESB pretending RAID */
  216. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  217. /* 82801FB/FW (ICH6/ICH6W) */
  218. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  219. /* 82801FR/FRW (ICH6R/ICH6RW) */
  220. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  221. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
  222. * Attach iff the controller is in IDE mode. */
  223. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
  224. PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
  225. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  226. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  227. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  228. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
  229. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  230. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  231. /* SATA Controller 1 IDE (ICH8) */
  232. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  233. /* SATA Controller 2 IDE (ICH8) */
  234. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  235. /* Mobile SATA Controller IDE (ICH8M), Apple */
  236. { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
  237. { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
  238. { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
  239. /* Mobile SATA Controller IDE (ICH8M) */
  240. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  241. /* SATA Controller IDE (ICH9) */
  242. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  243. /* SATA Controller IDE (ICH9) */
  244. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  245. /* SATA Controller IDE (ICH9) */
  246. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  247. /* SATA Controller IDE (ICH9M) */
  248. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  249. /* SATA Controller IDE (ICH9M) */
  250. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  251. /* SATA Controller IDE (ICH9M) */
  252. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  253. /* SATA Controller IDE (Tolapai) */
  254. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
  255. /* SATA Controller IDE (ICH10) */
  256. { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  257. /* SATA Controller IDE (ICH10) */
  258. { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  259. /* SATA Controller IDE (ICH10) */
  260. { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  261. /* SATA Controller IDE (ICH10) */
  262. { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  263. /* SATA Controller IDE (PCH) */
  264. { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  265. /* SATA Controller IDE (PCH) */
  266. { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  267. /* SATA Controller IDE (PCH) */
  268. { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  269. /* SATA Controller IDE (PCH) */
  270. { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  271. /* SATA Controller IDE (PCH) */
  272. { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  273. /* SATA Controller IDE (PCH) */
  274. { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  275. { } /* terminate list */
  276. };
  277. static struct pci_driver piix_pci_driver = {
  278. .name = DRV_NAME,
  279. .id_table = piix_pci_tbl,
  280. .probe = piix_init_one,
  281. .remove = ata_pci_remove_one,
  282. #ifdef CONFIG_PM
  283. .suspend = piix_pci_device_suspend,
  284. .resume = piix_pci_device_resume,
  285. #endif
  286. };
  287. static struct scsi_host_template piix_sht = {
  288. ATA_BMDMA_SHT(DRV_NAME),
  289. };
  290. static struct ata_port_operations piix_pata_ops = {
  291. .inherits = &ata_bmdma_port_ops,
  292. .cable_detect = ata_cable_40wire,
  293. .set_piomode = piix_set_piomode,
  294. .set_dmamode = piix_set_dmamode,
  295. .prereset = piix_pata_prereset,
  296. };
  297. static struct ata_port_operations piix_vmw_ops = {
  298. .inherits = &piix_pata_ops,
  299. .bmdma_status = piix_vmw_bmdma_status,
  300. };
  301. static struct ata_port_operations ich_pata_ops = {
  302. .inherits = &piix_pata_ops,
  303. .cable_detect = ich_pata_cable_detect,
  304. .set_dmamode = ich_set_dmamode,
  305. };
  306. static struct ata_port_operations piix_sata_ops = {
  307. .inherits = &ata_bmdma_port_ops,
  308. };
  309. static struct ata_port_operations piix_sidpr_sata_ops = {
  310. .inherits = &piix_sata_ops,
  311. .hardreset = sata_std_hardreset,
  312. .scr_read = piix_sidpr_scr_read,
  313. .scr_write = piix_sidpr_scr_write,
  314. };
  315. static const struct piix_map_db ich5_map_db = {
  316. .mask = 0x7,
  317. .port_enable = 0x3,
  318. .map = {
  319. /* PM PS SM SS MAP */
  320. { P0, NA, P1, NA }, /* 000b */
  321. { P1, NA, P0, NA }, /* 001b */
  322. { RV, RV, RV, RV },
  323. { RV, RV, RV, RV },
  324. { P0, P1, IDE, IDE }, /* 100b */
  325. { P1, P0, IDE, IDE }, /* 101b */
  326. { IDE, IDE, P0, P1 }, /* 110b */
  327. { IDE, IDE, P1, P0 }, /* 111b */
  328. },
  329. };
  330. static const struct piix_map_db ich6_map_db = {
  331. .mask = 0x3,
  332. .port_enable = 0xf,
  333. .map = {
  334. /* PM PS SM SS MAP */
  335. { P0, P2, P1, P3 }, /* 00b */
  336. { IDE, IDE, P1, P3 }, /* 01b */
  337. { P0, P2, IDE, IDE }, /* 10b */
  338. { RV, RV, RV, RV },
  339. },
  340. };
  341. static const struct piix_map_db ich6m_map_db = {
  342. .mask = 0x3,
  343. .port_enable = 0x5,
  344. /* Map 01b isn't specified in the doc but some notebooks use
  345. * it anyway. MAP 01b have been spotted on both ICH6M and
  346. * ICH7M.
  347. */
  348. .map = {
  349. /* PM PS SM SS MAP */
  350. { P0, P2, NA, NA }, /* 00b */
  351. { IDE, IDE, P1, P3 }, /* 01b */
  352. { P0, P2, IDE, IDE }, /* 10b */
  353. { RV, RV, RV, RV },
  354. },
  355. };
  356. static const struct piix_map_db ich8_map_db = {
  357. .mask = 0x3,
  358. .port_enable = 0xf,
  359. .map = {
  360. /* PM PS SM SS MAP */
  361. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  362. { RV, RV, RV, RV },
  363. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  364. { RV, RV, RV, RV },
  365. },
  366. };
  367. static const struct piix_map_db ich8_2port_map_db = {
  368. .mask = 0x3,
  369. .port_enable = 0x3,
  370. .map = {
  371. /* PM PS SM SS MAP */
  372. { P0, NA, P1, NA }, /* 00b */
  373. { RV, RV, RV, RV }, /* 01b */
  374. { RV, RV, RV, RV }, /* 10b */
  375. { RV, RV, RV, RV },
  376. },
  377. };
  378. static const struct piix_map_db ich8m_apple_map_db = {
  379. .mask = 0x3,
  380. .port_enable = 0x1,
  381. .map = {
  382. /* PM PS SM SS MAP */
  383. { P0, NA, NA, NA }, /* 00b */
  384. { RV, RV, RV, RV },
  385. { P0, P2, IDE, IDE }, /* 10b */
  386. { RV, RV, RV, RV },
  387. },
  388. };
  389. static const struct piix_map_db tolapai_map_db = {
  390. .mask = 0x3,
  391. .port_enable = 0x3,
  392. .map = {
  393. /* PM PS SM SS MAP */
  394. { P0, NA, P1, NA }, /* 00b */
  395. { RV, RV, RV, RV }, /* 01b */
  396. { RV, RV, RV, RV }, /* 10b */
  397. { RV, RV, RV, RV },
  398. },
  399. };
  400. static const struct piix_map_db *piix_map_db_table[] = {
  401. [ich5_sata] = &ich5_map_db,
  402. [ich6_sata] = &ich6_map_db,
  403. [ich6m_sata] = &ich6m_map_db,
  404. [ich8_sata] = &ich8_map_db,
  405. [ich8_2port_sata] = &ich8_2port_map_db,
  406. [ich8m_apple_sata] = &ich8m_apple_map_db,
  407. [tolapai_sata] = &tolapai_map_db,
  408. };
  409. static struct ata_port_info piix_port_info[] = {
  410. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  411. {
  412. .flags = PIIX_PATA_FLAGS,
  413. .pio_mask = 0x1f, /* pio0-4 */
  414. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  415. .port_ops = &piix_pata_ops,
  416. },
  417. [piix_pata_33] = /* PIIX4 at 33MHz */
  418. {
  419. .flags = PIIX_PATA_FLAGS,
  420. .pio_mask = 0x1f, /* pio0-4 */
  421. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  422. .udma_mask = ATA_UDMA_MASK_40C,
  423. .port_ops = &piix_pata_ops,
  424. },
  425. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  426. {
  427. .flags = PIIX_PATA_FLAGS,
  428. .pio_mask = 0x1f, /* pio 0-4 */
  429. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  430. .udma_mask = ATA_UDMA2, /* UDMA33 */
  431. .port_ops = &ich_pata_ops,
  432. },
  433. [ich_pata_66] = /* ICH controllers up to 66MHz */
  434. {
  435. .flags = PIIX_PATA_FLAGS,
  436. .pio_mask = 0x1f, /* pio 0-4 */
  437. .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
  438. .udma_mask = ATA_UDMA4,
  439. .port_ops = &ich_pata_ops,
  440. },
  441. [ich_pata_100] =
  442. {
  443. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  444. .pio_mask = 0x1f, /* pio0-4 */
  445. .mwdma_mask = 0x06, /* mwdma1-2 */
  446. .udma_mask = ATA_UDMA5, /* udma0-5 */
  447. .port_ops = &ich_pata_ops,
  448. },
  449. [ich5_sata] =
  450. {
  451. .flags = PIIX_SATA_FLAGS,
  452. .pio_mask = 0x1f, /* pio0-4 */
  453. .mwdma_mask = 0x07, /* mwdma0-2 */
  454. .udma_mask = ATA_UDMA6,
  455. .port_ops = &piix_sata_ops,
  456. },
  457. [ich6_sata] =
  458. {
  459. .flags = PIIX_SATA_FLAGS,
  460. .pio_mask = 0x1f, /* pio0-4 */
  461. .mwdma_mask = 0x07, /* mwdma0-2 */
  462. .udma_mask = ATA_UDMA6,
  463. .port_ops = &piix_sata_ops,
  464. },
  465. [ich6m_sata] =
  466. {
  467. .flags = PIIX_SATA_FLAGS,
  468. .pio_mask = 0x1f, /* pio0-4 */
  469. .mwdma_mask = 0x07, /* mwdma0-2 */
  470. .udma_mask = ATA_UDMA6,
  471. .port_ops = &piix_sata_ops,
  472. },
  473. [ich8_sata] =
  474. {
  475. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  476. .pio_mask = 0x1f, /* pio0-4 */
  477. .mwdma_mask = 0x07, /* mwdma0-2 */
  478. .udma_mask = ATA_UDMA6,
  479. .port_ops = &piix_sata_ops,
  480. },
  481. [ich8_2port_sata] =
  482. {
  483. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  484. .pio_mask = 0x1f, /* pio0-4 */
  485. .mwdma_mask = 0x07, /* mwdma0-2 */
  486. .udma_mask = ATA_UDMA6,
  487. .port_ops = &piix_sata_ops,
  488. },
  489. [tolapai_sata] =
  490. {
  491. .flags = PIIX_SATA_FLAGS,
  492. .pio_mask = 0x1f, /* pio0-4 */
  493. .mwdma_mask = 0x07, /* mwdma0-2 */
  494. .udma_mask = ATA_UDMA6,
  495. .port_ops = &piix_sata_ops,
  496. },
  497. [ich8m_apple_sata] =
  498. {
  499. .flags = PIIX_SATA_FLAGS,
  500. .pio_mask = 0x1f, /* pio0-4 */
  501. .mwdma_mask = 0x07, /* mwdma0-2 */
  502. .udma_mask = ATA_UDMA6,
  503. .port_ops = &piix_sata_ops,
  504. },
  505. [piix_pata_vmw] =
  506. {
  507. .flags = PIIX_PATA_FLAGS,
  508. .pio_mask = 0x1f, /* pio0-4 */
  509. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  510. .udma_mask = ATA_UDMA_MASK_40C,
  511. .port_ops = &piix_vmw_ops,
  512. },
  513. };
  514. static struct pci_bits piix_enable_bits[] = {
  515. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  516. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  517. };
  518. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  519. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  520. MODULE_LICENSE("GPL");
  521. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  522. MODULE_VERSION(DRV_VERSION);
  523. struct ich_laptop {
  524. u16 device;
  525. u16 subvendor;
  526. u16 subdevice;
  527. };
  528. /*
  529. * List of laptops that use short cables rather than 80 wire
  530. */
  531. static const struct ich_laptop ich_laptop[] = {
  532. /* devid, subvendor, subdev */
  533. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  534. { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
  535. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  536. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  537. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  538. { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
  539. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  540. { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
  541. { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
  542. { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
  543. /* end marker */
  544. { 0, }
  545. };
  546. /**
  547. * ich_pata_cable_detect - Probe host controller cable detect info
  548. * @ap: Port for which cable detect info is desired
  549. *
  550. * Read 80c cable indicator from ATA PCI device's PCI config
  551. * register. This register is normally set by firmware (BIOS).
  552. *
  553. * LOCKING:
  554. * None (inherited from caller).
  555. */
  556. static int ich_pata_cable_detect(struct ata_port *ap)
  557. {
  558. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  559. const struct ich_laptop *lap = &ich_laptop[0];
  560. u8 tmp, mask;
  561. /* Check for specials - Acer Aspire 5602WLMi */
  562. while (lap->device) {
  563. if (lap->device == pdev->device &&
  564. lap->subvendor == pdev->subsystem_vendor &&
  565. lap->subdevice == pdev->subsystem_device)
  566. return ATA_CBL_PATA40_SHORT;
  567. lap++;
  568. }
  569. /* check BIOS cable detect results */
  570. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  571. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  572. if ((tmp & mask) == 0)
  573. return ATA_CBL_PATA40;
  574. return ATA_CBL_PATA80;
  575. }
  576. /**
  577. * piix_pata_prereset - prereset for PATA host controller
  578. * @link: Target link
  579. * @deadline: deadline jiffies for the operation
  580. *
  581. * LOCKING:
  582. * None (inherited from caller).
  583. */
  584. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  585. {
  586. struct ata_port *ap = link->ap;
  587. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  588. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  589. return -ENOENT;
  590. return ata_sff_prereset(link, deadline);
  591. }
  592. /**
  593. * piix_set_piomode - Initialize host controller PATA PIO timings
  594. * @ap: Port whose timings we are configuring
  595. * @adev: um
  596. *
  597. * Set PIO mode for device, in host controller PCI config space.
  598. *
  599. * LOCKING:
  600. * None (inherited from caller).
  601. */
  602. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  603. {
  604. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  605. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  606. unsigned int is_slave = (adev->devno != 0);
  607. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  608. unsigned int slave_port = 0x44;
  609. u16 master_data;
  610. u8 slave_data;
  611. u8 udma_enable;
  612. int control = 0;
  613. /*
  614. * See Intel Document 298600-004 for the timing programing rules
  615. * for ICH controllers.
  616. */
  617. static const /* ISP RTC */
  618. u8 timings[][2] = { { 0, 0 },
  619. { 0, 0 },
  620. { 1, 0 },
  621. { 2, 1 },
  622. { 2, 3 }, };
  623. if (pio >= 2)
  624. control |= 1; /* TIME1 enable */
  625. if (ata_pio_need_iordy(adev))
  626. control |= 2; /* IE enable */
  627. /* Intel specifies that the PPE functionality is for disk only */
  628. if (adev->class == ATA_DEV_ATA)
  629. control |= 4; /* PPE enable */
  630. /* PIO configuration clears DTE unconditionally. It will be
  631. * programmed in set_dmamode which is guaranteed to be called
  632. * after set_piomode if any DMA mode is available.
  633. */
  634. pci_read_config_word(dev, master_port, &master_data);
  635. if (is_slave) {
  636. /* clear TIME1|IE1|PPE1|DTE1 */
  637. master_data &= 0xff0f;
  638. /* Enable SITRE (separate slave timing register) */
  639. master_data |= 0x4000;
  640. /* enable PPE1, IE1 and TIME1 as needed */
  641. master_data |= (control << 4);
  642. pci_read_config_byte(dev, slave_port, &slave_data);
  643. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  644. /* Load the timing nibble for this slave */
  645. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  646. << (ap->port_no ? 4 : 0);
  647. } else {
  648. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  649. master_data &= 0xccf0;
  650. /* Enable PPE, IE and TIME as appropriate */
  651. master_data |= control;
  652. /* load ISP and RCT */
  653. master_data |=
  654. (timings[pio][0] << 12) |
  655. (timings[pio][1] << 8);
  656. }
  657. pci_write_config_word(dev, master_port, master_data);
  658. if (is_slave)
  659. pci_write_config_byte(dev, slave_port, slave_data);
  660. /* Ensure the UDMA bit is off - it will be turned back on if
  661. UDMA is selected */
  662. if (ap->udma_mask) {
  663. pci_read_config_byte(dev, 0x48, &udma_enable);
  664. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  665. pci_write_config_byte(dev, 0x48, udma_enable);
  666. }
  667. }
  668. /**
  669. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  670. * @ap: Port whose timings we are configuring
  671. * @adev: Drive in question
  672. * @isich: set if the chip is an ICH device
  673. *
  674. * Set UDMA mode for device, in host controller PCI config space.
  675. *
  676. * LOCKING:
  677. * None (inherited from caller).
  678. */
  679. static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
  680. {
  681. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  682. u8 master_port = ap->port_no ? 0x42 : 0x40;
  683. u16 master_data;
  684. u8 speed = adev->dma_mode;
  685. int devid = adev->devno + 2 * ap->port_no;
  686. u8 udma_enable = 0;
  687. static const /* ISP RTC */
  688. u8 timings[][2] = { { 0, 0 },
  689. { 0, 0 },
  690. { 1, 0 },
  691. { 2, 1 },
  692. { 2, 3 }, };
  693. pci_read_config_word(dev, master_port, &master_data);
  694. if (ap->udma_mask)
  695. pci_read_config_byte(dev, 0x48, &udma_enable);
  696. if (speed >= XFER_UDMA_0) {
  697. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  698. u16 udma_timing;
  699. u16 ideconf;
  700. int u_clock, u_speed;
  701. /*
  702. * UDMA is handled by a combination of clock switching and
  703. * selection of dividers
  704. *
  705. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  706. * except UDMA0 which is 00
  707. */
  708. u_speed = min(2 - (udma & 1), udma);
  709. if (udma == 5)
  710. u_clock = 0x1000; /* 100Mhz */
  711. else if (udma > 2)
  712. u_clock = 1; /* 66Mhz */
  713. else
  714. u_clock = 0; /* 33Mhz */
  715. udma_enable |= (1 << devid);
  716. /* Load the CT/RP selection */
  717. pci_read_config_word(dev, 0x4A, &udma_timing);
  718. udma_timing &= ~(3 << (4 * devid));
  719. udma_timing |= u_speed << (4 * devid);
  720. pci_write_config_word(dev, 0x4A, udma_timing);
  721. if (isich) {
  722. /* Select a 33/66/100Mhz clock */
  723. pci_read_config_word(dev, 0x54, &ideconf);
  724. ideconf &= ~(0x1001 << devid);
  725. ideconf |= u_clock << devid;
  726. /* For ICH or later we should set bit 10 for better
  727. performance (WR_PingPong_En) */
  728. pci_write_config_word(dev, 0x54, ideconf);
  729. }
  730. } else {
  731. /*
  732. * MWDMA is driven by the PIO timings. We must also enable
  733. * IORDY unconditionally along with TIME1. PPE has already
  734. * been set when the PIO timing was set.
  735. */
  736. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  737. unsigned int control;
  738. u8 slave_data;
  739. const unsigned int needed_pio[3] = {
  740. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  741. };
  742. int pio = needed_pio[mwdma] - XFER_PIO_0;
  743. control = 3; /* IORDY|TIME1 */
  744. /* If the drive MWDMA is faster than it can do PIO then
  745. we must force PIO into PIO0 */
  746. if (adev->pio_mode < needed_pio[mwdma])
  747. /* Enable DMA timing only */
  748. control |= 8; /* PIO cycles in PIO0 */
  749. if (adev->devno) { /* Slave */
  750. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  751. master_data |= control << 4;
  752. pci_read_config_byte(dev, 0x44, &slave_data);
  753. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  754. /* Load the matching timing */
  755. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  756. pci_write_config_byte(dev, 0x44, slave_data);
  757. } else { /* Master */
  758. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  759. and master timing bits */
  760. master_data |= control;
  761. master_data |=
  762. (timings[pio][0] << 12) |
  763. (timings[pio][1] << 8);
  764. }
  765. if (ap->udma_mask) {
  766. udma_enable &= ~(1 << devid);
  767. pci_write_config_word(dev, master_port, master_data);
  768. }
  769. }
  770. /* Don't scribble on 0x48 if the controller does not support UDMA */
  771. if (ap->udma_mask)
  772. pci_write_config_byte(dev, 0x48, udma_enable);
  773. }
  774. /**
  775. * piix_set_dmamode - Initialize host controller PATA DMA timings
  776. * @ap: Port whose timings we are configuring
  777. * @adev: um
  778. *
  779. * Set MW/UDMA mode for device, in host controller PCI config space.
  780. *
  781. * LOCKING:
  782. * None (inherited from caller).
  783. */
  784. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  785. {
  786. do_pata_set_dmamode(ap, adev, 0);
  787. }
  788. /**
  789. * ich_set_dmamode - Initialize host controller PATA DMA timings
  790. * @ap: Port whose timings we are configuring
  791. * @adev: um
  792. *
  793. * Set MW/UDMA mode for device, in host controller PCI config space.
  794. *
  795. * LOCKING:
  796. * None (inherited from caller).
  797. */
  798. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  799. {
  800. do_pata_set_dmamode(ap, adev, 1);
  801. }
  802. /*
  803. * Serial ATA Index/Data Pair Superset Registers access
  804. *
  805. * Beginning from ICH8, there's a sane way to access SCRs using index
  806. * and data register pair located at BAR5 which means that we have
  807. * separate SCRs for master and slave. This is handled using libata
  808. * slave_link facility.
  809. */
  810. static const int piix_sidx_map[] = {
  811. [SCR_STATUS] = 0,
  812. [SCR_ERROR] = 2,
  813. [SCR_CONTROL] = 1,
  814. };
  815. static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
  816. {
  817. struct ata_port *ap = link->ap;
  818. struct piix_host_priv *hpriv = ap->host->private_data;
  819. iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
  820. hpriv->sidpr + PIIX_SIDPR_IDX);
  821. }
  822. static int piix_sidpr_scr_read(struct ata_link *link,
  823. unsigned int reg, u32 *val)
  824. {
  825. struct piix_host_priv *hpriv = link->ap->host->private_data;
  826. if (reg >= ARRAY_SIZE(piix_sidx_map))
  827. return -EINVAL;
  828. piix_sidpr_sel(link, reg);
  829. *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
  830. return 0;
  831. }
  832. static int piix_sidpr_scr_write(struct ata_link *link,
  833. unsigned int reg, u32 val)
  834. {
  835. struct piix_host_priv *hpriv = link->ap->host->private_data;
  836. if (reg >= ARRAY_SIZE(piix_sidx_map))
  837. return -EINVAL;
  838. piix_sidpr_sel(link, reg);
  839. iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
  840. return 0;
  841. }
  842. #ifdef CONFIG_PM
  843. static int piix_broken_suspend(void)
  844. {
  845. static const struct dmi_system_id sysids[] = {
  846. {
  847. .ident = "TECRA M3",
  848. .matches = {
  849. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  850. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  851. },
  852. },
  853. {
  854. .ident = "TECRA M3",
  855. .matches = {
  856. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  857. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
  858. },
  859. },
  860. {
  861. .ident = "TECRA M4",
  862. .matches = {
  863. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  864. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
  865. },
  866. },
  867. {
  868. .ident = "TECRA M4",
  869. .matches = {
  870. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  871. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
  872. },
  873. },
  874. {
  875. .ident = "TECRA M5",
  876. .matches = {
  877. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  878. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  879. },
  880. },
  881. {
  882. .ident = "TECRA M6",
  883. .matches = {
  884. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  885. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
  886. },
  887. },
  888. {
  889. .ident = "TECRA M7",
  890. .matches = {
  891. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  892. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  893. },
  894. },
  895. {
  896. .ident = "TECRA A8",
  897. .matches = {
  898. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  899. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
  900. },
  901. },
  902. {
  903. .ident = "Satellite R20",
  904. .matches = {
  905. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  906. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
  907. },
  908. },
  909. {
  910. .ident = "Satellite R25",
  911. .matches = {
  912. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  913. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
  914. },
  915. },
  916. {
  917. .ident = "Satellite U200",
  918. .matches = {
  919. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  920. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  921. },
  922. },
  923. {
  924. .ident = "Satellite U200",
  925. .matches = {
  926. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  927. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
  928. },
  929. },
  930. {
  931. .ident = "Satellite Pro U200",
  932. .matches = {
  933. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  934. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
  935. },
  936. },
  937. {
  938. .ident = "Satellite U205",
  939. .matches = {
  940. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  941. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  942. },
  943. },
  944. {
  945. .ident = "SATELLITE U205",
  946. .matches = {
  947. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  948. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
  949. },
  950. },
  951. {
  952. .ident = "Portege M500",
  953. .matches = {
  954. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  955. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  956. },
  957. },
  958. { } /* terminate list */
  959. };
  960. static const char *oemstrs[] = {
  961. "Tecra M3,",
  962. };
  963. int i;
  964. if (dmi_check_system(sysids))
  965. return 1;
  966. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  967. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  968. return 1;
  969. /* TECRA M4 sometimes forgets its identify and reports bogus
  970. * DMI information. As the bogus information is a bit
  971. * generic, match as many entries as possible. This manual
  972. * matching is necessary because dmi_system_id.matches is
  973. * limited to four entries.
  974. */
  975. if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
  976. dmi_match(DMI_PRODUCT_NAME, "000000") &&
  977. dmi_match(DMI_PRODUCT_VERSION, "000000") &&
  978. dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
  979. dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
  980. dmi_match(DMI_BOARD_NAME, "Portable PC") &&
  981. dmi_match(DMI_BOARD_VERSION, "Version A0"))
  982. return 1;
  983. return 0;
  984. }
  985. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  986. {
  987. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  988. unsigned long flags;
  989. int rc = 0;
  990. rc = ata_host_suspend(host, mesg);
  991. if (rc)
  992. return rc;
  993. /* Some braindamaged ACPI suspend implementations expect the
  994. * controller to be awake on entry; otherwise, it burns cpu
  995. * cycles and power trying to do something to the sleeping
  996. * beauty.
  997. */
  998. if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
  999. pci_save_state(pdev);
  1000. /* mark its power state as "unknown", since we don't
  1001. * know if e.g. the BIOS will change its device state
  1002. * when we suspend.
  1003. */
  1004. if (pdev->current_state == PCI_D0)
  1005. pdev->current_state = PCI_UNKNOWN;
  1006. /* tell resume that it's waking up from broken suspend */
  1007. spin_lock_irqsave(&host->lock, flags);
  1008. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  1009. spin_unlock_irqrestore(&host->lock, flags);
  1010. } else
  1011. ata_pci_device_do_suspend(pdev, mesg);
  1012. return 0;
  1013. }
  1014. static int piix_pci_device_resume(struct pci_dev *pdev)
  1015. {
  1016. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1017. unsigned long flags;
  1018. int rc;
  1019. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  1020. spin_lock_irqsave(&host->lock, flags);
  1021. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  1022. spin_unlock_irqrestore(&host->lock, flags);
  1023. pci_set_power_state(pdev, PCI_D0);
  1024. pci_restore_state(pdev);
  1025. /* PCI device wasn't disabled during suspend. Use
  1026. * pci_reenable_device() to avoid affecting the enable
  1027. * count.
  1028. */
  1029. rc = pci_reenable_device(pdev);
  1030. if (rc)
  1031. dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
  1032. "device after resume (%d)\n", rc);
  1033. } else
  1034. rc = ata_pci_device_do_resume(pdev);
  1035. if (rc == 0)
  1036. ata_host_resume(host);
  1037. return rc;
  1038. }
  1039. #endif
  1040. static u8 piix_vmw_bmdma_status(struct ata_port *ap)
  1041. {
  1042. return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
  1043. }
  1044. #define AHCI_PCI_BAR 5
  1045. #define AHCI_GLOBAL_CTL 0x04
  1046. #define AHCI_ENABLE (1 << 31)
  1047. static int piix_disable_ahci(struct pci_dev *pdev)
  1048. {
  1049. void __iomem *mmio;
  1050. u32 tmp;
  1051. int rc = 0;
  1052. /* BUG: pci_enable_device has not yet been called. This
  1053. * works because this device is usually set up by BIOS.
  1054. */
  1055. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  1056. !pci_resource_len(pdev, AHCI_PCI_BAR))
  1057. return 0;
  1058. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  1059. if (!mmio)
  1060. return -ENOMEM;
  1061. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1062. if (tmp & AHCI_ENABLE) {
  1063. tmp &= ~AHCI_ENABLE;
  1064. iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
  1065. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1066. if (tmp & AHCI_ENABLE)
  1067. rc = -EIO;
  1068. }
  1069. pci_iounmap(pdev, mmio);
  1070. return rc;
  1071. }
  1072. /**
  1073. * piix_check_450nx_errata - Check for problem 450NX setup
  1074. * @ata_dev: the PCI device to check
  1075. *
  1076. * Check for the present of 450NX errata #19 and errata #25. If
  1077. * they are found return an error code so we can turn off DMA
  1078. */
  1079. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  1080. {
  1081. struct pci_dev *pdev = NULL;
  1082. u16 cfg;
  1083. int no_piix_dma = 0;
  1084. while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
  1085. /* Look for 450NX PXB. Check for problem configurations
  1086. A PCI quirk checks bit 6 already */
  1087. pci_read_config_word(pdev, 0x41, &cfg);
  1088. /* Only on the original revision: IDE DMA can hang */
  1089. if (pdev->revision == 0x00)
  1090. no_piix_dma = 1;
  1091. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  1092. else if (cfg & (1<<14) && pdev->revision < 5)
  1093. no_piix_dma = 2;
  1094. }
  1095. if (no_piix_dma)
  1096. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  1097. if (no_piix_dma == 2)
  1098. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  1099. return no_piix_dma;
  1100. }
  1101. static void __devinit piix_init_pcs(struct ata_host *host,
  1102. const struct piix_map_db *map_db)
  1103. {
  1104. struct pci_dev *pdev = to_pci_dev(host->dev);
  1105. u16 pcs, new_pcs;
  1106. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  1107. new_pcs = pcs | map_db->port_enable;
  1108. if (new_pcs != pcs) {
  1109. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  1110. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  1111. msleep(150);
  1112. }
  1113. }
  1114. static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
  1115. struct ata_port_info *pinfo,
  1116. const struct piix_map_db *map_db)
  1117. {
  1118. const int *map;
  1119. int i, invalid_map = 0;
  1120. u8 map_value;
  1121. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1122. map = map_db->map[map_value & map_db->mask];
  1123. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  1124. for (i = 0; i < 4; i++) {
  1125. switch (map[i]) {
  1126. case RV:
  1127. invalid_map = 1;
  1128. printk(" XX");
  1129. break;
  1130. case NA:
  1131. printk(" --");
  1132. break;
  1133. case IDE:
  1134. WARN_ON((i & 1) || map[i + 1] != IDE);
  1135. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1136. i++;
  1137. printk(" IDE IDE");
  1138. break;
  1139. default:
  1140. printk(" P%d", map[i]);
  1141. if (i & 1)
  1142. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1143. break;
  1144. }
  1145. }
  1146. printk(" ]\n");
  1147. if (invalid_map)
  1148. dev_printk(KERN_ERR, &pdev->dev,
  1149. "invalid MAP value %u\n", map_value);
  1150. return map;
  1151. }
  1152. static int __devinit piix_init_sidpr(struct ata_host *host)
  1153. {
  1154. struct pci_dev *pdev = to_pci_dev(host->dev);
  1155. struct piix_host_priv *hpriv = host->private_data;
  1156. struct ata_link *link0 = &host->ports[0]->link;
  1157. u32 scontrol;
  1158. int i, rc;
  1159. /* check for availability */
  1160. for (i = 0; i < 4; i++)
  1161. if (hpriv->map[i] == IDE)
  1162. return 0;
  1163. if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
  1164. return 0;
  1165. if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
  1166. pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
  1167. return 0;
  1168. if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
  1169. return 0;
  1170. hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
  1171. /* SCR access via SIDPR doesn't work on some configurations.
  1172. * Give it a test drive by inhibiting power save modes which
  1173. * we'll do anyway.
  1174. */
  1175. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1176. /* if IPM is already 3, SCR access is probably working. Don't
  1177. * un-inhibit power save modes as BIOS might have inhibited
  1178. * them for a reason.
  1179. */
  1180. if ((scontrol & 0xf00) != 0x300) {
  1181. scontrol |= 0x300;
  1182. piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
  1183. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1184. if ((scontrol & 0xf00) != 0x300) {
  1185. dev_printk(KERN_INFO, host->dev, "SCR access via "
  1186. "SIDPR is available but doesn't work\n");
  1187. return 0;
  1188. }
  1189. }
  1190. /* okay, SCRs available, set ops and ask libata for slave_link */
  1191. for (i = 0; i < 2; i++) {
  1192. struct ata_port *ap = host->ports[i];
  1193. ap->ops = &piix_sidpr_sata_ops;
  1194. if (ap->flags & ATA_FLAG_SLAVE_POSS) {
  1195. rc = ata_slave_link_init(ap);
  1196. if (rc)
  1197. return rc;
  1198. }
  1199. }
  1200. return 0;
  1201. }
  1202. static void piix_iocfg_bit18_quirk(struct pci_dev *pdev)
  1203. {
  1204. static const struct dmi_system_id sysids[] = {
  1205. {
  1206. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1207. * isn't used to boot the system which
  1208. * disables the channel.
  1209. */
  1210. .ident = "M570U",
  1211. .matches = {
  1212. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1213. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1214. },
  1215. },
  1216. { } /* terminate list */
  1217. };
  1218. u32 iocfg;
  1219. if (!dmi_check_system(sysids))
  1220. return;
  1221. /* The datasheet says that bit 18 is NOOP but certain systems
  1222. * seem to use it to disable a channel. Clear the bit on the
  1223. * affected systems.
  1224. */
  1225. pci_read_config_dword(pdev, PIIX_IOCFG, &iocfg);
  1226. if (iocfg & (1 << 18)) {
  1227. dev_printk(KERN_INFO, &pdev->dev,
  1228. "applying IOCFG bit18 quirk\n");
  1229. iocfg &= ~(1 << 18);
  1230. pci_write_config_dword(pdev, PIIX_IOCFG, iocfg);
  1231. }
  1232. }
  1233. /**
  1234. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1235. * @pdev: PCI device to register
  1236. * @ent: Entry in piix_pci_tbl matching with @pdev
  1237. *
  1238. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1239. * and then hand over control to libata, for it to do the rest.
  1240. *
  1241. * LOCKING:
  1242. * Inherited from PCI layer (may sleep).
  1243. *
  1244. * RETURNS:
  1245. * Zero on success, or -ERRNO value.
  1246. */
  1247. static int __devinit piix_init_one(struct pci_dev *pdev,
  1248. const struct pci_device_id *ent)
  1249. {
  1250. static int printed_version;
  1251. struct device *dev = &pdev->dev;
  1252. struct ata_port_info port_info[2];
  1253. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1254. unsigned long port_flags;
  1255. struct ata_host *host;
  1256. struct piix_host_priv *hpriv;
  1257. int rc;
  1258. if (!printed_version++)
  1259. dev_printk(KERN_DEBUG, &pdev->dev,
  1260. "version " DRV_VERSION "\n");
  1261. /* no hotplugging support (FIXME) */
  1262. if (!in_module_init)
  1263. return -ENODEV;
  1264. port_info[0] = piix_port_info[ent->driver_data];
  1265. port_info[1] = piix_port_info[ent->driver_data];
  1266. port_flags = port_info[0].flags;
  1267. /* enable device and prepare host */
  1268. rc = pcim_enable_device(pdev);
  1269. if (rc)
  1270. return rc;
  1271. /* ICH6R may be driven by either ata_piix or ahci driver
  1272. * regardless of BIOS configuration. Make sure AHCI mode is
  1273. * off.
  1274. */
  1275. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
  1276. rc = piix_disable_ahci(pdev);
  1277. if (rc)
  1278. return rc;
  1279. }
  1280. /* SATA map init can change port_info, do it before prepping host */
  1281. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1282. if (!hpriv)
  1283. return -ENOMEM;
  1284. if (port_flags & ATA_FLAG_SATA)
  1285. hpriv->map = piix_init_sata_map(pdev, port_info,
  1286. piix_map_db_table[ent->driver_data]);
  1287. rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
  1288. if (rc)
  1289. return rc;
  1290. host->private_data = hpriv;
  1291. /* initialize controller */
  1292. if (port_flags & ATA_FLAG_SATA) {
  1293. piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
  1294. rc = piix_init_sidpr(host);
  1295. if (rc)
  1296. return rc;
  1297. }
  1298. /* apply IOCFG bit18 quirk */
  1299. piix_iocfg_bit18_quirk(pdev);
  1300. /* On ICH5, some BIOSen disable the interrupt using the
  1301. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1302. * On ICH6, this bit has the same effect, but only when
  1303. * MSI is disabled (and it is disabled, as we don't use
  1304. * message-signalled interrupts currently).
  1305. */
  1306. if (port_flags & PIIX_FLAG_CHECKINTR)
  1307. pci_intx(pdev, 1);
  1308. if (piix_check_450nx_errata(pdev)) {
  1309. /* This writes into the master table but it does not
  1310. really matter for this errata as we will apply it to
  1311. all the PIIX devices on the board */
  1312. host->ports[0]->mwdma_mask = 0;
  1313. host->ports[0]->udma_mask = 0;
  1314. host->ports[1]->mwdma_mask = 0;
  1315. host->ports[1]->udma_mask = 0;
  1316. }
  1317. pci_set_master(pdev);
  1318. return ata_pci_sff_activate_host(host, ata_sff_interrupt, &piix_sht);
  1319. }
  1320. static int __init piix_init(void)
  1321. {
  1322. int rc;
  1323. DPRINTK("pci_register_driver\n");
  1324. rc = pci_register_driver(&piix_pci_driver);
  1325. if (rc)
  1326. return rc;
  1327. in_module_init = 0;
  1328. DPRINTK("done\n");
  1329. return 0;
  1330. }
  1331. static void __exit piix_exit(void)
  1332. {
  1333. pci_unregister_driver(&piix_pci_driver);
  1334. }
  1335. module_init(piix_init);
  1336. module_exit(piix_exit);