mem_init.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295
  1. /*
  2. * File: include/asm-blackfin/mach-bf561/mem_init.h
  3. * Based on:
  4. * Author:
  5. *
  6. * Created:
  7. * Description:
  8. *
  9. * Rev:
  10. *
  11. * Modified:
  12. *
  13. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License as published by
  17. * the Free Software Foundation; either version 2, or (at your option)
  18. * any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; see the file COPYING.
  27. * If not, write to the Free Software Foundation,
  28. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  29. */
  30. #if (CONFIG_MEM_MT48LC16M16A2TG_75 || CONFIG_MEM_MT48LC64M4A2FB_7E || CONFIG_MEM_GENERIC_BOARD || CONFIG_MEM_MT48LC8M32B2B5_7)
  31. #if (CONFIG_SCLK_HZ > 119402985)
  32. #define SDRAM_tRP TRP_2
  33. #define SDRAM_tRP_num 2
  34. #define SDRAM_tRAS TRAS_7
  35. #define SDRAM_tRAS_num 7
  36. #define SDRAM_tRCD TRCD_2
  37. #define SDRAM_tWR TWR_2
  38. #endif
  39. #if (CONFIG_SCLK_HZ > 104477612) && (CONFIG_SCLK_HZ <= 119402985)
  40. #define SDRAM_tRP TRP_2
  41. #define SDRAM_tRP_num 2
  42. #define SDRAM_tRAS TRAS_6
  43. #define SDRAM_tRAS_num 6
  44. #define SDRAM_tRCD TRCD_2
  45. #define SDRAM_tWR TWR_2
  46. #endif
  47. #if (CONFIG_SCLK_HZ > 89552239) && (CONFIG_SCLK_HZ <= 104477612)
  48. #define SDRAM_tRP TRP_2
  49. #define SDRAM_tRP_num 2
  50. #define SDRAM_tRAS TRAS_5
  51. #define SDRAM_tRAS_num 5
  52. #define SDRAM_tRCD TRCD_2
  53. #define SDRAM_tWR TWR_2
  54. #endif
  55. #if (CONFIG_SCLK_HZ > 74626866) && (CONFIG_SCLK_HZ <= 89552239)
  56. #define SDRAM_tRP TRP_2
  57. #define SDRAM_tRP_num 2
  58. #define SDRAM_tRAS TRAS_4
  59. #define SDRAM_tRAS_num 4
  60. #define SDRAM_tRCD TRCD_2
  61. #define SDRAM_tWR TWR_2
  62. #endif
  63. #if (CONFIG_SCLK_HZ > 66666667) && (CONFIG_SCLK_HZ <= 74626866)
  64. #define SDRAM_tRP TRP_2
  65. #define SDRAM_tRP_num 2
  66. #define SDRAM_tRAS TRAS_3
  67. #define SDRAM_tRAS_num 3
  68. #define SDRAM_tRCD TRCD_2
  69. #define SDRAM_tWR TWR_2
  70. #endif
  71. #if (CONFIG_SCLK_HZ > 59701493) && (CONFIG_SCLK_HZ <= 66666667)
  72. #define SDRAM_tRP TRP_1
  73. #define SDRAM_tRP_num 1
  74. #define SDRAM_tRAS TRAS_4
  75. #define SDRAM_tRAS_num 3
  76. #define SDRAM_tRCD TRCD_1
  77. #define SDRAM_tWR TWR_2
  78. #endif
  79. #if (CONFIG_SCLK_HZ > 44776119) && (CONFIG_SCLK_HZ <= 59701493)
  80. #define SDRAM_tRP TRP_1
  81. #define SDRAM_tRP_num 1
  82. #define SDRAM_tRAS TRAS_3
  83. #define SDRAM_tRAS_num 3
  84. #define SDRAM_tRCD TRCD_1
  85. #define SDRAM_tWR TWR_2
  86. #endif
  87. #if (CONFIG_SCLK_HZ > 29850746) && (CONFIG_SCLK_HZ <= 44776119)
  88. #define SDRAM_tRP TRP_1
  89. #define SDRAM_tRP_num 1
  90. #define SDRAM_tRAS TRAS_2
  91. #define SDRAM_tRAS_num 2
  92. #define SDRAM_tRCD TRCD_1
  93. #define SDRAM_tWR TWR_2
  94. #endif
  95. #if (CONFIG_SCLK_HZ <= 29850746)
  96. #define SDRAM_tRP TRP_1
  97. #define SDRAM_tRP_num 1
  98. #define SDRAM_tRAS TRAS_1
  99. #define SDRAM_tRAS_num 1
  100. #define SDRAM_tRCD TRCD_1
  101. #define SDRAM_tWR TWR_2
  102. #endif
  103. #endif
  104. #if (CONFIG_MEM_MT48LC16M16A2TG_75)
  105. /*SDRAM INFORMATION: */
  106. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  107. #define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
  108. #define SDRAM_CL CL_3
  109. #endif
  110. #if (CONFIG_MEM_MT48LC64M4A2FB_7E)
  111. /*SDRAM INFORMATION: */
  112. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  113. #define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
  114. #define SDRAM_CL CL_3
  115. #endif
  116. #if (CONFIG_MEM_MT48LC8M32B2B5_7)
  117. /*SDRAM INFORMATION: */
  118. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  119. #define SDRAM_NRA 4096 /* Number of row addresses in SDRAM */
  120. #define SDRAM_CL CL_3
  121. #endif
  122. #if (CONFIG_MEM_GENERIC_BOARD)
  123. /*SDRAM INFORMATION: Modify this for your board */
  124. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  125. #define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
  126. #define SDRAM_CL CL_3
  127. #endif
  128. /* Equation from section 17 (p17-46) of BF533 HRM */
  129. #define mem_SDRRC (((CONFIG_SCLK_HZ / 1000) * SDRAM_Tref) / SDRAM_NRA) - (SDRAM_tRAS_num + SDRAM_tRP_num)
  130. /* Enable SCLK Out */
  131. #define mem_SDGCTL (SCTLE | SDRAM_CL | SDRAM_tRAS | SDRAM_tRP | SDRAM_tRCD | SDRAM_tWR | PSS)
  132. #if defined CONFIG_CLKIN_HALF
  133. #define CLKIN_HALF 1
  134. #else
  135. #define CLKIN_HALF 0
  136. #endif
  137. #if defined CONFIG_PLL_BYPASS
  138. #define PLL_BYPASS 1
  139. #else
  140. #define PLL_BYPASS 0
  141. #endif
  142. /***************************************Currently Not Being Used *********************************/
  143. #define flash_EBIU_AMBCTL_WAT ((CONFIG_FLASH_SPEED_BWAT * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
  144. #define flash_EBIU_AMBCTL_RAT ((CONFIG_FLASH_SPEED_BRAT * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
  145. #define flash_EBIU_AMBCTL_HT ((CONFIG_FLASH_SPEED_BHT * 4) / (4000000000 / CONFIG_SCLK_HZ))
  146. #define flash_EBIU_AMBCTL_ST ((CONFIG_FLASH_SPEED_BST * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
  147. #define flash_EBIU_AMBCTL_TT ((CONFIG_FLASH_SPEED_BTT * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
  148. #if (flash_EBIU_AMBCTL_TT > 3)
  149. #define flash_EBIU_AMBCTL0_TT B0TT_4
  150. #endif
  151. #if (flash_EBIU_AMBCTL_TT == 3)
  152. #define flash_EBIU_AMBCTL0_TT B0TT_3
  153. #endif
  154. #if (flash_EBIU_AMBCTL_TT == 2)
  155. #define flash_EBIU_AMBCTL0_TT B0TT_2
  156. #endif
  157. #if (flash_EBIU_AMBCTL_TT < 2)
  158. #define flash_EBIU_AMBCTL0_TT B0TT_1
  159. #endif
  160. #if (flash_EBIU_AMBCTL_ST > 3)
  161. #define flash_EBIU_AMBCTL0_ST B0ST_4
  162. #endif
  163. #if (flash_EBIU_AMBCTL_ST == 3)
  164. #define flash_EBIU_AMBCTL0_ST B0ST_3
  165. #endif
  166. #if (flash_EBIU_AMBCTL_ST == 2)
  167. #define flash_EBIU_AMBCTL0_ST B0ST_2
  168. #endif
  169. #if (flash_EBIU_AMBCTL_ST < 2)
  170. #define flash_EBIU_AMBCTL0_ST B0ST_1
  171. #endif
  172. #if (flash_EBIU_AMBCTL_HT > 2)
  173. #define flash_EBIU_AMBCTL0_HT B0HT_3
  174. #endif
  175. #if (flash_EBIU_AMBCTL_HT == 2)
  176. #define flash_EBIU_AMBCTL0_HT B0HT_2
  177. #endif
  178. #if (flash_EBIU_AMBCTL_HT == 1)
  179. #define flash_EBIU_AMBCTL0_HT B0HT_1
  180. #endif
  181. #if (flash_EBIU_AMBCTL_HT == 0 && CONFIG_FLASH_SPEED_BHT == 0)
  182. #define flash_EBIU_AMBCTL0_HT B0HT_0
  183. #endif
  184. #if (flash_EBIU_AMBCTL_HT == 0 && CONFIG_FLASH_SPEED_BHT != 0)
  185. #define flash_EBIU_AMBCTL0_HT B0HT_1
  186. #endif
  187. #if (flash_EBIU_AMBCTL_WAT > 14)
  188. #define flash_EBIU_AMBCTL0_WAT B0WAT_15
  189. #endif
  190. #if (flash_EBIU_AMBCTL_WAT == 14)
  191. #define flash_EBIU_AMBCTL0_WAT B0WAT_14
  192. #endif
  193. #if (flash_EBIU_AMBCTL_WAT == 13)
  194. #define flash_EBIU_AMBCTL0_WAT B0WAT_13
  195. #endif
  196. #if (flash_EBIU_AMBCTL_WAT == 12)
  197. #define flash_EBIU_AMBCTL0_WAT B0WAT_12
  198. #endif
  199. #if (flash_EBIU_AMBCTL_WAT == 11)
  200. #define flash_EBIU_AMBCTL0_WAT B0WAT_11
  201. #endif
  202. #if (flash_EBIU_AMBCTL_WAT == 10)
  203. #define flash_EBIU_AMBCTL0_WAT B0WAT_10
  204. #endif
  205. #if (flash_EBIU_AMBCTL_WAT == 9)
  206. #define flash_EBIU_AMBCTL0_WAT B0WAT_9
  207. #endif
  208. #if (flash_EBIU_AMBCTL_WAT == 8)
  209. #define flash_EBIU_AMBCTL0_WAT B0WAT_8
  210. #endif
  211. #if (flash_EBIU_AMBCTL_WAT == 7)
  212. #define flash_EBIU_AMBCTL0_WAT B0WAT_7
  213. #endif
  214. #if (flash_EBIU_AMBCTL_WAT == 6)
  215. #define flash_EBIU_AMBCTL0_WAT B0WAT_6
  216. #endif
  217. #if (flash_EBIU_AMBCTL_WAT == 5)
  218. #define flash_EBIU_AMBCTL0_WAT B0WAT_5
  219. #endif
  220. #if (flash_EBIU_AMBCTL_WAT == 4)
  221. #define flash_EBIU_AMBCTL0_WAT B0WAT_4
  222. #endif
  223. #if (flash_EBIU_AMBCTL_WAT == 3)
  224. #define flash_EBIU_AMBCTL0_WAT B0WAT_3
  225. #endif
  226. #if (flash_EBIU_AMBCTL_WAT == 2)
  227. #define flash_EBIU_AMBCTL0_WAT B0WAT_2
  228. #endif
  229. #if (flash_EBIU_AMBCTL_WAT == 1)
  230. #define flash_EBIU_AMBCTL0_WAT B0WAT_1
  231. #endif
  232. #if (flash_EBIU_AMBCTL_RAT > 14)
  233. #define flash_EBIU_AMBCTL0_RAT B0RAT_15
  234. #endif
  235. #if (flash_EBIU_AMBCTL_RAT == 14)
  236. #define flash_EBIU_AMBCTL0_RAT B0RAT_14
  237. #endif
  238. #if (flash_EBIU_AMBCTL_RAT == 13)
  239. #define flash_EBIU_AMBCTL0_RAT B0RAT_13
  240. #endif
  241. #if (flash_EBIU_AMBCTL_RAT == 12)
  242. #define flash_EBIU_AMBCTL0_RAT B0RAT_12
  243. #endif
  244. #if (flash_EBIU_AMBCTL_RAT == 11)
  245. #define flash_EBIU_AMBCTL0_RAT B0RAT_11
  246. #endif
  247. #if (flash_EBIU_AMBCTL_RAT == 10)
  248. #define flash_EBIU_AMBCTL0_RAT B0RAT_10
  249. #endif
  250. #if (flash_EBIU_AMBCTL_RAT == 9)
  251. #define flash_EBIU_AMBCTL0_RAT B0RAT_9
  252. #endif
  253. #if (flash_EBIU_AMBCTL_RAT == 8)
  254. #define flash_EBIU_AMBCTL0_RAT B0RAT_8
  255. #endif
  256. #if (flash_EBIU_AMBCTL_RAT == 7)
  257. #define flash_EBIU_AMBCTL0_RAT B0RAT_7
  258. #endif
  259. #if (flash_EBIU_AMBCTL_RAT == 6)
  260. #define flash_EBIU_AMBCTL0_RAT B0RAT_6
  261. #endif
  262. #if (flash_EBIU_AMBCTL_RAT == 5)
  263. #define flash_EBIU_AMBCTL0_RAT B0RAT_5
  264. #endif
  265. #if (flash_EBIU_AMBCTL_RAT == 4)
  266. #define flash_EBIU_AMBCTL0_RAT B0RAT_4
  267. #endif
  268. #if (flash_EBIU_AMBCTL_RAT == 3)
  269. #define flash_EBIU_AMBCTL0_RAT B0RAT_3
  270. #endif
  271. #if (flash_EBIU_AMBCTL_RAT == 2)
  272. #define flash_EBIU_AMBCTL0_RAT B0RAT_2
  273. #endif
  274. #if (flash_EBIU_AMBCTL_RAT == 1)
  275. #define flash_EBIU_AMBCTL0_RAT B0RAT_1
  276. #endif
  277. #define flash_EBIU_AMBCTL0 \
  278. (flash_EBIU_AMBCTL0_WAT | flash_EBIU_AMBCTL0_RAT | flash_EBIU_AMBCTL0_HT | \
  279. flash_EBIU_AMBCTL0_ST | flash_EBIU_AMBCTL0_TT | CONFIG_FLASH_SPEED_RDYEN)