bfin_serial_5xx.h 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220
  1. /*
  2. * file: include/asm-blackfin/mach-bf548/bfin_serial_5xx.h
  3. * based on:
  4. * author:
  5. *
  6. * created:
  7. * description:
  8. * blackfin serial driver head file
  9. * rev:
  10. *
  11. * modified:
  12. *
  13. *
  14. * bugs: enter bugs at http://blackfin.uclinux.org/
  15. *
  16. * this program is free software; you can redistribute it and/or modify
  17. * it under the terms of the gnu general public license as published by
  18. * the free software foundation; either version 2, or (at your option)
  19. * any later version.
  20. *
  21. * this program is distributed in the hope that it will be useful,
  22. * but without any warranty; without even the implied warranty of
  23. * merchantability or fitness for a particular purpose. see the
  24. * gnu general public license for more details.
  25. *
  26. * you should have received a copy of the gnu general public license
  27. * along with this program; see the file copying.
  28. * if not, write to the free software foundation,
  29. * 59 temple place - suite 330, boston, ma 02111-1307, usa.
  30. */
  31. #include <linux/serial.h>
  32. #include <asm/dma.h>
  33. #include <asm/portmux.h>
  34. #define UART_GET_CHAR(uart) bfin_read16(((uart)->port.membase + OFFSET_RBR))
  35. #define UART_GET_DLL(uart) bfin_read16(((uart)->port.membase + OFFSET_DLL))
  36. #define UART_GET_DLH(uart) bfin_read16(((uart)->port.membase + OFFSET_DLH))
  37. #define UART_GET_IER(uart) bfin_read16(((uart)->port.membase + OFFSET_IER_SET))
  38. #define UART_GET_LCR(uart) bfin_read16(((uart)->port.membase + OFFSET_LCR))
  39. #define UART_GET_LSR(uart) bfin_read16(((uart)->port.membase + OFFSET_LSR))
  40. #define UART_GET_GCTL(uart) bfin_read16(((uart)->port.membase + OFFSET_GCTL))
  41. #define UART_GET_MSR(uart) bfin_read16(((uart)->port.membase + OFFSET_MSR))
  42. #define UART_GET_MCR(uart) bfin_read16(((uart)->port.membase + OFFSET_MCR))
  43. #define UART_PUT_CHAR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_THR),v)
  44. #define UART_PUT_DLL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLL),v)
  45. #define UART_SET_IER(uart,v) bfin_write16(((uart)->port.membase + OFFSET_IER_SET),v)
  46. #define UART_CLEAR_IER(uart,v) bfin_write16(((uart)->port.membase + OFFSET_IER_CLEAR),v)
  47. #define UART_PUT_DLH(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLH),v)
  48. #define UART_PUT_LSR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_LSR),v)
  49. #define UART_PUT_LCR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_LCR),v)
  50. #define UART_CLEAR_LSR(uart) bfin_write16(((uart)->port.membase + OFFSET_LSR), -1)
  51. #define UART_PUT_GCTL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_GCTL),v)
  52. #define UART_PUT_MCR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_MCR),v)
  53. #define UART_SET_DLAB(uart) /* MMRs not muxed on BF54x */
  54. #define UART_CLEAR_DLAB(uart) /* MMRs not muxed on BF54x */
  55. #define UART_GET_CTS(x) (UART_GET_MSR(x) & CTS)
  56. #define UART_SET_RTS(x) (UART_PUT_MCR(x, UART_GET_MCR(x) | MRTS))
  57. #define UART_CLEAR_RTS(x) (UART_PUT_MCR(x, UART_GET_MCR(x) & ~MRTS))
  58. #define UART_ENABLE_INTS(x, v) UART_SET_IER(x, v)
  59. #define UART_DISABLE_INTS(x) UART_CLEAR_IER(x, 0xF)
  60. #if defined(CONFIG_BFIN_UART0_CTSRTS) || defined(CONFIG_BFIN_UART1_CTSRTS)
  61. # define CONFIG_SERIAL_BFIN_CTSRTS
  62. # ifndef CONFIG_UART0_CTS_PIN
  63. # define CONFIG_UART0_CTS_PIN -1
  64. # endif
  65. # ifndef CONFIG_UART0_RTS_PIN
  66. # define CONFIG_UART0_RTS_PIN -1
  67. # endif
  68. # ifndef CONFIG_UART1_CTS_PIN
  69. # define CONFIG_UART1_CTS_PIN -1
  70. # endif
  71. # ifndef CONFIG_UART1_RTS_PIN
  72. # define CONFIG_UART1_RTS_PIN -1
  73. # endif
  74. #endif
  75. #define BFIN_UART_TX_FIFO_SIZE 2
  76. /*
  77. * The pin configuration is different from schematic
  78. */
  79. struct bfin_serial_port {
  80. struct uart_port port;
  81. unsigned int old_status;
  82. #ifdef CONFIG_SERIAL_BFIN_DMA
  83. int tx_done;
  84. int tx_count;
  85. struct circ_buf rx_dma_buf;
  86. struct timer_list rx_dma_timer;
  87. int rx_dma_nrows;
  88. unsigned int tx_dma_channel;
  89. unsigned int rx_dma_channel;
  90. struct work_struct tx_dma_workqueue;
  91. #endif
  92. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  93. struct timer_list cts_timer;
  94. int cts_pin;
  95. int rts_pin;
  96. #endif
  97. };
  98. struct bfin_serial_res {
  99. unsigned long uart_base_addr;
  100. int uart_irq;
  101. #ifdef CONFIG_SERIAL_BFIN_DMA
  102. unsigned int uart_tx_dma_channel;
  103. unsigned int uart_rx_dma_channel;
  104. #endif
  105. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  106. int uart_cts_pin;
  107. int uart_rts_pin;
  108. #endif
  109. };
  110. struct bfin_serial_res bfin_serial_resource[] = {
  111. #ifdef CONFIG_SERIAL_BFIN_UART0
  112. {
  113. 0xFFC00400,
  114. IRQ_UART0_RX,
  115. #ifdef CONFIG_SERIAL_BFIN_DMA
  116. CH_UART0_TX,
  117. CH_UART0_RX,
  118. #endif
  119. #ifdef CONFIG_BFIN_UART0_CTSRTS
  120. CONFIG_UART0_CTS_PIN,
  121. CONFIG_UART0_RTS_PIN,
  122. #endif
  123. },
  124. #endif
  125. #ifdef CONFIG_SERIAL_BFIN_UART1
  126. {
  127. 0xFFC02000,
  128. IRQ_UART1_RX,
  129. #ifdef CONFIG_SERIAL_BFIN_DMA
  130. CH_UART1_TX,
  131. CH_UART1_RX,
  132. #endif
  133. },
  134. #endif
  135. #ifdef CONFIG_SERIAL_BFIN_UART2
  136. {
  137. 0xFFC02100,
  138. IRQ_UART2_RX,
  139. #ifdef CONFIG_SERIAL_BFIN_DMA
  140. CH_UART2_TX,
  141. CH_UART2_RX,
  142. #endif
  143. #ifdef CONFIG_BFIN_UART2_CTSRTS
  144. CONFIG_UART2_CTS_PIN,
  145. CONFIG_UART2_RTS_PIN,
  146. #endif
  147. },
  148. #endif
  149. #ifdef CONFIG_SERIAL_BFIN_UART3
  150. {
  151. 0xFFC03100,
  152. IRQ_UART3_RX,
  153. #ifdef CONFIG_SERIAL_BFIN_DMA
  154. CH_UART3_TX,
  155. CH_UART3_RX,
  156. #endif
  157. },
  158. #endif
  159. };
  160. #define DRIVER_NAME "bfin-uart"
  161. static void bfin_serial_hw_init(struct bfin_serial_port *uart)
  162. {
  163. #ifdef CONFIG_SERIAL_BFIN_UART0
  164. peripheral_request(P_UART0_TX, DRIVER_NAME);
  165. peripheral_request(P_UART0_RX, DRIVER_NAME);
  166. #endif
  167. #ifdef CONFIG_SERIAL_BFIN_UART1
  168. peripheral_request(P_UART1_TX, DRIVER_NAME);
  169. peripheral_request(P_UART1_RX, DRIVER_NAME);
  170. #ifdef CONFIG_BFIN_UART1_CTSRTS
  171. peripheral_request(P_UART1_RTS, DRIVER_NAME);
  172. peripheral_request(P_UART1_CTS, DRIVER_NAME);
  173. #endif
  174. #endif
  175. #ifdef CONFIG_SERIAL_BFIN_UART2
  176. peripheral_request(P_UART2_TX, DRIVER_NAME);
  177. peripheral_request(P_UART2_RX, DRIVER_NAME);
  178. #endif
  179. #ifdef CONFIG_SERIAL_BFIN_UART3
  180. peripheral_request(P_UART3_TX, DRIVER_NAME);
  181. peripheral_request(P_UART3_RX, DRIVER_NAME);
  182. #ifdef CONFIG_BFIN_UART3_CTSRTS
  183. peripheral_request(P_UART3_RTS, DRIVER_NAME);
  184. peripheral_request(P_UART3_CTS, DRIVER_NAME);
  185. #endif
  186. #endif
  187. SSYNC();
  188. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  189. if (uart->cts_pin >= 0) {
  190. gpio_request(uart->cts_pin, DRIVER_NAME);
  191. gpio_direction_input(uart->cts_pin);
  192. }
  193. if (uart->rts_pin >= 0) {
  194. gpio_request(uart->rts_pin, DRIVER_NAME);
  195. gpio_direction_output(uart->rts_pin, 0);
  196. }
  197. #endif
  198. }